timer.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <asm/mach/time.h>
  43. #include <asm/smp_twd.h>
  44. #include <asm/sched_clock.h>
  45. #include <asm/arch_timer.h>
  46. #include "omap_hwmod.h"
  47. #include "omap_device.h"
  48. #include <plat/counter-32k.h>
  49. #include <plat/dmtimer.h>
  50. #include "omap-pm.h"
  51. #include "soc.h"
  52. #include "common.h"
  53. #include "powerdomain.h"
  54. /* Parent clocks, eventually these will come from the clock framework */
  55. #define OMAP2_MPU_SOURCE "sys_ck"
  56. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  57. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  58. #define OMAP2_32K_SOURCE "func_32k_ck"
  59. #define OMAP3_32K_SOURCE "omap_32k_fck"
  60. #define OMAP4_32K_SOURCE "sys_32k_ck"
  61. #ifdef CONFIG_OMAP_32K_TIMER
  62. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  63. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  64. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  65. #define OMAP3_SECURE_TIMER 12
  66. #define TIMER_PROP_SECURE "ti,timer-secure"
  67. #else
  68. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  69. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  70. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  71. #define OMAP3_SECURE_TIMER 1
  72. #define TIMER_PROP_SECURE "ti,timer-alwon"
  73. #endif
  74. #define REALTIME_COUNTER_BASE 0x48243200
  75. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  76. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  77. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  78. /* Clockevent code */
  79. static struct omap_dm_timer clkev;
  80. static struct clock_event_device clockevent_gpt;
  81. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  82. {
  83. struct clock_event_device *evt = &clockevent_gpt;
  84. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  85. evt->event_handler(evt);
  86. return IRQ_HANDLED;
  87. }
  88. static struct irqaction omap2_gp_timer_irq = {
  89. .name = "gp_timer",
  90. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  91. .handler = omap2_gp_timer_interrupt,
  92. };
  93. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  94. struct clock_event_device *evt)
  95. {
  96. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  97. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  98. return 0;
  99. }
  100. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  101. struct clock_event_device *evt)
  102. {
  103. u32 period;
  104. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  105. switch (mode) {
  106. case CLOCK_EVT_MODE_PERIODIC:
  107. period = clkev.rate / HZ;
  108. period -= 1;
  109. /* Looks like we need to first set the load value separately */
  110. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  111. 0xffffffff - period, OMAP_TIMER_POSTED);
  112. __omap_dm_timer_load_start(&clkev,
  113. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  114. 0xffffffff - period, OMAP_TIMER_POSTED);
  115. break;
  116. case CLOCK_EVT_MODE_ONESHOT:
  117. break;
  118. case CLOCK_EVT_MODE_UNUSED:
  119. case CLOCK_EVT_MODE_SHUTDOWN:
  120. case CLOCK_EVT_MODE_RESUME:
  121. break;
  122. }
  123. }
  124. static struct clock_event_device clockevent_gpt = {
  125. .name = "gp_timer",
  126. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  127. .shift = 32,
  128. .rating = 300,
  129. .set_next_event = omap2_gp_timer_set_next_event,
  130. .set_mode = omap2_gp_timer_set_mode,
  131. };
  132. static struct property device_disabled = {
  133. .name = "status",
  134. .length = sizeof("disabled"),
  135. .value = "disabled",
  136. };
  137. static struct of_device_id omap_timer_match[] __initdata = {
  138. { .compatible = "ti,omap2-timer", },
  139. { }
  140. };
  141. static struct of_device_id omap_counter_match[] __initdata = {
  142. { .compatible = "ti,omap-counter32k", },
  143. { }
  144. };
  145. /**
  146. * omap_get_timer_dt - get a timer using device-tree
  147. * @match - device-tree match structure for matching a device type
  148. * @property - optional timer property to match
  149. *
  150. * Helper function to get a timer during early boot using device-tree for use
  151. * as kernel system timer. Optionally, the property argument can be used to
  152. * select a timer with a specific property. Once a timer is found then mark
  153. * the timer node in device-tree as disabled, to prevent the kernel from
  154. * registering this timer as a platform device and so no one else can use it.
  155. */
  156. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  157. const char *property)
  158. {
  159. struct device_node *np;
  160. for_each_matching_node(np, match) {
  161. if (!of_device_is_available(np)) {
  162. of_node_put(np);
  163. continue;
  164. }
  165. if (property && !of_get_property(np, property, NULL)) {
  166. of_node_put(np);
  167. continue;
  168. }
  169. prom_add_property(np, &device_disabled);
  170. return np;
  171. }
  172. return NULL;
  173. }
  174. /**
  175. * omap_dmtimer_init - initialisation function when device tree is used
  176. *
  177. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  178. * be used by the kernel as they are reserved. Therefore, to prevent the
  179. * kernel registering these devices remove them dynamically from the device
  180. * tree on boot.
  181. */
  182. void __init omap_dmtimer_init(void)
  183. {
  184. struct device_node *np;
  185. if (!cpu_is_omap34xx())
  186. return;
  187. /* If we are a secure device, remove any secure timer nodes */
  188. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  189. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  190. if (np)
  191. of_node_put(np);
  192. }
  193. }
  194. /**
  195. * omap_dm_timer_get_errata - get errata flags for a timer
  196. *
  197. * Get the timer errata flags that are specific to the OMAP device being used.
  198. */
  199. u32 __init omap_dm_timer_get_errata(void)
  200. {
  201. if (cpu_is_omap24xx())
  202. return 0;
  203. return OMAP_TIMER_ERRATA_I103_I767;
  204. }
  205. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  206. int gptimer_id,
  207. const char *fck_source,
  208. const char *property,
  209. int posted)
  210. {
  211. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  212. const char *oh_name;
  213. struct device_node *np;
  214. struct omap_hwmod *oh;
  215. struct resource irq_rsrc, mem_rsrc;
  216. size_t size;
  217. int res = 0;
  218. int r;
  219. if (of_have_populated_dt()) {
  220. np = omap_get_timer_dt(omap_timer_match, NULL);
  221. if (!np)
  222. return -ENODEV;
  223. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  224. if (!oh_name)
  225. return -ENODEV;
  226. timer->irq = irq_of_parse_and_map(np, 0);
  227. if (!timer->irq)
  228. return -ENXIO;
  229. timer->io_base = of_iomap(np, 0);
  230. of_node_put(np);
  231. } else {
  232. if (omap_dm_timer_reserve_systimer(gptimer_id))
  233. return -ENODEV;
  234. sprintf(name, "timer%d", gptimer_id);
  235. oh_name = name;
  236. }
  237. oh = omap_hwmod_lookup(oh_name);
  238. if (!oh)
  239. return -ENODEV;
  240. if (!of_have_populated_dt()) {
  241. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  242. &irq_rsrc);
  243. if (r)
  244. return -ENXIO;
  245. timer->irq = irq_rsrc.start;
  246. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  247. &mem_rsrc);
  248. if (r)
  249. return -ENXIO;
  250. timer->phys_base = mem_rsrc.start;
  251. size = mem_rsrc.end - mem_rsrc.start;
  252. /* Static mapping, never released */
  253. timer->io_base = ioremap(timer->phys_base, size);
  254. }
  255. if (!timer->io_base)
  256. return -ENXIO;
  257. /* After the dmtimer is using hwmod these clocks won't be needed */
  258. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  259. if (IS_ERR(timer->fclk))
  260. return -ENODEV;
  261. /* FIXME: Need to remove hard-coded test on timer ID */
  262. if (gptimer_id != 12) {
  263. struct clk *src;
  264. src = clk_get(NULL, fck_source);
  265. if (IS_ERR(src)) {
  266. res = -EINVAL;
  267. } else {
  268. res = clk_set_parent(timer->fclk, src);
  269. if (IS_ERR_VALUE(res))
  270. pr_warn("%s: %s cannot set source\n",
  271. __func__, oh->name);
  272. clk_put(src);
  273. }
  274. }
  275. omap_hwmod_setup_one(oh_name);
  276. omap_hwmod_enable(oh);
  277. __omap_dm_timer_init_regs(timer);
  278. if (posted)
  279. __omap_dm_timer_enable_posted(timer);
  280. /* Check that the intended posted configuration matches the actual */
  281. if (posted != timer->posted)
  282. return -EINVAL;
  283. timer->rate = clk_get_rate(timer->fclk);
  284. timer->reserved = 1;
  285. return res;
  286. }
  287. static void __init omap2_gp_clockevent_init(int gptimer_id,
  288. const char *fck_source,
  289. const char *property)
  290. {
  291. int res;
  292. clkev.errata = omap_dm_timer_get_errata();
  293. /*
  294. * For clock-event timers we never read the timer counter and
  295. * so we are not impacted by errata i103 and i767. Therefore,
  296. * we can safely ignore this errata for clock-event timers.
  297. */
  298. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  299. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property,
  300. OMAP_TIMER_POSTED);
  301. BUG_ON(res);
  302. omap2_gp_timer_irq.dev_id = &clkev;
  303. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  304. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  305. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  306. clockevent_gpt.shift);
  307. clockevent_gpt.max_delta_ns =
  308. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  309. clockevent_gpt.min_delta_ns =
  310. clockevent_delta2ns(3, &clockevent_gpt);
  311. /* Timer internal resynch latency. */
  312. clockevent_gpt.cpumask = cpu_possible_mask;
  313. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  314. clockevents_register_device(&clockevent_gpt);
  315. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  316. gptimer_id, clkev.rate);
  317. }
  318. /* Clocksource code */
  319. static struct omap_dm_timer clksrc;
  320. static bool use_gptimer_clksrc;
  321. /*
  322. * clocksource
  323. */
  324. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  325. {
  326. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  327. OMAP_TIMER_NONPOSTED);
  328. }
  329. static struct clocksource clocksource_gpt = {
  330. .name = "gp_timer",
  331. .rating = 300,
  332. .read = clocksource_read_cycles,
  333. .mask = CLOCKSOURCE_MASK(32),
  334. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  335. };
  336. static u32 notrace dmtimer_read_sched_clock(void)
  337. {
  338. if (clksrc.reserved)
  339. return __omap_dm_timer_read_counter(&clksrc,
  340. OMAP_TIMER_NONPOSTED);
  341. return 0;
  342. }
  343. #ifdef CONFIG_OMAP_32K_TIMER
  344. /* Setup free-running counter for clocksource */
  345. static int __init omap2_sync32k_clocksource_init(void)
  346. {
  347. int ret;
  348. struct device_node *np = NULL;
  349. struct omap_hwmod *oh;
  350. void __iomem *vbase;
  351. const char *oh_name = "counter_32k";
  352. /*
  353. * If device-tree is present, then search the DT blob
  354. * to see if the 32kHz counter is supported.
  355. */
  356. if (of_have_populated_dt()) {
  357. np = omap_get_timer_dt(omap_counter_match, NULL);
  358. if (!np)
  359. return -ENODEV;
  360. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  361. if (!oh_name)
  362. return -ENODEV;
  363. }
  364. /*
  365. * First check hwmod data is available for sync32k counter
  366. */
  367. oh = omap_hwmod_lookup(oh_name);
  368. if (!oh || oh->slaves_cnt == 0)
  369. return -ENODEV;
  370. omap_hwmod_setup_one(oh_name);
  371. if (np) {
  372. vbase = of_iomap(np, 0);
  373. of_node_put(np);
  374. } else {
  375. vbase = omap_hwmod_get_mpu_rt_va(oh);
  376. }
  377. if (!vbase) {
  378. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  379. return -ENXIO;
  380. }
  381. ret = omap_hwmod_enable(oh);
  382. if (ret) {
  383. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  384. __func__, ret);
  385. return ret;
  386. }
  387. ret = omap_init_clocksource_32k(vbase);
  388. if (ret) {
  389. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  390. __func__, ret);
  391. omap_hwmod_idle(oh);
  392. }
  393. return ret;
  394. }
  395. #else
  396. static inline int omap2_sync32k_clocksource_init(void)
  397. {
  398. return -ENODEV;
  399. }
  400. #endif
  401. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  402. const char *fck_source)
  403. {
  404. int res;
  405. clksrc.errata = omap_dm_timer_get_errata();
  406. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL,
  407. OMAP_TIMER_NONPOSTED);
  408. BUG_ON(res);
  409. __omap_dm_timer_load_start(&clksrc,
  410. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  411. OMAP_TIMER_NONPOSTED);
  412. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  413. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  414. pr_err("Could not register clocksource %s\n",
  415. clocksource_gpt.name);
  416. else
  417. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  418. gptimer_id, clksrc.rate);
  419. }
  420. static void __init omap2_clocksource_init(int gptimer_id,
  421. const char *fck_source)
  422. {
  423. /*
  424. * First give preference to kernel parameter configuration
  425. * by user (clocksource="gp_timer").
  426. *
  427. * In case of missing kernel parameter for clocksource,
  428. * first check for availability for 32k-sync timer, in case
  429. * of failure in finding 32k_counter module or registering
  430. * it as clocksource, execution will fallback to gp-timer.
  431. */
  432. if (use_gptimer_clksrc == true)
  433. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  434. else if (omap2_sync32k_clocksource_init())
  435. /* Fall back to gp-timer code */
  436. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  437. }
  438. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  439. /*
  440. * The realtime counter also called master counter, is a free-running
  441. * counter, which is related to real time. It produces the count used
  442. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  443. * at a rate of 6.144 MHz. Because the device operates on different clocks
  444. * in different power modes, the master counter shifts operation between
  445. * clocks, adjusting the increment per clock in hardware accordingly to
  446. * maintain a constant count rate.
  447. */
  448. static void __init realtime_counter_init(void)
  449. {
  450. void __iomem *base;
  451. static struct clk *sys_clk;
  452. unsigned long rate;
  453. unsigned int reg, num, den;
  454. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  455. if (!base) {
  456. pr_err("%s: ioremap failed\n", __func__);
  457. return;
  458. }
  459. sys_clk = clk_get(NULL, "sys_clkin_ck");
  460. if (IS_ERR(sys_clk)) {
  461. pr_err("%s: failed to get system clock handle\n", __func__);
  462. iounmap(base);
  463. return;
  464. }
  465. rate = clk_get_rate(sys_clk);
  466. /* Numerator/denumerator values refer TRM Realtime Counter section */
  467. switch (rate) {
  468. case 1200000:
  469. num = 64;
  470. den = 125;
  471. break;
  472. case 1300000:
  473. num = 768;
  474. den = 1625;
  475. break;
  476. case 19200000:
  477. num = 8;
  478. den = 25;
  479. break;
  480. case 2600000:
  481. num = 384;
  482. den = 1625;
  483. break;
  484. case 2700000:
  485. num = 256;
  486. den = 1125;
  487. break;
  488. case 38400000:
  489. default:
  490. /* Program it for 38.4 MHz */
  491. num = 4;
  492. den = 25;
  493. break;
  494. }
  495. /* Program numerator and denumerator registers */
  496. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  497. NUMERATOR_DENUMERATOR_MASK;
  498. reg |= num;
  499. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  500. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  501. NUMERATOR_DENUMERATOR_MASK;
  502. reg |= den;
  503. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  504. iounmap(base);
  505. }
  506. #else
  507. static inline void __init realtime_counter_init(void)
  508. {}
  509. #endif
  510. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  511. clksrc_nr, clksrc_src) \
  512. static void __init omap##name##_timer_init(void) \
  513. { \
  514. omap_dmtimer_init(); \
  515. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  516. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  517. }
  518. #define OMAP_SYS_TIMER(name) \
  519. struct sys_timer omap##name##_timer = { \
  520. .init = omap##name##_timer_init, \
  521. };
  522. #ifdef CONFIG_ARCH_OMAP2
  523. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, "ti,timer-alwon",
  524. 2, OMAP2_MPU_SOURCE)
  525. OMAP_SYS_TIMER(2)
  526. #endif
  527. #ifdef CONFIG_ARCH_OMAP3
  528. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, "ti,timer-alwon",
  529. 2, OMAP3_MPU_SOURCE)
  530. OMAP_SYS_TIMER(3)
  531. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  532. TIMER_PROP_SECURE, 2, OMAP3_MPU_SOURCE)
  533. OMAP_SYS_TIMER(3_secure)
  534. #endif
  535. #ifdef CONFIG_SOC_AM33XX
  536. OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
  537. 2, OMAP4_MPU_SOURCE)
  538. OMAP_SYS_TIMER(3_am33xx)
  539. #endif
  540. #ifdef CONFIG_ARCH_OMAP4
  541. #ifdef CONFIG_LOCAL_TIMERS
  542. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  543. OMAP44XX_LOCAL_TWD_BASE, 29);
  544. #endif
  545. static void __init omap4_timer_init(void)
  546. {
  547. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE, "ti,timer-alwon");
  548. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  549. #ifdef CONFIG_LOCAL_TIMERS
  550. /* Local timers are not supprted on OMAP4430 ES1.0 */
  551. if (omap_rev() != OMAP4430_REV_ES1_0) {
  552. int err;
  553. if (of_have_populated_dt()) {
  554. twd_local_timer_of_register();
  555. return;
  556. }
  557. err = twd_local_timer_register(&twd_local_timer);
  558. if (err)
  559. pr_err("twd_local_timer_register failed %d\n", err);
  560. }
  561. #endif
  562. }
  563. OMAP_SYS_TIMER(4)
  564. #endif
  565. #ifdef CONFIG_SOC_OMAP5
  566. static void __init omap5_timer_init(void)
  567. {
  568. int err;
  569. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE, "ti,timer-alwon");
  570. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  571. realtime_counter_init();
  572. err = arch_timer_of_register();
  573. if (err)
  574. pr_err("%s: arch_timer_register failed %d\n", __func__, err);
  575. }
  576. OMAP_SYS_TIMER(5)
  577. #endif
  578. /**
  579. * omap_timer_init - build and register timer device with an
  580. * associated timer hwmod
  581. * @oh: timer hwmod pointer to be used to build timer device
  582. * @user: parameter that can be passed from calling hwmod API
  583. *
  584. * Called by omap_hwmod_for_each_by_class to register each of the timer
  585. * devices present in the system. The number of timer devices is known
  586. * by parsing through the hwmod database for a given class name. At the
  587. * end of function call memory is allocated for timer device and it is
  588. * registered to the framework ready to be proved by the driver.
  589. */
  590. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  591. {
  592. int id;
  593. int ret = 0;
  594. char *name = "omap_timer";
  595. struct dmtimer_platform_data *pdata;
  596. struct platform_device *pdev;
  597. struct omap_timer_capability_dev_attr *timer_dev_attr;
  598. pr_debug("%s: %s\n", __func__, oh->name);
  599. /* on secure device, do not register secure timer */
  600. timer_dev_attr = oh->dev_attr;
  601. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  602. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  603. return ret;
  604. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  605. if (!pdata) {
  606. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  607. return -ENOMEM;
  608. }
  609. /*
  610. * Extract the IDs from name field in hwmod database
  611. * and use the same for constructing ids' for the
  612. * timer devices. In a way, we are avoiding usage of
  613. * static variable witin the function to do the same.
  614. * CAUTION: We have to be careful and make sure the
  615. * name in hwmod database does not change in which case
  616. * we might either make corresponding change here or
  617. * switch back static variable mechanism.
  618. */
  619. sscanf(oh->name, "timer%2d", &id);
  620. if (timer_dev_attr)
  621. pdata->timer_capability = timer_dev_attr->timer_capability;
  622. pdata->timer_errata = omap_dm_timer_get_errata();
  623. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  624. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  625. NULL, 0, 0);
  626. if (IS_ERR(pdev)) {
  627. pr_err("%s: Can't build omap_device for %s: %s.\n",
  628. __func__, name, oh->name);
  629. ret = -EINVAL;
  630. }
  631. kfree(pdata);
  632. return ret;
  633. }
  634. /**
  635. * omap2_dm_timer_init - top level regular device initialization
  636. *
  637. * Uses dedicated hwmod api to parse through hwmod database for
  638. * given class name and then build and register the timer device.
  639. */
  640. static int __init omap2_dm_timer_init(void)
  641. {
  642. int ret;
  643. /* If dtb is there, the devices will be created dynamically */
  644. if (of_have_populated_dt())
  645. return -ENODEV;
  646. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  647. if (unlikely(ret)) {
  648. pr_err("%s: device registration failed.\n", __func__);
  649. return -EINVAL;
  650. }
  651. return 0;
  652. }
  653. arch_initcall(omap2_dm_timer_init);
  654. /**
  655. * omap2_override_clocksource - clocksource override with user configuration
  656. *
  657. * Allows user to override default clocksource, using kernel parameter
  658. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  659. *
  660. * Note that, here we are using same standard kernel parameter "clocksource=",
  661. * and not introducing any OMAP specific interface.
  662. */
  663. static int __init omap2_override_clocksource(char *str)
  664. {
  665. if (!str)
  666. return 0;
  667. /*
  668. * For OMAP architecture, we only have two options
  669. * - sync_32k (default)
  670. * - gp_timer (sys_clk based)
  671. */
  672. if (!strcmp(str, "gp_timer"))
  673. use_gptimer_clksrc = true;
  674. return 0;
  675. }
  676. early_param("clocksource", omap2_override_clocksource);