sata_qstor.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706
  1. /*
  2. * sata_qstor.c - Pacific Digital Corporation QStor SATA
  3. *
  4. * Maintained by: Mark Lord <mlord@pobox.com>
  5. *
  6. * Copyright 2005 Pacific Digital Corporation.
  7. * (OSL/GPL code release authorized by Jalil Fadavi).
  8. *
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; see the file COPYING. If not, write to
  22. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  23. *
  24. *
  25. * libata documentation is available via 'make {ps|pdf}docs',
  26. * as Documentation/DocBook/libata.*
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/pci.h>
  32. #include <linux/init.h>
  33. #include <linux/blkdev.h>
  34. #include <linux/delay.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/device.h>
  37. #include <scsi/scsi_host.h>
  38. #include <linux/libata.h>
  39. #define DRV_NAME "sata_qstor"
  40. #define DRV_VERSION "0.09"
  41. enum {
  42. QS_MMIO_BAR = 4,
  43. QS_PORTS = 4,
  44. QS_MAX_PRD = LIBATA_MAX_PRD,
  45. QS_CPB_ORDER = 6,
  46. QS_CPB_BYTES = (1 << QS_CPB_ORDER),
  47. QS_PRD_BYTES = QS_MAX_PRD * 16,
  48. QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
  49. /* global register offsets */
  50. QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
  51. QS_HID_HPHY = 0x0004, /* host physical interface info */
  52. QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
  53. QS_HST_SFF = 0x0100, /* host status fifo offset */
  54. QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
  55. /* global control bits */
  56. QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
  57. QS_CNFG3_GSRST = 0x01, /* global chip reset */
  58. QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
  59. /* per-channel register offsets */
  60. QS_CCF_CPBA = 0x0710, /* chan CPB base address */
  61. QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
  62. QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
  63. QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
  64. QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
  65. QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
  66. QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
  67. QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
  68. QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
  69. /* channel control bits */
  70. QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
  71. QS_CTR0_CLER = (1 << 2), /* clear channel errors */
  72. QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
  73. QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
  74. QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
  75. /* pkt sub-field headers */
  76. QS_HCB_HDR = 0x01, /* Host Control Block header */
  77. QS_DCB_HDR = 0x02, /* Device Control Block header */
  78. /* pkt HCB flag bits */
  79. QS_HF_DIRO = (1 << 0), /* data DIRection Out */
  80. QS_HF_DAT = (1 << 3), /* DATa pkt */
  81. QS_HF_IEN = (1 << 4), /* Interrupt ENable */
  82. QS_HF_VLD = (1 << 5), /* VaLiD pkt */
  83. /* pkt DCB flag bits */
  84. QS_DF_PORD = (1 << 2), /* Pio OR Dma */
  85. QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
  86. /* PCI device IDs */
  87. board_2068_idx = 0, /* QStor 4-port SATA/RAID */
  88. };
  89. enum {
  90. QS_DMA_BOUNDARY = ~0UL
  91. };
  92. typedef enum { qs_state_mmio, qs_state_pkt } qs_state_t;
  93. struct qs_port_priv {
  94. u8 *pkt;
  95. dma_addr_t pkt_dma;
  96. qs_state_t state;
  97. };
  98. static int qs_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
  99. static int qs_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
  100. static int qs_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  101. static int qs_port_start(struct ata_port *ap);
  102. static void qs_host_stop(struct ata_host *host);
  103. static void qs_qc_prep(struct ata_queued_cmd *qc);
  104. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc);
  105. static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
  106. static void qs_bmdma_stop(struct ata_queued_cmd *qc);
  107. static u8 qs_bmdma_status(struct ata_port *ap);
  108. static void qs_irq_clear(struct ata_port *ap);
  109. static void qs_freeze(struct ata_port *ap);
  110. static void qs_thaw(struct ata_port *ap);
  111. static void qs_error_handler(struct ata_port *ap);
  112. static struct scsi_host_template qs_ata_sht = {
  113. .module = THIS_MODULE,
  114. .name = DRV_NAME,
  115. .ioctl = ata_scsi_ioctl,
  116. .queuecommand = ata_scsi_queuecmd,
  117. .can_queue = ATA_DEF_QUEUE,
  118. .this_id = ATA_SHT_THIS_ID,
  119. .sg_tablesize = QS_MAX_PRD,
  120. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  121. .emulated = ATA_SHT_EMULATED,
  122. .use_clustering = ENABLE_CLUSTERING,
  123. .proc_name = DRV_NAME,
  124. .dma_boundary = QS_DMA_BOUNDARY,
  125. .slave_configure = ata_scsi_slave_config,
  126. .slave_destroy = ata_scsi_slave_destroy,
  127. .bios_param = ata_std_bios_param,
  128. };
  129. static const struct ata_port_operations qs_ata_ops = {
  130. .tf_load = ata_tf_load,
  131. .tf_read = ata_tf_read,
  132. .check_status = ata_check_status,
  133. .check_atapi_dma = qs_check_atapi_dma,
  134. .exec_command = ata_exec_command,
  135. .dev_select = ata_std_dev_select,
  136. .qc_prep = qs_qc_prep,
  137. .qc_issue = qs_qc_issue,
  138. .data_xfer = ata_data_xfer,
  139. .freeze = qs_freeze,
  140. .thaw = qs_thaw,
  141. .error_handler = qs_error_handler,
  142. .irq_clear = qs_irq_clear,
  143. .irq_on = ata_irq_on,
  144. .scr_read = qs_scr_read,
  145. .scr_write = qs_scr_write,
  146. .port_start = qs_port_start,
  147. .host_stop = qs_host_stop,
  148. .bmdma_stop = qs_bmdma_stop,
  149. .bmdma_status = qs_bmdma_status,
  150. };
  151. static const struct ata_port_info qs_port_info[] = {
  152. /* board_2068_idx */
  153. {
  154. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  155. ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
  156. .pio_mask = 0x10, /* pio4 */
  157. .udma_mask = ATA_UDMA6,
  158. .port_ops = &qs_ata_ops,
  159. },
  160. };
  161. static const struct pci_device_id qs_ata_pci_tbl[] = {
  162. { PCI_VDEVICE(PDC, 0x2068), board_2068_idx },
  163. { } /* terminate list */
  164. };
  165. static struct pci_driver qs_ata_pci_driver = {
  166. .name = DRV_NAME,
  167. .id_table = qs_ata_pci_tbl,
  168. .probe = qs_ata_init_one,
  169. .remove = ata_pci_remove_one,
  170. };
  171. static void __iomem *qs_mmio_base(struct ata_host *host)
  172. {
  173. return host->iomap[QS_MMIO_BAR];
  174. }
  175. static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
  176. {
  177. return 1; /* ATAPI DMA not supported */
  178. }
  179. static void qs_bmdma_stop(struct ata_queued_cmd *qc)
  180. {
  181. /* nothing */
  182. }
  183. static u8 qs_bmdma_status(struct ata_port *ap)
  184. {
  185. return 0;
  186. }
  187. static void qs_irq_clear(struct ata_port *ap)
  188. {
  189. /* nothing */
  190. }
  191. static inline void qs_enter_reg_mode(struct ata_port *ap)
  192. {
  193. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  194. struct qs_port_priv *pp = ap->private_data;
  195. pp->state = qs_state_mmio;
  196. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  197. readb(chan + QS_CCT_CTR0); /* flush */
  198. }
  199. static inline void qs_reset_channel_logic(struct ata_port *ap)
  200. {
  201. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  202. writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  203. readb(chan + QS_CCT_CTR0); /* flush */
  204. qs_enter_reg_mode(ap);
  205. }
  206. static void qs_freeze(struct ata_port *ap)
  207. {
  208. u8 __iomem *mmio_base = qs_mmio_base(ap->host);
  209. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  210. qs_enter_reg_mode(ap);
  211. }
  212. static void qs_thaw(struct ata_port *ap)
  213. {
  214. u8 __iomem *mmio_base = qs_mmio_base(ap->host);
  215. qs_enter_reg_mode(ap);
  216. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  217. }
  218. static int qs_prereset(struct ata_link *link, unsigned long deadline)
  219. {
  220. struct ata_port *ap = link->ap;
  221. qs_reset_channel_logic(ap);
  222. return ata_std_prereset(link, deadline);
  223. }
  224. static int qs_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  225. {
  226. if (sc_reg > SCR_CONTROL)
  227. return -EINVAL;
  228. *val = readl(ap->ioaddr.scr_addr + (sc_reg * 8));
  229. return 0;
  230. }
  231. static void qs_error_handler(struct ata_port *ap)
  232. {
  233. qs_enter_reg_mode(ap);
  234. ata_do_eh(ap, qs_prereset, NULL, sata_std_hardreset,
  235. ata_std_postreset);
  236. }
  237. static int qs_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  238. {
  239. if (sc_reg > SCR_CONTROL)
  240. return -EINVAL;
  241. writel(val, ap->ioaddr.scr_addr + (sc_reg * 8));
  242. return 0;
  243. }
  244. static unsigned int qs_fill_sg(struct ata_queued_cmd *qc)
  245. {
  246. struct scatterlist *sg;
  247. struct ata_port *ap = qc->ap;
  248. struct qs_port_priv *pp = ap->private_data;
  249. unsigned int nelem;
  250. u8 *prd = pp->pkt + QS_CPB_BYTES;
  251. WARN_ON(qc->__sg == NULL);
  252. WARN_ON(qc->n_elem == 0 && qc->pad_len == 0);
  253. nelem = 0;
  254. ata_for_each_sg(sg, qc) {
  255. u64 addr;
  256. u32 len;
  257. addr = sg_dma_address(sg);
  258. *(__le64 *)prd = cpu_to_le64(addr);
  259. prd += sizeof(u64);
  260. len = sg_dma_len(sg);
  261. *(__le32 *)prd = cpu_to_le32(len);
  262. prd += sizeof(u64);
  263. VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", nelem,
  264. (unsigned long long)addr, len);
  265. nelem++;
  266. }
  267. return nelem;
  268. }
  269. static void qs_qc_prep(struct ata_queued_cmd *qc)
  270. {
  271. struct qs_port_priv *pp = qc->ap->private_data;
  272. u8 dflags = QS_DF_PORD, *buf = pp->pkt;
  273. u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
  274. u64 addr;
  275. unsigned int nelem;
  276. VPRINTK("ENTER\n");
  277. qs_enter_reg_mode(qc->ap);
  278. if (qc->tf.protocol != ATA_PROT_DMA) {
  279. ata_qc_prep(qc);
  280. return;
  281. }
  282. nelem = qs_fill_sg(qc);
  283. if ((qc->tf.flags & ATA_TFLAG_WRITE))
  284. hflags |= QS_HF_DIRO;
  285. if ((qc->tf.flags & ATA_TFLAG_LBA48))
  286. dflags |= QS_DF_ELBA;
  287. /* host control block (HCB) */
  288. buf[ 0] = QS_HCB_HDR;
  289. buf[ 1] = hflags;
  290. *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nbytes);
  291. *(__le32 *)(&buf[ 8]) = cpu_to_le32(nelem);
  292. addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
  293. *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
  294. /* device control block (DCB) */
  295. buf[24] = QS_DCB_HDR;
  296. buf[28] = dflags;
  297. /* frame information structure (FIS) */
  298. ata_tf_to_fis(&qc->tf, 0, 1, &buf[32]);
  299. }
  300. static inline void qs_packet_start(struct ata_queued_cmd *qc)
  301. {
  302. struct ata_port *ap = qc->ap;
  303. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  304. VPRINTK("ENTER, ap %p\n", ap);
  305. writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
  306. wmb(); /* flush PRDs and pkt to memory */
  307. writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
  308. readl(chan + QS_CCT_CFF); /* flush */
  309. }
  310. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc)
  311. {
  312. struct qs_port_priv *pp = qc->ap->private_data;
  313. switch (qc->tf.protocol) {
  314. case ATA_PROT_DMA:
  315. pp->state = qs_state_pkt;
  316. qs_packet_start(qc);
  317. return 0;
  318. case ATA_PROT_ATAPI_DMA:
  319. BUG();
  320. break;
  321. default:
  322. break;
  323. }
  324. pp->state = qs_state_mmio;
  325. return ata_qc_issue_prot(qc);
  326. }
  327. static void qs_do_or_die(struct ata_queued_cmd *qc, u8 status)
  328. {
  329. qc->err_mask |= ac_err_mask(status);
  330. if (!qc->err_mask) {
  331. ata_qc_complete(qc);
  332. } else {
  333. struct ata_port *ap = qc->ap;
  334. struct ata_eh_info *ehi = &ap->link.eh_info;
  335. ata_ehi_clear_desc(ehi);
  336. ata_ehi_push_desc(ehi, "status 0x%02X", status);
  337. if (qc->err_mask == AC_ERR_DEV)
  338. ata_port_abort(ap);
  339. else
  340. ata_port_freeze(ap);
  341. }
  342. }
  343. static inline unsigned int qs_intr_pkt(struct ata_host *host)
  344. {
  345. unsigned int handled = 0;
  346. u8 sFFE;
  347. u8 __iomem *mmio_base = qs_mmio_base(host);
  348. do {
  349. u32 sff0 = readl(mmio_base + QS_HST_SFF);
  350. u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
  351. u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
  352. sFFE = sff1 >> 31; /* empty flag */
  353. if (sEVLD) {
  354. u8 sDST = sff0 >> 16; /* dev status */
  355. u8 sHST = sff1 & 0x3f; /* host status */
  356. unsigned int port_no = (sff1 >> 8) & 0x03;
  357. struct ata_port *ap = host->ports[port_no];
  358. DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
  359. sff1, sff0, port_no, sHST, sDST);
  360. handled = 1;
  361. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  362. struct ata_queued_cmd *qc;
  363. struct qs_port_priv *pp = ap->private_data;
  364. if (!pp || pp->state != qs_state_pkt)
  365. continue;
  366. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  367. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
  368. switch (sHST) {
  369. case 0: /* successful CPB */
  370. case 3: /* device error */
  371. qs_enter_reg_mode(qc->ap);
  372. qs_do_or_die(qc, sDST);
  373. break;
  374. default:
  375. break;
  376. }
  377. }
  378. }
  379. }
  380. } while (!sFFE);
  381. return handled;
  382. }
  383. static inline unsigned int qs_intr_mmio(struct ata_host *host)
  384. {
  385. unsigned int handled = 0, port_no;
  386. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  387. struct ata_port *ap;
  388. ap = host->ports[port_no];
  389. if (ap &&
  390. !(ap->flags & ATA_FLAG_DISABLED)) {
  391. struct ata_queued_cmd *qc;
  392. struct qs_port_priv *pp;
  393. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  394. if (!qc || !(qc->flags & ATA_QCFLAG_ACTIVE)) {
  395. /*
  396. * The qstor hardware generates spurious
  397. * interrupts from time to time when switching
  398. * in and out of packet mode.
  399. * There's no obvious way to know if we're
  400. * here now due to that, so just ack the irq
  401. * and pretend we knew it was ours.. (ugh).
  402. * This does not affect packet mode.
  403. */
  404. ata_check_status(ap);
  405. handled = 1;
  406. continue;
  407. }
  408. pp = ap->private_data;
  409. if (!pp || pp->state != qs_state_mmio)
  410. continue;
  411. if (!(qc->tf.flags & ATA_TFLAG_POLLING))
  412. handled |= ata_host_intr(ap, qc);
  413. }
  414. }
  415. return handled;
  416. }
  417. static irqreturn_t qs_intr(int irq, void *dev_instance)
  418. {
  419. struct ata_host *host = dev_instance;
  420. unsigned int handled = 0;
  421. unsigned long flags;
  422. VPRINTK("ENTER\n");
  423. spin_lock_irqsave(&host->lock, flags);
  424. handled = qs_intr_pkt(host) | qs_intr_mmio(host);
  425. spin_unlock_irqrestore(&host->lock, flags);
  426. VPRINTK("EXIT\n");
  427. return IRQ_RETVAL(handled);
  428. }
  429. static void qs_ata_setup_port(struct ata_ioports *port, void __iomem *base)
  430. {
  431. port->cmd_addr =
  432. port->data_addr = base + 0x400;
  433. port->error_addr =
  434. port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
  435. port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
  436. port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
  437. port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
  438. port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
  439. port->device_addr = base + 0x430;
  440. port->status_addr =
  441. port->command_addr = base + 0x438;
  442. port->altstatus_addr =
  443. port->ctl_addr = base + 0x440;
  444. port->scr_addr = base + 0xc00;
  445. }
  446. static int qs_port_start(struct ata_port *ap)
  447. {
  448. struct device *dev = ap->host->dev;
  449. struct qs_port_priv *pp;
  450. void __iomem *mmio_base = qs_mmio_base(ap->host);
  451. void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
  452. u64 addr;
  453. int rc;
  454. rc = ata_port_start(ap);
  455. if (rc)
  456. return rc;
  457. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  458. if (!pp)
  459. return -ENOMEM;
  460. pp->pkt = dmam_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
  461. GFP_KERNEL);
  462. if (!pp->pkt)
  463. return -ENOMEM;
  464. memset(pp->pkt, 0, QS_PKT_BYTES);
  465. ap->private_data = pp;
  466. qs_enter_reg_mode(ap);
  467. addr = (u64)pp->pkt_dma;
  468. writel((u32) addr, chan + QS_CCF_CPBA);
  469. writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
  470. return 0;
  471. }
  472. static void qs_host_stop(struct ata_host *host)
  473. {
  474. void __iomem *mmio_base = qs_mmio_base(host);
  475. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  476. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  477. }
  478. static void qs_host_init(struct ata_host *host, unsigned int chip_id)
  479. {
  480. void __iomem *mmio_base = host->iomap[QS_MMIO_BAR];
  481. unsigned int port_no;
  482. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  483. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  484. /* reset each channel in turn */
  485. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  486. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  487. writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  488. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  489. readb(chan + QS_CCT_CTR0); /* flush */
  490. }
  491. writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
  492. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  493. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  494. /* set FIFO depths to same settings as Windows driver */
  495. writew(32, chan + QS_CFC_HUFT);
  496. writew(32, chan + QS_CFC_HDFT);
  497. writew(10, chan + QS_CFC_DUFT);
  498. writew( 8, chan + QS_CFC_DDFT);
  499. /* set CPB size in bytes, as a power of two */
  500. writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
  501. }
  502. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  503. }
  504. /*
  505. * The QStor understands 64-bit buses, and uses 64-bit fields
  506. * for DMA pointers regardless of bus width. We just have to
  507. * make sure our DMA masks are set appropriately for whatever
  508. * bridge lies between us and the QStor, and then the DMA mapping
  509. * code will ensure we only ever "see" appropriate buffer addresses.
  510. * If we're 32-bit limited somewhere, then our 64-bit fields will
  511. * just end up with zeros in the upper 32-bits, without any special
  512. * logic required outside of this routine (below).
  513. */
  514. static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
  515. {
  516. u32 bus_info = readl(mmio_base + QS_HID_HPHY);
  517. int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
  518. if (have_64bit_bus &&
  519. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  520. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  521. if (rc) {
  522. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  523. if (rc) {
  524. dev_printk(KERN_ERR, &pdev->dev,
  525. "64-bit DMA enable failed\n");
  526. return rc;
  527. }
  528. }
  529. } else {
  530. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  531. if (rc) {
  532. dev_printk(KERN_ERR, &pdev->dev,
  533. "32-bit DMA enable failed\n");
  534. return rc;
  535. }
  536. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  537. if (rc) {
  538. dev_printk(KERN_ERR, &pdev->dev,
  539. "32-bit consistent DMA enable failed\n");
  540. return rc;
  541. }
  542. }
  543. return 0;
  544. }
  545. static int qs_ata_init_one(struct pci_dev *pdev,
  546. const struct pci_device_id *ent)
  547. {
  548. static int printed_version;
  549. unsigned int board_idx = (unsigned int) ent->driver_data;
  550. const struct ata_port_info *ppi[] = { &qs_port_info[board_idx], NULL };
  551. struct ata_host *host;
  552. int rc, port_no;
  553. if (!printed_version++)
  554. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  555. /* alloc host */
  556. host = ata_host_alloc_pinfo(&pdev->dev, ppi, QS_PORTS);
  557. if (!host)
  558. return -ENOMEM;
  559. /* acquire resources and fill host */
  560. rc = pcim_enable_device(pdev);
  561. if (rc)
  562. return rc;
  563. if ((pci_resource_flags(pdev, QS_MMIO_BAR) & IORESOURCE_MEM) == 0)
  564. return -ENODEV;
  565. rc = pcim_iomap_regions(pdev, 1 << QS_MMIO_BAR, DRV_NAME);
  566. if (rc)
  567. return rc;
  568. host->iomap = pcim_iomap_table(pdev);
  569. rc = qs_set_dma_masks(pdev, host->iomap[QS_MMIO_BAR]);
  570. if (rc)
  571. return rc;
  572. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  573. struct ata_port *ap = host->ports[port_no];
  574. unsigned int offset = port_no * 0x4000;
  575. void __iomem *chan = host->iomap[QS_MMIO_BAR] + offset;
  576. qs_ata_setup_port(&ap->ioaddr, chan);
  577. ata_port_pbar_desc(ap, QS_MMIO_BAR, -1, "mmio");
  578. ata_port_pbar_desc(ap, QS_MMIO_BAR, offset, "port");
  579. }
  580. /* initialize adapter */
  581. qs_host_init(host, board_idx);
  582. pci_set_master(pdev);
  583. return ata_host_activate(host, pdev->irq, qs_intr, IRQF_SHARED,
  584. &qs_ata_sht);
  585. }
  586. static int __init qs_ata_init(void)
  587. {
  588. return pci_register_driver(&qs_ata_pci_driver);
  589. }
  590. static void __exit qs_ata_exit(void)
  591. {
  592. pci_unregister_driver(&qs_ata_pci_driver);
  593. }
  594. MODULE_AUTHOR("Mark Lord");
  595. MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
  596. MODULE_LICENSE("GPL");
  597. MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
  598. MODULE_VERSION(DRV_VERSION);
  599. module_init(qs_ata_init);
  600. module_exit(qs_ata_exit);