dmaengine.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef DMAENGINE_H
  22. #define DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/scatterlist.h>
  26. #include <linux/bitmap.h>
  27. #include <asm/page.h>
  28. /**
  29. * typedef dma_cookie_t - an opaque DMA cookie
  30. *
  31. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  32. */
  33. typedef s32 dma_cookie_t;
  34. #define DMA_MIN_COOKIE 1
  35. #define DMA_MAX_COOKIE INT_MAX
  36. #define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
  37. /**
  38. * enum dma_status - DMA transaction status
  39. * @DMA_SUCCESS: transaction completed successfully
  40. * @DMA_IN_PROGRESS: transaction not yet processed
  41. * @DMA_PAUSED: transaction is paused
  42. * @DMA_ERROR: transaction failed
  43. */
  44. enum dma_status {
  45. DMA_SUCCESS,
  46. DMA_IN_PROGRESS,
  47. DMA_PAUSED,
  48. DMA_ERROR,
  49. };
  50. /**
  51. * enum dma_transaction_type - DMA transaction types/indexes
  52. *
  53. * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
  54. * automatically set as dma devices are registered.
  55. */
  56. enum dma_transaction_type {
  57. DMA_MEMCPY,
  58. DMA_XOR,
  59. DMA_PQ,
  60. DMA_XOR_VAL,
  61. DMA_PQ_VAL,
  62. DMA_MEMSET,
  63. DMA_INTERRUPT,
  64. DMA_SG,
  65. DMA_PRIVATE,
  66. DMA_ASYNC_TX,
  67. DMA_SLAVE,
  68. DMA_CYCLIC,
  69. DMA_INTERLEAVE,
  70. /* last transaction type for creation of the capabilities mask */
  71. DMA_TX_TYPE_END,
  72. };
  73. /**
  74. * enum dma_transfer_direction - dma transfer mode and direction indicator
  75. * @DMA_MEM_TO_MEM: Async/Memcpy mode
  76. * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
  77. * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
  78. * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
  79. */
  80. enum dma_transfer_direction {
  81. DMA_MEM_TO_MEM,
  82. DMA_MEM_TO_DEV,
  83. DMA_DEV_TO_MEM,
  84. DMA_DEV_TO_DEV,
  85. };
  86. /**
  87. * Interleaved Transfer Request
  88. * ----------------------------
  89. * A chunk is collection of contiguous bytes to be transfered.
  90. * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
  91. * ICGs may or maynot change between chunks.
  92. * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
  93. * that when repeated an integral number of times, specifies the transfer.
  94. * A transfer template is specification of a Frame, the number of times
  95. * it is to be repeated and other per-transfer attributes.
  96. *
  97. * Practically, a client driver would have ready a template for each
  98. * type of transfer it is going to need during its lifetime and
  99. * set only 'src_start' and 'dst_start' before submitting the requests.
  100. *
  101. *
  102. * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
  103. * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
  104. *
  105. * == Chunk size
  106. * ... ICG
  107. */
  108. /**
  109. * struct data_chunk - Element of scatter-gather list that makes a frame.
  110. * @size: Number of bytes to read from source.
  111. * size_dst := fn(op, size_src), so doesn't mean much for destination.
  112. * @icg: Number of bytes to jump after last src/dst address of this
  113. * chunk and before first src/dst address for next chunk.
  114. * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
  115. * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
  116. */
  117. struct data_chunk {
  118. size_t size;
  119. size_t icg;
  120. };
  121. /**
  122. * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
  123. * and attributes.
  124. * @src_start: Bus address of source for the first chunk.
  125. * @dst_start: Bus address of destination for the first chunk.
  126. * @dir: Specifies the type of Source and Destination.
  127. * @src_inc: If the source address increments after reading from it.
  128. * @dst_inc: If the destination address increments after writing to it.
  129. * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
  130. * Otherwise, source is read contiguously (icg ignored).
  131. * Ignored if src_inc is false.
  132. * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
  133. * Otherwise, destination is filled contiguously (icg ignored).
  134. * Ignored if dst_inc is false.
  135. * @numf: Number of frames in this template.
  136. * @frame_size: Number of chunks in a frame i.e, size of sgl[].
  137. * @sgl: Array of {chunk,icg} pairs that make up a frame.
  138. */
  139. struct dma_interleaved_template {
  140. dma_addr_t src_start;
  141. dma_addr_t dst_start;
  142. enum dma_transfer_direction dir;
  143. bool src_inc;
  144. bool dst_inc;
  145. bool src_sgl;
  146. bool dst_sgl;
  147. size_t numf;
  148. size_t frame_size;
  149. struct data_chunk sgl[0];
  150. };
  151. /**
  152. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  153. * control completion, and communicate status.
  154. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  155. * this transaction
  156. * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
  157. * acknowledges receipt, i.e. has has a chance to establish any dependency
  158. * chains
  159. * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
  160. * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
  161. * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
  162. * (if not set, do the source dma-unmapping as page)
  163. * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
  164. * (if not set, do the destination dma-unmapping as page)
  165. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  166. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  167. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  168. * sources that were the result of a previous operation, in the case of a PQ
  169. * operation it continues the calculation with new sources
  170. * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
  171. * on the result of this operation
  172. */
  173. enum dma_ctrl_flags {
  174. DMA_PREP_INTERRUPT = (1 << 0),
  175. DMA_CTRL_ACK = (1 << 1),
  176. DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
  177. DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
  178. DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
  179. DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
  180. DMA_PREP_PQ_DISABLE_P = (1 << 6),
  181. DMA_PREP_PQ_DISABLE_Q = (1 << 7),
  182. DMA_PREP_CONTINUE = (1 << 8),
  183. DMA_PREP_FENCE = (1 << 9),
  184. };
  185. /**
  186. * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
  187. * on a running channel.
  188. * @DMA_TERMINATE_ALL: terminate all ongoing transfers
  189. * @DMA_PAUSE: pause ongoing transfers
  190. * @DMA_RESUME: resume paused transfer
  191. * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
  192. * that need to runtime reconfigure the slave channels (as opposed to passing
  193. * configuration data in statically from the platform). An additional
  194. * argument of struct dma_slave_config must be passed in with this
  195. * command.
  196. * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
  197. * into external start mode.
  198. */
  199. enum dma_ctrl_cmd {
  200. DMA_TERMINATE_ALL,
  201. DMA_PAUSE,
  202. DMA_RESUME,
  203. DMA_SLAVE_CONFIG,
  204. FSLDMA_EXTERNAL_START,
  205. };
  206. /**
  207. * enum sum_check_bits - bit position of pq_check_flags
  208. */
  209. enum sum_check_bits {
  210. SUM_CHECK_P = 0,
  211. SUM_CHECK_Q = 1,
  212. };
  213. /**
  214. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  215. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  216. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  217. */
  218. enum sum_check_flags {
  219. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  220. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  221. };
  222. /**
  223. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  224. * See linux/cpumask.h
  225. */
  226. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  227. /**
  228. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  229. * @memcpy_count: transaction counter
  230. * @bytes_transferred: byte counter
  231. */
  232. struct dma_chan_percpu {
  233. /* stats */
  234. unsigned long memcpy_count;
  235. unsigned long bytes_transferred;
  236. };
  237. /**
  238. * struct dma_chan - devices supply DMA channels, clients use them
  239. * @device: ptr to the dma device who supplies this channel, always !%NULL
  240. * @cookie: last cookie value returned to client
  241. * @chan_id: channel ID for sysfs
  242. * @dev: class device for sysfs
  243. * @device_node: used to add this to the device chan list
  244. * @local: per-cpu pointer to a struct dma_chan_percpu
  245. * @client-count: how many clients are using this channel
  246. * @table_count: number of appearances in the mem-to-mem allocation table
  247. * @private: private data for certain client-channel associations
  248. */
  249. struct dma_chan {
  250. struct dma_device *device;
  251. dma_cookie_t cookie;
  252. /* sysfs */
  253. int chan_id;
  254. struct dma_chan_dev *dev;
  255. struct list_head device_node;
  256. struct dma_chan_percpu __percpu *local;
  257. int client_count;
  258. int table_count;
  259. void *private;
  260. };
  261. /**
  262. * struct dma_chan_dev - relate sysfs device node to backing channel device
  263. * @chan - driver channel device
  264. * @device - sysfs device
  265. * @dev_id - parent dma_device dev_id
  266. * @idr_ref - reference count to gate release of dma_device dev_id
  267. */
  268. struct dma_chan_dev {
  269. struct dma_chan *chan;
  270. struct device device;
  271. int dev_id;
  272. atomic_t *idr_ref;
  273. };
  274. /**
  275. * enum dma_slave_buswidth - defines bus with of the DMA slave
  276. * device, source or target buses
  277. */
  278. enum dma_slave_buswidth {
  279. DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
  280. DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
  281. DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
  282. DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
  283. DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
  284. };
  285. /**
  286. * struct dma_slave_config - dma slave channel runtime config
  287. * @direction: whether the data shall go in or out on this slave
  288. * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
  289. * legal values, DMA_BIDIRECTIONAL is not acceptable since we
  290. * need to differentiate source and target addresses.
  291. * @src_addr: this is the physical address where DMA slave data
  292. * should be read (RX), if the source is memory this argument is
  293. * ignored.
  294. * @dst_addr: this is the physical address where DMA slave data
  295. * should be written (TX), if the source is memory this argument
  296. * is ignored.
  297. * @src_addr_width: this is the width in bytes of the source (RX)
  298. * register where DMA data shall be read. If the source
  299. * is memory this may be ignored depending on architecture.
  300. * Legal values: 1, 2, 4, 8.
  301. * @dst_addr_width: same as src_addr_width but for destination
  302. * target (TX) mutatis mutandis.
  303. * @src_maxburst: the maximum number of words (note: words, as in
  304. * units of the src_addr_width member, not bytes) that can be sent
  305. * in one burst to the device. Typically something like half the
  306. * FIFO depth on I/O peripherals so you don't overflow it. This
  307. * may or may not be applicable on memory sources.
  308. * @dst_maxburst: same as src_maxburst but for destination target
  309. * mutatis mutandis.
  310. *
  311. * This struct is passed in as configuration data to a DMA engine
  312. * in order to set up a certain channel for DMA transport at runtime.
  313. * The DMA device/engine has to provide support for an additional
  314. * command in the channel config interface, DMA_SLAVE_CONFIG
  315. * and this struct will then be passed in as an argument to the
  316. * DMA engine device_control() function.
  317. *
  318. * The rationale for adding configuration information to this struct
  319. * is as follows: if it is likely that most DMA slave controllers in
  320. * the world will support the configuration option, then make it
  321. * generic. If not: if it is fixed so that it be sent in static from
  322. * the platform data, then prefer to do that. Else, if it is neither
  323. * fixed at runtime, nor generic enough (such as bus mastership on
  324. * some CPU family and whatnot) then create a custom slave config
  325. * struct and pass that, then make this config a member of that
  326. * struct, if applicable.
  327. */
  328. struct dma_slave_config {
  329. enum dma_transfer_direction direction;
  330. dma_addr_t src_addr;
  331. dma_addr_t dst_addr;
  332. enum dma_slave_buswidth src_addr_width;
  333. enum dma_slave_buswidth dst_addr_width;
  334. u32 src_maxburst;
  335. u32 dst_maxburst;
  336. };
  337. static inline const char *dma_chan_name(struct dma_chan *chan)
  338. {
  339. return dev_name(&chan->dev->device);
  340. }
  341. void dma_chan_cleanup(struct kref *kref);
  342. /**
  343. * typedef dma_filter_fn - callback filter for dma_request_channel
  344. * @chan: channel to be reviewed
  345. * @filter_param: opaque parameter passed through dma_request_channel
  346. *
  347. * When this optional parameter is specified in a call to dma_request_channel a
  348. * suitable channel is passed to this routine for further dispositioning before
  349. * being returned. Where 'suitable' indicates a non-busy channel that
  350. * satisfies the given capability mask. It returns 'true' to indicate that the
  351. * channel is suitable.
  352. */
  353. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  354. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  355. /**
  356. * struct dma_async_tx_descriptor - async transaction descriptor
  357. * ---dma generic offload fields---
  358. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  359. * this tx is sitting on a dependency list
  360. * @flags: flags to augment operation preparation, control completion, and
  361. * communicate status
  362. * @phys: physical address of the descriptor
  363. * @chan: target channel for this operation
  364. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  365. * @callback: routine to call after this operation is complete
  366. * @callback_param: general parameter to pass to the callback routine
  367. * ---async_tx api specific fields---
  368. * @next: at completion submit this descriptor
  369. * @parent: pointer to the next level up in the dependency chain
  370. * @lock: protect the parent and next pointers
  371. */
  372. struct dma_async_tx_descriptor {
  373. dma_cookie_t cookie;
  374. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  375. dma_addr_t phys;
  376. struct dma_chan *chan;
  377. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  378. dma_async_tx_callback callback;
  379. void *callback_param;
  380. #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  381. struct dma_async_tx_descriptor *next;
  382. struct dma_async_tx_descriptor *parent;
  383. spinlock_t lock;
  384. #endif
  385. };
  386. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  387. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  388. {
  389. }
  390. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  391. {
  392. }
  393. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  394. {
  395. BUG();
  396. }
  397. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  398. {
  399. }
  400. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  401. {
  402. }
  403. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  404. {
  405. return NULL;
  406. }
  407. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  408. {
  409. return NULL;
  410. }
  411. #else
  412. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  413. {
  414. spin_lock_bh(&txd->lock);
  415. }
  416. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  417. {
  418. spin_unlock_bh(&txd->lock);
  419. }
  420. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  421. {
  422. txd->next = next;
  423. next->parent = txd;
  424. }
  425. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  426. {
  427. txd->parent = NULL;
  428. }
  429. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  430. {
  431. txd->next = NULL;
  432. }
  433. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  434. {
  435. return txd->parent;
  436. }
  437. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  438. {
  439. return txd->next;
  440. }
  441. #endif
  442. /**
  443. * struct dma_tx_state - filled in to report the status of
  444. * a transfer.
  445. * @last: last completed DMA cookie
  446. * @used: last issued DMA cookie (i.e. the one in progress)
  447. * @residue: the remaining number of bytes left to transmit
  448. * on the selected transfer for states DMA_IN_PROGRESS and
  449. * DMA_PAUSED if this is implemented in the driver, else 0
  450. */
  451. struct dma_tx_state {
  452. dma_cookie_t last;
  453. dma_cookie_t used;
  454. u32 residue;
  455. };
  456. /**
  457. * struct dma_device - info on the entity supplying DMA services
  458. * @chancnt: how many DMA channels are supported
  459. * @privatecnt: how many DMA channels are requested by dma_request_channel
  460. * @channels: the list of struct dma_chan
  461. * @global_node: list_head for global dma_device_list
  462. * @cap_mask: one or more dma_capability flags
  463. * @max_xor: maximum number of xor sources, 0 if no capability
  464. * @max_pq: maximum number of PQ sources and PQ-continue capability
  465. * @copy_align: alignment shift for memcpy operations
  466. * @xor_align: alignment shift for xor operations
  467. * @pq_align: alignment shift for pq operations
  468. * @fill_align: alignment shift for memset operations
  469. * @dev_id: unique device ID
  470. * @dev: struct device reference for dma mapping api
  471. * @device_alloc_chan_resources: allocate resources and return the
  472. * number of allocated descriptors
  473. * @device_free_chan_resources: release DMA channel's resources
  474. * @device_prep_dma_memcpy: prepares a memcpy operation
  475. * @device_prep_dma_xor: prepares a xor operation
  476. * @device_prep_dma_xor_val: prepares a xor validation operation
  477. * @device_prep_dma_pq: prepares a pq operation
  478. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  479. * @device_prep_dma_memset: prepares a memset operation
  480. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  481. * @device_prep_slave_sg: prepares a slave dma operation
  482. * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
  483. * The function takes a buffer of size buf_len. The callback function will
  484. * be called after period_len bytes have been transferred.
  485. * @device_prep_interleaved_dma: Transfer expression in a generic way.
  486. * @device_control: manipulate all pending operations on a channel, returns
  487. * zero or error code
  488. * @device_tx_status: poll for transaction completion, the optional
  489. * txstate parameter can be supplied with a pointer to get a
  490. * struct with auxiliary transfer status information, otherwise the call
  491. * will just return a simple status code
  492. * @device_issue_pending: push pending transactions to hardware
  493. */
  494. struct dma_device {
  495. unsigned int chancnt;
  496. unsigned int privatecnt;
  497. struct list_head channels;
  498. struct list_head global_node;
  499. dma_cap_mask_t cap_mask;
  500. unsigned short max_xor;
  501. unsigned short max_pq;
  502. u8 copy_align;
  503. u8 xor_align;
  504. u8 pq_align;
  505. u8 fill_align;
  506. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  507. int dev_id;
  508. struct device *dev;
  509. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  510. void (*device_free_chan_resources)(struct dma_chan *chan);
  511. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  512. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  513. size_t len, unsigned long flags);
  514. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  515. struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
  516. unsigned int src_cnt, size_t len, unsigned long flags);
  517. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  518. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  519. size_t len, enum sum_check_flags *result, unsigned long flags);
  520. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  521. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  522. unsigned int src_cnt, const unsigned char *scf,
  523. size_t len, unsigned long flags);
  524. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  525. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  526. unsigned int src_cnt, const unsigned char *scf, size_t len,
  527. enum sum_check_flags *pqres, unsigned long flags);
  528. struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
  529. struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
  530. unsigned long flags);
  531. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  532. struct dma_chan *chan, unsigned long flags);
  533. struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
  534. struct dma_chan *chan,
  535. struct scatterlist *dst_sg, unsigned int dst_nents,
  536. struct scatterlist *src_sg, unsigned int src_nents,
  537. unsigned long flags);
  538. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  539. struct dma_chan *chan, struct scatterlist *sgl,
  540. unsigned int sg_len, enum dma_transfer_direction direction,
  541. unsigned long flags);
  542. struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
  543. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  544. size_t period_len, enum dma_transfer_direction direction);
  545. struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
  546. struct dma_chan *chan, struct dma_interleaved_template *xt,
  547. unsigned long flags);
  548. int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  549. unsigned long arg);
  550. enum dma_status (*device_tx_status)(struct dma_chan *chan,
  551. dma_cookie_t cookie,
  552. struct dma_tx_state *txstate);
  553. void (*device_issue_pending)(struct dma_chan *chan);
  554. };
  555. static inline int dmaengine_device_control(struct dma_chan *chan,
  556. enum dma_ctrl_cmd cmd,
  557. unsigned long arg)
  558. {
  559. return chan->device->device_control(chan, cmd, arg);
  560. }
  561. static inline int dmaengine_slave_config(struct dma_chan *chan,
  562. struct dma_slave_config *config)
  563. {
  564. return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
  565. (unsigned long)config);
  566. }
  567. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
  568. struct dma_chan *chan, void *buf, size_t len,
  569. enum dma_transfer_direction dir, unsigned long flags)
  570. {
  571. struct scatterlist sg;
  572. sg_init_one(&sg, buf, len);
  573. return chan->device->device_prep_slave_sg(chan, &sg, 1, dir, flags);
  574. }
  575. static inline int dmaengine_terminate_all(struct dma_chan *chan)
  576. {
  577. return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
  578. }
  579. static inline int dmaengine_pause(struct dma_chan *chan)
  580. {
  581. return dmaengine_device_control(chan, DMA_PAUSE, 0);
  582. }
  583. static inline int dmaengine_resume(struct dma_chan *chan)
  584. {
  585. return dmaengine_device_control(chan, DMA_RESUME, 0);
  586. }
  587. static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
  588. {
  589. return desc->tx_submit(desc);
  590. }
  591. static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
  592. {
  593. size_t mask;
  594. if (!align)
  595. return true;
  596. mask = (1 << align) - 1;
  597. if (mask & (off1 | off2 | len))
  598. return false;
  599. return true;
  600. }
  601. static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
  602. size_t off2, size_t len)
  603. {
  604. return dmaengine_check_align(dev->copy_align, off1, off2, len);
  605. }
  606. static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
  607. size_t off2, size_t len)
  608. {
  609. return dmaengine_check_align(dev->xor_align, off1, off2, len);
  610. }
  611. static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
  612. size_t off2, size_t len)
  613. {
  614. return dmaengine_check_align(dev->pq_align, off1, off2, len);
  615. }
  616. static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
  617. size_t off2, size_t len)
  618. {
  619. return dmaengine_check_align(dev->fill_align, off1, off2, len);
  620. }
  621. static inline void
  622. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  623. {
  624. dma->max_pq = maxpq;
  625. if (has_pq_continue)
  626. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  627. }
  628. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  629. {
  630. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  631. }
  632. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  633. {
  634. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  635. return (flags & mask) == mask;
  636. }
  637. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  638. {
  639. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  640. }
  641. static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  642. {
  643. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  644. }
  645. /* dma_maxpq - reduce maxpq in the face of continued operations
  646. * @dma - dma device with PQ capability
  647. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  648. *
  649. * When an engine does not support native continuation we need 3 extra
  650. * source slots to reuse P and Q with the following coefficients:
  651. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  652. * 2/ {01} * Q : use Q to continue Q' calculation
  653. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  654. *
  655. * In the case where P is disabled we only need 1 extra source:
  656. * 1/ {01} * Q : use Q to continue Q' calculation
  657. */
  658. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  659. {
  660. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  661. return dma_dev_to_maxpq(dma);
  662. else if (dmaf_p_disabled_continue(flags))
  663. return dma_dev_to_maxpq(dma) - 1;
  664. else if (dmaf_continue(flags))
  665. return dma_dev_to_maxpq(dma) - 3;
  666. BUG();
  667. }
  668. /* --- public DMA engine API --- */
  669. #ifdef CONFIG_DMA_ENGINE
  670. void dmaengine_get(void);
  671. void dmaengine_put(void);
  672. #else
  673. static inline void dmaengine_get(void)
  674. {
  675. }
  676. static inline void dmaengine_put(void)
  677. {
  678. }
  679. #endif
  680. #ifdef CONFIG_NET_DMA
  681. #define net_dmaengine_get() dmaengine_get()
  682. #define net_dmaengine_put() dmaengine_put()
  683. #else
  684. static inline void net_dmaengine_get(void)
  685. {
  686. }
  687. static inline void net_dmaengine_put(void)
  688. {
  689. }
  690. #endif
  691. #ifdef CONFIG_ASYNC_TX_DMA
  692. #define async_dmaengine_get() dmaengine_get()
  693. #define async_dmaengine_put() dmaengine_put()
  694. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  695. #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
  696. #else
  697. #define async_dma_find_channel(type) dma_find_channel(type)
  698. #endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
  699. #else
  700. static inline void async_dmaengine_get(void)
  701. {
  702. }
  703. static inline void async_dmaengine_put(void)
  704. {
  705. }
  706. static inline struct dma_chan *
  707. async_dma_find_channel(enum dma_transaction_type type)
  708. {
  709. return NULL;
  710. }
  711. #endif /* CONFIG_ASYNC_TX_DMA */
  712. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  713. void *dest, void *src, size_t len);
  714. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  715. struct page *page, unsigned int offset, void *kdata, size_t len);
  716. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  717. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  718. unsigned int src_off, size_t len);
  719. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  720. struct dma_chan *chan);
  721. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  722. {
  723. tx->flags |= DMA_CTRL_ACK;
  724. }
  725. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  726. {
  727. tx->flags &= ~DMA_CTRL_ACK;
  728. }
  729. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  730. {
  731. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  732. }
  733. #define first_dma_cap(mask) __first_dma_cap(&(mask))
  734. static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
  735. {
  736. return min_t(int, DMA_TX_TYPE_END,
  737. find_first_bit(srcp->bits, DMA_TX_TYPE_END));
  738. }
  739. #define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
  740. static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
  741. {
  742. return min_t(int, DMA_TX_TYPE_END,
  743. find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
  744. }
  745. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  746. static inline void
  747. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  748. {
  749. set_bit(tx_type, dstp->bits);
  750. }
  751. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  752. static inline void
  753. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  754. {
  755. clear_bit(tx_type, dstp->bits);
  756. }
  757. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  758. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  759. {
  760. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  761. }
  762. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  763. static inline int
  764. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  765. {
  766. return test_bit(tx_type, srcp->bits);
  767. }
  768. #define for_each_dma_cap_mask(cap, mask) \
  769. for ((cap) = first_dma_cap(mask); \
  770. (cap) < DMA_TX_TYPE_END; \
  771. (cap) = next_dma_cap((cap), (mask)))
  772. /**
  773. * dma_async_issue_pending - flush pending transactions to HW
  774. * @chan: target DMA channel
  775. *
  776. * This allows drivers to push copies to HW in batches,
  777. * reducing MMIO writes where possible.
  778. */
  779. static inline void dma_async_issue_pending(struct dma_chan *chan)
  780. {
  781. chan->device->device_issue_pending(chan);
  782. }
  783. #define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
  784. /**
  785. * dma_async_is_tx_complete - poll for transaction completion
  786. * @chan: DMA channel
  787. * @cookie: transaction identifier to check status of
  788. * @last: returns last completed cookie, can be NULL
  789. * @used: returns last issued cookie, can be NULL
  790. *
  791. * If @last and @used are passed in, upon return they reflect the driver
  792. * internal state and can be used with dma_async_is_complete() to check
  793. * the status of multiple cookies without re-checking hardware state.
  794. */
  795. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  796. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  797. {
  798. struct dma_tx_state state;
  799. enum dma_status status;
  800. status = chan->device->device_tx_status(chan, cookie, &state);
  801. if (last)
  802. *last = state.last;
  803. if (used)
  804. *used = state.used;
  805. return status;
  806. }
  807. #define dma_async_memcpy_complete(chan, cookie, last, used)\
  808. dma_async_is_tx_complete(chan, cookie, last, used)
  809. /**
  810. * dma_async_is_complete - test a cookie against chan state
  811. * @cookie: transaction identifier to test status of
  812. * @last_complete: last know completed transaction
  813. * @last_used: last cookie value handed out
  814. *
  815. * dma_async_is_complete() is used in dma_async_memcpy_complete()
  816. * the test logic is separated for lightweight testing of multiple cookies
  817. */
  818. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  819. dma_cookie_t last_complete, dma_cookie_t last_used)
  820. {
  821. if (last_complete <= last_used) {
  822. if ((cookie <= last_complete) || (cookie > last_used))
  823. return DMA_SUCCESS;
  824. } else {
  825. if ((cookie <= last_complete) && (cookie > last_used))
  826. return DMA_SUCCESS;
  827. }
  828. return DMA_IN_PROGRESS;
  829. }
  830. static inline void
  831. dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
  832. {
  833. if (st) {
  834. st->last = last;
  835. st->used = used;
  836. st->residue = residue;
  837. }
  838. }
  839. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  840. #ifdef CONFIG_DMA_ENGINE
  841. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  842. void dma_issue_pending_all(void);
  843. struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
  844. void dma_release_channel(struct dma_chan *chan);
  845. #else
  846. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  847. {
  848. return DMA_SUCCESS;
  849. }
  850. static inline void dma_issue_pending_all(void)
  851. {
  852. }
  853. static inline struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask,
  854. dma_filter_fn fn, void *fn_param)
  855. {
  856. return NULL;
  857. }
  858. static inline void dma_release_channel(struct dma_chan *chan)
  859. {
  860. }
  861. #endif
  862. /* --- DMA device --- */
  863. int dma_async_device_register(struct dma_device *device);
  864. void dma_async_device_unregister(struct dma_device *device);
  865. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  866. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  867. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  868. /* --- Helper iov-locking functions --- */
  869. struct dma_page_list {
  870. char __user *base_address;
  871. int nr_pages;
  872. struct page **pages;
  873. };
  874. struct dma_pinned_list {
  875. int nr_iovecs;
  876. struct dma_page_list page_list[0];
  877. };
  878. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  879. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  880. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  881. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  882. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  883. struct dma_pinned_list *pinned_list, struct page *page,
  884. unsigned int offset, size_t len);
  885. #endif /* DMAENGINE_H */