dib3000mb.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. /*
  2. * Frontend driver for mobile DVB-T demodulator DiBcom 3000M-B
  3. * DiBcom (http://www.dibcom.fr/)
  4. *
  5. * Copyright (C) 2004-5 Patrick Boettcher (patrick.boettcher@desy.de)
  6. *
  7. * based on GPL code from DibCom, which has
  8. *
  9. * Copyright (C) 2004 Amaury Demol for DiBcom (ademol@dibcom.fr)
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation, version 2.
  14. *
  15. * Acknowledgements
  16. *
  17. * Amaury Demol (ademol@dibcom.fr) from DiBcom for providing specs and driver
  18. * sources, on which this driver (and the dvb-dibusb) are based.
  19. *
  20. * see Documentation/dvb/README.dibusb for more information
  21. *
  22. */
  23. #include <linux/config.h>
  24. #include <linux/kernel.h>
  25. #include <linux/version.h>
  26. #include <linux/module.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/init.h>
  29. #include <linux/delay.h>
  30. #include "dib3000-common.h"
  31. #include "dib3000mb_priv.h"
  32. #include "dib3000.h"
  33. /* Version information */
  34. #define DRIVER_VERSION "0.1"
  35. #define DRIVER_DESC "DiBcom 3000M-B DVB-T demodulator"
  36. #define DRIVER_AUTHOR "Patrick Boettcher, patrick.boettcher@desy.de"
  37. #ifdef CONFIG_DVB_DIBCOM_DEBUG
  38. static int debug;
  39. module_param(debug, int, 0644);
  40. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=xfer,4=setfe,8=getfe (|-able)).");
  41. #endif
  42. #define deb_info(args...) dprintk(0x01,args)
  43. #define deb_xfer(args...) dprintk(0x02,args)
  44. #define deb_setf(args...) dprintk(0x04,args)
  45. #define deb_getf(args...) dprintk(0x08,args)
  46. static int dib3000mb_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr);
  47. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  48. struct dvb_frontend_parameters *fep);
  49. static int dib3000mb_set_frontend(struct dvb_frontend* fe,
  50. struct dvb_frontend_parameters *fep, int tuner)
  51. {
  52. struct dib3000_state* state = fe->demodulator_priv;
  53. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  54. fe_code_rate_t fe_cr = FEC_NONE;
  55. int search_state, seq;
  56. if (tuner && state->config.pll_addr && state->config.pll_set) {
  57. dib3000mb_tuner_pass_ctrl(fe,1,state->config.pll_addr(fe));
  58. state->config.pll_set(fe, fep, NULL);
  59. dib3000mb_tuner_pass_ctrl(fe,0,state->config.pll_addr(fe));
  60. deb_setf("bandwidth: ");
  61. switch (ofdm->bandwidth) {
  62. case BANDWIDTH_8_MHZ:
  63. deb_setf("8 MHz\n");
  64. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  65. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  66. break;
  67. case BANDWIDTH_7_MHZ:
  68. deb_setf("7 MHz\n");
  69. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[1]);
  70. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_7mhz);
  71. break;
  72. case BANDWIDTH_6_MHZ:
  73. deb_setf("6 MHz\n");
  74. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[0]);
  75. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_6mhz);
  76. break;
  77. case BANDWIDTH_AUTO:
  78. return -EOPNOTSUPP;
  79. default:
  80. err("unkown bandwidth value.");
  81. return -EINVAL;
  82. }
  83. }
  84. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  85. deb_setf("transmission mode: ");
  86. switch (ofdm->transmission_mode) {
  87. case TRANSMISSION_MODE_2K:
  88. deb_setf("2k\n");
  89. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_2K);
  90. break;
  91. case TRANSMISSION_MODE_8K:
  92. deb_setf("8k\n");
  93. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_8K);
  94. break;
  95. case TRANSMISSION_MODE_AUTO:
  96. deb_setf("auto\n");
  97. break;
  98. default:
  99. return -EINVAL;
  100. }
  101. deb_setf("guard: ");
  102. switch (ofdm->guard_interval) {
  103. case GUARD_INTERVAL_1_32:
  104. deb_setf("1_32\n");
  105. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_32);
  106. break;
  107. case GUARD_INTERVAL_1_16:
  108. deb_setf("1_16\n");
  109. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_16);
  110. break;
  111. case GUARD_INTERVAL_1_8:
  112. deb_setf("1_8\n");
  113. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_8);
  114. break;
  115. case GUARD_INTERVAL_1_4:
  116. deb_setf("1_4\n");
  117. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_4);
  118. break;
  119. case GUARD_INTERVAL_AUTO:
  120. deb_setf("auto\n");
  121. break;
  122. default:
  123. return -EINVAL;
  124. }
  125. deb_setf("inversion: ");
  126. switch (fep->inversion) {
  127. case INVERSION_OFF:
  128. deb_setf("off\n");
  129. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_OFF);
  130. break;
  131. case INVERSION_AUTO:
  132. deb_setf("auto ");
  133. break;
  134. case INVERSION_ON:
  135. deb_setf("on\n");
  136. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_ON);
  137. break;
  138. default:
  139. return -EINVAL;
  140. }
  141. deb_setf("constellation: ");
  142. switch (ofdm->constellation) {
  143. case QPSK:
  144. deb_setf("qpsk\n");
  145. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_QPSK);
  146. break;
  147. case QAM_16:
  148. deb_setf("qam16\n");
  149. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_16QAM);
  150. break;
  151. case QAM_64:
  152. deb_setf("qam64\n");
  153. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_64QAM);
  154. break;
  155. case QAM_AUTO:
  156. break;
  157. default:
  158. return -EINVAL;
  159. }
  160. deb_setf("hierachy: ");
  161. switch (ofdm->hierarchy_information) {
  162. case HIERARCHY_NONE:
  163. deb_setf("none ");
  164. /* fall through */
  165. case HIERARCHY_1:
  166. deb_setf("alpha=1\n");
  167. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_1);
  168. break;
  169. case HIERARCHY_2:
  170. deb_setf("alpha=2\n");
  171. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_2);
  172. break;
  173. case HIERARCHY_4:
  174. deb_setf("alpha=4\n");
  175. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_4);
  176. break;
  177. case HIERARCHY_AUTO:
  178. deb_setf("alpha=auto\n");
  179. break;
  180. default:
  181. return -EINVAL;
  182. }
  183. deb_setf("hierarchy: ");
  184. if (ofdm->hierarchy_information == HIERARCHY_NONE) {
  185. deb_setf("none\n");
  186. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_OFF);
  187. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_HP);
  188. fe_cr = ofdm->code_rate_HP;
  189. } else if (ofdm->hierarchy_information != HIERARCHY_AUTO) {
  190. deb_setf("on\n");
  191. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_ON);
  192. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_LP);
  193. fe_cr = ofdm->code_rate_LP;
  194. }
  195. deb_setf("fec: ");
  196. switch (fe_cr) {
  197. case FEC_1_2:
  198. deb_setf("1_2\n");
  199. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_1_2);
  200. break;
  201. case FEC_2_3:
  202. deb_setf("2_3\n");
  203. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_2_3);
  204. break;
  205. case FEC_3_4:
  206. deb_setf("3_4\n");
  207. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_3_4);
  208. break;
  209. case FEC_5_6:
  210. deb_setf("5_6\n");
  211. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_5_6);
  212. break;
  213. case FEC_7_8:
  214. deb_setf("7_8\n");
  215. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_7_8);
  216. break;
  217. case FEC_NONE:
  218. deb_setf("none ");
  219. break;
  220. case FEC_AUTO:
  221. deb_setf("auto\n");
  222. break;
  223. default:
  224. return -EINVAL;
  225. }
  226. seq = dib3000_seq
  227. [ofdm->transmission_mode == TRANSMISSION_MODE_AUTO]
  228. [ofdm->guard_interval == GUARD_INTERVAL_AUTO]
  229. [fep->inversion == INVERSION_AUTO];
  230. deb_setf("seq? %d\n", seq);
  231. wr(DIB3000MB_REG_SEQ, seq);
  232. wr(DIB3000MB_REG_ISI, seq ? DIB3000MB_ISI_INHIBIT : DIB3000MB_ISI_ACTIVATE);
  233. if (ofdm->transmission_mode == TRANSMISSION_MODE_2K) {
  234. if (ofdm->guard_interval == GUARD_INTERVAL_1_8) {
  235. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_2K_1_8);
  236. } else {
  237. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_DEFAULT);
  238. }
  239. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_2K);
  240. } else {
  241. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_DEFAULT);
  242. }
  243. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_OFF);
  244. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  245. wr(DIB3000MB_REG_MOBILE_MODE, DIB3000MB_MOBILE_MODE_OFF);
  246. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_high);
  247. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_ACTIVATE);
  248. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC + DIB3000MB_RESTART_CTRL);
  249. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  250. /* wait for AGC lock */
  251. msleep(70);
  252. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  253. /* something has to be auto searched */
  254. if (ofdm->constellation == QAM_AUTO ||
  255. ofdm->hierarchy_information == HIERARCHY_AUTO ||
  256. fe_cr == FEC_AUTO ||
  257. fep->inversion == INVERSION_AUTO) {
  258. int as_count=0;
  259. deb_setf("autosearch enabled.\n");
  260. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  261. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AUTO_SEARCH);
  262. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  263. while ((search_state =
  264. dib3000_search_status(
  265. rd(DIB3000MB_REG_AS_IRQ_PENDING),
  266. rd(DIB3000MB_REG_LOCK2_VALUE))) < 0 && as_count++ < 100)
  267. msleep(1);
  268. deb_setf("search_state after autosearch %d after %d checks\n",search_state,as_count);
  269. if (search_state == 1) {
  270. struct dvb_frontend_parameters feps;
  271. if (dib3000mb_get_frontend(fe, &feps) == 0) {
  272. deb_setf("reading tuning data from frontend succeeded.\n");
  273. return dib3000mb_set_frontend(fe, &feps, 0);
  274. }
  275. }
  276. } else {
  277. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_CTRL);
  278. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  279. }
  280. return 0;
  281. }
  282. static int dib3000mb_fe_init(struct dvb_frontend* fe, int mobile_mode)
  283. {
  284. struct dib3000_state* state = fe->demodulator_priv;
  285. deb_info("dib3000mb is getting up.\n");
  286. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_UP);
  287. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC);
  288. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE);
  289. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE_RST);
  290. wr(DIB3000MB_REG_CLOCK, DIB3000MB_CLOCK_DEFAULT);
  291. wr(DIB3000MB_REG_ELECT_OUT_MODE, DIB3000MB_ELECT_OUT_MODE_ON);
  292. wr(DIB3000MB_REG_DDS_FREQ_MSB, DIB3000MB_DDS_FREQ_MSB);
  293. wr(DIB3000MB_REG_DDS_FREQ_LSB, DIB3000MB_DDS_FREQ_LSB);
  294. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  295. wr_foreach(dib3000mb_reg_impulse_noise,
  296. dib3000mb_impulse_noise_values[DIB3000MB_IMPNOISE_OFF]);
  297. wr_foreach(dib3000mb_reg_agc_gain, dib3000mb_default_agc_gain);
  298. wr(DIB3000MB_REG_PHASE_NOISE, DIB3000MB_PHASE_NOISE_DEFAULT);
  299. wr_foreach(dib3000mb_reg_phase_noise, dib3000mb_default_noise_phase);
  300. wr_foreach(dib3000mb_reg_lock_duration, dib3000mb_default_lock_duration);
  301. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  302. wr(DIB3000MB_REG_LOCK0_MASK, DIB3000MB_LOCK0_DEFAULT);
  303. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  304. wr(DIB3000MB_REG_LOCK2_MASK, DIB3000MB_LOCK2_DEFAULT);
  305. wr(DIB3000MB_REG_SEQ, dib3000_seq[1][1][1]);
  306. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  307. wr(DIB3000MB_REG_UNK_68, DIB3000MB_UNK_68);
  308. wr(DIB3000MB_REG_UNK_69, DIB3000MB_UNK_69);
  309. wr(DIB3000MB_REG_UNK_71, DIB3000MB_UNK_71);
  310. wr(DIB3000MB_REG_UNK_77, DIB3000MB_UNK_77);
  311. wr(DIB3000MB_REG_UNK_78, DIB3000MB_UNK_78);
  312. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  313. wr(DIB3000MB_REG_UNK_92, DIB3000MB_UNK_92);
  314. wr(DIB3000MB_REG_UNK_96, DIB3000MB_UNK_96);
  315. wr(DIB3000MB_REG_UNK_97, DIB3000MB_UNK_97);
  316. wr(DIB3000MB_REG_UNK_106, DIB3000MB_UNK_106);
  317. wr(DIB3000MB_REG_UNK_107, DIB3000MB_UNK_107);
  318. wr(DIB3000MB_REG_UNK_108, DIB3000MB_UNK_108);
  319. wr(DIB3000MB_REG_UNK_122, DIB3000MB_UNK_122);
  320. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  321. wr(DIB3000MB_REG_BERLEN, DIB3000MB_BERLEN_DEFAULT);
  322. wr_foreach(dib3000mb_reg_filter_coeffs, dib3000mb_filter_coeffs);
  323. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_ON);
  324. wr(DIB3000MB_REG_MULTI_DEMOD_MSB, DIB3000MB_MULTI_DEMOD_MSB);
  325. wr(DIB3000MB_REG_MULTI_DEMOD_LSB, DIB3000MB_MULTI_DEMOD_LSB);
  326. wr(DIB3000MB_REG_OUTPUT_MODE, DIB3000MB_OUTPUT_MODE_SLAVE);
  327. wr(DIB3000MB_REG_FIFO_142, DIB3000MB_FIFO_142);
  328. wr(DIB3000MB_REG_MPEG2_OUT_MODE, DIB3000MB_MPEG2_OUT_MODE_188);
  329. wr(DIB3000MB_REG_PID_PARSE, DIB3000MB_PID_PARSE_ACTIVATE);
  330. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  331. wr(DIB3000MB_REG_FIFO_146, DIB3000MB_FIFO_146);
  332. wr(DIB3000MB_REG_FIFO_147, DIB3000MB_FIFO_147);
  333. wr(DIB3000MB_REG_DATA_IN_DIVERSITY, DIB3000MB_DATA_DIVERSITY_IN_OFF);
  334. if (state->config.pll_init) {
  335. dib3000mb_tuner_pass_ctrl(fe,1,state->config.pll_addr(fe));
  336. state->config.pll_init(fe,NULL);
  337. dib3000mb_tuner_pass_ctrl(fe,0,state->config.pll_addr(fe));
  338. }
  339. return 0;
  340. }
  341. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  342. struct dvb_frontend_parameters *fep)
  343. {
  344. struct dib3000_state* state = fe->demodulator_priv;
  345. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  346. fe_code_rate_t *cr;
  347. u16 tps_val;
  348. int inv_test1,inv_test2;
  349. u32 dds_val, threshold = 0x800000;
  350. if (!rd(DIB3000MB_REG_TPS_LOCK))
  351. return 0;
  352. dds_val = ((rd(DIB3000MB_REG_DDS_VALUE_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_VALUE_LSB);
  353. deb_getf("DDS_VAL: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_VALUE_MSB), rd(DIB3000MB_REG_DDS_VALUE_LSB));
  354. if (dds_val < threshold)
  355. inv_test1 = 0;
  356. else if (dds_val == threshold)
  357. inv_test1 = 1;
  358. else
  359. inv_test1 = 2;
  360. dds_val = ((rd(DIB3000MB_REG_DDS_FREQ_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_FREQ_LSB);
  361. deb_getf("DDS_FREQ: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_FREQ_MSB), rd(DIB3000MB_REG_DDS_FREQ_LSB));
  362. if (dds_val < threshold)
  363. inv_test2 = 0;
  364. else if (dds_val == threshold)
  365. inv_test2 = 1;
  366. else
  367. inv_test2 = 2;
  368. fep->inversion =
  369. ((inv_test2 == 2) && (inv_test1==1 || inv_test1==0)) ||
  370. ((inv_test2 == 0) && (inv_test1==1 || inv_test1==2)) ?
  371. INVERSION_ON : INVERSION_OFF;
  372. deb_getf("inversion %d %d, %d\n", inv_test2, inv_test1, fep->inversion);
  373. switch ((tps_val = rd(DIB3000MB_REG_TPS_QAM))) {
  374. case DIB3000_CONSTELLATION_QPSK:
  375. deb_getf("QPSK ");
  376. ofdm->constellation = QPSK;
  377. break;
  378. case DIB3000_CONSTELLATION_16QAM:
  379. deb_getf("QAM16 ");
  380. ofdm->constellation = QAM_16;
  381. break;
  382. case DIB3000_CONSTELLATION_64QAM:
  383. deb_getf("QAM64 ");
  384. ofdm->constellation = QAM_64;
  385. break;
  386. default:
  387. err("Unexpected constellation returned by TPS (%d)", tps_val);
  388. break;
  389. }
  390. deb_getf("TPS: %d\n", tps_val);
  391. if (rd(DIB3000MB_REG_TPS_HRCH)) {
  392. deb_getf("HRCH ON\n");
  393. cr = &ofdm->code_rate_LP;
  394. ofdm->code_rate_HP = FEC_NONE;
  395. switch ((tps_val = rd(DIB3000MB_REG_TPS_VIT_ALPHA))) {
  396. case DIB3000_ALPHA_0:
  397. deb_getf("HIERARCHY_NONE ");
  398. ofdm->hierarchy_information = HIERARCHY_NONE;
  399. break;
  400. case DIB3000_ALPHA_1:
  401. deb_getf("HIERARCHY_1 ");
  402. ofdm->hierarchy_information = HIERARCHY_1;
  403. break;
  404. case DIB3000_ALPHA_2:
  405. deb_getf("HIERARCHY_2 ");
  406. ofdm->hierarchy_information = HIERARCHY_2;
  407. break;
  408. case DIB3000_ALPHA_4:
  409. deb_getf("HIERARCHY_4 ");
  410. ofdm->hierarchy_information = HIERARCHY_4;
  411. break;
  412. default:
  413. err("Unexpected ALPHA value returned by TPS (%d)", tps_val);
  414. break;
  415. }
  416. deb_getf("TPS: %d\n", tps_val);
  417. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_LP);
  418. } else {
  419. deb_getf("HRCH OFF\n");
  420. cr = &ofdm->code_rate_HP;
  421. ofdm->code_rate_LP = FEC_NONE;
  422. ofdm->hierarchy_information = HIERARCHY_NONE;
  423. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_HP);
  424. }
  425. switch (tps_val) {
  426. case DIB3000_FEC_1_2:
  427. deb_getf("FEC_1_2 ");
  428. *cr = FEC_1_2;
  429. break;
  430. case DIB3000_FEC_2_3:
  431. deb_getf("FEC_2_3 ");
  432. *cr = FEC_2_3;
  433. break;
  434. case DIB3000_FEC_3_4:
  435. deb_getf("FEC_3_4 ");
  436. *cr = FEC_3_4;
  437. break;
  438. case DIB3000_FEC_5_6:
  439. deb_getf("FEC_5_6 ");
  440. *cr = FEC_4_5;
  441. break;
  442. case DIB3000_FEC_7_8:
  443. deb_getf("FEC_7_8 ");
  444. *cr = FEC_7_8;
  445. break;
  446. default:
  447. err("Unexpected FEC returned by TPS (%d)", tps_val);
  448. break;
  449. }
  450. deb_getf("TPS: %d\n",tps_val);
  451. switch ((tps_val = rd(DIB3000MB_REG_TPS_GUARD_TIME))) {
  452. case DIB3000_GUARD_TIME_1_32:
  453. deb_getf("GUARD_INTERVAL_1_32 ");
  454. ofdm->guard_interval = GUARD_INTERVAL_1_32;
  455. break;
  456. case DIB3000_GUARD_TIME_1_16:
  457. deb_getf("GUARD_INTERVAL_1_16 ");
  458. ofdm->guard_interval = GUARD_INTERVAL_1_16;
  459. break;
  460. case DIB3000_GUARD_TIME_1_8:
  461. deb_getf("GUARD_INTERVAL_1_8 ");
  462. ofdm->guard_interval = GUARD_INTERVAL_1_8;
  463. break;
  464. case DIB3000_GUARD_TIME_1_4:
  465. deb_getf("GUARD_INTERVAL_1_4 ");
  466. ofdm->guard_interval = GUARD_INTERVAL_1_4;
  467. break;
  468. default:
  469. err("Unexpected Guard Time returned by TPS (%d)", tps_val);
  470. break;
  471. }
  472. deb_getf("TPS: %d\n", tps_val);
  473. switch ((tps_val = rd(DIB3000MB_REG_TPS_FFT))) {
  474. case DIB3000_TRANSMISSION_MODE_2K:
  475. deb_getf("TRANSMISSION_MODE_2K ");
  476. ofdm->transmission_mode = TRANSMISSION_MODE_2K;
  477. break;
  478. case DIB3000_TRANSMISSION_MODE_8K:
  479. deb_getf("TRANSMISSION_MODE_8K ");
  480. ofdm->transmission_mode = TRANSMISSION_MODE_8K;
  481. break;
  482. default:
  483. err("unexpected transmission mode return by TPS (%d)", tps_val);
  484. break;
  485. }
  486. deb_getf("TPS: %d\n", tps_val);
  487. return 0;
  488. }
  489. static int dib3000mb_read_status(struct dvb_frontend* fe, fe_status_t *stat)
  490. {
  491. struct dib3000_state* state = fe->demodulator_priv;
  492. *stat = 0;
  493. if (rd(DIB3000MB_REG_AGC_LOCK))
  494. *stat |= FE_HAS_SIGNAL;
  495. if (rd(DIB3000MB_REG_CARRIER_LOCK))
  496. *stat |= FE_HAS_CARRIER;
  497. if (rd(DIB3000MB_REG_VIT_LCK))
  498. *stat |= FE_HAS_VITERBI;
  499. if (rd(DIB3000MB_REG_TS_SYNC_LOCK))
  500. *stat |= (FE_HAS_SYNC | FE_HAS_LOCK);
  501. deb_getf("actual status is %2x\n",*stat);
  502. deb_getf("autoval: tps: %d, qam: %d, hrch: %d, alpha: %d, hp: %d, lp: %d, guard: %d, fft: %d cell: %d\n",
  503. rd(DIB3000MB_REG_TPS_LOCK),
  504. rd(DIB3000MB_REG_TPS_QAM),
  505. rd(DIB3000MB_REG_TPS_HRCH),
  506. rd(DIB3000MB_REG_TPS_VIT_ALPHA),
  507. rd(DIB3000MB_REG_TPS_CODE_RATE_HP),
  508. rd(DIB3000MB_REG_TPS_CODE_RATE_LP),
  509. rd(DIB3000MB_REG_TPS_GUARD_TIME),
  510. rd(DIB3000MB_REG_TPS_FFT),
  511. rd(DIB3000MB_REG_TPS_CELL_ID));
  512. //*stat = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  513. return 0;
  514. }
  515. static int dib3000mb_read_ber(struct dvb_frontend* fe, u32 *ber)
  516. {
  517. struct dib3000_state* state = fe->demodulator_priv;
  518. *ber = ((rd(DIB3000MB_REG_BER_MSB) << 16) | rd(DIB3000MB_REG_BER_LSB));
  519. return 0;
  520. }
  521. /* see dib3000-watch dvb-apps for exact calcuations of signal_strength and snr */
  522. static int dib3000mb_read_signal_strength(struct dvb_frontend* fe, u16 *strength)
  523. {
  524. struct dib3000_state* state = fe->demodulator_priv;
  525. *strength = rd(DIB3000MB_REG_SIGNAL_POWER) * 0xffff / 0x170;
  526. return 0;
  527. }
  528. static int dib3000mb_read_snr(struct dvb_frontend* fe, u16 *snr)
  529. {
  530. struct dib3000_state* state = fe->demodulator_priv;
  531. short sigpow = rd(DIB3000MB_REG_SIGNAL_POWER);
  532. int icipow = ((rd(DIB3000MB_REG_NOISE_POWER_MSB) & 0xff) << 16) |
  533. rd(DIB3000MB_REG_NOISE_POWER_LSB);
  534. *snr = (sigpow << 8) / ((icipow > 0) ? icipow : 1);
  535. return 0;
  536. }
  537. static int dib3000mb_read_unc_blocks(struct dvb_frontend* fe, u32 *unc)
  538. {
  539. struct dib3000_state* state = fe->demodulator_priv;
  540. *unc = rd(DIB3000MB_REG_UNC);
  541. return 0;
  542. }
  543. static int dib3000mb_sleep(struct dvb_frontend* fe)
  544. {
  545. struct dib3000_state* state = fe->demodulator_priv;
  546. deb_info("dib3000mb is going to bed.\n");
  547. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_DOWN);
  548. return 0;
  549. }
  550. static int dib3000mb_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
  551. {
  552. tune->min_delay_ms = 800;
  553. tune->step_size = 166667;
  554. tune->max_drift = 166667 * 2;
  555. return 0;
  556. }
  557. static int dib3000mb_fe_init_nonmobile(struct dvb_frontend* fe)
  558. {
  559. return dib3000mb_fe_init(fe, 0);
  560. }
  561. static int dib3000mb_set_frontend_and_tuner(struct dvb_frontend* fe, struct dvb_frontend_parameters *fep)
  562. {
  563. return dib3000mb_set_frontend(fe, fep, 1);
  564. }
  565. static void dib3000mb_release(struct dvb_frontend* fe)
  566. {
  567. struct dib3000_state *state = fe->demodulator_priv;
  568. kfree(state);
  569. }
  570. /* pid filter and transfer stuff */
  571. static int dib3000mb_pid_control(struct dvb_frontend *fe,int index, int pid,int onoff)
  572. {
  573. struct dib3000_state *state = fe->demodulator_priv;
  574. pid = (onoff ? pid | DIB3000_ACTIVATE_PID_FILTERING : 0);
  575. wr(index+DIB3000MB_REG_FIRST_PID,pid);
  576. return 0;
  577. }
  578. static int dib3000mb_fifo_control(struct dvb_frontend *fe, int onoff)
  579. {
  580. struct dib3000_state *state = fe->demodulator_priv;
  581. deb_xfer("%s fifo\n",onoff ? "enabling" : "disabling");
  582. if (onoff) {
  583. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_ACTIVATE);
  584. } else {
  585. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  586. }
  587. return 0;
  588. }
  589. static int dib3000mb_pid_parse(struct dvb_frontend *fe, int onoff)
  590. {
  591. struct dib3000_state *state = fe->demodulator_priv;
  592. deb_xfer("%s pid parsing\n",onoff ? "enabling" : "disabling");
  593. wr(DIB3000MB_REG_PID_PARSE,onoff);
  594. return 0;
  595. }
  596. static int dib3000mb_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr)
  597. {
  598. struct dib3000_state *state = fe->demodulator_priv;
  599. if (onoff) {
  600. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_ENABLE(pll_addr));
  601. } else {
  602. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_DISABLE(pll_addr));
  603. }
  604. return 0;
  605. }
  606. static struct dvb_frontend_ops dib3000mb_ops;
  607. struct dvb_frontend* dib3000mb_attach(const struct dib3000_config* config,
  608. struct i2c_adapter* i2c, struct dib_fe_xfer_ops *xfer_ops)
  609. {
  610. struct dib3000_state* state = NULL;
  611. /* allocate memory for the internal state */
  612. state = kmalloc(sizeof(struct dib3000_state), GFP_KERNEL);
  613. if (state == NULL)
  614. goto error;
  615. memset(state,0,sizeof(struct dib3000_state));
  616. /* setup the state */
  617. state->i2c = i2c;
  618. memcpy(&state->config,config,sizeof(struct dib3000_config));
  619. memcpy(&state->ops, &dib3000mb_ops, sizeof(struct dvb_frontend_ops));
  620. /* check for the correct demod */
  621. if (rd(DIB3000_REG_MANUFACTOR_ID) != DIB3000_I2C_ID_DIBCOM)
  622. goto error;
  623. if (rd(DIB3000_REG_DEVICE_ID) != DIB3000MB_DEVICE_ID)
  624. goto error;
  625. /* create dvb_frontend */
  626. state->frontend.ops = &state->ops;
  627. state->frontend.demodulator_priv = state;
  628. /* set the xfer operations */
  629. xfer_ops->pid_parse = dib3000mb_pid_parse;
  630. xfer_ops->fifo_ctrl = dib3000mb_fifo_control;
  631. xfer_ops->pid_ctrl = dib3000mb_pid_control;
  632. xfer_ops->tuner_pass_ctrl = dib3000mb_tuner_pass_ctrl;
  633. return &state->frontend;
  634. error:
  635. kfree(state);
  636. return NULL;
  637. }
  638. static struct dvb_frontend_ops dib3000mb_ops = {
  639. .info = {
  640. .name = "DiBcom 3000M-B DVB-T",
  641. .type = FE_OFDM,
  642. .frequency_min = 44250000,
  643. .frequency_max = 867250000,
  644. .frequency_stepsize = 62500,
  645. .caps = FE_CAN_INVERSION_AUTO |
  646. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  647. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  648. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  649. FE_CAN_TRANSMISSION_MODE_AUTO |
  650. FE_CAN_GUARD_INTERVAL_AUTO |
  651. FE_CAN_RECOVER |
  652. FE_CAN_HIERARCHY_AUTO,
  653. },
  654. .release = dib3000mb_release,
  655. .init = dib3000mb_fe_init_nonmobile,
  656. .sleep = dib3000mb_sleep,
  657. .set_frontend = dib3000mb_set_frontend_and_tuner,
  658. .get_frontend = dib3000mb_get_frontend,
  659. .get_tune_settings = dib3000mb_fe_get_tune_settings,
  660. .read_status = dib3000mb_read_status,
  661. .read_ber = dib3000mb_read_ber,
  662. .read_signal_strength = dib3000mb_read_signal_strength,
  663. .read_snr = dib3000mb_read_snr,
  664. .read_ucblocks = dib3000mb_read_unc_blocks,
  665. };
  666. MODULE_AUTHOR(DRIVER_AUTHOR);
  667. MODULE_DESCRIPTION(DRIVER_DESC);
  668. MODULE_LICENSE("GPL");
  669. EXPORT_SYMBOL(dib3000mb_attach);