omap_hwmod.c 115 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include "clock.h"
  141. #include "omap_hwmod.h"
  142. #include <plat/prcm.h>
  143. #include "soc.h"
  144. #include "common.h"
  145. #include "clockdomain.h"
  146. #include "powerdomain.h"
  147. #include "cm2xxx.h"
  148. #include "cm3xxx.h"
  149. #include "cminst44xx.h"
  150. #include "cm33xx.h"
  151. #include "prm.h"
  152. #include "prm3xxx.h"
  153. #include "prm44xx.h"
  154. #include "prm33xx.h"
  155. #include "prminst44xx.h"
  156. #include "mux.h"
  157. #include "pm.h"
  158. /* Name of the OMAP hwmod for the MPU */
  159. #define MPU_INITIATOR_NAME "mpu"
  160. /*
  161. * Number of struct omap_hwmod_link records per struct
  162. * omap_hwmod_ocp_if record (master->slave and slave->master)
  163. */
  164. #define LINKS_PER_OCP_IF 2
  165. /**
  166. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  167. * @enable_module: function to enable a module (via MODULEMODE)
  168. * @disable_module: function to disable a module (via MODULEMODE)
  169. *
  170. * XXX Eventually this functionality will be hidden inside the PRM/CM
  171. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  172. * conditionals in this code.
  173. */
  174. struct omap_hwmod_soc_ops {
  175. void (*enable_module)(struct omap_hwmod *oh);
  176. int (*disable_module)(struct omap_hwmod *oh);
  177. int (*wait_target_ready)(struct omap_hwmod *oh);
  178. int (*assert_hardreset)(struct omap_hwmod *oh,
  179. struct omap_hwmod_rst_info *ohri);
  180. int (*deassert_hardreset)(struct omap_hwmod *oh,
  181. struct omap_hwmod_rst_info *ohri);
  182. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  183. struct omap_hwmod_rst_info *ohri);
  184. int (*init_clkdm)(struct omap_hwmod *oh);
  185. };
  186. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  187. static struct omap_hwmod_soc_ops soc_ops;
  188. /* omap_hwmod_list contains all registered struct omap_hwmods */
  189. static LIST_HEAD(omap_hwmod_list);
  190. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  191. static struct omap_hwmod *mpu_oh;
  192. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  193. static DEFINE_SPINLOCK(io_chain_lock);
  194. /*
  195. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  196. * allocated from - used to reduce the number of small memory
  197. * allocations, which has a significant impact on performance
  198. */
  199. static struct omap_hwmod_link *linkspace;
  200. /*
  201. * free_ls, max_ls: array indexes into linkspace; representing the
  202. * next free struct omap_hwmod_link index, and the maximum number of
  203. * struct omap_hwmod_link records allocated (respectively)
  204. */
  205. static unsigned short free_ls, max_ls, ls_supp;
  206. /* inited: set to true once the hwmod code is initialized */
  207. static bool inited;
  208. /* Private functions */
  209. /**
  210. * _fetch_next_ocp_if - return the next OCP interface in a list
  211. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  212. * @i: pointer to the index of the element pointed to by @p in the list
  213. *
  214. * Return a pointer to the struct omap_hwmod_ocp_if record
  215. * containing the struct list_head pointed to by @p, and increment
  216. * @p such that a future call to this routine will return the next
  217. * record.
  218. */
  219. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  220. int *i)
  221. {
  222. struct omap_hwmod_ocp_if *oi;
  223. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  224. *p = (*p)->next;
  225. *i = *i + 1;
  226. return oi;
  227. }
  228. /**
  229. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  230. * @oh: struct omap_hwmod *
  231. *
  232. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  233. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  234. * OCP_SYSCONFIG register or 0 upon success.
  235. */
  236. static int _update_sysc_cache(struct omap_hwmod *oh)
  237. {
  238. if (!oh->class->sysc) {
  239. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  240. return -EINVAL;
  241. }
  242. /* XXX ensure module interface clock is up */
  243. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  244. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  245. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  246. return 0;
  247. }
  248. /**
  249. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  250. * @v: OCP_SYSCONFIG value to write
  251. * @oh: struct omap_hwmod *
  252. *
  253. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  254. * one. No return value.
  255. */
  256. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  257. {
  258. if (!oh->class->sysc) {
  259. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  260. return;
  261. }
  262. /* XXX ensure module interface clock is up */
  263. /* Module might have lost context, always update cache and register */
  264. oh->_sysc_cache = v;
  265. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  266. }
  267. /**
  268. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  269. * @oh: struct omap_hwmod *
  270. * @standbymode: MIDLEMODE field bits
  271. * @v: pointer to register contents to modify
  272. *
  273. * Update the master standby mode bits in @v to be @standbymode for
  274. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  275. * upon error or 0 upon success.
  276. */
  277. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  278. u32 *v)
  279. {
  280. u32 mstandby_mask;
  281. u8 mstandby_shift;
  282. if (!oh->class->sysc ||
  283. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  284. return -EINVAL;
  285. if (!oh->class->sysc->sysc_fields) {
  286. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  287. return -EINVAL;
  288. }
  289. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  290. mstandby_mask = (0x3 << mstandby_shift);
  291. *v &= ~mstandby_mask;
  292. *v |= __ffs(standbymode) << mstandby_shift;
  293. return 0;
  294. }
  295. /**
  296. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  297. * @oh: struct omap_hwmod *
  298. * @idlemode: SIDLEMODE field bits
  299. * @v: pointer to register contents to modify
  300. *
  301. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  302. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  303. * or 0 upon success.
  304. */
  305. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  306. {
  307. u32 sidle_mask;
  308. u8 sidle_shift;
  309. if (!oh->class->sysc ||
  310. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  311. return -EINVAL;
  312. if (!oh->class->sysc->sysc_fields) {
  313. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  314. return -EINVAL;
  315. }
  316. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  317. sidle_mask = (0x3 << sidle_shift);
  318. *v &= ~sidle_mask;
  319. *v |= __ffs(idlemode) << sidle_shift;
  320. return 0;
  321. }
  322. /**
  323. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  324. * @oh: struct omap_hwmod *
  325. * @clockact: CLOCKACTIVITY field bits
  326. * @v: pointer to register contents to modify
  327. *
  328. * Update the clockactivity mode bits in @v to be @clockact for the
  329. * @oh hwmod. Used for additional powersaving on some modules. Does
  330. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  331. * success.
  332. */
  333. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  334. {
  335. u32 clkact_mask;
  336. u8 clkact_shift;
  337. if (!oh->class->sysc ||
  338. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  339. return -EINVAL;
  340. if (!oh->class->sysc->sysc_fields) {
  341. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  342. return -EINVAL;
  343. }
  344. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  345. clkact_mask = (0x3 << clkact_shift);
  346. *v &= ~clkact_mask;
  347. *v |= clockact << clkact_shift;
  348. return 0;
  349. }
  350. /**
  351. * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  352. * @oh: struct omap_hwmod *
  353. * @v: pointer to register contents to modify
  354. *
  355. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  356. * error or 0 upon success.
  357. */
  358. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  359. {
  360. u32 softrst_mask;
  361. if (!oh->class->sysc ||
  362. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  363. return -EINVAL;
  364. if (!oh->class->sysc->sysc_fields) {
  365. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  366. return -EINVAL;
  367. }
  368. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  369. *v |= softrst_mask;
  370. return 0;
  371. }
  372. /**
  373. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  374. * @oh: struct omap_hwmod *
  375. *
  376. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  377. * of some modules. When the DMA must perform read/write accesses, the
  378. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  379. * for power management, software must set the DMADISABLE bit back to 1.
  380. *
  381. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  382. * error or 0 upon success.
  383. */
  384. static int _set_dmadisable(struct omap_hwmod *oh)
  385. {
  386. u32 v;
  387. u32 dmadisable_mask;
  388. if (!oh->class->sysc ||
  389. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  390. return -EINVAL;
  391. if (!oh->class->sysc->sysc_fields) {
  392. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  393. return -EINVAL;
  394. }
  395. /* clocks must be on for this operation */
  396. if (oh->_state != _HWMOD_STATE_ENABLED) {
  397. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  398. return -EINVAL;
  399. }
  400. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  401. v = oh->_sysc_cache;
  402. dmadisable_mask =
  403. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  404. v |= dmadisable_mask;
  405. _write_sysconfig(v, oh);
  406. return 0;
  407. }
  408. /**
  409. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  410. * @oh: struct omap_hwmod *
  411. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  412. * @v: pointer to register contents to modify
  413. *
  414. * Update the module autoidle bit in @v to be @autoidle for the @oh
  415. * hwmod. The autoidle bit controls whether the module can gate
  416. * internal clocks automatically when it isn't doing anything; the
  417. * exact function of this bit varies on a per-module basis. This
  418. * function does not write to the hardware. Returns -EINVAL upon
  419. * error or 0 upon success.
  420. */
  421. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  422. u32 *v)
  423. {
  424. u32 autoidle_mask;
  425. u8 autoidle_shift;
  426. if (!oh->class->sysc ||
  427. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  428. return -EINVAL;
  429. if (!oh->class->sysc->sysc_fields) {
  430. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  431. return -EINVAL;
  432. }
  433. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  434. autoidle_mask = (0x1 << autoidle_shift);
  435. *v &= ~autoidle_mask;
  436. *v |= autoidle << autoidle_shift;
  437. return 0;
  438. }
  439. /**
  440. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  441. * @oh: struct omap_hwmod *
  442. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  443. *
  444. * Set or clear the I/O pad wakeup flag in the mux entries for the
  445. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  446. * in memory. If the hwmod is currently idled, and the new idle
  447. * values don't match the previous ones, this function will also
  448. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  449. * currently idled, this function won't touch the hardware: the new
  450. * mux settings are written to the SCM PADCTRL registers when the
  451. * hwmod is idled. No return value.
  452. */
  453. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  454. {
  455. struct omap_device_pad *pad;
  456. bool change = false;
  457. u16 prev_idle;
  458. int j;
  459. if (!oh->mux || !oh->mux->enabled)
  460. return;
  461. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  462. pad = oh->mux->pads_dynamic[j];
  463. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  464. continue;
  465. prev_idle = pad->idle;
  466. if (set_wake)
  467. pad->idle |= OMAP_WAKEUP_EN;
  468. else
  469. pad->idle &= ~OMAP_WAKEUP_EN;
  470. if (prev_idle != pad->idle)
  471. change = true;
  472. }
  473. if (change && oh->_state == _HWMOD_STATE_IDLE)
  474. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  475. }
  476. /**
  477. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  478. * @oh: struct omap_hwmod *
  479. *
  480. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  481. * upon error or 0 upon success.
  482. */
  483. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  484. {
  485. if (!oh->class->sysc ||
  486. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  487. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  488. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  489. return -EINVAL;
  490. if (!oh->class->sysc->sysc_fields) {
  491. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  492. return -EINVAL;
  493. }
  494. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  495. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  496. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  497. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  498. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  499. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  500. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  501. oh->_int_flags |= _HWMOD_WAKEUP_ENABLED;
  502. return 0;
  503. }
  504. /**
  505. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  506. * @oh: struct omap_hwmod *
  507. *
  508. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  509. * upon error or 0 upon success.
  510. */
  511. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  512. {
  513. if (!oh->class->sysc ||
  514. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  515. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  516. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  517. return -EINVAL;
  518. if (!oh->class->sysc->sysc_fields) {
  519. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  520. return -EINVAL;
  521. }
  522. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  523. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  524. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  525. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  526. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  527. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  528. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  529. oh->_int_flags &= ~_HWMOD_WAKEUP_ENABLED;
  530. return 0;
  531. }
  532. /**
  533. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  534. * @oh: struct omap_hwmod *
  535. *
  536. * Prevent the hardware module @oh from entering idle while the
  537. * hardare module initiator @init_oh is active. Useful when a module
  538. * will be accessed by a particular initiator (e.g., if a module will
  539. * be accessed by the IVA, there should be a sleepdep between the IVA
  540. * initiator and the module). Only applies to modules in smart-idle
  541. * mode. If the clockdomain is marked as not needing autodeps, return
  542. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  543. * passes along clkdm_add_sleepdep() value upon success.
  544. */
  545. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  546. {
  547. if (!oh->_clk)
  548. return -EINVAL;
  549. if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
  550. return 0;
  551. return clkdm_add_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
  552. }
  553. /**
  554. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  555. * @oh: struct omap_hwmod *
  556. *
  557. * Allow the hardware module @oh to enter idle while the hardare
  558. * module initiator @init_oh is active. Useful when a module will not
  559. * be accessed by a particular initiator (e.g., if a module will not
  560. * be accessed by the IVA, there should be no sleepdep between the IVA
  561. * initiator and the module). Only applies to modules in smart-idle
  562. * mode. If the clockdomain is marked as not needing autodeps, return
  563. * 0 without doing anything. Returns -EINVAL upon error or passes
  564. * along clkdm_del_sleepdep() value upon success.
  565. */
  566. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  567. {
  568. if (!oh->_clk)
  569. return -EINVAL;
  570. if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
  571. return 0;
  572. return clkdm_del_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
  573. }
  574. /**
  575. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  576. * @oh: struct omap_hwmod *
  577. *
  578. * Called from _init_clocks(). Populates the @oh _clk (main
  579. * functional clock pointer) if a main_clk is present. Returns 0 on
  580. * success or -EINVAL on error.
  581. */
  582. static int _init_main_clk(struct omap_hwmod *oh)
  583. {
  584. int ret = 0;
  585. if (!oh->main_clk)
  586. return 0;
  587. oh->_clk = clk_get(NULL, oh->main_clk);
  588. if (IS_ERR(oh->_clk)) {
  589. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  590. oh->name, oh->main_clk);
  591. return -EINVAL;
  592. }
  593. /*
  594. * HACK: This needs a re-visit once clk_prepare() is implemented
  595. * to do something meaningful. Today its just a no-op.
  596. * If clk_prepare() is used at some point to do things like
  597. * voltage scaling etc, then this would have to be moved to
  598. * some point where subsystems like i2c and pmic become
  599. * available.
  600. */
  601. clk_prepare(oh->_clk);
  602. if (!oh->_clk->clkdm)
  603. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  604. oh->name, oh->main_clk);
  605. return ret;
  606. }
  607. /**
  608. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  609. * @oh: struct omap_hwmod *
  610. *
  611. * Called from _init_clocks(). Populates the @oh OCP slave interface
  612. * clock pointers. Returns 0 on success or -EINVAL on error.
  613. */
  614. static int _init_interface_clks(struct omap_hwmod *oh)
  615. {
  616. struct omap_hwmod_ocp_if *os;
  617. struct list_head *p;
  618. struct clk *c;
  619. int i = 0;
  620. int ret = 0;
  621. p = oh->slave_ports.next;
  622. while (i < oh->slaves_cnt) {
  623. os = _fetch_next_ocp_if(&p, &i);
  624. if (!os->clk)
  625. continue;
  626. c = clk_get(NULL, os->clk);
  627. if (IS_ERR(c)) {
  628. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  629. oh->name, os->clk);
  630. ret = -EINVAL;
  631. }
  632. os->_clk = c;
  633. /*
  634. * HACK: This needs a re-visit once clk_prepare() is implemented
  635. * to do something meaningful. Today its just a no-op.
  636. * If clk_prepare() is used at some point to do things like
  637. * voltage scaling etc, then this would have to be moved to
  638. * some point where subsystems like i2c and pmic become
  639. * available.
  640. */
  641. clk_prepare(os->_clk);
  642. }
  643. return ret;
  644. }
  645. /**
  646. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  647. * @oh: struct omap_hwmod *
  648. *
  649. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  650. * clock pointers. Returns 0 on success or -EINVAL on error.
  651. */
  652. static int _init_opt_clks(struct omap_hwmod *oh)
  653. {
  654. struct omap_hwmod_opt_clk *oc;
  655. struct clk *c;
  656. int i;
  657. int ret = 0;
  658. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  659. c = clk_get(NULL, oc->clk);
  660. if (IS_ERR(c)) {
  661. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  662. oh->name, oc->clk);
  663. ret = -EINVAL;
  664. }
  665. oc->_clk = c;
  666. /*
  667. * HACK: This needs a re-visit once clk_prepare() is implemented
  668. * to do something meaningful. Today its just a no-op.
  669. * If clk_prepare() is used at some point to do things like
  670. * voltage scaling etc, then this would have to be moved to
  671. * some point where subsystems like i2c and pmic become
  672. * available.
  673. */
  674. clk_prepare(oc->_clk);
  675. }
  676. return ret;
  677. }
  678. /**
  679. * _enable_clocks - enable hwmod main clock and interface clocks
  680. * @oh: struct omap_hwmod *
  681. *
  682. * Enables all clocks necessary for register reads and writes to succeed
  683. * on the hwmod @oh. Returns 0.
  684. */
  685. static int _enable_clocks(struct omap_hwmod *oh)
  686. {
  687. struct omap_hwmod_ocp_if *os;
  688. struct list_head *p;
  689. int i = 0;
  690. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  691. if (oh->_clk)
  692. clk_enable(oh->_clk);
  693. p = oh->slave_ports.next;
  694. while (i < oh->slaves_cnt) {
  695. os = _fetch_next_ocp_if(&p, &i);
  696. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  697. clk_enable(os->_clk);
  698. }
  699. /* The opt clocks are controlled by the device driver. */
  700. return 0;
  701. }
  702. /**
  703. * _disable_clocks - disable hwmod main clock and interface clocks
  704. * @oh: struct omap_hwmod *
  705. *
  706. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  707. */
  708. static int _disable_clocks(struct omap_hwmod *oh)
  709. {
  710. struct omap_hwmod_ocp_if *os;
  711. struct list_head *p;
  712. int i = 0;
  713. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  714. if (oh->_clk)
  715. clk_disable(oh->_clk);
  716. p = oh->slave_ports.next;
  717. while (i < oh->slaves_cnt) {
  718. os = _fetch_next_ocp_if(&p, &i);
  719. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  720. clk_disable(os->_clk);
  721. }
  722. /* The opt clocks are controlled by the device driver. */
  723. return 0;
  724. }
  725. static void _enable_optional_clocks(struct omap_hwmod *oh)
  726. {
  727. struct omap_hwmod_opt_clk *oc;
  728. int i;
  729. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  730. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  731. if (oc->_clk) {
  732. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  733. __clk_get_name(oc->_clk));
  734. clk_enable(oc->_clk);
  735. }
  736. }
  737. static void _disable_optional_clocks(struct omap_hwmod *oh)
  738. {
  739. struct omap_hwmod_opt_clk *oc;
  740. int i;
  741. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  742. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  743. if (oc->_clk) {
  744. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  745. __clk_get_name(oc->_clk));
  746. clk_disable(oc->_clk);
  747. }
  748. }
  749. /**
  750. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  751. * @oh: struct omap_hwmod *
  752. *
  753. * Enables the PRCM module mode related to the hwmod @oh.
  754. * No return value.
  755. */
  756. static void _omap4_enable_module(struct omap_hwmod *oh)
  757. {
  758. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  759. return;
  760. pr_debug("omap_hwmod: %s: %s: %d\n",
  761. oh->name, __func__, oh->prcm.omap4.modulemode);
  762. omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
  763. oh->clkdm->prcm_partition,
  764. oh->clkdm->cm_inst,
  765. oh->clkdm->clkdm_offs,
  766. oh->prcm.omap4.clkctrl_offs);
  767. }
  768. /**
  769. * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
  770. * @oh: struct omap_hwmod *
  771. *
  772. * Enables the PRCM module mode related to the hwmod @oh.
  773. * No return value.
  774. */
  775. static void _am33xx_enable_module(struct omap_hwmod *oh)
  776. {
  777. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  778. return;
  779. pr_debug("omap_hwmod: %s: %s: %d\n",
  780. oh->name, __func__, oh->prcm.omap4.modulemode);
  781. am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
  782. oh->clkdm->clkdm_offs,
  783. oh->prcm.omap4.clkctrl_offs);
  784. }
  785. /**
  786. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  787. * @oh: struct omap_hwmod *
  788. *
  789. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  790. * does not have an IDLEST bit or if the module successfully enters
  791. * slave idle; otherwise, pass along the return value of the
  792. * appropriate *_cm*_wait_module_idle() function.
  793. */
  794. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  795. {
  796. if (!oh)
  797. return -EINVAL;
  798. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  799. return 0;
  800. if (oh->flags & HWMOD_NO_IDLEST)
  801. return 0;
  802. return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
  803. oh->clkdm->cm_inst,
  804. oh->clkdm->clkdm_offs,
  805. oh->prcm.omap4.clkctrl_offs);
  806. }
  807. /**
  808. * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
  809. * @oh: struct omap_hwmod *
  810. *
  811. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  812. * does not have an IDLEST bit or if the module successfully enters
  813. * slave idle; otherwise, pass along the return value of the
  814. * appropriate *_cm*_wait_module_idle() function.
  815. */
  816. static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
  817. {
  818. if (!oh)
  819. return -EINVAL;
  820. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  821. return 0;
  822. if (oh->flags & HWMOD_NO_IDLEST)
  823. return 0;
  824. return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
  825. oh->clkdm->clkdm_offs,
  826. oh->prcm.omap4.clkctrl_offs);
  827. }
  828. /**
  829. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  830. * @oh: struct omap_hwmod *oh
  831. *
  832. * Count and return the number of MPU IRQs associated with the hwmod
  833. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  834. * NULL.
  835. */
  836. static int _count_mpu_irqs(struct omap_hwmod *oh)
  837. {
  838. struct omap_hwmod_irq_info *ohii;
  839. int i = 0;
  840. if (!oh || !oh->mpu_irqs)
  841. return 0;
  842. do {
  843. ohii = &oh->mpu_irqs[i++];
  844. } while (ohii->irq != -1);
  845. return i-1;
  846. }
  847. /**
  848. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  849. * @oh: struct omap_hwmod *oh
  850. *
  851. * Count and return the number of SDMA request lines associated with
  852. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  853. * if @oh is NULL.
  854. */
  855. static int _count_sdma_reqs(struct omap_hwmod *oh)
  856. {
  857. struct omap_hwmod_dma_info *ohdi;
  858. int i = 0;
  859. if (!oh || !oh->sdma_reqs)
  860. return 0;
  861. do {
  862. ohdi = &oh->sdma_reqs[i++];
  863. } while (ohdi->dma_req != -1);
  864. return i-1;
  865. }
  866. /**
  867. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  868. * @oh: struct omap_hwmod *oh
  869. *
  870. * Count and return the number of address space ranges associated with
  871. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  872. * if @oh is NULL.
  873. */
  874. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  875. {
  876. struct omap_hwmod_addr_space *mem;
  877. int i = 0;
  878. if (!os || !os->addr)
  879. return 0;
  880. do {
  881. mem = &os->addr[i++];
  882. } while (mem->pa_start != mem->pa_end);
  883. return i-1;
  884. }
  885. /**
  886. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  887. * @oh: struct omap_hwmod * to operate on
  888. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  889. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  890. *
  891. * Retrieve a MPU hardware IRQ line number named by @name associated
  892. * with the IP block pointed to by @oh. The IRQ number will be filled
  893. * into the address pointed to by @dma. When @name is non-null, the
  894. * IRQ line number associated with the named entry will be returned.
  895. * If @name is null, the first matching entry will be returned. Data
  896. * order is not meaningful in hwmod data, so callers are strongly
  897. * encouraged to use a non-null @name whenever possible to avoid
  898. * unpredictable effects if hwmod data is later added that causes data
  899. * ordering to change. Returns 0 upon success or a negative error
  900. * code upon error.
  901. */
  902. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  903. unsigned int *irq)
  904. {
  905. int i;
  906. bool found = false;
  907. if (!oh->mpu_irqs)
  908. return -ENOENT;
  909. i = 0;
  910. while (oh->mpu_irqs[i].irq != -1) {
  911. if (name == oh->mpu_irqs[i].name ||
  912. !strcmp(name, oh->mpu_irqs[i].name)) {
  913. found = true;
  914. break;
  915. }
  916. i++;
  917. }
  918. if (!found)
  919. return -ENOENT;
  920. *irq = oh->mpu_irqs[i].irq;
  921. return 0;
  922. }
  923. /**
  924. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  925. * @oh: struct omap_hwmod * to operate on
  926. * @name: pointer to the name of the SDMA request line to fetch (optional)
  927. * @dma: pointer to an unsigned int to store the request line ID to
  928. *
  929. * Retrieve an SDMA request line ID named by @name on the IP block
  930. * pointed to by @oh. The ID will be filled into the address pointed
  931. * to by @dma. When @name is non-null, the request line ID associated
  932. * with the named entry will be returned. If @name is null, the first
  933. * matching entry will be returned. Data order is not meaningful in
  934. * hwmod data, so callers are strongly encouraged to use a non-null
  935. * @name whenever possible to avoid unpredictable effects if hwmod
  936. * data is later added that causes data ordering to change. Returns 0
  937. * upon success or a negative error code upon error.
  938. */
  939. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  940. unsigned int *dma)
  941. {
  942. int i;
  943. bool found = false;
  944. if (!oh->sdma_reqs)
  945. return -ENOENT;
  946. i = 0;
  947. while (oh->sdma_reqs[i].dma_req != -1) {
  948. if (name == oh->sdma_reqs[i].name ||
  949. !strcmp(name, oh->sdma_reqs[i].name)) {
  950. found = true;
  951. break;
  952. }
  953. i++;
  954. }
  955. if (!found)
  956. return -ENOENT;
  957. *dma = oh->sdma_reqs[i].dma_req;
  958. return 0;
  959. }
  960. /**
  961. * _get_addr_space_by_name - fetch address space start & end by name
  962. * @oh: struct omap_hwmod * to operate on
  963. * @name: pointer to the name of the address space to fetch (optional)
  964. * @pa_start: pointer to a u32 to store the starting address to
  965. * @pa_end: pointer to a u32 to store the ending address to
  966. *
  967. * Retrieve address space start and end addresses for the IP block
  968. * pointed to by @oh. The data will be filled into the addresses
  969. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  970. * address space data associated with the named entry will be
  971. * returned. If @name is null, the first matching entry will be
  972. * returned. Data order is not meaningful in hwmod data, so callers
  973. * are strongly encouraged to use a non-null @name whenever possible
  974. * to avoid unpredictable effects if hwmod data is later added that
  975. * causes data ordering to change. Returns 0 upon success or a
  976. * negative error code upon error.
  977. */
  978. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  979. u32 *pa_start, u32 *pa_end)
  980. {
  981. int i, j;
  982. struct omap_hwmod_ocp_if *os;
  983. struct list_head *p = NULL;
  984. bool found = false;
  985. p = oh->slave_ports.next;
  986. i = 0;
  987. while (i < oh->slaves_cnt) {
  988. os = _fetch_next_ocp_if(&p, &i);
  989. if (!os->addr)
  990. return -ENOENT;
  991. j = 0;
  992. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  993. if (name == os->addr[j].name ||
  994. !strcmp(name, os->addr[j].name)) {
  995. found = true;
  996. break;
  997. }
  998. j++;
  999. }
  1000. if (found)
  1001. break;
  1002. }
  1003. if (!found)
  1004. return -ENOENT;
  1005. *pa_start = os->addr[j].pa_start;
  1006. *pa_end = os->addr[j].pa_end;
  1007. return 0;
  1008. }
  1009. /**
  1010. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1011. * @oh: struct omap_hwmod *
  1012. *
  1013. * Determines the array index of the OCP slave port that the MPU uses
  1014. * to address the device, and saves it into the struct omap_hwmod.
  1015. * Intended to be called during hwmod registration only. No return
  1016. * value.
  1017. */
  1018. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1019. {
  1020. struct omap_hwmod_ocp_if *os = NULL;
  1021. struct list_head *p;
  1022. int i = 0;
  1023. if (!oh)
  1024. return;
  1025. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1026. p = oh->slave_ports.next;
  1027. while (i < oh->slaves_cnt) {
  1028. os = _fetch_next_ocp_if(&p, &i);
  1029. if (os->user & OCP_USER_MPU) {
  1030. oh->_mpu_port = os;
  1031. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1032. break;
  1033. }
  1034. }
  1035. return;
  1036. }
  1037. /**
  1038. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1039. * @oh: struct omap_hwmod *
  1040. *
  1041. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1042. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1043. * communicate with the IP block. This interface need not be directly
  1044. * connected to the MPU (and almost certainly is not), but is directly
  1045. * connected to the IP block represented by @oh. Returns a pointer
  1046. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1047. * error or if there does not appear to be a path from the MPU to this
  1048. * IP block.
  1049. */
  1050. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1051. {
  1052. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1053. return NULL;
  1054. return oh->_mpu_port;
  1055. };
  1056. /**
  1057. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1058. * @oh: struct omap_hwmod *
  1059. *
  1060. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1061. * the register target MPU address space; or returns NULL upon error.
  1062. */
  1063. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1064. {
  1065. struct omap_hwmod_ocp_if *os;
  1066. struct omap_hwmod_addr_space *mem;
  1067. int found = 0, i = 0;
  1068. os = _find_mpu_rt_port(oh);
  1069. if (!os || !os->addr)
  1070. return NULL;
  1071. do {
  1072. mem = &os->addr[i++];
  1073. if (mem->flags & ADDR_TYPE_RT)
  1074. found = 1;
  1075. } while (!found && mem->pa_start != mem->pa_end);
  1076. return (found) ? mem : NULL;
  1077. }
  1078. /**
  1079. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1080. * @oh: struct omap_hwmod *
  1081. *
  1082. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1083. * by @oh is set to indicate to the PRCM that the IP block is active.
  1084. * Usually this means placing the module into smart-idle mode and
  1085. * smart-standby, but if there is a bug in the automatic idle handling
  1086. * for the IP block, it may need to be placed into the force-idle or
  1087. * no-idle variants of these modes. No return value.
  1088. */
  1089. static void _enable_sysc(struct omap_hwmod *oh)
  1090. {
  1091. u8 idlemode, sf;
  1092. u32 v;
  1093. bool clkdm_act;
  1094. if (!oh->class->sysc)
  1095. return;
  1096. v = oh->_sysc_cache;
  1097. sf = oh->class->sysc->sysc_flags;
  1098. if (sf & SYSC_HAS_SIDLEMODE) {
  1099. clkdm_act = ((oh->clkdm &&
  1100. oh->clkdm->flags & CLKDM_ACTIVE_WITH_MPU) ||
  1101. (oh->_clk && oh->_clk->clkdm &&
  1102. oh->_clk->clkdm->flags & CLKDM_ACTIVE_WITH_MPU));
  1103. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1104. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1105. idlemode = HWMOD_IDLEMODE_FORCE;
  1106. else
  1107. idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
  1108. HWMOD_IDLEMODE_NO : HWMOD_IDLEMODE_SMART;
  1109. _set_slave_idlemode(oh, idlemode, &v);
  1110. }
  1111. if (sf & SYSC_HAS_MIDLEMODE) {
  1112. if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1113. idlemode = HWMOD_IDLEMODE_NO;
  1114. } else {
  1115. if (sf & SYSC_HAS_ENAWAKEUP)
  1116. _enable_wakeup(oh, &v);
  1117. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1118. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1119. else
  1120. idlemode = HWMOD_IDLEMODE_SMART;
  1121. }
  1122. _set_master_standbymode(oh, idlemode, &v);
  1123. }
  1124. /*
  1125. * XXX The clock framework should handle this, by
  1126. * calling into this code. But this must wait until the
  1127. * clock structures are tagged with omap_hwmod entries
  1128. */
  1129. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1130. (sf & SYSC_HAS_CLOCKACTIVITY))
  1131. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1132. /* If slave is in SMARTIDLE, also enable wakeup */
  1133. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1134. _enable_wakeup(oh, &v);
  1135. _write_sysconfig(v, oh);
  1136. /*
  1137. * Set the autoidle bit only after setting the smartidle bit
  1138. * Setting this will not have any impact on the other modules.
  1139. */
  1140. if (sf & SYSC_HAS_AUTOIDLE) {
  1141. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1142. 0 : 1;
  1143. _set_module_autoidle(oh, idlemode, &v);
  1144. _write_sysconfig(v, oh);
  1145. }
  1146. }
  1147. /**
  1148. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1149. * @oh: struct omap_hwmod *
  1150. *
  1151. * If module is marked as SWSUP_SIDLE, force the module into slave
  1152. * idle; otherwise, configure it for smart-idle. If module is marked
  1153. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1154. * configure it for smart-standby. No return value.
  1155. */
  1156. static void _idle_sysc(struct omap_hwmod *oh)
  1157. {
  1158. u8 idlemode, sf;
  1159. u32 v;
  1160. if (!oh->class->sysc)
  1161. return;
  1162. v = oh->_sysc_cache;
  1163. sf = oh->class->sysc->sysc_flags;
  1164. if (sf & SYSC_HAS_SIDLEMODE) {
  1165. /* XXX What about HWMOD_IDLEMODE_SMART_WKUP? */
  1166. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1167. !(oh->class->sysc->idlemodes &
  1168. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1169. idlemode = HWMOD_IDLEMODE_FORCE;
  1170. else
  1171. idlemode = HWMOD_IDLEMODE_SMART;
  1172. _set_slave_idlemode(oh, idlemode, &v);
  1173. }
  1174. if (sf & SYSC_HAS_MIDLEMODE) {
  1175. if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1176. idlemode = HWMOD_IDLEMODE_FORCE;
  1177. } else {
  1178. if (sf & SYSC_HAS_ENAWAKEUP)
  1179. _enable_wakeup(oh, &v);
  1180. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1181. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1182. else
  1183. idlemode = HWMOD_IDLEMODE_SMART;
  1184. }
  1185. _set_master_standbymode(oh, idlemode, &v);
  1186. }
  1187. /* If slave is in SMARTIDLE, also enable wakeup */
  1188. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1189. _enable_wakeup(oh, &v);
  1190. _write_sysconfig(v, oh);
  1191. }
  1192. /**
  1193. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1194. * @oh: struct omap_hwmod *
  1195. *
  1196. * Force the module into slave idle and master suspend. No return
  1197. * value.
  1198. */
  1199. static void _shutdown_sysc(struct omap_hwmod *oh)
  1200. {
  1201. u32 v;
  1202. u8 sf;
  1203. if (!oh->class->sysc)
  1204. return;
  1205. v = oh->_sysc_cache;
  1206. sf = oh->class->sysc->sysc_flags;
  1207. if (sf & SYSC_HAS_SIDLEMODE)
  1208. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1209. if (sf & SYSC_HAS_MIDLEMODE)
  1210. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1211. if (sf & SYSC_HAS_AUTOIDLE)
  1212. _set_module_autoidle(oh, 1, &v);
  1213. _write_sysconfig(v, oh);
  1214. }
  1215. /**
  1216. * _lookup - find an omap_hwmod by name
  1217. * @name: find an omap_hwmod by name
  1218. *
  1219. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1220. */
  1221. static struct omap_hwmod *_lookup(const char *name)
  1222. {
  1223. struct omap_hwmod *oh, *temp_oh;
  1224. oh = NULL;
  1225. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1226. if (!strcmp(name, temp_oh->name)) {
  1227. oh = temp_oh;
  1228. break;
  1229. }
  1230. }
  1231. return oh;
  1232. }
  1233. /**
  1234. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1235. * @oh: struct omap_hwmod *
  1236. *
  1237. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1238. * clockdomain pointer, and save it into the struct omap_hwmod.
  1239. * Return -EINVAL if the clkdm_name lookup failed.
  1240. */
  1241. static int _init_clkdm(struct omap_hwmod *oh)
  1242. {
  1243. if (!oh->clkdm_name) {
  1244. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1245. return 0;
  1246. }
  1247. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1248. if (!oh->clkdm) {
  1249. pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
  1250. oh->name, oh->clkdm_name);
  1251. return -EINVAL;
  1252. }
  1253. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1254. oh->name, oh->clkdm_name);
  1255. return 0;
  1256. }
  1257. /**
  1258. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1259. * well the clockdomain.
  1260. * @oh: struct omap_hwmod *
  1261. * @data: not used; pass NULL
  1262. *
  1263. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1264. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1265. * success, or a negative error code on failure.
  1266. */
  1267. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1268. {
  1269. int ret = 0;
  1270. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1271. return 0;
  1272. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1273. ret |= _init_main_clk(oh);
  1274. ret |= _init_interface_clks(oh);
  1275. ret |= _init_opt_clks(oh);
  1276. if (soc_ops.init_clkdm)
  1277. ret |= soc_ops.init_clkdm(oh);
  1278. if (!ret)
  1279. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1280. else
  1281. pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1282. return ret;
  1283. }
  1284. /**
  1285. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1286. * @oh: struct omap_hwmod *
  1287. * @name: name of the reset line in the context of this hwmod
  1288. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1289. *
  1290. * Return the bit position of the reset line that match the
  1291. * input name. Return -ENOENT if not found.
  1292. */
  1293. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1294. struct omap_hwmod_rst_info *ohri)
  1295. {
  1296. int i;
  1297. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1298. const char *rst_line = oh->rst_lines[i].name;
  1299. if (!strcmp(rst_line, name)) {
  1300. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1301. ohri->st_shift = oh->rst_lines[i].st_shift;
  1302. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1303. oh->name, __func__, rst_line, ohri->rst_shift,
  1304. ohri->st_shift);
  1305. return 0;
  1306. }
  1307. }
  1308. return -ENOENT;
  1309. }
  1310. /**
  1311. * _assert_hardreset - assert the HW reset line of submodules
  1312. * contained in the hwmod module.
  1313. * @oh: struct omap_hwmod *
  1314. * @name: name of the reset line to lookup and assert
  1315. *
  1316. * Some IP like dsp, ipu or iva contain processor that require an HW
  1317. * reset line to be assert / deassert in order to enable fully the IP.
  1318. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1319. * asserting the hardreset line on the currently-booted SoC, or passes
  1320. * along the return value from _lookup_hardreset() or the SoC's
  1321. * assert_hardreset code.
  1322. */
  1323. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1324. {
  1325. struct omap_hwmod_rst_info ohri;
  1326. int ret = -EINVAL;
  1327. if (!oh)
  1328. return -EINVAL;
  1329. if (!soc_ops.assert_hardreset)
  1330. return -ENOSYS;
  1331. ret = _lookup_hardreset(oh, name, &ohri);
  1332. if (ret < 0)
  1333. return ret;
  1334. ret = soc_ops.assert_hardreset(oh, &ohri);
  1335. return ret;
  1336. }
  1337. /**
  1338. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1339. * in the hwmod module.
  1340. * @oh: struct omap_hwmod *
  1341. * @name: name of the reset line to look up and deassert
  1342. *
  1343. * Some IP like dsp, ipu or iva contain processor that require an HW
  1344. * reset line to be assert / deassert in order to enable fully the IP.
  1345. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1346. * deasserting the hardreset line on the currently-booted SoC, or passes
  1347. * along the return value from _lookup_hardreset() or the SoC's
  1348. * deassert_hardreset code.
  1349. */
  1350. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1351. {
  1352. struct omap_hwmod_rst_info ohri;
  1353. int ret = -EINVAL;
  1354. int hwsup = 0;
  1355. if (!oh)
  1356. return -EINVAL;
  1357. if (!soc_ops.deassert_hardreset)
  1358. return -ENOSYS;
  1359. ret = _lookup_hardreset(oh, name, &ohri);
  1360. if (IS_ERR_VALUE(ret))
  1361. return ret;
  1362. if (oh->clkdm) {
  1363. /*
  1364. * A clockdomain must be in SW_SUP otherwise reset
  1365. * might not be completed. The clockdomain can be set
  1366. * in HW_AUTO only when the module become ready.
  1367. */
  1368. hwsup = clkdm_in_hwsup(oh->clkdm);
  1369. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1370. if (ret) {
  1371. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1372. oh->name, oh->clkdm->name, ret);
  1373. return ret;
  1374. }
  1375. }
  1376. _enable_clocks(oh);
  1377. if (soc_ops.enable_module)
  1378. soc_ops.enable_module(oh);
  1379. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1380. if (soc_ops.disable_module)
  1381. soc_ops.disable_module(oh);
  1382. _disable_clocks(oh);
  1383. if (ret == -EBUSY)
  1384. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1385. if (!ret) {
  1386. /*
  1387. * Set the clockdomain to HW_AUTO, assuming that the
  1388. * previous state was HW_AUTO.
  1389. */
  1390. if (oh->clkdm && hwsup)
  1391. clkdm_allow_idle(oh->clkdm);
  1392. } else {
  1393. if (oh->clkdm)
  1394. clkdm_hwmod_disable(oh->clkdm, oh);
  1395. }
  1396. return ret;
  1397. }
  1398. /**
  1399. * _read_hardreset - read the HW reset line state of submodules
  1400. * contained in the hwmod module
  1401. * @oh: struct omap_hwmod *
  1402. * @name: name of the reset line to look up and read
  1403. *
  1404. * Return the state of the reset line. Returns -EINVAL if @oh is
  1405. * null, -ENOSYS if we have no way of reading the hardreset line
  1406. * status on the currently-booted SoC, or passes along the return
  1407. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1408. * code.
  1409. */
  1410. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1411. {
  1412. struct omap_hwmod_rst_info ohri;
  1413. int ret = -EINVAL;
  1414. if (!oh)
  1415. return -EINVAL;
  1416. if (!soc_ops.is_hardreset_asserted)
  1417. return -ENOSYS;
  1418. ret = _lookup_hardreset(oh, name, &ohri);
  1419. if (ret < 0)
  1420. return ret;
  1421. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1422. }
  1423. /**
  1424. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1425. * @oh: struct omap_hwmod *
  1426. *
  1427. * If all hardreset lines associated with @oh are asserted, then return true.
  1428. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1429. * associated with @oh are asserted, then return false.
  1430. * This function is used to avoid executing some parts of the IP block
  1431. * enable/disable sequence if its hardreset line is set.
  1432. */
  1433. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1434. {
  1435. int i, rst_cnt = 0;
  1436. if (oh->rst_lines_cnt == 0)
  1437. return false;
  1438. for (i = 0; i < oh->rst_lines_cnt; i++)
  1439. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1440. rst_cnt++;
  1441. if (oh->rst_lines_cnt == rst_cnt)
  1442. return true;
  1443. return false;
  1444. }
  1445. /**
  1446. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1447. * hard-reset
  1448. * @oh: struct omap_hwmod *
  1449. *
  1450. * If any hardreset lines associated with @oh are asserted, then
  1451. * return true. Otherwise, if no hardreset lines associated with @oh
  1452. * are asserted, or if @oh has no hardreset lines, then return false.
  1453. * This function is used to avoid executing some parts of the IP block
  1454. * enable/disable sequence if any hardreset line is set.
  1455. */
  1456. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1457. {
  1458. int rst_cnt = 0;
  1459. int i;
  1460. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1461. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1462. rst_cnt++;
  1463. return (rst_cnt) ? true : false;
  1464. }
  1465. /**
  1466. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1467. * @oh: struct omap_hwmod *
  1468. *
  1469. * Disable the PRCM module mode related to the hwmod @oh.
  1470. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1471. */
  1472. static int _omap4_disable_module(struct omap_hwmod *oh)
  1473. {
  1474. int v;
  1475. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1476. return -EINVAL;
  1477. /*
  1478. * Since integration code might still be doing something, only
  1479. * disable if all lines are under hardreset.
  1480. */
  1481. if (_are_any_hardreset_lines_asserted(oh))
  1482. return 0;
  1483. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1484. omap4_cminst_module_disable(oh->clkdm->prcm_partition,
  1485. oh->clkdm->cm_inst,
  1486. oh->clkdm->clkdm_offs,
  1487. oh->prcm.omap4.clkctrl_offs);
  1488. v = _omap4_wait_target_disable(oh);
  1489. if (v)
  1490. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1491. oh->name);
  1492. return 0;
  1493. }
  1494. /**
  1495. * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
  1496. * @oh: struct omap_hwmod *
  1497. *
  1498. * Disable the PRCM module mode related to the hwmod @oh.
  1499. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1500. */
  1501. static int _am33xx_disable_module(struct omap_hwmod *oh)
  1502. {
  1503. int v;
  1504. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1505. return -EINVAL;
  1506. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1507. if (_are_any_hardreset_lines_asserted(oh))
  1508. return 0;
  1509. am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
  1510. oh->prcm.omap4.clkctrl_offs);
  1511. v = _am33xx_wait_target_disable(oh);
  1512. if (v)
  1513. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1514. oh->name);
  1515. return 0;
  1516. }
  1517. /**
  1518. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1519. * @oh: struct omap_hwmod *
  1520. *
  1521. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1522. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1523. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1524. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1525. *
  1526. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1527. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1528. * use the SYSCONFIG softreset bit to provide the status.
  1529. *
  1530. * Note that some IP like McBSP do have reset control but don't have
  1531. * reset status.
  1532. */
  1533. static int _ocp_softreset(struct omap_hwmod *oh)
  1534. {
  1535. u32 v, softrst_mask;
  1536. int c = 0;
  1537. int ret = 0;
  1538. if (!oh->class->sysc ||
  1539. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1540. return -ENOENT;
  1541. /* clocks must be on for this operation */
  1542. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1543. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1544. oh->name);
  1545. return -EINVAL;
  1546. }
  1547. /* For some modules, all optionnal clocks need to be enabled as well */
  1548. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1549. _enable_optional_clocks(oh);
  1550. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1551. v = oh->_sysc_cache;
  1552. ret = _set_softreset(oh, &v);
  1553. if (ret)
  1554. goto dis_opt_clks;
  1555. _write_sysconfig(v, oh);
  1556. if (oh->class->sysc->srst_udelay)
  1557. udelay(oh->class->sysc->srst_udelay);
  1558. if (oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  1559. omap_test_timeout((omap_hwmod_read(oh,
  1560. oh->class->sysc->syss_offs)
  1561. & SYSS_RESETDONE_MASK),
  1562. MAX_MODULE_SOFTRESET_WAIT, c);
  1563. else if (oh->class->sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  1564. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  1565. omap_test_timeout(!(omap_hwmod_read(oh,
  1566. oh->class->sysc->sysc_offs)
  1567. & softrst_mask),
  1568. MAX_MODULE_SOFTRESET_WAIT, c);
  1569. }
  1570. if (c == MAX_MODULE_SOFTRESET_WAIT)
  1571. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1572. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1573. else
  1574. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1575. /*
  1576. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1577. * _wait_target_ready() or _reset()
  1578. */
  1579. ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  1580. dis_opt_clks:
  1581. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1582. _disable_optional_clocks(oh);
  1583. return ret;
  1584. }
  1585. /**
  1586. * _reset - reset an omap_hwmod
  1587. * @oh: struct omap_hwmod *
  1588. *
  1589. * Resets an omap_hwmod @oh. If the module has a custom reset
  1590. * function pointer defined, then call it to reset the IP block, and
  1591. * pass along its return value to the caller. Otherwise, if the IP
  1592. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1593. * associated with it, call a function to reset the IP block via that
  1594. * method, and pass along the return value to the caller. Finally, if
  1595. * the IP block has some hardreset lines associated with it, assert
  1596. * all of those, but do _not_ deassert them. (This is because driver
  1597. * authors have expressed an apparent requirement to control the
  1598. * deassertion of the hardreset lines themselves.)
  1599. *
  1600. * The default software reset mechanism for most OMAP IP blocks is
  1601. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1602. * hwmods cannot be reset via this method. Some are not targets and
  1603. * therefore have no OCP header registers to access. Others (like the
  1604. * IVA) have idiosyncratic reset sequences. So for these relatively
  1605. * rare cases, custom reset code can be supplied in the struct
  1606. * omap_hwmod_class .reset function pointer.
  1607. *
  1608. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1609. * does not prevent idling of the system. This is necessary for cases
  1610. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1611. * kernel without disabling dma.
  1612. *
  1613. * Passes along the return value from either _ocp_softreset() or the
  1614. * custom reset function - these must return -EINVAL if the hwmod
  1615. * cannot be reset this way or if the hwmod is in the wrong state,
  1616. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1617. */
  1618. static int _reset(struct omap_hwmod *oh)
  1619. {
  1620. int i, r;
  1621. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1622. if (oh->class->reset) {
  1623. r = oh->class->reset(oh);
  1624. } else {
  1625. if (oh->rst_lines_cnt > 0) {
  1626. for (i = 0; i < oh->rst_lines_cnt; i++)
  1627. _assert_hardreset(oh, oh->rst_lines[i].name);
  1628. return 0;
  1629. } else {
  1630. r = _ocp_softreset(oh);
  1631. if (r == -ENOENT)
  1632. r = 0;
  1633. }
  1634. }
  1635. _set_dmadisable(oh);
  1636. /*
  1637. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1638. * softreset. The _enable() function should be split to avoid
  1639. * the rewrite of the OCP_SYSCONFIG register.
  1640. */
  1641. if (oh->class->sysc) {
  1642. _update_sysc_cache(oh);
  1643. _enable_sysc(oh);
  1644. }
  1645. return r;
  1646. }
  1647. /**
  1648. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1649. *
  1650. * Call the appropriate PRM function to clear any logged I/O chain
  1651. * wakeups and to reconfigure the chain. This apparently needs to be
  1652. * done upon every mux change. Since hwmods can be concurrently
  1653. * enabled and idled, hold a spinlock around the I/O chain
  1654. * reconfiguration sequence. No return value.
  1655. *
  1656. * XXX When the PRM code is moved to drivers, this function can be removed,
  1657. * as the PRM infrastructure should abstract this.
  1658. */
  1659. static void _reconfigure_io_chain(void)
  1660. {
  1661. unsigned long flags;
  1662. spin_lock_irqsave(&io_chain_lock, flags);
  1663. if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
  1664. omap3xxx_prm_reconfigure_io_chain();
  1665. else if (cpu_is_omap44xx())
  1666. omap44xx_prm_reconfigure_io_chain();
  1667. spin_unlock_irqrestore(&io_chain_lock, flags);
  1668. }
  1669. /**
  1670. * _enable - enable an omap_hwmod
  1671. * @oh: struct omap_hwmod *
  1672. *
  1673. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1674. * register target. Returns -EINVAL if the hwmod is in the wrong
  1675. * state or passes along the return value of _wait_target_ready().
  1676. */
  1677. static int _enable(struct omap_hwmod *oh)
  1678. {
  1679. int r;
  1680. int hwsup = 0;
  1681. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1682. /*
  1683. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1684. * state at init. Now that someone is really trying to enable
  1685. * them, just ensure that the hwmod mux is set.
  1686. */
  1687. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1688. /*
  1689. * If the caller has mux data populated, do the mux'ing
  1690. * which wouldn't have been done as part of the _enable()
  1691. * done during setup.
  1692. */
  1693. if (oh->mux)
  1694. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1695. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1696. return 0;
  1697. }
  1698. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1699. oh->_state != _HWMOD_STATE_IDLE &&
  1700. oh->_state != _HWMOD_STATE_DISABLED) {
  1701. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1702. oh->name);
  1703. return -EINVAL;
  1704. }
  1705. /*
  1706. * If an IP block contains HW reset lines and all of them are
  1707. * asserted, we let integration code associated with that
  1708. * block handle the enable. We've received very little
  1709. * information on what those driver authors need, and until
  1710. * detailed information is provided and the driver code is
  1711. * posted to the public lists, this is probably the best we
  1712. * can do.
  1713. */
  1714. if (_are_all_hardreset_lines_asserted(oh))
  1715. return 0;
  1716. /* Mux pins for device runtime if populated */
  1717. if (oh->mux && (!oh->mux->enabled ||
  1718. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1719. oh->mux->pads_dynamic))) {
  1720. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1721. _reconfigure_io_chain();
  1722. }
  1723. _add_initiator_dep(oh, mpu_oh);
  1724. if (oh->clkdm) {
  1725. /*
  1726. * A clockdomain must be in SW_SUP before enabling
  1727. * completely the module. The clockdomain can be set
  1728. * in HW_AUTO only when the module become ready.
  1729. */
  1730. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1731. !clkdm_missing_idle_reporting(oh->clkdm);
  1732. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1733. if (r) {
  1734. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1735. oh->name, oh->clkdm->name, r);
  1736. return r;
  1737. }
  1738. }
  1739. _enable_clocks(oh);
  1740. if (soc_ops.enable_module)
  1741. soc_ops.enable_module(oh);
  1742. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1743. -EINVAL;
  1744. if (!r) {
  1745. /*
  1746. * Set the clockdomain to HW_AUTO only if the target is ready,
  1747. * assuming that the previous state was HW_AUTO
  1748. */
  1749. if (oh->clkdm && hwsup)
  1750. clkdm_allow_idle(oh->clkdm);
  1751. oh->_state = _HWMOD_STATE_ENABLED;
  1752. /* Access the sysconfig only if the target is ready */
  1753. if (oh->class->sysc) {
  1754. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1755. _update_sysc_cache(oh);
  1756. _enable_sysc(oh);
  1757. }
  1758. } else {
  1759. _omap4_disable_module(oh);
  1760. _disable_clocks(oh);
  1761. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1762. oh->name, r);
  1763. if (oh->clkdm)
  1764. clkdm_hwmod_disable(oh->clkdm, oh);
  1765. }
  1766. return r;
  1767. }
  1768. /**
  1769. * _idle - idle an omap_hwmod
  1770. * @oh: struct omap_hwmod *
  1771. *
  1772. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1773. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1774. * state or returns 0.
  1775. */
  1776. static int _idle(struct omap_hwmod *oh)
  1777. {
  1778. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1779. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1780. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1781. oh->name);
  1782. return -EINVAL;
  1783. }
  1784. if (_are_all_hardreset_lines_asserted(oh))
  1785. return 0;
  1786. if (oh->class->sysc)
  1787. _idle_sysc(oh);
  1788. _del_initiator_dep(oh, mpu_oh);
  1789. if (soc_ops.disable_module)
  1790. soc_ops.disable_module(oh);
  1791. /*
  1792. * The module must be in idle mode before disabling any parents
  1793. * clocks. Otherwise, the parent clock might be disabled before
  1794. * the module transition is done, and thus will prevent the
  1795. * transition to complete properly.
  1796. */
  1797. _disable_clocks(oh);
  1798. if (oh->clkdm)
  1799. clkdm_hwmod_disable(oh->clkdm, oh);
  1800. /* Mux pins for device idle if populated */
  1801. if (oh->mux && oh->mux->pads_dynamic) {
  1802. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1803. _reconfigure_io_chain();
  1804. }
  1805. oh->_state = _HWMOD_STATE_IDLE;
  1806. return 0;
  1807. }
  1808. /**
  1809. * omap_hwmod_set_ocp_autoidle - set the hwmod's OCP autoidle bit
  1810. * @oh: struct omap_hwmod *
  1811. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  1812. *
  1813. * Sets the IP block's OCP autoidle bit in hardware, and updates our
  1814. * local copy. Intended to be used by drivers that require
  1815. * direct manipulation of the AUTOIDLE bits.
  1816. * Returns -EINVAL if @oh is null or is not in the ENABLED state, or passes
  1817. * along the return value from _set_module_autoidle().
  1818. *
  1819. * Any users of this function should be scrutinized carefully.
  1820. */
  1821. int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle)
  1822. {
  1823. u32 v;
  1824. int retval = 0;
  1825. unsigned long flags;
  1826. if (!oh || oh->_state != _HWMOD_STATE_ENABLED)
  1827. return -EINVAL;
  1828. spin_lock_irqsave(&oh->_lock, flags);
  1829. v = oh->_sysc_cache;
  1830. retval = _set_module_autoidle(oh, autoidle, &v);
  1831. if (!retval)
  1832. _write_sysconfig(v, oh);
  1833. spin_unlock_irqrestore(&oh->_lock, flags);
  1834. return retval;
  1835. }
  1836. /**
  1837. * _shutdown - shutdown an omap_hwmod
  1838. * @oh: struct omap_hwmod *
  1839. *
  1840. * Shut down an omap_hwmod @oh. This should be called when the driver
  1841. * used for the hwmod is removed or unloaded or if the driver is not
  1842. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1843. * state or returns 0.
  1844. */
  1845. static int _shutdown(struct omap_hwmod *oh)
  1846. {
  1847. int ret, i;
  1848. u8 prev_state;
  1849. if (oh->_state != _HWMOD_STATE_IDLE &&
  1850. oh->_state != _HWMOD_STATE_ENABLED) {
  1851. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1852. oh->name);
  1853. return -EINVAL;
  1854. }
  1855. if (_are_all_hardreset_lines_asserted(oh))
  1856. return 0;
  1857. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1858. if (oh->class->pre_shutdown) {
  1859. prev_state = oh->_state;
  1860. if (oh->_state == _HWMOD_STATE_IDLE)
  1861. _enable(oh);
  1862. ret = oh->class->pre_shutdown(oh);
  1863. if (ret) {
  1864. if (prev_state == _HWMOD_STATE_IDLE)
  1865. _idle(oh);
  1866. return ret;
  1867. }
  1868. }
  1869. if (oh->class->sysc) {
  1870. if (oh->_state == _HWMOD_STATE_IDLE)
  1871. _enable(oh);
  1872. _shutdown_sysc(oh);
  1873. }
  1874. /* clocks and deps are already disabled in idle */
  1875. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1876. _del_initiator_dep(oh, mpu_oh);
  1877. /* XXX what about the other system initiators here? dma, dsp */
  1878. if (soc_ops.disable_module)
  1879. soc_ops.disable_module(oh);
  1880. _disable_clocks(oh);
  1881. if (oh->clkdm)
  1882. clkdm_hwmod_disable(oh->clkdm, oh);
  1883. }
  1884. /* XXX Should this code also force-disable the optional clocks? */
  1885. for (i = 0; i < oh->rst_lines_cnt; i++)
  1886. _assert_hardreset(oh, oh->rst_lines[i].name);
  1887. /* Mux pins to safe mode or use populated off mode values */
  1888. if (oh->mux)
  1889. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1890. oh->_state = _HWMOD_STATE_DISABLED;
  1891. return 0;
  1892. }
  1893. /**
  1894. * _init_mpu_rt_base - populate the virtual address for a hwmod
  1895. * @oh: struct omap_hwmod * to locate the virtual address
  1896. *
  1897. * Cache the virtual address used by the MPU to access this IP block's
  1898. * registers. This address is needed early so the OCP registers that
  1899. * are part of the device's address space can be ioremapped properly.
  1900. * No return value.
  1901. */
  1902. static void __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
  1903. {
  1904. struct omap_hwmod_addr_space *mem;
  1905. void __iomem *va_start;
  1906. if (!oh)
  1907. return;
  1908. _save_mpu_port_index(oh);
  1909. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1910. return;
  1911. mem = _find_mpu_rt_addr_space(oh);
  1912. if (!mem) {
  1913. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  1914. oh->name);
  1915. return;
  1916. }
  1917. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  1918. if (!va_start) {
  1919. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  1920. return;
  1921. }
  1922. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  1923. oh->name, va_start);
  1924. oh->_mpu_rt_va = va_start;
  1925. }
  1926. /**
  1927. * _init - initialize internal data for the hwmod @oh
  1928. * @oh: struct omap_hwmod *
  1929. * @n: (unused)
  1930. *
  1931. * Look up the clocks and the address space used by the MPU to access
  1932. * registers belonging to the hwmod @oh. @oh must already be
  1933. * registered at this point. This is the first of two phases for
  1934. * hwmod initialization. Code called here does not touch any hardware
  1935. * registers, it simply prepares internal data structures. Returns 0
  1936. * upon success or if the hwmod isn't registered, or -EINVAL upon
  1937. * failure.
  1938. */
  1939. static int __init _init(struct omap_hwmod *oh, void *data)
  1940. {
  1941. int r;
  1942. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1943. return 0;
  1944. _init_mpu_rt_base(oh, NULL);
  1945. r = _init_clocks(oh, NULL);
  1946. if (IS_ERR_VALUE(r)) {
  1947. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  1948. return -EINVAL;
  1949. }
  1950. oh->_state = _HWMOD_STATE_INITIALIZED;
  1951. return 0;
  1952. }
  1953. /**
  1954. * _setup_iclk_autoidle - configure an IP block's interface clocks
  1955. * @oh: struct omap_hwmod *
  1956. *
  1957. * Set up the module's interface clocks. XXX This function is still mostly
  1958. * a stub; implementing this properly requires iclk autoidle usecounting in
  1959. * the clock code. No return value.
  1960. */
  1961. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  1962. {
  1963. struct omap_hwmod_ocp_if *os;
  1964. struct list_head *p;
  1965. int i = 0;
  1966. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  1967. return;
  1968. p = oh->slave_ports.next;
  1969. while (i < oh->slaves_cnt) {
  1970. os = _fetch_next_ocp_if(&p, &i);
  1971. if (!os->_clk)
  1972. continue;
  1973. if (os->flags & OCPIF_SWSUP_IDLE) {
  1974. /* XXX omap_iclk_deny_idle(c); */
  1975. } else {
  1976. /* XXX omap_iclk_allow_idle(c); */
  1977. clk_enable(os->_clk);
  1978. }
  1979. }
  1980. return;
  1981. }
  1982. /**
  1983. * _setup_reset - reset an IP block during the setup process
  1984. * @oh: struct omap_hwmod *
  1985. *
  1986. * Reset the IP block corresponding to the hwmod @oh during the setup
  1987. * process. The IP block is first enabled so it can be successfully
  1988. * reset. Returns 0 upon success or a negative error code upon
  1989. * failure.
  1990. */
  1991. static int __init _setup_reset(struct omap_hwmod *oh)
  1992. {
  1993. int r;
  1994. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  1995. return -EINVAL;
  1996. if (oh->rst_lines_cnt == 0) {
  1997. r = _enable(oh);
  1998. if (r) {
  1999. pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2000. oh->name, oh->_state);
  2001. return -EINVAL;
  2002. }
  2003. }
  2004. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2005. r = _reset(oh);
  2006. return r;
  2007. }
  2008. /**
  2009. * _setup_postsetup - transition to the appropriate state after _setup
  2010. * @oh: struct omap_hwmod *
  2011. *
  2012. * Place an IP block represented by @oh into a "post-setup" state --
  2013. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2014. * this function is called at the end of _setup().) The postsetup
  2015. * state for an IP block can be changed by calling
  2016. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2017. * before one of the omap_hwmod_setup*() functions are called for the
  2018. * IP block.
  2019. *
  2020. * The IP block stays in this state until a PM runtime-based driver is
  2021. * loaded for that IP block. A post-setup state of IDLE is
  2022. * appropriate for almost all IP blocks with runtime PM-enabled
  2023. * drivers, since those drivers are able to enable the IP block. A
  2024. * post-setup state of ENABLED is appropriate for kernels with PM
  2025. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2026. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2027. * included, since the WDTIMER starts running on reset and will reset
  2028. * the MPU if left active.
  2029. *
  2030. * This post-setup mechanism is deprecated. Once all of the OMAP
  2031. * drivers have been converted to use PM runtime, and all of the IP
  2032. * block data and interconnect data is available to the hwmod code, it
  2033. * should be possible to replace this mechanism with a "lazy reset"
  2034. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2035. * when the driver first probes, then all remaining IP blocks without
  2036. * drivers are either shut down or enabled after the drivers have
  2037. * loaded. However, this cannot take place until the above
  2038. * preconditions have been met, since otherwise the late reset code
  2039. * has no way of knowing which IP blocks are in use by drivers, and
  2040. * which ones are unused.
  2041. *
  2042. * No return value.
  2043. */
  2044. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2045. {
  2046. u8 postsetup_state;
  2047. if (oh->rst_lines_cnt > 0)
  2048. return;
  2049. postsetup_state = oh->_postsetup_state;
  2050. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2051. postsetup_state = _HWMOD_STATE_ENABLED;
  2052. /*
  2053. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2054. * it should be set by the core code as a runtime flag during startup
  2055. */
  2056. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2057. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2058. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2059. postsetup_state = _HWMOD_STATE_ENABLED;
  2060. }
  2061. if (postsetup_state == _HWMOD_STATE_IDLE)
  2062. _idle(oh);
  2063. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2064. _shutdown(oh);
  2065. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2066. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2067. oh->name, postsetup_state);
  2068. return;
  2069. }
  2070. /**
  2071. * _setup - prepare IP block hardware for use
  2072. * @oh: struct omap_hwmod *
  2073. * @n: (unused, pass NULL)
  2074. *
  2075. * Configure the IP block represented by @oh. This may include
  2076. * enabling the IP block, resetting it, and placing it into a
  2077. * post-setup state, depending on the type of IP block and applicable
  2078. * flags. IP blocks are reset to prevent any previous configuration
  2079. * by the bootloader or previous operating system from interfering
  2080. * with power management or other parts of the system. The reset can
  2081. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2082. * two phases for hwmod initialization. Code called here generally
  2083. * affects the IP block hardware, or system integration hardware
  2084. * associated with the IP block. Returns 0.
  2085. */
  2086. static int __init _setup(struct omap_hwmod *oh, void *data)
  2087. {
  2088. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2089. return 0;
  2090. _setup_iclk_autoidle(oh);
  2091. if (!_setup_reset(oh))
  2092. _setup_postsetup(oh);
  2093. return 0;
  2094. }
  2095. /**
  2096. * _register - register a struct omap_hwmod
  2097. * @oh: struct omap_hwmod *
  2098. *
  2099. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2100. * already has been registered by the same name; -EINVAL if the
  2101. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2102. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2103. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2104. * success.
  2105. *
  2106. * XXX The data should be copied into bootmem, so the original data
  2107. * should be marked __initdata and freed after init. This would allow
  2108. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2109. * that the copy process would be relatively complex due to the large number
  2110. * of substructures.
  2111. */
  2112. static int __init _register(struct omap_hwmod *oh)
  2113. {
  2114. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2115. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2116. return -EINVAL;
  2117. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2118. if (_lookup(oh->name))
  2119. return -EEXIST;
  2120. list_add_tail(&oh->node, &omap_hwmod_list);
  2121. INIT_LIST_HEAD(&oh->master_ports);
  2122. INIT_LIST_HEAD(&oh->slave_ports);
  2123. spin_lock_init(&oh->_lock);
  2124. oh->_state = _HWMOD_STATE_REGISTERED;
  2125. /*
  2126. * XXX Rather than doing a strcmp(), this should test a flag
  2127. * set in the hwmod data, inserted by the autogenerator code.
  2128. */
  2129. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2130. mpu_oh = oh;
  2131. return 0;
  2132. }
  2133. /**
  2134. * _alloc_links - return allocated memory for hwmod links
  2135. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2136. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2137. *
  2138. * Return pointers to two struct omap_hwmod_link records, via the
  2139. * addresses pointed to by @ml and @sl. Will first attempt to return
  2140. * memory allocated as part of a large initial block, but if that has
  2141. * been exhausted, will allocate memory itself. Since ideally this
  2142. * second allocation path will never occur, the number of these
  2143. * 'supplemental' allocations will be logged when debugging is
  2144. * enabled. Returns 0.
  2145. */
  2146. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2147. struct omap_hwmod_link **sl)
  2148. {
  2149. unsigned int sz;
  2150. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2151. *ml = &linkspace[free_ls++];
  2152. *sl = &linkspace[free_ls++];
  2153. return 0;
  2154. }
  2155. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2156. *sl = NULL;
  2157. *ml = alloc_bootmem(sz);
  2158. memset(*ml, 0, sz);
  2159. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2160. ls_supp++;
  2161. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2162. ls_supp * LINKS_PER_OCP_IF);
  2163. return 0;
  2164. };
  2165. /**
  2166. * _add_link - add an interconnect between two IP blocks
  2167. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2168. *
  2169. * Add struct omap_hwmod_link records connecting the master IP block
  2170. * specified in @oi->master to @oi, and connecting the slave IP block
  2171. * specified in @oi->slave to @oi. This code is assumed to run before
  2172. * preemption or SMP has been enabled, thus avoiding the need for
  2173. * locking in this code. Changes to this assumption will require
  2174. * additional locking. Returns 0.
  2175. */
  2176. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2177. {
  2178. struct omap_hwmod_link *ml, *sl;
  2179. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2180. oi->slave->name);
  2181. _alloc_links(&ml, &sl);
  2182. ml->ocp_if = oi;
  2183. INIT_LIST_HEAD(&ml->node);
  2184. list_add(&ml->node, &oi->master->master_ports);
  2185. oi->master->masters_cnt++;
  2186. sl->ocp_if = oi;
  2187. INIT_LIST_HEAD(&sl->node);
  2188. list_add(&sl->node, &oi->slave->slave_ports);
  2189. oi->slave->slaves_cnt++;
  2190. return 0;
  2191. }
  2192. /**
  2193. * _register_link - register a struct omap_hwmod_ocp_if
  2194. * @oi: struct omap_hwmod_ocp_if *
  2195. *
  2196. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2197. * has already been registered; -EINVAL if @oi is NULL or if the
  2198. * record pointed to by @oi is missing required fields; or 0 upon
  2199. * success.
  2200. *
  2201. * XXX The data should be copied into bootmem, so the original data
  2202. * should be marked __initdata and freed after init. This would allow
  2203. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2204. */
  2205. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2206. {
  2207. if (!oi || !oi->master || !oi->slave || !oi->user)
  2208. return -EINVAL;
  2209. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2210. return -EEXIST;
  2211. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2212. oi->master->name, oi->slave->name);
  2213. /*
  2214. * Register the connected hwmods, if they haven't been
  2215. * registered already
  2216. */
  2217. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2218. _register(oi->master);
  2219. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2220. _register(oi->slave);
  2221. _add_link(oi);
  2222. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2223. return 0;
  2224. }
  2225. /**
  2226. * _alloc_linkspace - allocate large block of hwmod links
  2227. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2228. *
  2229. * Allocate a large block of struct omap_hwmod_link records. This
  2230. * improves boot time significantly by avoiding the need to allocate
  2231. * individual records one by one. If the number of records to
  2232. * allocate in the block hasn't been manually specified, this function
  2233. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2234. * and use that to determine the allocation size. For SoC families
  2235. * that require multiple list registrations, such as OMAP3xxx, this
  2236. * estimation process isn't optimal, so manual estimation is advised
  2237. * in those cases. Returns -EEXIST if the allocation has already occurred
  2238. * or 0 upon success.
  2239. */
  2240. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2241. {
  2242. unsigned int i = 0;
  2243. unsigned int sz;
  2244. if (linkspace) {
  2245. WARN(1, "linkspace already allocated\n");
  2246. return -EEXIST;
  2247. }
  2248. if (max_ls == 0)
  2249. while (ois[i++])
  2250. max_ls += LINKS_PER_OCP_IF;
  2251. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2252. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2253. __func__, sz, max_ls);
  2254. linkspace = alloc_bootmem(sz);
  2255. memset(linkspace, 0, sz);
  2256. return 0;
  2257. }
  2258. /* Static functions intended only for use in soc_ops field function pointers */
  2259. /**
  2260. * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
  2261. * @oh: struct omap_hwmod *
  2262. *
  2263. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2264. * does not have an IDLEST bit or if the module successfully leaves
  2265. * slave idle; otherwise, pass along the return value of the
  2266. * appropriate *_cm*_wait_module_ready() function.
  2267. */
  2268. static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
  2269. {
  2270. if (!oh)
  2271. return -EINVAL;
  2272. if (oh->flags & HWMOD_NO_IDLEST)
  2273. return 0;
  2274. if (!_find_mpu_rt_port(oh))
  2275. return 0;
  2276. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2277. return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2278. oh->prcm.omap2.idlest_reg_id,
  2279. oh->prcm.omap2.idlest_idle_bit);
  2280. }
  2281. /**
  2282. * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
  2283. * @oh: struct omap_hwmod *
  2284. *
  2285. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2286. * does not have an IDLEST bit or if the module successfully leaves
  2287. * slave idle; otherwise, pass along the return value of the
  2288. * appropriate *_cm*_wait_module_ready() function.
  2289. */
  2290. static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
  2291. {
  2292. if (!oh)
  2293. return -EINVAL;
  2294. if (oh->flags & HWMOD_NO_IDLEST)
  2295. return 0;
  2296. if (!_find_mpu_rt_port(oh))
  2297. return 0;
  2298. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2299. return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2300. oh->prcm.omap2.idlest_reg_id,
  2301. oh->prcm.omap2.idlest_idle_bit);
  2302. }
  2303. /**
  2304. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2305. * @oh: struct omap_hwmod *
  2306. *
  2307. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2308. * does not have an IDLEST bit or if the module successfully leaves
  2309. * slave idle; otherwise, pass along the return value of the
  2310. * appropriate *_cm*_wait_module_ready() function.
  2311. */
  2312. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2313. {
  2314. if (!oh)
  2315. return -EINVAL;
  2316. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2317. return 0;
  2318. if (!_find_mpu_rt_port(oh))
  2319. return 0;
  2320. /* XXX check module SIDLEMODE, hardreset status */
  2321. return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
  2322. oh->clkdm->cm_inst,
  2323. oh->clkdm->clkdm_offs,
  2324. oh->prcm.omap4.clkctrl_offs);
  2325. }
  2326. /**
  2327. * _am33xx_wait_target_ready - wait for a module to leave slave idle
  2328. * @oh: struct omap_hwmod *
  2329. *
  2330. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2331. * does not have an IDLEST bit or if the module successfully leaves
  2332. * slave idle; otherwise, pass along the return value of the
  2333. * appropriate *_cm*_wait_module_ready() function.
  2334. */
  2335. static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
  2336. {
  2337. if (!oh || !oh->clkdm)
  2338. return -EINVAL;
  2339. if (oh->flags & HWMOD_NO_IDLEST)
  2340. return 0;
  2341. if (!_find_mpu_rt_port(oh))
  2342. return 0;
  2343. /* XXX check module SIDLEMODE, hardreset status */
  2344. return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
  2345. oh->clkdm->clkdm_offs,
  2346. oh->prcm.omap4.clkctrl_offs);
  2347. }
  2348. /**
  2349. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2350. * @oh: struct omap_hwmod * to assert hardreset
  2351. * @ohri: hardreset line data
  2352. *
  2353. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2354. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2355. * use as an soc_ops function pointer. Passes along the return value
  2356. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2357. * for removal when the PRM code is moved into drivers/.
  2358. */
  2359. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2360. struct omap_hwmod_rst_info *ohri)
  2361. {
  2362. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  2363. ohri->rst_shift);
  2364. }
  2365. /**
  2366. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2367. * @oh: struct omap_hwmod * to deassert hardreset
  2368. * @ohri: hardreset line data
  2369. *
  2370. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2371. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2372. * use as an soc_ops function pointer. Passes along the return value
  2373. * from omap2_prm_deassert_hardreset(). XXX This function is
  2374. * scheduled for removal when the PRM code is moved into drivers/.
  2375. */
  2376. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2377. struct omap_hwmod_rst_info *ohri)
  2378. {
  2379. return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  2380. ohri->rst_shift,
  2381. ohri->st_shift);
  2382. }
  2383. /**
  2384. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2385. * @oh: struct omap_hwmod * to test hardreset
  2386. * @ohri: hardreset line data
  2387. *
  2388. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2389. * from the hwmod @oh and the hardreset line data @ohri. Only
  2390. * intended for use as an soc_ops function pointer. Passes along the
  2391. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2392. * function is scheduled for removal when the PRM code is moved into
  2393. * drivers/.
  2394. */
  2395. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2396. struct omap_hwmod_rst_info *ohri)
  2397. {
  2398. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  2399. ohri->st_shift);
  2400. }
  2401. /**
  2402. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2403. * @oh: struct omap_hwmod * to assert hardreset
  2404. * @ohri: hardreset line data
  2405. *
  2406. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2407. * from the hwmod @oh and the hardreset line data @ohri. Only
  2408. * intended for use as an soc_ops function pointer. Passes along the
  2409. * return value from omap4_prminst_assert_hardreset(). XXX This
  2410. * function is scheduled for removal when the PRM code is moved into
  2411. * drivers/.
  2412. */
  2413. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2414. struct omap_hwmod_rst_info *ohri)
  2415. {
  2416. if (!oh->clkdm)
  2417. return -EINVAL;
  2418. return omap4_prminst_assert_hardreset(ohri->rst_shift,
  2419. oh->clkdm->pwrdm.ptr->prcm_partition,
  2420. oh->clkdm->pwrdm.ptr->prcm_offs,
  2421. oh->prcm.omap4.rstctrl_offs);
  2422. }
  2423. /**
  2424. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2425. * @oh: struct omap_hwmod * to deassert hardreset
  2426. * @ohri: hardreset line data
  2427. *
  2428. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2429. * from the hwmod @oh and the hardreset line data @ohri. Only
  2430. * intended for use as an soc_ops function pointer. Passes along the
  2431. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2432. * function is scheduled for removal when the PRM code is moved into
  2433. * drivers/.
  2434. */
  2435. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2436. struct omap_hwmod_rst_info *ohri)
  2437. {
  2438. if (!oh->clkdm)
  2439. return -EINVAL;
  2440. if (ohri->st_shift)
  2441. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2442. oh->name, ohri->name);
  2443. return omap4_prminst_deassert_hardreset(ohri->rst_shift,
  2444. oh->clkdm->pwrdm.ptr->prcm_partition,
  2445. oh->clkdm->pwrdm.ptr->prcm_offs,
  2446. oh->prcm.omap4.rstctrl_offs);
  2447. }
  2448. /**
  2449. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2450. * @oh: struct omap_hwmod * to test hardreset
  2451. * @ohri: hardreset line data
  2452. *
  2453. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2454. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2455. * Only intended for use as an soc_ops function pointer. Passes along
  2456. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2457. * This function is scheduled for removal when the PRM code is moved
  2458. * into drivers/.
  2459. */
  2460. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2461. struct omap_hwmod_rst_info *ohri)
  2462. {
  2463. if (!oh->clkdm)
  2464. return -EINVAL;
  2465. return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
  2466. oh->clkdm->pwrdm.ptr->prcm_partition,
  2467. oh->clkdm->pwrdm.ptr->prcm_offs,
  2468. oh->prcm.omap4.rstctrl_offs);
  2469. }
  2470. /**
  2471. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2472. * @oh: struct omap_hwmod * to assert hardreset
  2473. * @ohri: hardreset line data
  2474. *
  2475. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2476. * from the hwmod @oh and the hardreset line data @ohri. Only
  2477. * intended for use as an soc_ops function pointer. Passes along the
  2478. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2479. * function is scheduled for removal when the PRM code is moved into
  2480. * drivers/.
  2481. */
  2482. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2483. struct omap_hwmod_rst_info *ohri)
  2484. {
  2485. return am33xx_prm_assert_hardreset(ohri->rst_shift,
  2486. oh->clkdm->pwrdm.ptr->prcm_offs,
  2487. oh->prcm.omap4.rstctrl_offs);
  2488. }
  2489. /**
  2490. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2491. * @oh: struct omap_hwmod * to deassert hardreset
  2492. * @ohri: hardreset line data
  2493. *
  2494. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2495. * from the hwmod @oh and the hardreset line data @ohri. Only
  2496. * intended for use as an soc_ops function pointer. Passes along the
  2497. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2498. * function is scheduled for removal when the PRM code is moved into
  2499. * drivers/.
  2500. */
  2501. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2502. struct omap_hwmod_rst_info *ohri)
  2503. {
  2504. if (ohri->st_shift)
  2505. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2506. oh->name, ohri->name);
  2507. return am33xx_prm_deassert_hardreset(ohri->rst_shift,
  2508. oh->clkdm->pwrdm.ptr->prcm_offs,
  2509. oh->prcm.omap4.rstctrl_offs,
  2510. oh->prcm.omap4.rstst_offs);
  2511. }
  2512. /**
  2513. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2514. * @oh: struct omap_hwmod * to test hardreset
  2515. * @ohri: hardreset line data
  2516. *
  2517. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2518. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2519. * Only intended for use as an soc_ops function pointer. Passes along
  2520. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2521. * This function is scheduled for removal when the PRM code is moved
  2522. * into drivers/.
  2523. */
  2524. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2525. struct omap_hwmod_rst_info *ohri)
  2526. {
  2527. return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
  2528. oh->clkdm->pwrdm.ptr->prcm_offs,
  2529. oh->prcm.omap4.rstctrl_offs);
  2530. }
  2531. /* Public functions */
  2532. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2533. {
  2534. if (oh->flags & HWMOD_16BIT_REG)
  2535. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  2536. else
  2537. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  2538. }
  2539. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2540. {
  2541. if (oh->flags & HWMOD_16BIT_REG)
  2542. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  2543. else
  2544. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  2545. }
  2546. /**
  2547. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2548. * @oh: struct omap_hwmod *
  2549. *
  2550. * This is a public function exposed to drivers. Some drivers may need to do
  2551. * some settings before and after resetting the device. Those drivers after
  2552. * doing the necessary settings could use this function to start a reset by
  2553. * setting the SYSCONFIG.SOFTRESET bit.
  2554. */
  2555. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2556. {
  2557. u32 v;
  2558. int ret;
  2559. if (!oh || !(oh->_sysc_cache))
  2560. return -EINVAL;
  2561. v = oh->_sysc_cache;
  2562. ret = _set_softreset(oh, &v);
  2563. if (ret)
  2564. goto error;
  2565. _write_sysconfig(v, oh);
  2566. error:
  2567. return ret;
  2568. }
  2569. /**
  2570. * omap_hwmod_set_slave_idlemode - set the hwmod's OCP slave idlemode
  2571. * @oh: struct omap_hwmod *
  2572. * @idlemode: SIDLEMODE field bits (shifted to bit 0)
  2573. *
  2574. * Sets the IP block's OCP slave idlemode in hardware, and updates our
  2575. * local copy. Intended to be used by drivers that have some erratum
  2576. * that requires direct manipulation of the SIDLEMODE bits. Returns
  2577. * -EINVAL if @oh is null, or passes along the return value from
  2578. * _set_slave_idlemode().
  2579. *
  2580. * XXX Does this function have any current users? If not, we should
  2581. * remove it; it is better to let the rest of the hwmod code handle this.
  2582. * Any users of this function should be scrutinized carefully.
  2583. */
  2584. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode)
  2585. {
  2586. u32 v;
  2587. int retval = 0;
  2588. if (!oh)
  2589. return -EINVAL;
  2590. v = oh->_sysc_cache;
  2591. retval = _set_slave_idlemode(oh, idlemode, &v);
  2592. if (!retval)
  2593. _write_sysconfig(v, oh);
  2594. return retval;
  2595. }
  2596. /**
  2597. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2598. * @name: name of the omap_hwmod to look up
  2599. *
  2600. * Given a @name of an omap_hwmod, return a pointer to the registered
  2601. * struct omap_hwmod *, or NULL upon error.
  2602. */
  2603. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2604. {
  2605. struct omap_hwmod *oh;
  2606. if (!name)
  2607. return NULL;
  2608. oh = _lookup(name);
  2609. return oh;
  2610. }
  2611. /**
  2612. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2613. * @fn: pointer to a callback function
  2614. * @data: void * data to pass to callback function
  2615. *
  2616. * Call @fn for each registered omap_hwmod, passing @data to each
  2617. * function. @fn must return 0 for success or any other value for
  2618. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2619. * will stop and the non-zero return value will be passed to the
  2620. * caller of omap_hwmod_for_each(). @fn is called with
  2621. * omap_hwmod_for_each() held.
  2622. */
  2623. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2624. void *data)
  2625. {
  2626. struct omap_hwmod *temp_oh;
  2627. int ret = 0;
  2628. if (!fn)
  2629. return -EINVAL;
  2630. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2631. ret = (*fn)(temp_oh, data);
  2632. if (ret)
  2633. break;
  2634. }
  2635. return ret;
  2636. }
  2637. /**
  2638. * omap_hwmod_register_links - register an array of hwmod links
  2639. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2640. *
  2641. * Intended to be called early in boot before the clock framework is
  2642. * initialized. If @ois is not null, will register all omap_hwmods
  2643. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2644. * omap_hwmod_init() hasn't been called before calling this function,
  2645. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2646. * success.
  2647. */
  2648. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2649. {
  2650. int r, i;
  2651. if (!inited)
  2652. return -EINVAL;
  2653. if (!ois)
  2654. return 0;
  2655. if (!linkspace) {
  2656. if (_alloc_linkspace(ois)) {
  2657. pr_err("omap_hwmod: could not allocate link space\n");
  2658. return -ENOMEM;
  2659. }
  2660. }
  2661. i = 0;
  2662. do {
  2663. r = _register_link(ois[i]);
  2664. WARN(r && r != -EEXIST,
  2665. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2666. ois[i]->master->name, ois[i]->slave->name, r);
  2667. } while (ois[++i]);
  2668. return 0;
  2669. }
  2670. /**
  2671. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2672. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2673. *
  2674. * If the hwmod data corresponding to the MPU subsystem IP block
  2675. * hasn't been initialized and set up yet, do so now. This must be
  2676. * done first since sleep dependencies may be added from other hwmods
  2677. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2678. * return value.
  2679. */
  2680. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2681. {
  2682. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2683. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2684. __func__, MPU_INITIATOR_NAME);
  2685. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2686. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2687. }
  2688. /**
  2689. * omap_hwmod_setup_one - set up a single hwmod
  2690. * @oh_name: const char * name of the already-registered hwmod to set up
  2691. *
  2692. * Initialize and set up a single hwmod. Intended to be used for a
  2693. * small number of early devices, such as the timer IP blocks used for
  2694. * the scheduler clock. Must be called after omap2_clk_init().
  2695. * Resolves the struct clk names to struct clk pointers for each
  2696. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2697. * -EINVAL upon error or 0 upon success.
  2698. */
  2699. int __init omap_hwmod_setup_one(const char *oh_name)
  2700. {
  2701. struct omap_hwmod *oh;
  2702. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2703. oh = _lookup(oh_name);
  2704. if (!oh) {
  2705. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2706. return -EINVAL;
  2707. }
  2708. _ensure_mpu_hwmod_is_setup(oh);
  2709. _init(oh, NULL);
  2710. _setup(oh, NULL);
  2711. return 0;
  2712. }
  2713. /**
  2714. * omap_hwmod_setup_all - set up all registered IP blocks
  2715. *
  2716. * Initialize and set up all IP blocks registered with the hwmod code.
  2717. * Must be called after omap2_clk_init(). Resolves the struct clk
  2718. * names to struct clk pointers for each registered omap_hwmod. Also
  2719. * calls _setup() on each hwmod. Returns 0 upon success.
  2720. */
  2721. static int __init omap_hwmod_setup_all(void)
  2722. {
  2723. _ensure_mpu_hwmod_is_setup(NULL);
  2724. omap_hwmod_for_each(_init, NULL);
  2725. omap_hwmod_for_each(_setup, NULL);
  2726. return 0;
  2727. }
  2728. core_initcall(omap_hwmod_setup_all);
  2729. /**
  2730. * omap_hwmod_enable - enable an omap_hwmod
  2731. * @oh: struct omap_hwmod *
  2732. *
  2733. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2734. * Returns -EINVAL on error or passes along the return value from _enable().
  2735. */
  2736. int omap_hwmod_enable(struct omap_hwmod *oh)
  2737. {
  2738. int r;
  2739. unsigned long flags;
  2740. if (!oh)
  2741. return -EINVAL;
  2742. spin_lock_irqsave(&oh->_lock, flags);
  2743. r = _enable(oh);
  2744. spin_unlock_irqrestore(&oh->_lock, flags);
  2745. return r;
  2746. }
  2747. /**
  2748. * omap_hwmod_idle - idle an omap_hwmod
  2749. * @oh: struct omap_hwmod *
  2750. *
  2751. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2752. * Returns -EINVAL on error or passes along the return value from _idle().
  2753. */
  2754. int omap_hwmod_idle(struct omap_hwmod *oh)
  2755. {
  2756. unsigned long flags;
  2757. if (!oh)
  2758. return -EINVAL;
  2759. spin_lock_irqsave(&oh->_lock, flags);
  2760. _idle(oh);
  2761. spin_unlock_irqrestore(&oh->_lock, flags);
  2762. return 0;
  2763. }
  2764. /**
  2765. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2766. * @oh: struct omap_hwmod *
  2767. *
  2768. * Shutdown an omap_hwmod @oh. Intended to be called by
  2769. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2770. * the return value from _shutdown().
  2771. */
  2772. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2773. {
  2774. unsigned long flags;
  2775. if (!oh)
  2776. return -EINVAL;
  2777. spin_lock_irqsave(&oh->_lock, flags);
  2778. _shutdown(oh);
  2779. spin_unlock_irqrestore(&oh->_lock, flags);
  2780. return 0;
  2781. }
  2782. /**
  2783. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2784. * @oh: struct omap_hwmod *oh
  2785. *
  2786. * Intended to be called by the omap_device code.
  2787. */
  2788. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2789. {
  2790. unsigned long flags;
  2791. spin_lock_irqsave(&oh->_lock, flags);
  2792. _enable_clocks(oh);
  2793. spin_unlock_irqrestore(&oh->_lock, flags);
  2794. return 0;
  2795. }
  2796. /**
  2797. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2798. * @oh: struct omap_hwmod *oh
  2799. *
  2800. * Intended to be called by the omap_device code.
  2801. */
  2802. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2803. {
  2804. unsigned long flags;
  2805. spin_lock_irqsave(&oh->_lock, flags);
  2806. _disable_clocks(oh);
  2807. spin_unlock_irqrestore(&oh->_lock, flags);
  2808. return 0;
  2809. }
  2810. /**
  2811. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  2812. * @oh: struct omap_hwmod *oh
  2813. *
  2814. * Intended to be called by drivers and core code when all posted
  2815. * writes to a device must complete before continuing further
  2816. * execution (for example, after clearing some device IRQSTATUS
  2817. * register bits)
  2818. *
  2819. * XXX what about targets with multiple OCP threads?
  2820. */
  2821. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  2822. {
  2823. BUG_ON(!oh);
  2824. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  2825. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  2826. oh->name);
  2827. return;
  2828. }
  2829. /*
  2830. * Forces posted writes to complete on the OCP thread handling
  2831. * register writes
  2832. */
  2833. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  2834. }
  2835. /**
  2836. * omap_hwmod_reset - reset the hwmod
  2837. * @oh: struct omap_hwmod *
  2838. *
  2839. * Under some conditions, a driver may wish to reset the entire device.
  2840. * Called from omap_device code. Returns -EINVAL on error or passes along
  2841. * the return value from _reset().
  2842. */
  2843. int omap_hwmod_reset(struct omap_hwmod *oh)
  2844. {
  2845. int r;
  2846. unsigned long flags;
  2847. if (!oh)
  2848. return -EINVAL;
  2849. spin_lock_irqsave(&oh->_lock, flags);
  2850. r = _reset(oh);
  2851. spin_unlock_irqrestore(&oh->_lock, flags);
  2852. return r;
  2853. }
  2854. /*
  2855. * IP block data retrieval functions
  2856. */
  2857. /**
  2858. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2859. * @oh: struct omap_hwmod *
  2860. * @res: pointer to the first element of an array of struct resource to fill
  2861. *
  2862. * Count the number of struct resource array elements necessary to
  2863. * contain omap_hwmod @oh resources. Intended to be called by code
  2864. * that registers omap_devices. Intended to be used to determine the
  2865. * size of a dynamically-allocated struct resource array, before
  2866. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2867. * resource array elements needed.
  2868. *
  2869. * XXX This code is not optimized. It could attempt to merge adjacent
  2870. * resource IDs.
  2871. *
  2872. */
  2873. int omap_hwmod_count_resources(struct omap_hwmod *oh)
  2874. {
  2875. struct omap_hwmod_ocp_if *os;
  2876. struct list_head *p;
  2877. int ret;
  2878. int i = 0;
  2879. ret = _count_mpu_irqs(oh) + _count_sdma_reqs(oh);
  2880. p = oh->slave_ports.next;
  2881. while (i < oh->slaves_cnt) {
  2882. os = _fetch_next_ocp_if(&p, &i);
  2883. ret += _count_ocp_if_addr_spaces(os);
  2884. }
  2885. return ret;
  2886. }
  2887. /**
  2888. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2889. * @oh: struct omap_hwmod *
  2890. * @res: pointer to the first element of an array of struct resource to fill
  2891. *
  2892. * Fill the struct resource array @res with resource data from the
  2893. * omap_hwmod @oh. Intended to be called by code that registers
  2894. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2895. * number of array elements filled.
  2896. */
  2897. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  2898. {
  2899. struct omap_hwmod_ocp_if *os;
  2900. struct list_head *p;
  2901. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  2902. int r = 0;
  2903. /* For each IRQ, DMA, memory area, fill in array.*/
  2904. mpu_irqs_cnt = _count_mpu_irqs(oh);
  2905. for (i = 0; i < mpu_irqs_cnt; i++) {
  2906. (res + r)->name = (oh->mpu_irqs + i)->name;
  2907. (res + r)->start = (oh->mpu_irqs + i)->irq;
  2908. (res + r)->end = (oh->mpu_irqs + i)->irq;
  2909. (res + r)->flags = IORESOURCE_IRQ;
  2910. r++;
  2911. }
  2912. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2913. for (i = 0; i < sdma_reqs_cnt; i++) {
  2914. (res + r)->name = (oh->sdma_reqs + i)->name;
  2915. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2916. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2917. (res + r)->flags = IORESOURCE_DMA;
  2918. r++;
  2919. }
  2920. p = oh->slave_ports.next;
  2921. i = 0;
  2922. while (i < oh->slaves_cnt) {
  2923. os = _fetch_next_ocp_if(&p, &i);
  2924. addr_cnt = _count_ocp_if_addr_spaces(os);
  2925. for (j = 0; j < addr_cnt; j++) {
  2926. (res + r)->name = (os->addr + j)->name;
  2927. (res + r)->start = (os->addr + j)->pa_start;
  2928. (res + r)->end = (os->addr + j)->pa_end;
  2929. (res + r)->flags = IORESOURCE_MEM;
  2930. r++;
  2931. }
  2932. }
  2933. return r;
  2934. }
  2935. /**
  2936. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  2937. * @oh: struct omap_hwmod *
  2938. * @res: pointer to the array of struct resource to fill
  2939. *
  2940. * Fill the struct resource array @res with dma resource data from the
  2941. * omap_hwmod @oh. Intended to be called by code that registers
  2942. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2943. * number of array elements filled.
  2944. */
  2945. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  2946. {
  2947. int i, sdma_reqs_cnt;
  2948. int r = 0;
  2949. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2950. for (i = 0; i < sdma_reqs_cnt; i++) {
  2951. (res + r)->name = (oh->sdma_reqs + i)->name;
  2952. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2953. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2954. (res + r)->flags = IORESOURCE_DMA;
  2955. r++;
  2956. }
  2957. return r;
  2958. }
  2959. /**
  2960. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  2961. * @oh: struct omap_hwmod * to operate on
  2962. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  2963. * @name: pointer to the name of the data to fetch (optional)
  2964. * @rsrc: pointer to a struct resource, allocated by the caller
  2965. *
  2966. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  2967. * data for the IP block pointed to by @oh. The data will be filled
  2968. * into a struct resource record pointed to by @rsrc. The struct
  2969. * resource must be allocated by the caller. When @name is non-null,
  2970. * the data associated with the matching entry in the IRQ/SDMA/address
  2971. * space hwmod data arrays will be returned. If @name is null, the
  2972. * first array entry will be returned. Data order is not meaningful
  2973. * in hwmod data, so callers are strongly encouraged to use a non-null
  2974. * @name whenever possible to avoid unpredictable effects if hwmod
  2975. * data is later added that causes data ordering to change. This
  2976. * function is only intended for use by OMAP core code. Device
  2977. * drivers should not call this function - the appropriate bus-related
  2978. * data accessor functions should be used instead. Returns 0 upon
  2979. * success or a negative error code upon error.
  2980. */
  2981. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  2982. const char *name, struct resource *rsrc)
  2983. {
  2984. int r;
  2985. unsigned int irq, dma;
  2986. u32 pa_start, pa_end;
  2987. if (!oh || !rsrc)
  2988. return -EINVAL;
  2989. if (type == IORESOURCE_IRQ) {
  2990. r = _get_mpu_irq_by_name(oh, name, &irq);
  2991. if (r)
  2992. return r;
  2993. rsrc->start = irq;
  2994. rsrc->end = irq;
  2995. } else if (type == IORESOURCE_DMA) {
  2996. r = _get_sdma_req_by_name(oh, name, &dma);
  2997. if (r)
  2998. return r;
  2999. rsrc->start = dma;
  3000. rsrc->end = dma;
  3001. } else if (type == IORESOURCE_MEM) {
  3002. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3003. if (r)
  3004. return r;
  3005. rsrc->start = pa_start;
  3006. rsrc->end = pa_end;
  3007. } else {
  3008. return -EINVAL;
  3009. }
  3010. rsrc->flags = type;
  3011. rsrc->name = name;
  3012. return 0;
  3013. }
  3014. /**
  3015. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3016. * @oh: struct omap_hwmod *
  3017. *
  3018. * Return the powerdomain pointer associated with the OMAP module
  3019. * @oh's main clock. If @oh does not have a main clk, return the
  3020. * powerdomain associated with the interface clock associated with the
  3021. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3022. * instead?) Returns NULL on error, or a struct powerdomain * on
  3023. * success.
  3024. */
  3025. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3026. {
  3027. struct clk *c;
  3028. struct omap_hwmod_ocp_if *oi;
  3029. if (!oh)
  3030. return NULL;
  3031. if (oh->_clk) {
  3032. c = oh->_clk;
  3033. } else {
  3034. oi = _find_mpu_rt_port(oh);
  3035. if (!oi)
  3036. return NULL;
  3037. c = oi->_clk;
  3038. }
  3039. if (!c->clkdm)
  3040. return NULL;
  3041. return c->clkdm->pwrdm.ptr;
  3042. }
  3043. /**
  3044. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3045. * @oh: struct omap_hwmod *
  3046. *
  3047. * Returns the virtual address corresponding to the beginning of the
  3048. * module's register target, in the address range that is intended to
  3049. * be used by the MPU. Returns the virtual address upon success or NULL
  3050. * upon error.
  3051. */
  3052. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3053. {
  3054. if (!oh)
  3055. return NULL;
  3056. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3057. return NULL;
  3058. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3059. return NULL;
  3060. return oh->_mpu_rt_va;
  3061. }
  3062. /**
  3063. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3064. * @oh: struct omap_hwmod *
  3065. * @init_oh: struct omap_hwmod * (initiator)
  3066. *
  3067. * Add a sleep dependency between the initiator @init_oh and @oh.
  3068. * Intended to be called by DSP/Bridge code via platform_data for the
  3069. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3070. * code needs to add/del initiator dependencies dynamically
  3071. * before/after accessing a device. Returns the return value from
  3072. * _add_initiator_dep().
  3073. *
  3074. * XXX Keep a usecount in the clockdomain code
  3075. */
  3076. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3077. struct omap_hwmod *init_oh)
  3078. {
  3079. return _add_initiator_dep(oh, init_oh);
  3080. }
  3081. /*
  3082. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3083. * for context save/restore operations?
  3084. */
  3085. /**
  3086. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3087. * @oh: struct omap_hwmod *
  3088. * @init_oh: struct omap_hwmod * (initiator)
  3089. *
  3090. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3091. * Intended to be called by DSP/Bridge code via platform_data for the
  3092. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3093. * code needs to add/del initiator dependencies dynamically
  3094. * before/after accessing a device. Returns the return value from
  3095. * _del_initiator_dep().
  3096. *
  3097. * XXX Keep a usecount in the clockdomain code
  3098. */
  3099. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3100. struct omap_hwmod *init_oh)
  3101. {
  3102. return _del_initiator_dep(oh, init_oh);
  3103. }
  3104. /**
  3105. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3106. * @oh: struct omap_hwmod *
  3107. *
  3108. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3109. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3110. * this IP block if it has dynamic mux entries. Eventually this
  3111. * should set PRCM wakeup registers to cause the PRCM to receive
  3112. * wakeup events from the module. Does not set any wakeup routing
  3113. * registers beyond this point - if the module is to wake up any other
  3114. * module or subsystem, that must be set separately. Called by
  3115. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3116. */
  3117. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3118. {
  3119. unsigned long flags;
  3120. u32 v;
  3121. spin_lock_irqsave(&oh->_lock, flags);
  3122. if (oh->class->sysc &&
  3123. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3124. v = oh->_sysc_cache;
  3125. _enable_wakeup(oh, &v);
  3126. _write_sysconfig(v, oh);
  3127. }
  3128. _set_idle_ioring_wakeup(oh, true);
  3129. spin_unlock_irqrestore(&oh->_lock, flags);
  3130. return 0;
  3131. }
  3132. /**
  3133. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3134. * @oh: struct omap_hwmod *
  3135. *
  3136. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3137. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3138. * events for this IP block if it has dynamic mux entries. Eventually
  3139. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3140. * wakeup events from the module. Does not set any wakeup routing
  3141. * registers beyond this point - if the module is to wake up any other
  3142. * module or subsystem, that must be set separately. Called by
  3143. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3144. */
  3145. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3146. {
  3147. unsigned long flags;
  3148. u32 v;
  3149. spin_lock_irqsave(&oh->_lock, flags);
  3150. if (oh->class->sysc &&
  3151. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3152. v = oh->_sysc_cache;
  3153. _disable_wakeup(oh, &v);
  3154. _write_sysconfig(v, oh);
  3155. }
  3156. _set_idle_ioring_wakeup(oh, false);
  3157. spin_unlock_irqrestore(&oh->_lock, flags);
  3158. return 0;
  3159. }
  3160. /**
  3161. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3162. * contained in the hwmod module.
  3163. * @oh: struct omap_hwmod *
  3164. * @name: name of the reset line to lookup and assert
  3165. *
  3166. * Some IP like dsp, ipu or iva contain processor that require
  3167. * an HW reset line to be assert / deassert in order to enable fully
  3168. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3169. * yet supported on this OMAP; otherwise, passes along the return value
  3170. * from _assert_hardreset().
  3171. */
  3172. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3173. {
  3174. int ret;
  3175. unsigned long flags;
  3176. if (!oh)
  3177. return -EINVAL;
  3178. spin_lock_irqsave(&oh->_lock, flags);
  3179. ret = _assert_hardreset(oh, name);
  3180. spin_unlock_irqrestore(&oh->_lock, flags);
  3181. return ret;
  3182. }
  3183. /**
  3184. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3185. * contained in the hwmod module.
  3186. * @oh: struct omap_hwmod *
  3187. * @name: name of the reset line to look up and deassert
  3188. *
  3189. * Some IP like dsp, ipu or iva contain processor that require
  3190. * an HW reset line to be assert / deassert in order to enable fully
  3191. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3192. * yet supported on this OMAP; otherwise, passes along the return value
  3193. * from _deassert_hardreset().
  3194. */
  3195. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3196. {
  3197. int ret;
  3198. unsigned long flags;
  3199. if (!oh)
  3200. return -EINVAL;
  3201. spin_lock_irqsave(&oh->_lock, flags);
  3202. ret = _deassert_hardreset(oh, name);
  3203. spin_unlock_irqrestore(&oh->_lock, flags);
  3204. return ret;
  3205. }
  3206. /**
  3207. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3208. * contained in the hwmod module
  3209. * @oh: struct omap_hwmod *
  3210. * @name: name of the reset line to look up and read
  3211. *
  3212. * Return the current state of the hwmod @oh's reset line named @name:
  3213. * returns -EINVAL upon parameter error or if this operation
  3214. * is unsupported on the current OMAP; otherwise, passes along the return
  3215. * value from _read_hardreset().
  3216. */
  3217. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3218. {
  3219. int ret;
  3220. unsigned long flags;
  3221. if (!oh)
  3222. return -EINVAL;
  3223. spin_lock_irqsave(&oh->_lock, flags);
  3224. ret = _read_hardreset(oh, name);
  3225. spin_unlock_irqrestore(&oh->_lock, flags);
  3226. return ret;
  3227. }
  3228. /**
  3229. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3230. * @classname: struct omap_hwmod_class name to search for
  3231. * @fn: callback function pointer to call for each hwmod in class @classname
  3232. * @user: arbitrary context data to pass to the callback function
  3233. *
  3234. * For each omap_hwmod of class @classname, call @fn.
  3235. * If the callback function returns something other than
  3236. * zero, the iterator is terminated, and the callback function's return
  3237. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3238. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3239. */
  3240. int omap_hwmod_for_each_by_class(const char *classname,
  3241. int (*fn)(struct omap_hwmod *oh,
  3242. void *user),
  3243. void *user)
  3244. {
  3245. struct omap_hwmod *temp_oh;
  3246. int ret = 0;
  3247. if (!classname || !fn)
  3248. return -EINVAL;
  3249. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3250. __func__, classname);
  3251. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3252. if (!strcmp(temp_oh->class->name, classname)) {
  3253. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3254. __func__, temp_oh->name);
  3255. ret = (*fn)(temp_oh, user);
  3256. if (ret)
  3257. break;
  3258. }
  3259. }
  3260. if (ret)
  3261. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3262. __func__, ret);
  3263. return ret;
  3264. }
  3265. /**
  3266. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3267. * @oh: struct omap_hwmod *
  3268. * @state: state that _setup() should leave the hwmod in
  3269. *
  3270. * Sets the hwmod state that @oh will enter at the end of _setup()
  3271. * (called by omap_hwmod_setup_*()). See also the documentation
  3272. * for _setup_postsetup(), above. Returns 0 upon success or
  3273. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3274. * in the wrong state.
  3275. */
  3276. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3277. {
  3278. int ret;
  3279. unsigned long flags;
  3280. if (!oh)
  3281. return -EINVAL;
  3282. if (state != _HWMOD_STATE_DISABLED &&
  3283. state != _HWMOD_STATE_ENABLED &&
  3284. state != _HWMOD_STATE_IDLE)
  3285. return -EINVAL;
  3286. spin_lock_irqsave(&oh->_lock, flags);
  3287. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3288. ret = -EINVAL;
  3289. goto ohsps_unlock;
  3290. }
  3291. oh->_postsetup_state = state;
  3292. ret = 0;
  3293. ohsps_unlock:
  3294. spin_unlock_irqrestore(&oh->_lock, flags);
  3295. return ret;
  3296. }
  3297. /**
  3298. * omap_hwmod_get_context_loss_count - get lost context count
  3299. * @oh: struct omap_hwmod *
  3300. *
  3301. * Query the powerdomain of of @oh to get the context loss
  3302. * count for this device.
  3303. *
  3304. * Returns the context loss count of the powerdomain assocated with @oh
  3305. * upon success, or zero if no powerdomain exists for @oh.
  3306. */
  3307. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3308. {
  3309. struct powerdomain *pwrdm;
  3310. int ret = 0;
  3311. pwrdm = omap_hwmod_get_pwrdm(oh);
  3312. if (pwrdm)
  3313. ret = pwrdm_get_context_loss_count(pwrdm);
  3314. return ret;
  3315. }
  3316. /**
  3317. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3318. * @oh: struct omap_hwmod *
  3319. *
  3320. * Prevent the hwmod @oh from being reset during the setup process.
  3321. * Intended for use by board-*.c files on boards with devices that
  3322. * cannot tolerate being reset. Must be called before the hwmod has
  3323. * been set up. Returns 0 upon success or negative error code upon
  3324. * failure.
  3325. */
  3326. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3327. {
  3328. if (!oh)
  3329. return -EINVAL;
  3330. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3331. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3332. oh->name);
  3333. return -EINVAL;
  3334. }
  3335. oh->flags |= HWMOD_INIT_NO_RESET;
  3336. return 0;
  3337. }
  3338. /**
  3339. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3340. * @oh: struct omap_hwmod * containing hwmod mux entries
  3341. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3342. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3343. *
  3344. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3345. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3346. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3347. * this function is not called for a given pad_idx, then the ISR
  3348. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3349. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3350. * the _dynamic or wakeup_ entry: if there are other entries not
  3351. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3352. * entries are NOT COUNTED in the dynamic pad index. This function
  3353. * must be called separately for each pad that requires its interrupt
  3354. * to be re-routed this way. Returns -EINVAL if there is an argument
  3355. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3356. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3357. *
  3358. * XXX This function interface is fragile. Rather than using array
  3359. * indexes, which are subject to unpredictable change, it should be
  3360. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3361. * pad records.
  3362. */
  3363. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3364. {
  3365. int nr_irqs;
  3366. might_sleep();
  3367. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3368. pad_idx >= oh->mux->nr_pads_dynamic)
  3369. return -EINVAL;
  3370. /* Check the number of available mpu_irqs */
  3371. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3372. ;
  3373. if (irq_idx >= nr_irqs)
  3374. return -EINVAL;
  3375. if (!oh->mux->irqs) {
  3376. /* XXX What frees this? */
  3377. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3378. GFP_KERNEL);
  3379. if (!oh->mux->irqs)
  3380. return -ENOMEM;
  3381. }
  3382. oh->mux->irqs[pad_idx] = irq_idx;
  3383. return 0;
  3384. }
  3385. /**
  3386. * omap_hwmod_init - initialize the hwmod code
  3387. *
  3388. * Sets up some function pointers needed by the hwmod code to operate on the
  3389. * currently-booted SoC. Intended to be called once during kernel init
  3390. * before any hwmods are registered. No return value.
  3391. */
  3392. void __init omap_hwmod_init(void)
  3393. {
  3394. if (cpu_is_omap24xx()) {
  3395. soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
  3396. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3397. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3398. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3399. } else if (cpu_is_omap34xx()) {
  3400. soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
  3401. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3402. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3403. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3404. } else if (cpu_is_omap44xx() || soc_is_omap54xx()) {
  3405. soc_ops.enable_module = _omap4_enable_module;
  3406. soc_ops.disable_module = _omap4_disable_module;
  3407. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3408. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3409. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3410. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3411. soc_ops.init_clkdm = _init_clkdm;
  3412. } else if (soc_is_am33xx()) {
  3413. soc_ops.enable_module = _am33xx_enable_module;
  3414. soc_ops.disable_module = _am33xx_disable_module;
  3415. soc_ops.wait_target_ready = _am33xx_wait_target_ready;
  3416. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3417. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3418. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3419. soc_ops.init_clkdm = _init_clkdm;
  3420. } else {
  3421. WARN(1, "omap_hwmod: unknown SoC type\n");
  3422. }
  3423. inited = true;
  3424. }
  3425. /**
  3426. * omap_hwmod_get_main_clk - get pointer to main clock name
  3427. * @oh: struct omap_hwmod *
  3428. *
  3429. * Returns the main clock name assocated with @oh upon success,
  3430. * or NULL if @oh is NULL.
  3431. */
  3432. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3433. {
  3434. if (!oh)
  3435. return NULL;
  3436. return oh->main_clk;
  3437. }