display.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. /*
  2. * OMAP2plus display device setup / initialization.
  3. *
  4. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  5. * Senthilvadivu Guruswamy
  6. * Sumit Semwal
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  13. * kind, whether express or implied; without even the implied warranty
  14. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/string.h>
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <linux/err.h>
  24. #include <linux/delay.h>
  25. #include <video/omapdss.h>
  26. #include "omap_hwmod.h"
  27. #include "omap_device.h"
  28. #include "omap-pm.h"
  29. #include "common.h"
  30. #include "soc.h"
  31. #include "iomap.h"
  32. #include "mux.h"
  33. #include "control.h"
  34. #include "display.h"
  35. #include "prm.h"
  36. #define DISPC_CONTROL 0x0040
  37. #define DISPC_CONTROL2 0x0238
  38. #define DISPC_CONTROL3 0x0848
  39. #define DISPC_IRQSTATUS 0x0018
  40. #define DSS_SYSCONFIG 0x10
  41. #define DSS_SYSSTATUS 0x14
  42. #define DSS_CONTROL 0x40
  43. #define DSS_SDI_CONTROL 0x44
  44. #define DSS_PLL_CONTROL 0x48
  45. #define LCD_EN_MASK (0x1 << 0)
  46. #define DIGIT_EN_MASK (0x1 << 1)
  47. #define FRAMEDONE_IRQ_SHIFT 0
  48. #define EVSYNC_EVEN_IRQ_SHIFT 2
  49. #define EVSYNC_ODD_IRQ_SHIFT 3
  50. #define FRAMEDONE2_IRQ_SHIFT 22
  51. #define FRAMEDONE3_IRQ_SHIFT 30
  52. #define FRAMEDONETV_IRQ_SHIFT 24
  53. /*
  54. * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC
  55. * reset before deciding that something has gone wrong
  56. */
  57. #define FRAMEDONE_IRQ_TIMEOUT 100
  58. static struct platform_device omap_display_device = {
  59. .name = "omapdss",
  60. .id = -1,
  61. .dev = {
  62. .platform_data = NULL,
  63. },
  64. };
  65. struct omap_dss_hwmod_data {
  66. const char *oh_name;
  67. const char *dev_name;
  68. const int id;
  69. };
  70. static const struct omap_dss_hwmod_data omap2_dss_hwmod_data[] __initconst = {
  71. { "dss_core", "omapdss_dss", -1 },
  72. { "dss_dispc", "omapdss_dispc", -1 },
  73. { "dss_rfbi", "omapdss_rfbi", -1 },
  74. { "dss_venc", "omapdss_venc", -1 },
  75. };
  76. static const struct omap_dss_hwmod_data omap3_dss_hwmod_data[] __initconst = {
  77. { "dss_core", "omapdss_dss", -1 },
  78. { "dss_dispc", "omapdss_dispc", -1 },
  79. { "dss_rfbi", "omapdss_rfbi", -1 },
  80. { "dss_venc", "omapdss_venc", -1 },
  81. { "dss_dsi1", "omapdss_dsi", 0 },
  82. };
  83. static const struct omap_dss_hwmod_data omap4_dss_hwmod_data[] __initconst = {
  84. { "dss_core", "omapdss_dss", -1 },
  85. { "dss_dispc", "omapdss_dispc", -1 },
  86. { "dss_rfbi", "omapdss_rfbi", -1 },
  87. { "dss_dsi1", "omapdss_dsi", 0 },
  88. { "dss_dsi2", "omapdss_dsi", 1 },
  89. { "dss_hdmi", "omapdss_hdmi", -1 },
  90. };
  91. static void __init omap4_hdmi_mux_pads(enum omap_hdmi_flags flags)
  92. {
  93. u32 reg;
  94. u16 control_i2c_1;
  95. omap_mux_init_signal("hdmi_cec",
  96. OMAP_PIN_INPUT_PULLUP);
  97. omap_mux_init_signal("hdmi_ddc_scl",
  98. OMAP_PIN_INPUT_PULLUP);
  99. omap_mux_init_signal("hdmi_ddc_sda",
  100. OMAP_PIN_INPUT_PULLUP);
  101. /*
  102. * CONTROL_I2C_1: HDMI_DDC_SDA_PULLUPRESX (bit 28) and
  103. * HDMI_DDC_SCL_PULLUPRESX (bit 24) are set to disable
  104. * internal pull up resistor.
  105. */
  106. if (flags & OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP) {
  107. control_i2c_1 = OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_I2C_1;
  108. reg = omap4_ctrl_pad_readl(control_i2c_1);
  109. reg |= (OMAP4_HDMI_DDC_SDA_PULLUPRESX_MASK |
  110. OMAP4_HDMI_DDC_SCL_PULLUPRESX_MASK);
  111. omap4_ctrl_pad_writel(reg, control_i2c_1);
  112. }
  113. }
  114. static int omap4_dsi_mux_pads(int dsi_id, unsigned lanes)
  115. {
  116. u32 enable_mask, enable_shift;
  117. u32 pipd_mask, pipd_shift;
  118. u32 reg;
  119. if (dsi_id == 0) {
  120. enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
  121. enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
  122. pipd_mask = OMAP4_DSI1_PIPD_MASK;
  123. pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
  124. } else if (dsi_id == 1) {
  125. enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
  126. enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
  127. pipd_mask = OMAP4_DSI2_PIPD_MASK;
  128. pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
  129. } else {
  130. return -ENODEV;
  131. }
  132. reg = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
  133. reg &= ~enable_mask;
  134. reg &= ~pipd_mask;
  135. reg |= (lanes << enable_shift) & enable_mask;
  136. reg |= (lanes << pipd_shift) & pipd_mask;
  137. omap4_ctrl_pad_writel(reg, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
  138. return 0;
  139. }
  140. int __init omap_hdmi_init(enum omap_hdmi_flags flags)
  141. {
  142. if (cpu_is_omap44xx())
  143. omap4_hdmi_mux_pads(flags);
  144. return 0;
  145. }
  146. static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask)
  147. {
  148. if (cpu_is_omap44xx())
  149. return omap4_dsi_mux_pads(dsi_id, lane_mask);
  150. return 0;
  151. }
  152. static void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask)
  153. {
  154. if (cpu_is_omap44xx())
  155. omap4_dsi_mux_pads(dsi_id, 0);
  156. }
  157. static int omap_dss_set_min_bus_tput(struct device *dev, unsigned long tput)
  158. {
  159. return omap_pm_set_min_bus_tput(dev, OCP_INITIATOR_AGENT, tput);
  160. }
  161. static struct platform_device *create_dss_pdev(const char *pdev_name,
  162. int pdev_id, const char *oh_name, void *pdata, int pdata_len,
  163. struct platform_device *parent)
  164. {
  165. struct platform_device *pdev;
  166. struct omap_device *od;
  167. struct omap_hwmod *ohs[1];
  168. struct omap_hwmod *oh;
  169. int r;
  170. oh = omap_hwmod_lookup(oh_name);
  171. if (!oh) {
  172. pr_err("Could not look up %s\n", oh_name);
  173. r = -ENODEV;
  174. goto err;
  175. }
  176. pdev = platform_device_alloc(pdev_name, pdev_id);
  177. if (!pdev) {
  178. pr_err("Could not create pdev for %s\n", pdev_name);
  179. r = -ENOMEM;
  180. goto err;
  181. }
  182. if (parent != NULL)
  183. pdev->dev.parent = &parent->dev;
  184. if (pdev->id != -1)
  185. dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id);
  186. else
  187. dev_set_name(&pdev->dev, "%s", pdev->name);
  188. ohs[0] = oh;
  189. od = omap_device_alloc(pdev, ohs, 1, NULL, 0);
  190. if (IS_ERR(od)) {
  191. pr_err("Could not alloc omap_device for %s\n", pdev_name);
  192. r = -ENOMEM;
  193. goto err;
  194. }
  195. r = platform_device_add_data(pdev, pdata, pdata_len);
  196. if (r) {
  197. pr_err("Could not set pdata for %s\n", pdev_name);
  198. goto err;
  199. }
  200. r = omap_device_register(pdev);
  201. if (r) {
  202. pr_err("Could not register omap_device for %s\n", pdev_name);
  203. goto err;
  204. }
  205. return pdev;
  206. err:
  207. return ERR_PTR(r);
  208. }
  209. static struct platform_device *create_simple_dss_pdev(const char *pdev_name,
  210. int pdev_id, void *pdata, int pdata_len,
  211. struct platform_device *parent)
  212. {
  213. struct platform_device *pdev;
  214. int r;
  215. pdev = platform_device_alloc(pdev_name, pdev_id);
  216. if (!pdev) {
  217. pr_err("Could not create pdev for %s\n", pdev_name);
  218. r = -ENOMEM;
  219. goto err;
  220. }
  221. if (parent != NULL)
  222. pdev->dev.parent = &parent->dev;
  223. if (pdev->id != -1)
  224. dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id);
  225. else
  226. dev_set_name(&pdev->dev, "%s", pdev->name);
  227. r = platform_device_add_data(pdev, pdata, pdata_len);
  228. if (r) {
  229. pr_err("Could not set pdata for %s\n", pdev_name);
  230. goto err;
  231. }
  232. r = platform_device_add(pdev);
  233. if (r) {
  234. pr_err("Could not register platform_device for %s\n", pdev_name);
  235. goto err;
  236. }
  237. return pdev;
  238. err:
  239. return ERR_PTR(r);
  240. }
  241. static enum omapdss_version __init omap_display_get_version(void)
  242. {
  243. if (cpu_is_omap24xx())
  244. return OMAPDSS_VER_OMAP24xx;
  245. else if (cpu_is_omap3630())
  246. return OMAPDSS_VER_OMAP3630;
  247. else if (cpu_is_omap34xx()) {
  248. if (soc_is_am35xx()) {
  249. return OMAPDSS_VER_AM35xx;
  250. } else {
  251. if (omap_rev() < OMAP3430_REV_ES3_0)
  252. return OMAPDSS_VER_OMAP34xx_ES1;
  253. else
  254. return OMAPDSS_VER_OMAP34xx_ES3;
  255. }
  256. } else if (omap_rev() == OMAP4430_REV_ES1_0)
  257. return OMAPDSS_VER_OMAP4430_ES1;
  258. else if (omap_rev() == OMAP4430_REV_ES2_0 ||
  259. omap_rev() == OMAP4430_REV_ES2_1 ||
  260. omap_rev() == OMAP4430_REV_ES2_2)
  261. return OMAPDSS_VER_OMAP4430_ES2;
  262. else if (cpu_is_omap44xx())
  263. return OMAPDSS_VER_OMAP4;
  264. else if (soc_is_omap54xx())
  265. return OMAPDSS_VER_OMAP5;
  266. else
  267. return OMAPDSS_VER_UNKNOWN;
  268. }
  269. int __init omap_display_init(struct omap_dss_board_info *board_data)
  270. {
  271. int r = 0;
  272. struct platform_device *pdev;
  273. int i, oh_count;
  274. const struct omap_dss_hwmod_data *curr_dss_hwmod;
  275. struct platform_device *dss_pdev;
  276. enum omapdss_version ver;
  277. /* create omapdss device */
  278. ver = omap_display_get_version();
  279. if (ver == OMAPDSS_VER_UNKNOWN) {
  280. pr_err("DSS not supported on this SoC\n");
  281. return -ENODEV;
  282. }
  283. board_data->version = ver;
  284. board_data->dsi_enable_pads = omap_dsi_enable_pads;
  285. board_data->dsi_disable_pads = omap_dsi_disable_pads;
  286. board_data->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  287. board_data->set_min_bus_tput = omap_dss_set_min_bus_tput;
  288. omap_display_device.dev.platform_data = board_data;
  289. r = platform_device_register(&omap_display_device);
  290. if (r < 0) {
  291. pr_err("Unable to register omapdss device\n");
  292. return r;
  293. }
  294. /* create devices for dss hwmods */
  295. if (cpu_is_omap24xx()) {
  296. curr_dss_hwmod = omap2_dss_hwmod_data;
  297. oh_count = ARRAY_SIZE(omap2_dss_hwmod_data);
  298. } else if (cpu_is_omap34xx()) {
  299. curr_dss_hwmod = omap3_dss_hwmod_data;
  300. oh_count = ARRAY_SIZE(omap3_dss_hwmod_data);
  301. } else {
  302. curr_dss_hwmod = omap4_dss_hwmod_data;
  303. oh_count = ARRAY_SIZE(omap4_dss_hwmod_data);
  304. }
  305. /*
  306. * First create the pdev for dss_core, which is used as a parent device
  307. * by the other dss pdevs. Note: dss_core has to be the first item in
  308. * the hwmod list.
  309. */
  310. dss_pdev = create_dss_pdev(curr_dss_hwmod[0].dev_name,
  311. curr_dss_hwmod[0].id,
  312. curr_dss_hwmod[0].oh_name,
  313. board_data, sizeof(*board_data),
  314. NULL);
  315. if (IS_ERR(dss_pdev)) {
  316. pr_err("Could not build omap_device for %s\n",
  317. curr_dss_hwmod[0].oh_name);
  318. return PTR_ERR(dss_pdev);
  319. }
  320. for (i = 1; i < oh_count; i++) {
  321. pdev = create_dss_pdev(curr_dss_hwmod[i].dev_name,
  322. curr_dss_hwmod[i].id,
  323. curr_dss_hwmod[i].oh_name,
  324. board_data, sizeof(*board_data),
  325. dss_pdev);
  326. if (IS_ERR(pdev)) {
  327. pr_err("Could not build omap_device for %s\n",
  328. curr_dss_hwmod[i].oh_name);
  329. return PTR_ERR(pdev);
  330. }
  331. }
  332. /* Create devices for DPI and SDI */
  333. pdev = create_simple_dss_pdev("omapdss_dpi", -1,
  334. board_data, sizeof(*board_data), dss_pdev);
  335. if (IS_ERR(pdev)) {
  336. pr_err("Could not build platform_device for omapdss_dpi\n");
  337. return PTR_ERR(pdev);
  338. }
  339. if (cpu_is_omap34xx()) {
  340. pdev = create_simple_dss_pdev("omapdss_sdi", -1,
  341. board_data, sizeof(*board_data), dss_pdev);
  342. if (IS_ERR(pdev)) {
  343. pr_err("Could not build platform_device for omapdss_sdi\n");
  344. return PTR_ERR(pdev);
  345. }
  346. }
  347. return 0;
  348. }
  349. static void dispc_disable_outputs(void)
  350. {
  351. u32 v, irq_mask = 0;
  352. bool lcd_en, digit_en, lcd2_en = false, lcd3_en = false;
  353. int i;
  354. struct omap_dss_dispc_dev_attr *da;
  355. struct omap_hwmod *oh;
  356. oh = omap_hwmod_lookup("dss_dispc");
  357. if (!oh) {
  358. WARN(1, "display: could not disable outputs during reset - could not find dss_dispc hwmod\n");
  359. return;
  360. }
  361. if (!oh->dev_attr) {
  362. pr_err("display: could not disable outputs during reset due to missing dev_attr\n");
  363. return;
  364. }
  365. da = (struct omap_dss_dispc_dev_attr *)oh->dev_attr;
  366. /* store value of LCDENABLE and DIGITENABLE bits */
  367. v = omap_hwmod_read(oh, DISPC_CONTROL);
  368. lcd_en = v & LCD_EN_MASK;
  369. digit_en = v & DIGIT_EN_MASK;
  370. /* store value of LCDENABLE for LCD2 */
  371. if (da->manager_count > 2) {
  372. v = omap_hwmod_read(oh, DISPC_CONTROL2);
  373. lcd2_en = v & LCD_EN_MASK;
  374. }
  375. /* store value of LCDENABLE for LCD3 */
  376. if (da->manager_count > 3) {
  377. v = omap_hwmod_read(oh, DISPC_CONTROL3);
  378. lcd3_en = v & LCD_EN_MASK;
  379. }
  380. if (!(lcd_en | digit_en | lcd2_en | lcd3_en))
  381. return; /* no managers currently enabled */
  382. /*
  383. * If any manager was enabled, we need to disable it before
  384. * DSS clocks are disabled or DISPC module is reset
  385. */
  386. if (lcd_en)
  387. irq_mask |= 1 << FRAMEDONE_IRQ_SHIFT;
  388. if (digit_en) {
  389. if (da->has_framedonetv_irq) {
  390. irq_mask |= 1 << FRAMEDONETV_IRQ_SHIFT;
  391. } else {
  392. irq_mask |= 1 << EVSYNC_EVEN_IRQ_SHIFT |
  393. 1 << EVSYNC_ODD_IRQ_SHIFT;
  394. }
  395. }
  396. if (lcd2_en)
  397. irq_mask |= 1 << FRAMEDONE2_IRQ_SHIFT;
  398. if (lcd3_en)
  399. irq_mask |= 1 << FRAMEDONE3_IRQ_SHIFT;
  400. /*
  401. * clear any previous FRAMEDONE, FRAMEDONETV,
  402. * EVSYNC_EVEN/ODD, FRAMEDONE2 or FRAMEDONE3 interrupts
  403. */
  404. omap_hwmod_write(irq_mask, oh, DISPC_IRQSTATUS);
  405. /* disable LCD and TV managers */
  406. v = omap_hwmod_read(oh, DISPC_CONTROL);
  407. v &= ~(LCD_EN_MASK | DIGIT_EN_MASK);
  408. omap_hwmod_write(v, oh, DISPC_CONTROL);
  409. /* disable LCD2 manager */
  410. if (da->manager_count > 2) {
  411. v = omap_hwmod_read(oh, DISPC_CONTROL2);
  412. v &= ~LCD_EN_MASK;
  413. omap_hwmod_write(v, oh, DISPC_CONTROL2);
  414. }
  415. /* disable LCD3 manager */
  416. if (da->manager_count > 3) {
  417. v = omap_hwmod_read(oh, DISPC_CONTROL3);
  418. v &= ~LCD_EN_MASK;
  419. omap_hwmod_write(v, oh, DISPC_CONTROL3);
  420. }
  421. i = 0;
  422. while ((omap_hwmod_read(oh, DISPC_IRQSTATUS) & irq_mask) !=
  423. irq_mask) {
  424. i++;
  425. if (i > FRAMEDONE_IRQ_TIMEOUT) {
  426. pr_err("didn't get FRAMEDONE1/2/3 or TV interrupt\n");
  427. break;
  428. }
  429. mdelay(1);
  430. }
  431. }
  432. int omap_dss_reset(struct omap_hwmod *oh)
  433. {
  434. struct omap_hwmod_opt_clk *oc;
  435. int c = 0;
  436. int i, r;
  437. if (!(oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)) {
  438. pr_err("dss_core: hwmod data doesn't contain reset data\n");
  439. return -EINVAL;
  440. }
  441. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  442. if (oc->_clk)
  443. clk_prepare_enable(oc->_clk);
  444. dispc_disable_outputs();
  445. /* clear SDI registers */
  446. if (cpu_is_omap3430()) {
  447. omap_hwmod_write(0x0, oh, DSS_SDI_CONTROL);
  448. omap_hwmod_write(0x0, oh, DSS_PLL_CONTROL);
  449. }
  450. /*
  451. * clear DSS_CONTROL register to switch DSS clock sources to
  452. * PRCM clock, if any
  453. */
  454. omap_hwmod_write(0x0, oh, DSS_CONTROL);
  455. omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs)
  456. & SYSS_RESETDONE_MASK),
  457. MAX_MODULE_SOFTRESET_WAIT, c);
  458. if (c == MAX_MODULE_SOFTRESET_WAIT)
  459. pr_warning("dss_core: waiting for reset to finish failed\n");
  460. else
  461. pr_debug("dss_core: softreset done\n");
  462. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  463. if (oc->_clk)
  464. clk_disable_unprepare(oc->_clk);
  465. r = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  466. return r;
  467. }