ata_piix.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publicly available from Intel web site. Errata documentation
  42. * is also publicly available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The original Triton
  47. * series chipsets do _not_ support independent device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independent timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <linux/gfp.h>
  93. #include <scsi/scsi_host.h>
  94. #include <linux/libata.h>
  95. #include <linux/dmi.h>
  96. #define DRV_NAME "ata_piix"
  97. #define DRV_VERSION "2.13"
  98. enum {
  99. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  100. ICH5_PMR = 0x90, /* port mapping register */
  101. ICH5_PCS = 0x92, /* port control and status */
  102. PIIX_SIDPR_BAR = 5,
  103. PIIX_SIDPR_LEN = 16,
  104. PIIX_SIDPR_IDX = 0,
  105. PIIX_SIDPR_DATA = 4,
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* constants for mapping table */
  114. P0 = 0, /* port 0 */
  115. P1 = 1, /* port 1 */
  116. P2 = 2, /* port 2 */
  117. P3 = 3, /* port 3 */
  118. IDE = -1, /* IDE */
  119. NA = -2, /* not available */
  120. RV = -3, /* reserved */
  121. PIIX_AHCI_DEVICE = 6,
  122. /* host->flags bits */
  123. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  124. };
  125. enum piix_controller_ids {
  126. /* controller IDs */
  127. piix_pata_mwdma, /* PIIX3 MWDMA only */
  128. piix_pata_33, /* PIIX4 at 33Mhz */
  129. ich_pata_33, /* ICH up to UDMA 33 only */
  130. ich_pata_66, /* ICH up to 66 Mhz */
  131. ich_pata_100, /* ICH up to UDMA 100 */
  132. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  133. ich5_sata,
  134. ich6_sata,
  135. ich6m_sata,
  136. ich8_sata,
  137. ich8_2port_sata,
  138. ich8m_apple_sata, /* locks up on second port enable */
  139. tolapai_sata,
  140. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  141. ich8_sata_snb,
  142. ich8_2port_sata_snb,
  143. };
  144. struct piix_map_db {
  145. const u32 mask;
  146. const u16 port_enable;
  147. const int map[][4];
  148. };
  149. struct piix_host_priv {
  150. const int *map;
  151. u32 saved_iocfg;
  152. void __iomem *sidpr;
  153. };
  154. static unsigned int in_module_init = 1;
  155. static const struct pci_device_id piix_pci_tbl[] = {
  156. /* Intel PIIX3 for the 430HX etc */
  157. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  158. /* VMware ICH4 */
  159. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  160. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  161. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  162. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  163. /* Intel PIIX4 */
  164. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  165. /* Intel PIIX4 */
  166. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  167. /* Intel PIIX */
  168. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  169. /* Intel ICH (i810, i815, i840) UDMA 66*/
  170. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  171. /* Intel ICH0 : UDMA 33*/
  172. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  173. /* Intel ICH2M */
  174. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  175. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  176. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  177. /* Intel ICH3M */
  178. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  179. /* Intel ICH3 (E7500/1) UDMA 100 */
  180. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  181. /* Intel ICH4-L */
  182. { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  183. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  184. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  185. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* Intel ICH5 */
  187. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* C-ICH (i810E2) */
  189. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  191. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. /* ICH6 (and 6) (i915) UDMA 100 */
  193. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  194. /* ICH7/7-R (i945, i975) UDMA 100*/
  195. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  196. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  197. /* ICH8 Mobile PATA Controller */
  198. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* SATA ports */
  200. /* 82801EB (ICH5) */
  201. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  202. /* 82801EB (ICH5) */
  203. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  204. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  205. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  206. /* 6300ESB pretending RAID */
  207. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  208. /* 82801FB/FW (ICH6/ICH6W) */
  209. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  210. /* 82801FR/FRW (ICH6R/ICH6RW) */
  211. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  212. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  213. * Attach iff the controller is in IDE mode. */
  214. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  215. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  216. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  217. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  218. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  219. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  220. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  221. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  222. /* SATA Controller 1 IDE (ICH8) */
  223. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  224. /* SATA Controller 2 IDE (ICH8) */
  225. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  226. /* Mobile SATA Controller IDE (ICH8M), Apple */
  227. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  228. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  229. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  230. /* Mobile SATA Controller IDE (ICH8M) */
  231. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  232. /* SATA Controller IDE (ICH9) */
  233. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  234. /* SATA Controller IDE (ICH9) */
  235. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  236. /* SATA Controller IDE (ICH9) */
  237. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  238. /* SATA Controller IDE (ICH9M) */
  239. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  240. /* SATA Controller IDE (ICH9M) */
  241. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  242. /* SATA Controller IDE (ICH9M) */
  243. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  244. /* SATA Controller IDE (Tolapai) */
  245. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  246. /* SATA Controller IDE (ICH10) */
  247. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  248. /* SATA Controller IDE (ICH10) */
  249. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  250. /* SATA Controller IDE (ICH10) */
  251. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  252. /* SATA Controller IDE (ICH10) */
  253. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  254. /* SATA Controller IDE (PCH) */
  255. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  256. /* SATA Controller IDE (PCH) */
  257. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  258. /* SATA Controller IDE (PCH) */
  259. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  260. /* SATA Controller IDE (PCH) */
  261. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  262. /* SATA Controller IDE (PCH) */
  263. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  264. /* SATA Controller IDE (PCH) */
  265. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  266. /* SATA Controller IDE (CPT) */
  267. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  268. /* SATA Controller IDE (CPT) */
  269. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  270. /* SATA Controller IDE (CPT) */
  271. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  272. /* SATA Controller IDE (CPT) */
  273. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  274. /* SATA Controller IDE (PBG) */
  275. { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  276. /* SATA Controller IDE (PBG) */
  277. { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  278. /* SATA Controller IDE (Panther Point) */
  279. { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  280. /* SATA Controller IDE (Panther Point) */
  281. { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  282. /* SATA Controller IDE (Panther Point) */
  283. { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  284. /* SATA Controller IDE (Panther Point) */
  285. { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  286. /* SATA Controller IDE (Lynx Point) */
  287. { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  288. /* SATA Controller IDE (Lynx Point) */
  289. { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  290. /* SATA Controller IDE (Lynx Point) */
  291. { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
  292. /* SATA Controller IDE (Lynx Point) */
  293. { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  294. /* SATA Controller IDE (Lynx Point-LP) */
  295. { 0x8086, 0x9c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  296. /* SATA Controller IDE (Lynx Point-LP) */
  297. { 0x8086, 0x9c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  298. /* SATA Controller IDE (Lynx Point-LP) */
  299. { 0x8086, 0x9c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  300. /* SATA Controller IDE (Lynx Point-LP) */
  301. { 0x8086, 0x9c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  302. /* SATA Controller IDE (DH89xxCC) */
  303. { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  304. /* SATA Controller IDE (Avoton) */
  305. { 0x8086, 0x1f20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  306. /* SATA Controller IDE (Avoton) */
  307. { 0x8086, 0x1f21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  308. /* SATA Controller IDE (Avoton) */
  309. { 0x8086, 0x1f30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  310. /* SATA Controller IDE (Avoton) */
  311. { 0x8086, 0x1f31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  312. /* SATA Controller IDE (Wellsburg) */
  313. { 0x8086, 0x8d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  314. /* SATA Controller IDE (Wellsburg) */
  315. { 0x8086, 0x8d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  316. /* SATA Controller IDE (Wellsburg) */
  317. { 0x8086, 0x8d60, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  318. /* SATA Controller IDE (Wellsburg) */
  319. { 0x8086, 0x8d68, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  320. { } /* terminate list */
  321. };
  322. static const struct piix_map_db ich5_map_db = {
  323. .mask = 0x7,
  324. .port_enable = 0x3,
  325. .map = {
  326. /* PM PS SM SS MAP */
  327. { P0, NA, P1, NA }, /* 000b */
  328. { P1, NA, P0, NA }, /* 001b */
  329. { RV, RV, RV, RV },
  330. { RV, RV, RV, RV },
  331. { P0, P1, IDE, IDE }, /* 100b */
  332. { P1, P0, IDE, IDE }, /* 101b */
  333. { IDE, IDE, P0, P1 }, /* 110b */
  334. { IDE, IDE, P1, P0 }, /* 111b */
  335. },
  336. };
  337. static const struct piix_map_db ich6_map_db = {
  338. .mask = 0x3,
  339. .port_enable = 0xf,
  340. .map = {
  341. /* PM PS SM SS MAP */
  342. { P0, P2, P1, P3 }, /* 00b */
  343. { IDE, IDE, P1, P3 }, /* 01b */
  344. { P0, P2, IDE, IDE }, /* 10b */
  345. { RV, RV, RV, RV },
  346. },
  347. };
  348. static const struct piix_map_db ich6m_map_db = {
  349. .mask = 0x3,
  350. .port_enable = 0x5,
  351. /* Map 01b isn't specified in the doc but some notebooks use
  352. * it anyway. MAP 01b have been spotted on both ICH6M and
  353. * ICH7M.
  354. */
  355. .map = {
  356. /* PM PS SM SS MAP */
  357. { P0, P2, NA, NA }, /* 00b */
  358. { IDE, IDE, P1, P3 }, /* 01b */
  359. { P0, P2, IDE, IDE }, /* 10b */
  360. { RV, RV, RV, RV },
  361. },
  362. };
  363. static const struct piix_map_db ich8_map_db = {
  364. .mask = 0x3,
  365. .port_enable = 0xf,
  366. .map = {
  367. /* PM PS SM SS MAP */
  368. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  369. { RV, RV, RV, RV },
  370. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  371. { RV, RV, RV, RV },
  372. },
  373. };
  374. static const struct piix_map_db ich8_2port_map_db = {
  375. .mask = 0x3,
  376. .port_enable = 0x3,
  377. .map = {
  378. /* PM PS SM SS MAP */
  379. { P0, NA, P1, NA }, /* 00b */
  380. { RV, RV, RV, RV }, /* 01b */
  381. { RV, RV, RV, RV }, /* 10b */
  382. { RV, RV, RV, RV },
  383. },
  384. };
  385. static const struct piix_map_db ich8m_apple_map_db = {
  386. .mask = 0x3,
  387. .port_enable = 0x1,
  388. .map = {
  389. /* PM PS SM SS MAP */
  390. { P0, NA, NA, NA }, /* 00b */
  391. { RV, RV, RV, RV },
  392. { P0, P2, IDE, IDE }, /* 10b */
  393. { RV, RV, RV, RV },
  394. },
  395. };
  396. static const struct piix_map_db tolapai_map_db = {
  397. .mask = 0x3,
  398. .port_enable = 0x3,
  399. .map = {
  400. /* PM PS SM SS MAP */
  401. { P0, NA, P1, NA }, /* 00b */
  402. { RV, RV, RV, RV }, /* 01b */
  403. { RV, RV, RV, RV }, /* 10b */
  404. { RV, RV, RV, RV },
  405. },
  406. };
  407. static const struct piix_map_db *piix_map_db_table[] = {
  408. [ich5_sata] = &ich5_map_db,
  409. [ich6_sata] = &ich6_map_db,
  410. [ich6m_sata] = &ich6m_map_db,
  411. [ich8_sata] = &ich8_map_db,
  412. [ich8_2port_sata] = &ich8_2port_map_db,
  413. [ich8m_apple_sata] = &ich8m_apple_map_db,
  414. [tolapai_sata] = &tolapai_map_db,
  415. [ich8_sata_snb] = &ich8_map_db,
  416. [ich8_2port_sata_snb] = &ich8_2port_map_db,
  417. };
  418. static struct pci_bits piix_enable_bits[] = {
  419. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  420. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  421. };
  422. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  423. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  424. MODULE_LICENSE("GPL");
  425. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  426. MODULE_VERSION(DRV_VERSION);
  427. struct ich_laptop {
  428. u16 device;
  429. u16 subvendor;
  430. u16 subdevice;
  431. };
  432. /*
  433. * List of laptops that use short cables rather than 80 wire
  434. */
  435. static const struct ich_laptop ich_laptop[] = {
  436. /* devid, subvendor, subdev */
  437. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  438. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  439. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  440. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  441. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  442. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  443. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  444. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  445. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  446. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  447. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  448. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  449. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  450. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  451. /* end marker */
  452. { 0, }
  453. };
  454. static int piix_port_start(struct ata_port *ap)
  455. {
  456. if (!(ap->flags & PIIX_FLAG_PIO16))
  457. ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
  458. return ata_bmdma_port_start(ap);
  459. }
  460. /**
  461. * ich_pata_cable_detect - Probe host controller cable detect info
  462. * @ap: Port for which cable detect info is desired
  463. *
  464. * Read 80c cable indicator from ATA PCI device's PCI config
  465. * register. This register is normally set by firmware (BIOS).
  466. *
  467. * LOCKING:
  468. * None (inherited from caller).
  469. */
  470. static int ich_pata_cable_detect(struct ata_port *ap)
  471. {
  472. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  473. struct piix_host_priv *hpriv = ap->host->private_data;
  474. const struct ich_laptop *lap = &ich_laptop[0];
  475. u8 mask;
  476. /* Check for specials - Acer Aspire 5602WLMi */
  477. while (lap->device) {
  478. if (lap->device == pdev->device &&
  479. lap->subvendor == pdev->subsystem_vendor &&
  480. lap->subdevice == pdev->subsystem_device)
  481. return ATA_CBL_PATA40_SHORT;
  482. lap++;
  483. }
  484. /* check BIOS cable detect results */
  485. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  486. if ((hpriv->saved_iocfg & mask) == 0)
  487. return ATA_CBL_PATA40;
  488. return ATA_CBL_PATA80;
  489. }
  490. /**
  491. * piix_pata_prereset - prereset for PATA host controller
  492. * @link: Target link
  493. * @deadline: deadline jiffies for the operation
  494. *
  495. * LOCKING:
  496. * None (inherited from caller).
  497. */
  498. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  499. {
  500. struct ata_port *ap = link->ap;
  501. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  502. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  503. return -ENOENT;
  504. return ata_sff_prereset(link, deadline);
  505. }
  506. static DEFINE_SPINLOCK(piix_lock);
  507. static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
  508. u8 pio)
  509. {
  510. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  511. unsigned long flags;
  512. unsigned int is_slave = (adev->devno != 0);
  513. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  514. unsigned int slave_port = 0x44;
  515. u16 master_data;
  516. u8 slave_data;
  517. u8 udma_enable;
  518. int control = 0;
  519. /*
  520. * See Intel Document 298600-004 for the timing programing rules
  521. * for ICH controllers.
  522. */
  523. static const /* ISP RTC */
  524. u8 timings[][2] = { { 0, 0 },
  525. { 0, 0 },
  526. { 1, 0 },
  527. { 2, 1 },
  528. { 2, 3 }, };
  529. if (pio >= 2)
  530. control |= 1; /* TIME1 enable */
  531. if (ata_pio_need_iordy(adev))
  532. control |= 2; /* IE enable */
  533. /* Intel specifies that the PPE functionality is for disk only */
  534. if (adev->class == ATA_DEV_ATA)
  535. control |= 4; /* PPE enable */
  536. /*
  537. * If the drive MWDMA is faster than it can do PIO then
  538. * we must force PIO into PIO0
  539. */
  540. if (adev->pio_mode < XFER_PIO_0 + pio)
  541. /* Enable DMA timing only */
  542. control |= 8; /* PIO cycles in PIO0 */
  543. spin_lock_irqsave(&piix_lock, flags);
  544. /* PIO configuration clears DTE unconditionally. It will be
  545. * programmed in set_dmamode which is guaranteed to be called
  546. * after set_piomode if any DMA mode is available.
  547. */
  548. pci_read_config_word(dev, master_port, &master_data);
  549. if (is_slave) {
  550. /* clear TIME1|IE1|PPE1|DTE1 */
  551. master_data &= 0xff0f;
  552. /* enable PPE1, IE1 and TIME1 as needed */
  553. master_data |= (control << 4);
  554. pci_read_config_byte(dev, slave_port, &slave_data);
  555. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  556. /* Load the timing nibble for this slave */
  557. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  558. << (ap->port_no ? 4 : 0);
  559. } else {
  560. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  561. master_data &= 0xccf0;
  562. /* Enable PPE, IE and TIME as appropriate */
  563. master_data |= control;
  564. /* load ISP and RCT */
  565. master_data |=
  566. (timings[pio][0] << 12) |
  567. (timings[pio][1] << 8);
  568. }
  569. /* Enable SITRE (separate slave timing register) */
  570. master_data |= 0x4000;
  571. pci_write_config_word(dev, master_port, master_data);
  572. if (is_slave)
  573. pci_write_config_byte(dev, slave_port, slave_data);
  574. /* Ensure the UDMA bit is off - it will be turned back on if
  575. UDMA is selected */
  576. if (ap->udma_mask) {
  577. pci_read_config_byte(dev, 0x48, &udma_enable);
  578. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  579. pci_write_config_byte(dev, 0x48, udma_enable);
  580. }
  581. spin_unlock_irqrestore(&piix_lock, flags);
  582. }
  583. /**
  584. * piix_set_piomode - Initialize host controller PATA PIO timings
  585. * @ap: Port whose timings we are configuring
  586. * @adev: Drive in question
  587. *
  588. * Set PIO mode for device, in host controller PCI config space.
  589. *
  590. * LOCKING:
  591. * None (inherited from caller).
  592. */
  593. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  594. {
  595. piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
  596. }
  597. /**
  598. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  599. * @ap: Port whose timings we are configuring
  600. * @adev: Drive in question
  601. * @isich: set if the chip is an ICH device
  602. *
  603. * Set UDMA mode for device, in host controller PCI config space.
  604. *
  605. * LOCKING:
  606. * None (inherited from caller).
  607. */
  608. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  609. {
  610. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  611. unsigned long flags;
  612. u8 speed = adev->dma_mode;
  613. int devid = adev->devno + 2 * ap->port_no;
  614. u8 udma_enable = 0;
  615. if (speed >= XFER_UDMA_0) {
  616. unsigned int udma = speed - XFER_UDMA_0;
  617. u16 udma_timing;
  618. u16 ideconf;
  619. int u_clock, u_speed;
  620. spin_lock_irqsave(&piix_lock, flags);
  621. pci_read_config_byte(dev, 0x48, &udma_enable);
  622. /*
  623. * UDMA is handled by a combination of clock switching and
  624. * selection of dividers
  625. *
  626. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  627. * except UDMA0 which is 00
  628. */
  629. u_speed = min(2 - (udma & 1), udma);
  630. if (udma == 5)
  631. u_clock = 0x1000; /* 100Mhz */
  632. else if (udma > 2)
  633. u_clock = 1; /* 66Mhz */
  634. else
  635. u_clock = 0; /* 33Mhz */
  636. udma_enable |= (1 << devid);
  637. /* Load the CT/RP selection */
  638. pci_read_config_word(dev, 0x4A, &udma_timing);
  639. udma_timing &= ~(3 << (4 * devid));
  640. udma_timing |= u_speed << (4 * devid);
  641. pci_write_config_word(dev, 0x4A, udma_timing);
  642. if (isich) {
  643. /* Select a 33/66/100Mhz clock */
  644. pci_read_config_word(dev, 0x54, &ideconf);
  645. ideconf &= ~(0x1001 << devid);
  646. ideconf |= u_clock << devid;
  647. /* For ICH or later we should set bit 10 for better
  648. performance (WR_PingPong_En) */
  649. pci_write_config_word(dev, 0x54, ideconf);
  650. }
  651. pci_write_config_byte(dev, 0x48, udma_enable);
  652. spin_unlock_irqrestore(&piix_lock, flags);
  653. } else {
  654. /* MWDMA is driven by the PIO timings. */
  655. unsigned int mwdma = speed - XFER_MW_DMA_0;
  656. const unsigned int needed_pio[3] = {
  657. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  658. };
  659. int pio = needed_pio[mwdma] - XFER_PIO_0;
  660. /* XFER_PIO_0 is never used currently */
  661. piix_set_timings(ap, adev, pio);
  662. }
  663. }
  664. /**
  665. * piix_set_dmamode - Initialize host controller PATA DMA timings
  666. * @ap: Port whose timings we are configuring
  667. * @adev: um
  668. *
  669. * Set MW/UDMA mode for device, in host controller PCI config space.
  670. *
  671. * LOCKING:
  672. * None (inherited from caller).
  673. */
  674. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  675. {
  676. do_pata_set_dmamode(ap, adev, 0);
  677. }
  678. /**
  679. * ich_set_dmamode - Initialize host controller PATA DMA timings
  680. * @ap: Port whose timings we are configuring
  681. * @adev: um
  682. *
  683. * Set MW/UDMA mode for device, in host controller PCI config space.
  684. *
  685. * LOCKING:
  686. * None (inherited from caller).
  687. */
  688. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  689. {
  690. do_pata_set_dmamode(ap, adev, 1);
  691. }
  692. /*
  693. * Serial ATA Index/Data Pair Superset Registers access
  694. *
  695. * Beginning from ICH8, there's a sane way to access SCRs using index
  696. * and data register pair located at BAR5 which means that we have
  697. * separate SCRs for master and slave. This is handled using libata
  698. * slave_link facility.
  699. */
  700. static const int piix_sidx_map[] = {
  701. [SCR_STATUS] = 0,
  702. [SCR_ERROR] = 2,
  703. [SCR_CONTROL] = 1,
  704. };
  705. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  706. {
  707. struct ata_port *ap = link->ap;
  708. struct piix_host_priv *hpriv = ap->host->private_data;
  709. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  710. hpriv->sidpr + PIIX_SIDPR_IDX);
  711. }
  712. static int piix_sidpr_scr_read(struct ata_link *link,
  713. unsigned int reg, u32 *val)
  714. {
  715. struct piix_host_priv *hpriv = link->ap->host->private_data;
  716. if (reg >= ARRAY_SIZE(piix_sidx_map))
  717. return -EINVAL;
  718. piix_sidpr_sel(link, reg);
  719. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  720. return 0;
  721. }
  722. static int piix_sidpr_scr_write(struct ata_link *link,
  723. unsigned int reg, u32 val)
  724. {
  725. struct piix_host_priv *hpriv = link->ap->host->private_data;
  726. if (reg >= ARRAY_SIZE(piix_sidx_map))
  727. return -EINVAL;
  728. piix_sidpr_sel(link, reg);
  729. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  730. return 0;
  731. }
  732. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  733. unsigned hints)
  734. {
  735. return sata_link_scr_lpm(link, policy, false);
  736. }
  737. static bool piix_irq_check(struct ata_port *ap)
  738. {
  739. if (unlikely(!ap->ioaddr.bmdma_addr))
  740. return false;
  741. return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
  742. }
  743. #ifdef CONFIG_PM
  744. static int piix_broken_suspend(void)
  745. {
  746. static const struct dmi_system_id sysids[] = {
  747. {
  748. .ident = "TECRA M3",
  749. .matches = {
  750. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  751. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  752. },
  753. },
  754. {
  755. .ident = "TECRA M3",
  756. .matches = {
  757. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  758. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  759. },
  760. },
  761. {
  762. .ident = "TECRA M4",
  763. .matches = {
  764. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  765. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  766. },
  767. },
  768. {
  769. .ident = "TECRA M4",
  770. .matches = {
  771. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  772. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  773. },
  774. },
  775. {
  776. .ident = "TECRA M5",
  777. .matches = {
  778. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  779. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  780. },
  781. },
  782. {
  783. .ident = "TECRA M6",
  784. .matches = {
  785. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  786. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  787. },
  788. },
  789. {
  790. .ident = "TECRA M7",
  791. .matches = {
  792. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  793. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  794. },
  795. },
  796. {
  797. .ident = "TECRA A8",
  798. .matches = {
  799. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  800. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  801. },
  802. },
  803. {
  804. .ident = "Satellite R20",
  805. .matches = {
  806. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  807. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  808. },
  809. },
  810. {
  811. .ident = "Satellite R25",
  812. .matches = {
  813. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  814. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  815. },
  816. },
  817. {
  818. .ident = "Satellite U200",
  819. .matches = {
  820. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  821. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  822. },
  823. },
  824. {
  825. .ident = "Satellite U200",
  826. .matches = {
  827. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  828. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  829. },
  830. },
  831. {
  832. .ident = "Satellite Pro U200",
  833. .matches = {
  834. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  835. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  836. },
  837. },
  838. {
  839. .ident = "Satellite U205",
  840. .matches = {
  841. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  842. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  843. },
  844. },
  845. {
  846. .ident = "SATELLITE U205",
  847. .matches = {
  848. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  849. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  850. },
  851. },
  852. {
  853. .ident = "Satellite Pro A120",
  854. .matches = {
  855. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  856. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
  857. },
  858. },
  859. {
  860. .ident = "Portege M500",
  861. .matches = {
  862. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  863. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  864. },
  865. },
  866. {
  867. .ident = "VGN-BX297XP",
  868. .matches = {
  869. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  870. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  871. },
  872. },
  873. { } /* terminate list */
  874. };
  875. static const char *oemstrs[] = {
  876. "Tecra M3,",
  877. };
  878. int i;
  879. if (dmi_check_system(sysids))
  880. return 1;
  881. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  882. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  883. return 1;
  884. /* TECRA M4 sometimes forgets its identify and reports bogus
  885. * DMI information. As the bogus information is a bit
  886. * generic, match as many entries as possible. This manual
  887. * matching is necessary because dmi_system_id.matches is
  888. * limited to four entries.
  889. */
  890. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  891. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  892. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  893. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  894. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  895. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  896. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  897. return 1;
  898. return 0;
  899. }
  900. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  901. {
  902. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  903. unsigned long flags;
  904. int rc = 0;
  905. rc = ata_host_suspend(host, mesg);
  906. if (rc)
  907. return rc;
  908. /* Some braindamaged ACPI suspend implementations expect the
  909. * controller to be awake on entry; otherwise, it burns cpu
  910. * cycles and power trying to do something to the sleeping
  911. * beauty.
  912. */
  913. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  914. pci_save_state(pdev);
  915. /* mark its power state as "unknown", since we don't
  916. * know if e.g. the BIOS will change its device state
  917. * when we suspend.
  918. */
  919. if (pdev->current_state == PCI_D0)
  920. pdev->current_state = PCI_UNKNOWN;
  921. /* tell resume that it's waking up from broken suspend */
  922. spin_lock_irqsave(&host->lock, flags);
  923. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  924. spin_unlock_irqrestore(&host->lock, flags);
  925. } else
  926. ata_pci_device_do_suspend(pdev, mesg);
  927. return 0;
  928. }
  929. static int piix_pci_device_resume(struct pci_dev *pdev)
  930. {
  931. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  932. unsigned long flags;
  933. int rc;
  934. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  935. spin_lock_irqsave(&host->lock, flags);
  936. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  937. spin_unlock_irqrestore(&host->lock, flags);
  938. pci_set_power_state(pdev, PCI_D0);
  939. pci_restore_state(pdev);
  940. /* PCI device wasn't disabled during suspend. Use
  941. * pci_reenable_device() to avoid affecting the enable
  942. * count.
  943. */
  944. rc = pci_reenable_device(pdev);
  945. if (rc)
  946. dev_err(&pdev->dev,
  947. "failed to enable device after resume (%d)\n",
  948. rc);
  949. } else
  950. rc = ata_pci_device_do_resume(pdev);
  951. if (rc == 0)
  952. ata_host_resume(host);
  953. return rc;
  954. }
  955. #endif
  956. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  957. {
  958. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  959. }
  960. static struct scsi_host_template piix_sht = {
  961. ATA_BMDMA_SHT(DRV_NAME),
  962. };
  963. static struct ata_port_operations piix_sata_ops = {
  964. .inherits = &ata_bmdma32_port_ops,
  965. .sff_irq_check = piix_irq_check,
  966. .port_start = piix_port_start,
  967. };
  968. static struct ata_port_operations piix_pata_ops = {
  969. .inherits = &piix_sata_ops,
  970. .cable_detect = ata_cable_40wire,
  971. .set_piomode = piix_set_piomode,
  972. .set_dmamode = piix_set_dmamode,
  973. .prereset = piix_pata_prereset,
  974. };
  975. static struct ata_port_operations piix_vmw_ops = {
  976. .inherits = &piix_pata_ops,
  977. .bmdma_status = piix_vmw_bmdma_status,
  978. };
  979. static struct ata_port_operations ich_pata_ops = {
  980. .inherits = &piix_pata_ops,
  981. .cable_detect = ich_pata_cable_detect,
  982. .set_dmamode = ich_set_dmamode,
  983. };
  984. static struct device_attribute *piix_sidpr_shost_attrs[] = {
  985. &dev_attr_link_power_management_policy,
  986. NULL
  987. };
  988. static struct scsi_host_template piix_sidpr_sht = {
  989. ATA_BMDMA_SHT(DRV_NAME),
  990. .shost_attrs = piix_sidpr_shost_attrs,
  991. };
  992. static struct ata_port_operations piix_sidpr_sata_ops = {
  993. .inherits = &piix_sata_ops,
  994. .hardreset = sata_std_hardreset,
  995. .scr_read = piix_sidpr_scr_read,
  996. .scr_write = piix_sidpr_scr_write,
  997. .set_lpm = piix_sidpr_set_lpm,
  998. };
  999. static struct ata_port_info piix_port_info[] = {
  1000. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  1001. {
  1002. .flags = PIIX_PATA_FLAGS,
  1003. .pio_mask = ATA_PIO4,
  1004. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1005. .port_ops = &piix_pata_ops,
  1006. },
  1007. [piix_pata_33] = /* PIIX4 at 33MHz */
  1008. {
  1009. .flags = PIIX_PATA_FLAGS,
  1010. .pio_mask = ATA_PIO4,
  1011. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1012. .udma_mask = ATA_UDMA2,
  1013. .port_ops = &piix_pata_ops,
  1014. },
  1015. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  1016. {
  1017. .flags = PIIX_PATA_FLAGS,
  1018. .pio_mask = ATA_PIO4,
  1019. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  1020. .udma_mask = ATA_UDMA2,
  1021. .port_ops = &ich_pata_ops,
  1022. },
  1023. [ich_pata_66] = /* ICH controllers up to 66MHz */
  1024. {
  1025. .flags = PIIX_PATA_FLAGS,
  1026. .pio_mask = ATA_PIO4,
  1027. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  1028. .udma_mask = ATA_UDMA4,
  1029. .port_ops = &ich_pata_ops,
  1030. },
  1031. [ich_pata_100] =
  1032. {
  1033. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  1034. .pio_mask = ATA_PIO4,
  1035. .mwdma_mask = ATA_MWDMA12_ONLY,
  1036. .udma_mask = ATA_UDMA5,
  1037. .port_ops = &ich_pata_ops,
  1038. },
  1039. [ich_pata_100_nomwdma1] =
  1040. {
  1041. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  1042. .pio_mask = ATA_PIO4,
  1043. .mwdma_mask = ATA_MWDMA2_ONLY,
  1044. .udma_mask = ATA_UDMA5,
  1045. .port_ops = &ich_pata_ops,
  1046. },
  1047. [ich5_sata] =
  1048. {
  1049. .flags = PIIX_SATA_FLAGS,
  1050. .pio_mask = ATA_PIO4,
  1051. .mwdma_mask = ATA_MWDMA2,
  1052. .udma_mask = ATA_UDMA6,
  1053. .port_ops = &piix_sata_ops,
  1054. },
  1055. [ich6_sata] =
  1056. {
  1057. .flags = PIIX_SATA_FLAGS,
  1058. .pio_mask = ATA_PIO4,
  1059. .mwdma_mask = ATA_MWDMA2,
  1060. .udma_mask = ATA_UDMA6,
  1061. .port_ops = &piix_sata_ops,
  1062. },
  1063. [ich6m_sata] =
  1064. {
  1065. .flags = PIIX_SATA_FLAGS,
  1066. .pio_mask = ATA_PIO4,
  1067. .mwdma_mask = ATA_MWDMA2,
  1068. .udma_mask = ATA_UDMA6,
  1069. .port_ops = &piix_sata_ops,
  1070. },
  1071. [ich8_sata] =
  1072. {
  1073. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  1074. .pio_mask = ATA_PIO4,
  1075. .mwdma_mask = ATA_MWDMA2,
  1076. .udma_mask = ATA_UDMA6,
  1077. .port_ops = &piix_sata_ops,
  1078. },
  1079. [ich8_2port_sata] =
  1080. {
  1081. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  1082. .pio_mask = ATA_PIO4,
  1083. .mwdma_mask = ATA_MWDMA2,
  1084. .udma_mask = ATA_UDMA6,
  1085. .port_ops = &piix_sata_ops,
  1086. },
  1087. [tolapai_sata] =
  1088. {
  1089. .flags = PIIX_SATA_FLAGS,
  1090. .pio_mask = ATA_PIO4,
  1091. .mwdma_mask = ATA_MWDMA2,
  1092. .udma_mask = ATA_UDMA6,
  1093. .port_ops = &piix_sata_ops,
  1094. },
  1095. [ich8m_apple_sata] =
  1096. {
  1097. .flags = PIIX_SATA_FLAGS,
  1098. .pio_mask = ATA_PIO4,
  1099. .mwdma_mask = ATA_MWDMA2,
  1100. .udma_mask = ATA_UDMA6,
  1101. .port_ops = &piix_sata_ops,
  1102. },
  1103. [piix_pata_vmw] =
  1104. {
  1105. .flags = PIIX_PATA_FLAGS,
  1106. .pio_mask = ATA_PIO4,
  1107. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1108. .udma_mask = ATA_UDMA2,
  1109. .port_ops = &piix_vmw_ops,
  1110. },
  1111. /*
  1112. * some Sandybridge chipsets have broken 32 mode up to now,
  1113. * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
  1114. */
  1115. [ich8_sata_snb] =
  1116. {
  1117. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
  1118. .pio_mask = ATA_PIO4,
  1119. .mwdma_mask = ATA_MWDMA2,
  1120. .udma_mask = ATA_UDMA6,
  1121. .port_ops = &piix_sata_ops,
  1122. },
  1123. [ich8_2port_sata_snb] =
  1124. {
  1125. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR
  1126. | PIIX_FLAG_PIO16,
  1127. .pio_mask = ATA_PIO4,
  1128. .mwdma_mask = ATA_MWDMA2,
  1129. .udma_mask = ATA_UDMA6,
  1130. .port_ops = &piix_sata_ops,
  1131. },
  1132. };
  1133. #define AHCI_PCI_BAR 5
  1134. #define AHCI_GLOBAL_CTL 0x04
  1135. #define AHCI_ENABLE (1 << 31)
  1136. static int piix_disable_ahci(struct pci_dev *pdev)
  1137. {
  1138. void __iomem *mmio;
  1139. u32 tmp;
  1140. int rc = 0;
  1141. /* BUG: pci_enable_device has not yet been called. This
  1142. * works because this device is usually set up by BIOS.
  1143. */
  1144. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1145. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1146. return 0;
  1147. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1148. if (!mmio)
  1149. return -ENOMEM;
  1150. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1151. if (tmp & AHCI_ENABLE) {
  1152. tmp &= ~AHCI_ENABLE;
  1153. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1154. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1155. if (tmp & AHCI_ENABLE)
  1156. rc = -EIO;
  1157. }
  1158. pci_iounmap(pdev, mmio);
  1159. return rc;
  1160. }
  1161. /**
  1162. * piix_check_450nx_errata - Check for problem 450NX setup
  1163. * @ata_dev: the PCI device to check
  1164. *
  1165. * Check for the present of 450NX errata #19 and errata #25. If
  1166. * they are found return an error code so we can turn off DMA
  1167. */
  1168. static int piix_check_450nx_errata(struct pci_dev *ata_dev)
  1169. {
  1170. struct pci_dev *pdev = NULL;
  1171. u16 cfg;
  1172. int no_piix_dma = 0;
  1173. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1174. /* Look for 450NX PXB. Check for problem configurations
  1175. A PCI quirk checks bit 6 already */
  1176. pci_read_config_word(pdev, 0x41, &cfg);
  1177. /* Only on the original revision: IDE DMA can hang */
  1178. if (pdev->revision == 0x00)
  1179. no_piix_dma = 1;
  1180. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1181. else if (cfg & (1<<14) && pdev->revision < 5)
  1182. no_piix_dma = 2;
  1183. }
  1184. if (no_piix_dma)
  1185. dev_warn(&ata_dev->dev,
  1186. "450NX errata present, disabling IDE DMA%s\n",
  1187. no_piix_dma == 2 ? " - a BIOS update may resolve this"
  1188. : "");
  1189. return no_piix_dma;
  1190. }
  1191. static void piix_init_pcs(struct ata_host *host,
  1192. const struct piix_map_db *map_db)
  1193. {
  1194. struct pci_dev *pdev = to_pci_dev(host->dev);
  1195. u16 pcs, new_pcs;
  1196. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1197. new_pcs = pcs | map_db->port_enable;
  1198. if (new_pcs != pcs) {
  1199. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1200. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1201. msleep(150);
  1202. }
  1203. }
  1204. static const int *piix_init_sata_map(struct pci_dev *pdev,
  1205. struct ata_port_info *pinfo,
  1206. const struct piix_map_db *map_db)
  1207. {
  1208. const int *map;
  1209. int i, invalid_map = 0;
  1210. u8 map_value;
  1211. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1212. map = map_db->map[map_value & map_db->mask];
  1213. dev_info(&pdev->dev, "MAP [");
  1214. for (i = 0; i < 4; i++) {
  1215. switch (map[i]) {
  1216. case RV:
  1217. invalid_map = 1;
  1218. pr_cont(" XX");
  1219. break;
  1220. case NA:
  1221. pr_cont(" --");
  1222. break;
  1223. case IDE:
  1224. WARN_ON((i & 1) || map[i + 1] != IDE);
  1225. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1226. i++;
  1227. pr_cont(" IDE IDE");
  1228. break;
  1229. default:
  1230. pr_cont(" P%d", map[i]);
  1231. if (i & 1)
  1232. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1233. break;
  1234. }
  1235. }
  1236. pr_cont(" ]\n");
  1237. if (invalid_map)
  1238. dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
  1239. return map;
  1240. }
  1241. static bool piix_no_sidpr(struct ata_host *host)
  1242. {
  1243. struct pci_dev *pdev = to_pci_dev(host->dev);
  1244. /*
  1245. * Samsung DB-P70 only has three ATA ports exposed and
  1246. * curiously the unconnected first port reports link online
  1247. * while not responding to SRST protocol causing excessive
  1248. * detection delay.
  1249. *
  1250. * Unfortunately, the system doesn't carry enough DMI
  1251. * information to identify the machine but does have subsystem
  1252. * vendor and device set. As it's unclear whether the
  1253. * subsystem vendor/device is used only for this specific
  1254. * board, the port can't be disabled solely with the
  1255. * information; however, turning off SIDPR access works around
  1256. * the problem. Turn it off.
  1257. *
  1258. * This problem is reported in bnc#441240.
  1259. *
  1260. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1261. */
  1262. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1263. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1264. pdev->subsystem_device == 0xb049) {
  1265. dev_warn(host->dev,
  1266. "Samsung DB-P70 detected, disabling SIDPR\n");
  1267. return true;
  1268. }
  1269. return false;
  1270. }
  1271. static int piix_init_sidpr(struct ata_host *host)
  1272. {
  1273. struct pci_dev *pdev = to_pci_dev(host->dev);
  1274. struct piix_host_priv *hpriv = host->private_data;
  1275. struct ata_link *link0 = &host->ports[0]->link;
  1276. u32 scontrol;
  1277. int i, rc;
  1278. /* check for availability */
  1279. for (i = 0; i < 4; i++)
  1280. if (hpriv->map[i] == IDE)
  1281. return 0;
  1282. /* is it blacklisted? */
  1283. if (piix_no_sidpr(host))
  1284. return 0;
  1285. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1286. return 0;
  1287. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1288. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1289. return 0;
  1290. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1291. return 0;
  1292. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1293. /* SCR access via SIDPR doesn't work on some configurations.
  1294. * Give it a test drive by inhibiting power save modes which
  1295. * we'll do anyway.
  1296. */
  1297. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1298. /* if IPM is already 3, SCR access is probably working. Don't
  1299. * un-inhibit power save modes as BIOS might have inhibited
  1300. * them for a reason.
  1301. */
  1302. if ((scontrol & 0xf00) != 0x300) {
  1303. scontrol |= 0x300;
  1304. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1305. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1306. if ((scontrol & 0xf00) != 0x300) {
  1307. dev_info(host->dev,
  1308. "SCR access via SIDPR is available but doesn't work\n");
  1309. return 0;
  1310. }
  1311. }
  1312. /* okay, SCRs available, set ops and ask libata for slave_link */
  1313. for (i = 0; i < 2; i++) {
  1314. struct ata_port *ap = host->ports[i];
  1315. ap->ops = &piix_sidpr_sata_ops;
  1316. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1317. rc = ata_slave_link_init(ap);
  1318. if (rc)
  1319. return rc;
  1320. }
  1321. }
  1322. return 0;
  1323. }
  1324. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1325. {
  1326. static const struct dmi_system_id sysids[] = {
  1327. {
  1328. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1329. * isn't used to boot the system which
  1330. * disables the channel.
  1331. */
  1332. .ident = "M570U",
  1333. .matches = {
  1334. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1335. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1336. },
  1337. },
  1338. { } /* terminate list */
  1339. };
  1340. struct pci_dev *pdev = to_pci_dev(host->dev);
  1341. struct piix_host_priv *hpriv = host->private_data;
  1342. if (!dmi_check_system(sysids))
  1343. return;
  1344. /* The datasheet says that bit 18 is NOOP but certain systems
  1345. * seem to use it to disable a channel. Clear the bit on the
  1346. * affected systems.
  1347. */
  1348. if (hpriv->saved_iocfg & (1 << 18)) {
  1349. dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
  1350. pci_write_config_dword(pdev, PIIX_IOCFG,
  1351. hpriv->saved_iocfg & ~(1 << 18));
  1352. }
  1353. }
  1354. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1355. {
  1356. static const struct dmi_system_id broken_systems[] = {
  1357. {
  1358. .ident = "HP Compaq 2510p",
  1359. .matches = {
  1360. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1361. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1362. },
  1363. /* PCI slot number of the controller */
  1364. .driver_data = (void *)0x1FUL,
  1365. },
  1366. {
  1367. .ident = "HP Compaq nc6000",
  1368. .matches = {
  1369. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1370. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1371. },
  1372. /* PCI slot number of the controller */
  1373. .driver_data = (void *)0x1FUL,
  1374. },
  1375. { } /* terminate list */
  1376. };
  1377. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1378. if (dmi) {
  1379. unsigned long slot = (unsigned long)dmi->driver_data;
  1380. /* apply the quirk only to on-board controllers */
  1381. return slot == PCI_SLOT(pdev->devfn);
  1382. }
  1383. return false;
  1384. }
  1385. static int prefer_ms_hyperv = 1;
  1386. module_param(prefer_ms_hyperv, int, 0);
  1387. MODULE_PARM_DESC(prefer_ms_hyperv,
  1388. "Prefer Hyper-V paravirtualization drivers instead of ATA, "
  1389. "0 - Use ATA drivers, "
  1390. "1 (Default) - Use the paravirtualization drivers.");
  1391. static void piix_ignore_devices_quirk(struct ata_host *host)
  1392. {
  1393. #if IS_ENABLED(CONFIG_HYPERV_STORAGE)
  1394. static const struct dmi_system_id ignore_hyperv[] = {
  1395. {
  1396. /* On Hyper-V hypervisors the disks are exposed on
  1397. * both the emulated SATA controller and on the
  1398. * paravirtualised drivers. The CD/DVD devices
  1399. * are only exposed on the emulated controller.
  1400. * Request we ignore ATA devices on this host.
  1401. */
  1402. .ident = "Hyper-V Virtual Machine",
  1403. .matches = {
  1404. DMI_MATCH(DMI_SYS_VENDOR,
  1405. "Microsoft Corporation"),
  1406. DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
  1407. },
  1408. },
  1409. { } /* terminate list */
  1410. };
  1411. static const struct dmi_system_id allow_virtual_pc[] = {
  1412. {
  1413. /* In MS Virtual PC guests the DMI ident is nearly
  1414. * identical to a Hyper-V guest. One difference is the
  1415. * product version which is used here to identify
  1416. * a Virtual PC guest. This entry allows ata_piix to
  1417. * drive the emulated hardware.
  1418. */
  1419. .ident = "MS Virtual PC 2007",
  1420. .matches = {
  1421. DMI_MATCH(DMI_SYS_VENDOR,
  1422. "Microsoft Corporation"),
  1423. DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
  1424. DMI_MATCH(DMI_PRODUCT_VERSION, "VS2005R2"),
  1425. },
  1426. },
  1427. { } /* terminate list */
  1428. };
  1429. const struct dmi_system_id *ignore = dmi_first_match(ignore_hyperv);
  1430. const struct dmi_system_id *allow = dmi_first_match(allow_virtual_pc);
  1431. if (ignore && !allow && prefer_ms_hyperv) {
  1432. host->flags |= ATA_HOST_IGNORE_ATA;
  1433. dev_info(host->dev, "%s detected, ATA device ignore set\n",
  1434. ignore->ident);
  1435. }
  1436. #endif
  1437. }
  1438. /**
  1439. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1440. * @pdev: PCI device to register
  1441. * @ent: Entry in piix_pci_tbl matching with @pdev
  1442. *
  1443. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1444. * and then hand over control to libata, for it to do the rest.
  1445. *
  1446. * LOCKING:
  1447. * Inherited from PCI layer (may sleep).
  1448. *
  1449. * RETURNS:
  1450. * Zero on success, or -ERRNO value.
  1451. */
  1452. static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1453. {
  1454. struct device *dev = &pdev->dev;
  1455. struct ata_port_info port_info[2];
  1456. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1457. struct scsi_host_template *sht = &piix_sht;
  1458. unsigned long port_flags;
  1459. struct ata_host *host;
  1460. struct piix_host_priv *hpriv;
  1461. int rc;
  1462. ata_print_version_once(&pdev->dev, DRV_VERSION);
  1463. /* no hotplugging support for later devices (FIXME) */
  1464. if (!in_module_init && ent->driver_data >= ich5_sata)
  1465. return -ENODEV;
  1466. if (piix_broken_system_poweroff(pdev)) {
  1467. piix_port_info[ent->driver_data].flags |=
  1468. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1469. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1470. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1471. "on poweroff and hibernation\n");
  1472. }
  1473. port_info[0] = piix_port_info[ent->driver_data];
  1474. port_info[1] = piix_port_info[ent->driver_data];
  1475. port_flags = port_info[0].flags;
  1476. /* enable device and prepare host */
  1477. rc = pcim_enable_device(pdev);
  1478. if (rc)
  1479. return rc;
  1480. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1481. if (!hpriv)
  1482. return -ENOMEM;
  1483. /* Save IOCFG, this will be used for cable detection, quirk
  1484. * detection and restoration on detach. This is necessary
  1485. * because some ACPI implementations mess up cable related
  1486. * bits on _STM. Reported on kernel bz#11879.
  1487. */
  1488. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1489. /* ICH6R may be driven by either ata_piix or ahci driver
  1490. * regardless of BIOS configuration. Make sure AHCI mode is
  1491. * off.
  1492. */
  1493. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1494. rc = piix_disable_ahci(pdev);
  1495. if (rc)
  1496. return rc;
  1497. }
  1498. /* SATA map init can change port_info, do it before prepping host */
  1499. if (port_flags & ATA_FLAG_SATA)
  1500. hpriv->map = piix_init_sata_map(pdev, port_info,
  1501. piix_map_db_table[ent->driver_data]);
  1502. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  1503. if (rc)
  1504. return rc;
  1505. host->private_data = hpriv;
  1506. /* initialize controller */
  1507. if (port_flags & ATA_FLAG_SATA) {
  1508. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1509. rc = piix_init_sidpr(host);
  1510. if (rc)
  1511. return rc;
  1512. if (host->ports[0]->ops == &piix_sidpr_sata_ops)
  1513. sht = &piix_sidpr_sht;
  1514. }
  1515. /* apply IOCFG bit18 quirk */
  1516. piix_iocfg_bit18_quirk(host);
  1517. /* On ICH5, some BIOSen disable the interrupt using the
  1518. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1519. * On ICH6, this bit has the same effect, but only when
  1520. * MSI is disabled (and it is disabled, as we don't use
  1521. * message-signalled interrupts currently).
  1522. */
  1523. if (port_flags & PIIX_FLAG_CHECKINTR)
  1524. pci_intx(pdev, 1);
  1525. if (piix_check_450nx_errata(pdev)) {
  1526. /* This writes into the master table but it does not
  1527. really matter for this errata as we will apply it to
  1528. all the PIIX devices on the board */
  1529. host->ports[0]->mwdma_mask = 0;
  1530. host->ports[0]->udma_mask = 0;
  1531. host->ports[1]->mwdma_mask = 0;
  1532. host->ports[1]->udma_mask = 0;
  1533. }
  1534. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1535. /* Allow hosts to specify device types to ignore when scanning. */
  1536. piix_ignore_devices_quirk(host);
  1537. pci_set_master(pdev);
  1538. return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
  1539. }
  1540. static void piix_remove_one(struct pci_dev *pdev)
  1541. {
  1542. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1543. struct piix_host_priv *hpriv = host->private_data;
  1544. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1545. ata_pci_remove_one(pdev);
  1546. }
  1547. static struct pci_driver piix_pci_driver = {
  1548. .name = DRV_NAME,
  1549. .id_table = piix_pci_tbl,
  1550. .probe = piix_init_one,
  1551. .remove = piix_remove_one,
  1552. #ifdef CONFIG_PM
  1553. .suspend = piix_pci_device_suspend,
  1554. .resume = piix_pci_device_resume,
  1555. #endif
  1556. };
  1557. static int __init piix_init(void)
  1558. {
  1559. int rc;
  1560. DPRINTK("pci_register_driver\n");
  1561. rc = pci_register_driver(&piix_pci_driver);
  1562. if (rc)
  1563. return rc;
  1564. in_module_init = 0;
  1565. DPRINTK("done\n");
  1566. return 0;
  1567. }
  1568. static void __exit piix_exit(void)
  1569. {
  1570. pci_unregister_driver(&piix_pci_driver);
  1571. }
  1572. module_init(piix_init);
  1573. module_exit(piix_exit);