i915_reg.h 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. /*
  27. * The Bridge device's PCI config space has information about the
  28. * fb aperture size and the amount of pre-reserved memory.
  29. */
  30. #define INTEL_GMCH_CTRL 0x52
  31. #define INTEL_GMCH_ENABLED 0x4
  32. #define INTEL_GMCH_MEM_MASK 0x1
  33. #define INTEL_GMCH_MEM_64M 0x1
  34. #define INTEL_GMCH_MEM_128M 0
  35. #define INTEL_GMCH_GMS_MASK (0xf << 4)
  36. #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
  37. #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
  38. #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
  39. #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
  40. #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
  41. #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
  42. #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
  43. #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
  44. #define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
  45. #define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
  46. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  47. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  48. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  49. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  50. /* PCI config space */
  51. #define HPLLCC 0xc0 /* 855 only */
  52. #define GC_CLOCK_CONTROL_MASK (3 << 0)
  53. #define GC_CLOCK_133_200 (0 << 0)
  54. #define GC_CLOCK_100_200 (1 << 0)
  55. #define GC_CLOCK_100_133 (2 << 0)
  56. #define GC_CLOCK_166_250 (3 << 0)
  57. #define GCFGC 0xf0 /* 915+ only */
  58. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  59. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  60. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  61. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  62. #define LBB 0xf4
  63. /* VGA stuff */
  64. #define VGA_ST01_MDA 0x3ba
  65. #define VGA_ST01_CGA 0x3da
  66. #define VGA_MSR_WRITE 0x3c2
  67. #define VGA_MSR_READ 0x3cc
  68. #define VGA_MSR_MEM_EN (1<<1)
  69. #define VGA_MSR_CGA_MODE (1<<0)
  70. #define VGA_SR_INDEX 0x3c4
  71. #define VGA_SR_DATA 0x3c5
  72. #define VGA_AR_INDEX 0x3c0
  73. #define VGA_AR_VID_EN (1<<5)
  74. #define VGA_AR_DATA_WRITE 0x3c0
  75. #define VGA_AR_DATA_READ 0x3c1
  76. #define VGA_GR_INDEX 0x3ce
  77. #define VGA_GR_DATA 0x3cf
  78. /* GR05 */
  79. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  80. #define VGA_GR_MEM_READ_MODE_PLANE 1
  81. /* GR06 */
  82. #define VGA_GR_MEM_MODE_MASK 0xc
  83. #define VGA_GR_MEM_MODE_SHIFT 2
  84. #define VGA_GR_MEM_A0000_AFFFF 0
  85. #define VGA_GR_MEM_A0000_BFFFF 1
  86. #define VGA_GR_MEM_B0000_B7FFF 2
  87. #define VGA_GR_MEM_B0000_BFFFF 3
  88. #define VGA_DACMASK 0x3c6
  89. #define VGA_DACRX 0x3c7
  90. #define VGA_DACWX 0x3c8
  91. #define VGA_DACDATA 0x3c9
  92. #define VGA_CR_INDEX_MDA 0x3b4
  93. #define VGA_CR_DATA_MDA 0x3b5
  94. #define VGA_CR_INDEX_CGA 0x3d4
  95. #define VGA_CR_DATA_CGA 0x3d5
  96. /*
  97. * Memory interface instructions used by the kernel
  98. */
  99. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  100. #define MI_NOOP MI_INSTR(0, 0)
  101. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  102. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  103. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  104. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  105. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  106. #define MI_FLUSH MI_INSTR(0x04, 0)
  107. #define MI_READ_FLUSH (1 << 0)
  108. #define MI_EXE_FLUSH (1 << 1)
  109. #define MI_NO_WRITE_FLUSH (1 << 2)
  110. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  111. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  112. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  113. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  114. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  115. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  116. #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
  117. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  118. #define MI_STORE_DWORD_INDEX_SHIFT 2
  119. #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
  120. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  121. #define MI_BATCH_NON_SECURE (1)
  122. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  123. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  124. /*
  125. * 3D instructions used by the kernel
  126. */
  127. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  128. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  129. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  130. #define SC_UPDATE_SCISSOR (0x1<<1)
  131. #define SC_ENABLE_MASK (0x1<<0)
  132. #define SC_ENABLE (0x1<<0)
  133. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  134. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  135. #define SCI_YMIN_MASK (0xffff<<16)
  136. #define SCI_XMIN_MASK (0xffff<<0)
  137. #define SCI_YMAX_MASK (0xffff<<16)
  138. #define SCI_XMAX_MASK (0xffff<<0)
  139. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  140. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  141. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  142. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  143. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  144. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  145. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  146. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  147. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  148. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  149. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  150. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  151. #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
  152. #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
  153. #define BLT_DEPTH_8 (0<<24)
  154. #define BLT_DEPTH_16_565 (1<<24)
  155. #define BLT_DEPTH_16_1555 (2<<24)
  156. #define BLT_DEPTH_32 (3<<24)
  157. #define BLT_ROP_GXCOPY (0xcc<<16)
  158. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  159. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  160. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  161. #define ASYNC_FLIP (1<<22)
  162. #define DISPLAY_PLANE_A (0<<20)
  163. #define DISPLAY_PLANE_B (1<<20)
  164. /*
  165. * Fence registers
  166. */
  167. #define FENCE_REG_830_0 0x2000
  168. #define FENCE_REG_945_8 0x3000
  169. #define I830_FENCE_START_MASK 0x07f80000
  170. #define I830_FENCE_TILING_Y_SHIFT 12
  171. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  172. #define I830_FENCE_PITCH_SHIFT 4
  173. #define I830_FENCE_REG_VALID (1<<0)
  174. #define I915_FENCE_MAX_PITCH_VAL 0x10
  175. #define I830_FENCE_MAX_PITCH_VAL 6
  176. #define I830_FENCE_MAX_SIZE_VAL (1<<8)
  177. #define I915_FENCE_START_MASK 0x0ff00000
  178. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  179. #define FENCE_REG_965_0 0x03000
  180. #define I965_FENCE_PITCH_SHIFT 2
  181. #define I965_FENCE_TILING_Y_SHIFT 1
  182. #define I965_FENCE_REG_VALID (1<<0)
  183. #define I965_FENCE_MAX_PITCH_VAL 0x0400
  184. /*
  185. * Instruction and interrupt control regs
  186. */
  187. #define PRB0_TAIL 0x02030
  188. #define PRB0_HEAD 0x02034
  189. #define PRB0_START 0x02038
  190. #define PRB0_CTL 0x0203c
  191. #define TAIL_ADDR 0x001FFFF8
  192. #define HEAD_WRAP_COUNT 0xFFE00000
  193. #define HEAD_WRAP_ONE 0x00200000
  194. #define HEAD_ADDR 0x001FFFFC
  195. #define RING_NR_PAGES 0x001FF000
  196. #define RING_REPORT_MASK 0x00000006
  197. #define RING_REPORT_64K 0x00000002
  198. #define RING_REPORT_128K 0x00000004
  199. #define RING_NO_REPORT 0x00000000
  200. #define RING_VALID_MASK 0x00000001
  201. #define RING_VALID 0x00000001
  202. #define RING_INVALID 0x00000000
  203. #define PRB1_TAIL 0x02040 /* 915+ only */
  204. #define PRB1_HEAD 0x02044 /* 915+ only */
  205. #define PRB1_START 0x02048 /* 915+ only */
  206. #define PRB1_CTL 0x0204c /* 915+ only */
  207. #define ACTHD_I965 0x02074
  208. #define HWS_PGA 0x02080
  209. #define HWS_ADDRESS_MASK 0xfffff000
  210. #define HWS_START_ADDRESS_SHIFT 4
  211. #define IPEIR 0x02088
  212. #define NOPID 0x02094
  213. #define HWSTAM 0x02098
  214. #define SCPD0 0x0209c /* 915+ only */
  215. #define IER 0x020a0
  216. #define IIR 0x020a4
  217. #define IMR 0x020a8
  218. #define ISR 0x020ac
  219. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  220. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  221. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  222. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
  223. #define I915_HWB_OOM_INTERRUPT (1<<13)
  224. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  225. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  226. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  227. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  228. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  229. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  230. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  231. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  232. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  233. #define I915_DEBUG_INTERRUPT (1<<2)
  234. #define I915_USER_INTERRUPT (1<<1)
  235. #define I915_ASLE_INTERRUPT (1<<0)
  236. #define EIR 0x020b0
  237. #define EMR 0x020b4
  238. #define ESR 0x020b8
  239. #define INSTPM 0x020c0
  240. #define ACTHD 0x020c8
  241. #define FW_BLC 0x020d8
  242. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  243. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  244. #define CACHE_MODE_0 0x02120 /* 915+ only */
  245. #define CM0_MASK_SHIFT 16
  246. #define CM0_IZ_OPT_DISABLE (1<<6)
  247. #define CM0_ZR_OPT_DISABLE (1<<5)
  248. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  249. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  250. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  251. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  252. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  253. /*
  254. * Framebuffer compression (915+ only)
  255. */
  256. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  257. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  258. #define FBC_CONTROL 0x03208
  259. #define FBC_CTL_EN (1<<31)
  260. #define FBC_CTL_PERIODIC (1<<30)
  261. #define FBC_CTL_INTERVAL_SHIFT (16)
  262. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  263. #define FBC_CTL_STRIDE_SHIFT (5)
  264. #define FBC_CTL_FENCENO (1<<0)
  265. #define FBC_COMMAND 0x0320c
  266. #define FBC_CMD_COMPRESS (1<<0)
  267. #define FBC_STATUS 0x03210
  268. #define FBC_STAT_COMPRESSING (1<<31)
  269. #define FBC_STAT_COMPRESSED (1<<30)
  270. #define FBC_STAT_MODIFIED (1<<29)
  271. #define FBC_STAT_CURRENT_LINE (1<<0)
  272. #define FBC_CONTROL2 0x03214
  273. #define FBC_CTL_FENCE_DBL (0<<4)
  274. #define FBC_CTL_IDLE_IMM (0<<2)
  275. #define FBC_CTL_IDLE_FULL (1<<2)
  276. #define FBC_CTL_IDLE_LINE (2<<2)
  277. #define FBC_CTL_IDLE_DEBUG (3<<2)
  278. #define FBC_CTL_CPU_FENCE (1<<1)
  279. #define FBC_CTL_PLANEA (0<<0)
  280. #define FBC_CTL_PLANEB (1<<0)
  281. #define FBC_FENCE_OFF 0x0321b
  282. #define FBC_LL_SIZE (1536)
  283. /*
  284. * GPIO regs
  285. */
  286. #define GPIOA 0x5010
  287. #define GPIOB 0x5014
  288. #define GPIOC 0x5018
  289. #define GPIOD 0x501c
  290. #define GPIOE 0x5020
  291. #define GPIOF 0x5024
  292. #define GPIOG 0x5028
  293. #define GPIOH 0x502c
  294. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  295. # define GPIO_CLOCK_DIR_IN (0 << 1)
  296. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  297. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  298. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  299. # define GPIO_CLOCK_VAL_IN (1 << 4)
  300. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  301. # define GPIO_DATA_DIR_MASK (1 << 8)
  302. # define GPIO_DATA_DIR_IN (0 << 9)
  303. # define GPIO_DATA_DIR_OUT (1 << 9)
  304. # define GPIO_DATA_VAL_MASK (1 << 10)
  305. # define GPIO_DATA_VAL_OUT (1 << 11)
  306. # define GPIO_DATA_VAL_IN (1 << 12)
  307. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  308. /*
  309. * Clock control & power management
  310. */
  311. #define VGA0 0x6000
  312. #define VGA1 0x6004
  313. #define VGA_PD 0x6010
  314. #define VGA0_PD_P2_DIV_4 (1 << 7)
  315. #define VGA0_PD_P1_DIV_2 (1 << 5)
  316. #define VGA0_PD_P1_SHIFT 0
  317. #define VGA0_PD_P1_MASK (0x1f << 0)
  318. #define VGA1_PD_P2_DIV_4 (1 << 15)
  319. #define VGA1_PD_P1_DIV_2 (1 << 13)
  320. #define VGA1_PD_P1_SHIFT 8
  321. #define VGA1_PD_P1_MASK (0x1f << 8)
  322. #define DPLL_A 0x06014
  323. #define DPLL_B 0x06018
  324. #define DPLL_VCO_ENABLE (1 << 31)
  325. #define DPLL_DVO_HIGH_SPEED (1 << 30)
  326. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  327. #define DPLL_VGA_MODE_DIS (1 << 28)
  328. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  329. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  330. #define DPLL_MODE_MASK (3 << 26)
  331. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  332. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  333. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  334. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  335. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  336. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  337. #define DPLL_FPA01_P1_POST_DIV_MASK_IGD 0x00ff8000 /* IGD */
  338. #define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
  339. #define I915_CRC_ERROR_ENABLE (1UL<<29)
  340. #define I915_CRC_DONE_ENABLE (1UL<<28)
  341. #define I915_GMBUS_EVENT_ENABLE (1UL<<27)
  342. #define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  343. #define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  344. #define I915_DPST_EVENT_ENABLE (1UL<<23)
  345. #define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  346. #define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  347. #define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  348. #define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  349. #define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  350. #define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
  351. #define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  352. #define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  353. #define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
  354. #define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
  355. #define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  356. #define I915_DPST_EVENT_STATUS (1UL<<7)
  357. #define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  358. #define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  359. #define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  360. #define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  361. #define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
  362. #define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
  363. #define SRX_INDEX 0x3c4
  364. #define SRX_DATA 0x3c5
  365. #define SR01 1
  366. #define SR01_SCREEN_OFF (1<<5)
  367. #define PPCR 0x61204
  368. #define PPCR_ON (1<<0)
  369. #define DVOB 0x61140
  370. #define DVOB_ON (1<<31)
  371. #define DVOC 0x61160
  372. #define DVOC_ON (1<<31)
  373. #define LVDS 0x61180
  374. #define LVDS_ON (1<<31)
  375. #define ADPA 0x61100
  376. #define ADPA_DPMS_MASK (~(3<<10))
  377. #define ADPA_DPMS_ON (0<<10)
  378. #define ADPA_DPMS_SUSPEND (1<<10)
  379. #define ADPA_DPMS_STANDBY (2<<10)
  380. #define ADPA_DPMS_OFF (3<<10)
  381. #define RING_TAIL 0x00
  382. #define TAIL_ADDR 0x001FFFF8
  383. #define RING_HEAD 0x04
  384. #define HEAD_WRAP_COUNT 0xFFE00000
  385. #define HEAD_WRAP_ONE 0x00200000
  386. #define HEAD_ADDR 0x001FFFFC
  387. #define RING_START 0x08
  388. #define START_ADDR 0xFFFFF000
  389. #define RING_LEN 0x0C
  390. #define RING_NR_PAGES 0x001FF000
  391. #define RING_REPORT_MASK 0x00000006
  392. #define RING_REPORT_64K 0x00000002
  393. #define RING_REPORT_128K 0x00000004
  394. #define RING_NO_REPORT 0x00000000
  395. #define RING_VALID_MASK 0x00000001
  396. #define RING_VALID 0x00000001
  397. #define RING_INVALID 0x00000000
  398. /* Scratch pad debug 0 reg:
  399. */
  400. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  401. /*
  402. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  403. * this field (only one bit may be set).
  404. */
  405. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  406. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  407. #define DPLL_FPA01_P1_POST_DIV_SHIFT_IGD 15
  408. /* i830, required in DVO non-gang */
  409. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  410. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  411. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  412. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  413. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  414. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  415. #define PLL_REF_INPUT_MASK (3 << 13)
  416. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  417. /* IGDNG */
  418. # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
  419. # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
  420. # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
  421. # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
  422. # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
  423. /*
  424. * Parallel to Serial Load Pulse phase selection.
  425. * Selects the phase for the 10X DPLL clock for the PCIe
  426. * digital display port. The range is 4 to 13; 10 or more
  427. * is just a flip delay. The default is 6
  428. */
  429. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  430. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  431. /*
  432. * SDVO multiplier for 945G/GM. Not used on 965.
  433. */
  434. #define SDVO_MULTIPLIER_MASK 0x000000ff
  435. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  436. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  437. #define DPLL_A_MD 0x0601c /* 965+ only */
  438. /*
  439. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  440. *
  441. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  442. */
  443. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  444. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  445. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  446. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  447. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  448. /*
  449. * SDVO/UDI pixel multiplier.
  450. *
  451. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  452. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  453. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  454. * dummy bytes in the datastream at an increased clock rate, with both sides of
  455. * the link knowing how many bytes are fill.
  456. *
  457. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  458. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  459. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  460. * through an SDVO command.
  461. *
  462. * This register field has values of multiplication factor minus 1, with
  463. * a maximum multiplier of 5 for SDVO.
  464. */
  465. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  466. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  467. /*
  468. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  469. * This best be set to the default value (3) or the CRT won't work. No,
  470. * I don't entirely understand what this does...
  471. */
  472. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  473. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  474. #define DPLL_B_MD 0x06020 /* 965+ only */
  475. #define FPA0 0x06040
  476. #define FPA1 0x06044
  477. #define FPB0 0x06048
  478. #define FPB1 0x0604c
  479. #define FP_N_DIV_MASK 0x003f0000
  480. #define FP_N_IGD_DIV_MASK 0x00ff0000
  481. #define FP_N_DIV_SHIFT 16
  482. #define FP_M1_DIV_MASK 0x00003f00
  483. #define FP_M1_DIV_SHIFT 8
  484. #define FP_M2_DIV_MASK 0x0000003f
  485. #define FP_M2_IGD_DIV_MASK 0x000000ff
  486. #define FP_M2_DIV_SHIFT 0
  487. #define DPLL_TEST 0x606c
  488. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  489. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  490. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  491. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  492. #define DPLLB_TEST_N_BYPASS (1 << 19)
  493. #define DPLLB_TEST_M_BYPASS (1 << 18)
  494. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  495. #define DPLLA_TEST_N_BYPASS (1 << 3)
  496. #define DPLLA_TEST_M_BYPASS (1 << 2)
  497. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  498. #define D_STATE 0x6104
  499. #define CG_2D_DIS 0x6200
  500. #define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24)
  501. #define CG_3D_DIS 0x6204
  502. /*
  503. * Palette regs
  504. */
  505. #define PALETTE_A 0x0a000
  506. #define PALETTE_B 0x0a800
  507. /* MCH MMIO space */
  508. /*
  509. * MCHBAR mirror.
  510. *
  511. * This mirrors the MCHBAR MMIO space whose location is determined by
  512. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  513. * every way. It is not accessible from the CP register read instructions.
  514. *
  515. */
  516. #define MCHBAR_MIRROR_BASE 0x10000
  517. /** 915-945 and GM965 MCH register controlling DRAM channel access */
  518. #define DCC 0x10200
  519. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  520. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  521. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  522. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  523. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  524. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  525. /** 965 MCH register controlling DRAM channel configuration */
  526. #define C0DRB3 0x10206
  527. #define C1DRB3 0x10606
  528. /* Clocking configuration register */
  529. #define CLKCFG 0x10c00
  530. #define CLKCFG_FSB_400 (0 << 0) /* hrawclk 100 */
  531. #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
  532. #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
  533. #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
  534. #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
  535. #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
  536. /* this is a guess, could be 5 as well */
  537. #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
  538. #define CLKCFG_FSB_1600_ALT (5 << 0) /* hrawclk 400 */
  539. #define CLKCFG_FSB_MASK (7 << 0)
  540. /** GM965 GM45 render standby register */
  541. #define MCHBAR_RENDER_STANDBY 0x111B8
  542. #define PEG_BAND_GAP_DATA 0x14d68
  543. /*
  544. * Overlay regs
  545. */
  546. #define OVADD 0x30000
  547. #define DOVSTA 0x30008
  548. #define OC_BUF (0x3<<20)
  549. #define OGAMC5 0x30010
  550. #define OGAMC4 0x30014
  551. #define OGAMC3 0x30018
  552. #define OGAMC2 0x3001c
  553. #define OGAMC1 0x30020
  554. #define OGAMC0 0x30024
  555. /*
  556. * Display engine regs
  557. */
  558. /* Pipe A timing regs */
  559. #define HTOTAL_A 0x60000
  560. #define HBLANK_A 0x60004
  561. #define HSYNC_A 0x60008
  562. #define VTOTAL_A 0x6000c
  563. #define VBLANK_A 0x60010
  564. #define VSYNC_A 0x60014
  565. #define PIPEASRC 0x6001c
  566. #define BCLRPAT_A 0x60020
  567. /* Pipe B timing regs */
  568. #define HTOTAL_B 0x61000
  569. #define HBLANK_B 0x61004
  570. #define HSYNC_B 0x61008
  571. #define VTOTAL_B 0x6100c
  572. #define VBLANK_B 0x61010
  573. #define VSYNC_B 0x61014
  574. #define PIPEBSRC 0x6101c
  575. #define BCLRPAT_B 0x61020
  576. /* VGA port control */
  577. #define ADPA 0x61100
  578. #define ADPA_DAC_ENABLE (1<<31)
  579. #define ADPA_DAC_DISABLE 0
  580. #define ADPA_PIPE_SELECT_MASK (1<<30)
  581. #define ADPA_PIPE_A_SELECT 0
  582. #define ADPA_PIPE_B_SELECT (1<<30)
  583. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  584. #define ADPA_SETS_HVPOLARITY 0
  585. #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
  586. #define ADPA_VSYNC_CNTL_ENABLE 0
  587. #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
  588. #define ADPA_HSYNC_CNTL_ENABLE 0
  589. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  590. #define ADPA_VSYNC_ACTIVE_LOW 0
  591. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  592. #define ADPA_HSYNC_ACTIVE_LOW 0
  593. #define ADPA_DPMS_MASK (~(3<<10))
  594. #define ADPA_DPMS_ON (0<<10)
  595. #define ADPA_DPMS_SUSPEND (1<<10)
  596. #define ADPA_DPMS_STANDBY (2<<10)
  597. #define ADPA_DPMS_OFF (3<<10)
  598. /* Hotplug control (945+ only) */
  599. #define PORT_HOTPLUG_EN 0x61110
  600. #define HDMIB_HOTPLUG_INT_EN (1 << 29)
  601. #define DPB_HOTPLUG_INT_EN (1 << 29)
  602. #define HDMIC_HOTPLUG_INT_EN (1 << 28)
  603. #define DPC_HOTPLUG_INT_EN (1 << 28)
  604. #define HDMID_HOTPLUG_INT_EN (1 << 27)
  605. #define DPD_HOTPLUG_INT_EN (1 << 27)
  606. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  607. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  608. #define TV_HOTPLUG_INT_EN (1 << 18)
  609. #define CRT_HOTPLUG_INT_EN (1 << 9)
  610. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  611. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  612. /* must use period 64 on GM45 according to docs */
  613. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  614. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  615. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  616. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  617. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  618. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  619. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  620. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  621. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  622. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  623. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  624. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  625. #define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
  626. #define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f
  627. #define HOTPLUG_EN_MASK (HDMIB_HOTPLUG_INT_EN | \
  628. HDMIC_HOTPLUG_INT_EN | \
  629. HDMID_HOTPLUG_INT_EN | \
  630. SDVOB_HOTPLUG_INT_EN | \
  631. SDVOC_HOTPLUG_INT_EN | \
  632. TV_HOTPLUG_INT_EN | \
  633. CRT_HOTPLUG_INT_EN)
  634. #define PORT_HOTPLUG_STAT 0x61114
  635. #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
  636. #define DPB_HOTPLUG_INT_STATUS (1 << 29)
  637. #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
  638. #define DPC_HOTPLUG_INT_STATUS (1 << 28)
  639. #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
  640. #define DPD_HOTPLUG_INT_STATUS (1 << 27)
  641. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  642. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  643. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  644. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  645. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  646. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  647. #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
  648. #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
  649. /* SDVO port control */
  650. #define SDVOB 0x61140
  651. #define SDVOC 0x61160
  652. #define SDVO_ENABLE (1 << 31)
  653. #define SDVO_PIPE_B_SELECT (1 << 30)
  654. #define SDVO_STALL_SELECT (1 << 29)
  655. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  656. /**
  657. * 915G/GM SDVO pixel multiplier.
  658. *
  659. * Programmed value is multiplier - 1, up to 5x.
  660. *
  661. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  662. */
  663. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  664. #define SDVO_PORT_MULTIPLY_SHIFT 23
  665. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  666. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  667. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  668. #define SDVOC_GANG_MODE (1 << 16)
  669. #define SDVO_ENCODING_SDVO (0x0 << 10)
  670. #define SDVO_ENCODING_HDMI (0x2 << 10)
  671. /** Requird for HDMI operation */
  672. #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
  673. #define SDVO_BORDER_ENABLE (1 << 7)
  674. #define SDVO_AUDIO_ENABLE (1 << 6)
  675. /** New with 965, default is to be set */
  676. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  677. /** New with 965, default is to be set */
  678. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  679. #define SDVOB_PCIE_CONCURRENCY (1 << 3)
  680. #define SDVO_DETECTED (1 << 2)
  681. /* Bits to be preserved when writing */
  682. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
  683. #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
  684. /* DVO port control */
  685. #define DVOA 0x61120
  686. #define DVOB 0x61140
  687. #define DVOC 0x61160
  688. #define DVO_ENABLE (1 << 31)
  689. #define DVO_PIPE_B_SELECT (1 << 30)
  690. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  691. #define DVO_PIPE_STALL (1 << 28)
  692. #define DVO_PIPE_STALL_TV (2 << 28)
  693. #define DVO_PIPE_STALL_MASK (3 << 28)
  694. #define DVO_USE_VGA_SYNC (1 << 15)
  695. #define DVO_DATA_ORDER_I740 (0 << 14)
  696. #define DVO_DATA_ORDER_FP (1 << 14)
  697. #define DVO_VSYNC_DISABLE (1 << 11)
  698. #define DVO_HSYNC_DISABLE (1 << 10)
  699. #define DVO_VSYNC_TRISTATE (1 << 9)
  700. #define DVO_HSYNC_TRISTATE (1 << 8)
  701. #define DVO_BORDER_ENABLE (1 << 7)
  702. #define DVO_DATA_ORDER_GBRG (1 << 6)
  703. #define DVO_DATA_ORDER_RGGB (0 << 6)
  704. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  705. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  706. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  707. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  708. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  709. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  710. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  711. #define DVO_PRESERVE_MASK (0x7<<24)
  712. #define DVOA_SRCDIM 0x61124
  713. #define DVOB_SRCDIM 0x61144
  714. #define DVOC_SRCDIM 0x61164
  715. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  716. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  717. /* LVDS port control */
  718. #define LVDS 0x61180
  719. /*
  720. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  721. * the DPLL semantics change when the LVDS is assigned to that pipe.
  722. */
  723. #define LVDS_PORT_EN (1 << 31)
  724. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  725. #define LVDS_PIPEB_SELECT (1 << 30)
  726. /*
  727. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  728. * pixel.
  729. */
  730. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  731. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  732. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  733. /*
  734. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  735. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  736. * on.
  737. */
  738. #define LVDS_A3_POWER_MASK (3 << 6)
  739. #define LVDS_A3_POWER_DOWN (0 << 6)
  740. #define LVDS_A3_POWER_UP (3 << 6)
  741. /*
  742. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  743. * is set.
  744. */
  745. #define LVDS_CLKB_POWER_MASK (3 << 4)
  746. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  747. #define LVDS_CLKB_POWER_UP (3 << 4)
  748. /*
  749. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  750. * setting for whether we are in dual-channel mode. The B3 pair will
  751. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  752. */
  753. #define LVDS_B0B3_POWER_MASK (3 << 2)
  754. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  755. #define LVDS_B0B3_POWER_UP (3 << 2)
  756. /* Panel power sequencing */
  757. #define PP_STATUS 0x61200
  758. #define PP_ON (1 << 31)
  759. /*
  760. * Indicates that all dependencies of the panel are on:
  761. *
  762. * - PLL enabled
  763. * - pipe enabled
  764. * - LVDS/DVOB/DVOC on
  765. */
  766. #define PP_READY (1 << 30)
  767. #define PP_SEQUENCE_NONE (0 << 28)
  768. #define PP_SEQUENCE_ON (1 << 28)
  769. #define PP_SEQUENCE_OFF (2 << 28)
  770. #define PP_SEQUENCE_MASK 0x30000000
  771. #define PP_CONTROL 0x61204
  772. #define POWER_TARGET_ON (1 << 0)
  773. #define PP_ON_DELAYS 0x61208
  774. #define PP_OFF_DELAYS 0x6120c
  775. #define PP_DIVISOR 0x61210
  776. /* Panel fitting */
  777. #define PFIT_CONTROL 0x61230
  778. #define PFIT_ENABLE (1 << 31)
  779. #define PFIT_PIPE_MASK (3 << 29)
  780. #define PFIT_PIPE_SHIFT 29
  781. #define VERT_INTERP_DISABLE (0 << 10)
  782. #define VERT_INTERP_BILINEAR (1 << 10)
  783. #define VERT_INTERP_MASK (3 << 10)
  784. #define VERT_AUTO_SCALE (1 << 9)
  785. #define HORIZ_INTERP_DISABLE (0 << 6)
  786. #define HORIZ_INTERP_BILINEAR (1 << 6)
  787. #define HORIZ_INTERP_MASK (3 << 6)
  788. #define HORIZ_AUTO_SCALE (1 << 5)
  789. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  790. #define PFIT_PGM_RATIOS 0x61234
  791. #define PFIT_VERT_SCALE_MASK 0xfff00000
  792. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  793. #define PFIT_AUTO_RATIOS 0x61238
  794. /* Backlight control */
  795. #define BLC_PWM_CTL 0x61254
  796. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  797. #define BLC_PWM_CTL2 0x61250 /* 965+ only */
  798. #define BLM_COMBINATION_MODE (1 << 30)
  799. /*
  800. * This is the most significant 15 bits of the number of backlight cycles in a
  801. * complete cycle of the modulated backlight control.
  802. *
  803. * The actual value is this field multiplied by two.
  804. */
  805. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  806. #define BLM_LEGACY_MODE (1 << 16)
  807. /*
  808. * This is the number of cycles out of the backlight modulation cycle for which
  809. * the backlight is on.
  810. *
  811. * This field must be no greater than the number of cycles in the complete
  812. * backlight modulation cycle.
  813. */
  814. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  815. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  816. /* TV port control */
  817. #define TV_CTL 0x68000
  818. /** Enables the TV encoder */
  819. # define TV_ENC_ENABLE (1 << 31)
  820. /** Sources the TV encoder input from pipe B instead of A. */
  821. # define TV_ENC_PIPEB_SELECT (1 << 30)
  822. /** Outputs composite video (DAC A only) */
  823. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  824. /** Outputs SVideo video (DAC B/C) */
  825. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  826. /** Outputs Component video (DAC A/B/C) */
  827. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  828. /** Outputs Composite and SVideo (DAC A/B/C) */
  829. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  830. # define TV_TRILEVEL_SYNC (1 << 21)
  831. /** Enables slow sync generation (945GM only) */
  832. # define TV_SLOW_SYNC (1 << 20)
  833. /** Selects 4x oversampling for 480i and 576p */
  834. # define TV_OVERSAMPLE_4X (0 << 18)
  835. /** Selects 2x oversampling for 720p and 1080i */
  836. # define TV_OVERSAMPLE_2X (1 << 18)
  837. /** Selects no oversampling for 1080p */
  838. # define TV_OVERSAMPLE_NONE (2 << 18)
  839. /** Selects 8x oversampling */
  840. # define TV_OVERSAMPLE_8X (3 << 18)
  841. /** Selects progressive mode rather than interlaced */
  842. # define TV_PROGRESSIVE (1 << 17)
  843. /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  844. # define TV_PAL_BURST (1 << 16)
  845. /** Field for setting delay of Y compared to C */
  846. # define TV_YC_SKEW_MASK (7 << 12)
  847. /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
  848. # define TV_ENC_SDP_FIX (1 << 11)
  849. /**
  850. * Enables a fix for the 915GM only.
  851. *
  852. * Not sure what it does.
  853. */
  854. # define TV_ENC_C0_FIX (1 << 10)
  855. /** Bits that must be preserved by software */
  856. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  857. # define TV_FUSE_STATE_MASK (3 << 4)
  858. /** Read-only state that reports all features enabled */
  859. # define TV_FUSE_STATE_ENABLED (0 << 4)
  860. /** Read-only state that reports that Macrovision is disabled in hardware*/
  861. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  862. /** Read-only state that reports that TV-out is disabled in hardware. */
  863. # define TV_FUSE_STATE_DISABLED (2 << 4)
  864. /** Normal operation */
  865. # define TV_TEST_MODE_NORMAL (0 << 0)
  866. /** Encoder test pattern 1 - combo pattern */
  867. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  868. /** Encoder test pattern 2 - full screen vertical 75% color bars */
  869. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  870. /** Encoder test pattern 3 - full screen horizontal 75% color bars */
  871. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  872. /** Encoder test pattern 4 - random noise */
  873. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  874. /** Encoder test pattern 5 - linear color ramps */
  875. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  876. /**
  877. * This test mode forces the DACs to 50% of full output.
  878. *
  879. * This is used for load detection in combination with TVDAC_SENSE_MASK
  880. */
  881. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  882. # define TV_TEST_MODE_MASK (7 << 0)
  883. #define TV_DAC 0x68004
  884. /**
  885. * Reports that DAC state change logic has reported change (RO).
  886. *
  887. * This gets cleared when TV_DAC_STATE_EN is cleared
  888. */
  889. # define TVDAC_STATE_CHG (1 << 31)
  890. # define TVDAC_SENSE_MASK (7 << 28)
  891. /** Reports that DAC A voltage is above the detect threshold */
  892. # define TVDAC_A_SENSE (1 << 30)
  893. /** Reports that DAC B voltage is above the detect threshold */
  894. # define TVDAC_B_SENSE (1 << 29)
  895. /** Reports that DAC C voltage is above the detect threshold */
  896. # define TVDAC_C_SENSE (1 << 28)
  897. /**
  898. * Enables DAC state detection logic, for load-based TV detection.
  899. *
  900. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  901. * to off, for load detection to work.
  902. */
  903. # define TVDAC_STATE_CHG_EN (1 << 27)
  904. /** Sets the DAC A sense value to high */
  905. # define TVDAC_A_SENSE_CTL (1 << 26)
  906. /** Sets the DAC B sense value to high */
  907. # define TVDAC_B_SENSE_CTL (1 << 25)
  908. /** Sets the DAC C sense value to high */
  909. # define TVDAC_C_SENSE_CTL (1 << 24)
  910. /** Overrides the ENC_ENABLE and DAC voltage levels */
  911. # define DAC_CTL_OVERRIDE (1 << 7)
  912. /** Sets the slew rate. Must be preserved in software */
  913. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  914. # define DAC_A_1_3_V (0 << 4)
  915. # define DAC_A_1_1_V (1 << 4)
  916. # define DAC_A_0_7_V (2 << 4)
  917. # define DAC_A_MASK (3 << 4)
  918. # define DAC_B_1_3_V (0 << 2)
  919. # define DAC_B_1_1_V (1 << 2)
  920. # define DAC_B_0_7_V (2 << 2)
  921. # define DAC_B_MASK (3 << 2)
  922. # define DAC_C_1_3_V (0 << 0)
  923. # define DAC_C_1_1_V (1 << 0)
  924. # define DAC_C_0_7_V (2 << 0)
  925. # define DAC_C_MASK (3 << 0)
  926. /**
  927. * CSC coefficients are stored in a floating point format with 9 bits of
  928. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  929. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  930. * -1 (0x3) being the only legal negative value.
  931. */
  932. #define TV_CSC_Y 0x68010
  933. # define TV_RY_MASK 0x07ff0000
  934. # define TV_RY_SHIFT 16
  935. # define TV_GY_MASK 0x00000fff
  936. # define TV_GY_SHIFT 0
  937. #define TV_CSC_Y2 0x68014
  938. # define TV_BY_MASK 0x07ff0000
  939. # define TV_BY_SHIFT 16
  940. /**
  941. * Y attenuation for component video.
  942. *
  943. * Stored in 1.9 fixed point.
  944. */
  945. # define TV_AY_MASK 0x000003ff
  946. # define TV_AY_SHIFT 0
  947. #define TV_CSC_U 0x68018
  948. # define TV_RU_MASK 0x07ff0000
  949. # define TV_RU_SHIFT 16
  950. # define TV_GU_MASK 0x000007ff
  951. # define TV_GU_SHIFT 0
  952. #define TV_CSC_U2 0x6801c
  953. # define TV_BU_MASK 0x07ff0000
  954. # define TV_BU_SHIFT 16
  955. /**
  956. * U attenuation for component video.
  957. *
  958. * Stored in 1.9 fixed point.
  959. */
  960. # define TV_AU_MASK 0x000003ff
  961. # define TV_AU_SHIFT 0
  962. #define TV_CSC_V 0x68020
  963. # define TV_RV_MASK 0x0fff0000
  964. # define TV_RV_SHIFT 16
  965. # define TV_GV_MASK 0x000007ff
  966. # define TV_GV_SHIFT 0
  967. #define TV_CSC_V2 0x68024
  968. # define TV_BV_MASK 0x07ff0000
  969. # define TV_BV_SHIFT 16
  970. /**
  971. * V attenuation for component video.
  972. *
  973. * Stored in 1.9 fixed point.
  974. */
  975. # define TV_AV_MASK 0x000007ff
  976. # define TV_AV_SHIFT 0
  977. #define TV_CLR_KNOBS 0x68028
  978. /** 2s-complement brightness adjustment */
  979. # define TV_BRIGHTNESS_MASK 0xff000000
  980. # define TV_BRIGHTNESS_SHIFT 24
  981. /** Contrast adjustment, as a 2.6 unsigned floating point number */
  982. # define TV_CONTRAST_MASK 0x00ff0000
  983. # define TV_CONTRAST_SHIFT 16
  984. /** Saturation adjustment, as a 2.6 unsigned floating point number */
  985. # define TV_SATURATION_MASK 0x0000ff00
  986. # define TV_SATURATION_SHIFT 8
  987. /** Hue adjustment, as an integer phase angle in degrees */
  988. # define TV_HUE_MASK 0x000000ff
  989. # define TV_HUE_SHIFT 0
  990. #define TV_CLR_LEVEL 0x6802c
  991. /** Controls the DAC level for black */
  992. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  993. # define TV_BLACK_LEVEL_SHIFT 16
  994. /** Controls the DAC level for blanking */
  995. # define TV_BLANK_LEVEL_MASK 0x000001ff
  996. # define TV_BLANK_LEVEL_SHIFT 0
  997. #define TV_H_CTL_1 0x68030
  998. /** Number of pixels in the hsync. */
  999. # define TV_HSYNC_END_MASK 0x1fff0000
  1000. # define TV_HSYNC_END_SHIFT 16
  1001. /** Total number of pixels minus one in the line (display and blanking). */
  1002. # define TV_HTOTAL_MASK 0x00001fff
  1003. # define TV_HTOTAL_SHIFT 0
  1004. #define TV_H_CTL_2 0x68034
  1005. /** Enables the colorburst (needed for non-component color) */
  1006. # define TV_BURST_ENA (1 << 31)
  1007. /** Offset of the colorburst from the start of hsync, in pixels minus one. */
  1008. # define TV_HBURST_START_SHIFT 16
  1009. # define TV_HBURST_START_MASK 0x1fff0000
  1010. /** Length of the colorburst */
  1011. # define TV_HBURST_LEN_SHIFT 0
  1012. # define TV_HBURST_LEN_MASK 0x0001fff
  1013. #define TV_H_CTL_3 0x68038
  1014. /** End of hblank, measured in pixels minus one from start of hsync */
  1015. # define TV_HBLANK_END_SHIFT 16
  1016. # define TV_HBLANK_END_MASK 0x1fff0000
  1017. /** Start of hblank, measured in pixels minus one from start of hsync */
  1018. # define TV_HBLANK_START_SHIFT 0
  1019. # define TV_HBLANK_START_MASK 0x0001fff
  1020. #define TV_V_CTL_1 0x6803c
  1021. /** XXX */
  1022. # define TV_NBR_END_SHIFT 16
  1023. # define TV_NBR_END_MASK 0x07ff0000
  1024. /** XXX */
  1025. # define TV_VI_END_F1_SHIFT 8
  1026. # define TV_VI_END_F1_MASK 0x00003f00
  1027. /** XXX */
  1028. # define TV_VI_END_F2_SHIFT 0
  1029. # define TV_VI_END_F2_MASK 0x0000003f
  1030. #define TV_V_CTL_2 0x68040
  1031. /** Length of vsync, in half lines */
  1032. # define TV_VSYNC_LEN_MASK 0x07ff0000
  1033. # define TV_VSYNC_LEN_SHIFT 16
  1034. /** Offset of the start of vsync in field 1, measured in one less than the
  1035. * number of half lines.
  1036. */
  1037. # define TV_VSYNC_START_F1_MASK 0x00007f00
  1038. # define TV_VSYNC_START_F1_SHIFT 8
  1039. /**
  1040. * Offset of the start of vsync in field 2, measured in one less than the
  1041. * number of half lines.
  1042. */
  1043. # define TV_VSYNC_START_F2_MASK 0x0000007f
  1044. # define TV_VSYNC_START_F2_SHIFT 0
  1045. #define TV_V_CTL_3 0x68044
  1046. /** Enables generation of the equalization signal */
  1047. # define TV_EQUAL_ENA (1 << 31)
  1048. /** Length of vsync, in half lines */
  1049. # define TV_VEQ_LEN_MASK 0x007f0000
  1050. # define TV_VEQ_LEN_SHIFT 16
  1051. /** Offset of the start of equalization in field 1, measured in one less than
  1052. * the number of half lines.
  1053. */
  1054. # define TV_VEQ_START_F1_MASK 0x0007f00
  1055. # define TV_VEQ_START_F1_SHIFT 8
  1056. /**
  1057. * Offset of the start of equalization in field 2, measured in one less than
  1058. * the number of half lines.
  1059. */
  1060. # define TV_VEQ_START_F2_MASK 0x000007f
  1061. # define TV_VEQ_START_F2_SHIFT 0
  1062. #define TV_V_CTL_4 0x68048
  1063. /**
  1064. * Offset to start of vertical colorburst, measured in one less than the
  1065. * number of lines from vertical start.
  1066. */
  1067. # define TV_VBURST_START_F1_MASK 0x003f0000
  1068. # define TV_VBURST_START_F1_SHIFT 16
  1069. /**
  1070. * Offset to the end of vertical colorburst, measured in one less than the
  1071. * number of lines from the start of NBR.
  1072. */
  1073. # define TV_VBURST_END_F1_MASK 0x000000ff
  1074. # define TV_VBURST_END_F1_SHIFT 0
  1075. #define TV_V_CTL_5 0x6804c
  1076. /**
  1077. * Offset to start of vertical colorburst, measured in one less than the
  1078. * number of lines from vertical start.
  1079. */
  1080. # define TV_VBURST_START_F2_MASK 0x003f0000
  1081. # define TV_VBURST_START_F2_SHIFT 16
  1082. /**
  1083. * Offset to the end of vertical colorburst, measured in one less than the
  1084. * number of lines from the start of NBR.
  1085. */
  1086. # define TV_VBURST_END_F2_MASK 0x000000ff
  1087. # define TV_VBURST_END_F2_SHIFT 0
  1088. #define TV_V_CTL_6 0x68050
  1089. /**
  1090. * Offset to start of vertical colorburst, measured in one less than the
  1091. * number of lines from vertical start.
  1092. */
  1093. # define TV_VBURST_START_F3_MASK 0x003f0000
  1094. # define TV_VBURST_START_F3_SHIFT 16
  1095. /**
  1096. * Offset to the end of vertical colorburst, measured in one less than the
  1097. * number of lines from the start of NBR.
  1098. */
  1099. # define TV_VBURST_END_F3_MASK 0x000000ff
  1100. # define TV_VBURST_END_F3_SHIFT 0
  1101. #define TV_V_CTL_7 0x68054
  1102. /**
  1103. * Offset to start of vertical colorburst, measured in one less than the
  1104. * number of lines from vertical start.
  1105. */
  1106. # define TV_VBURST_START_F4_MASK 0x003f0000
  1107. # define TV_VBURST_START_F4_SHIFT 16
  1108. /**
  1109. * Offset to the end of vertical colorburst, measured in one less than the
  1110. * number of lines from the start of NBR.
  1111. */
  1112. # define TV_VBURST_END_F4_MASK 0x000000ff
  1113. # define TV_VBURST_END_F4_SHIFT 0
  1114. #define TV_SC_CTL_1 0x68060
  1115. /** Turns on the first subcarrier phase generation DDA */
  1116. # define TV_SC_DDA1_EN (1 << 31)
  1117. /** Turns on the first subcarrier phase generation DDA */
  1118. # define TV_SC_DDA2_EN (1 << 30)
  1119. /** Turns on the first subcarrier phase generation DDA */
  1120. # define TV_SC_DDA3_EN (1 << 29)
  1121. /** Sets the subcarrier DDA to reset frequency every other field */
  1122. # define TV_SC_RESET_EVERY_2 (0 << 24)
  1123. /** Sets the subcarrier DDA to reset frequency every fourth field */
  1124. # define TV_SC_RESET_EVERY_4 (1 << 24)
  1125. /** Sets the subcarrier DDA to reset frequency every eighth field */
  1126. # define TV_SC_RESET_EVERY_8 (2 << 24)
  1127. /** Sets the subcarrier DDA to never reset the frequency */
  1128. # define TV_SC_RESET_NEVER (3 << 24)
  1129. /** Sets the peak amplitude of the colorburst.*/
  1130. # define TV_BURST_LEVEL_MASK 0x00ff0000
  1131. # define TV_BURST_LEVEL_SHIFT 16
  1132. /** Sets the increment of the first subcarrier phase generation DDA */
  1133. # define TV_SCDDA1_INC_MASK 0x00000fff
  1134. # define TV_SCDDA1_INC_SHIFT 0
  1135. #define TV_SC_CTL_2 0x68064
  1136. /** Sets the rollover for the second subcarrier phase generation DDA */
  1137. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  1138. # define TV_SCDDA2_SIZE_SHIFT 16
  1139. /** Sets the increent of the second subcarrier phase generation DDA */
  1140. # define TV_SCDDA2_INC_MASK 0x00007fff
  1141. # define TV_SCDDA2_INC_SHIFT 0
  1142. #define TV_SC_CTL_3 0x68068
  1143. /** Sets the rollover for the third subcarrier phase generation DDA */
  1144. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  1145. # define TV_SCDDA3_SIZE_SHIFT 16
  1146. /** Sets the increent of the third subcarrier phase generation DDA */
  1147. # define TV_SCDDA3_INC_MASK 0x00007fff
  1148. # define TV_SCDDA3_INC_SHIFT 0
  1149. #define TV_WIN_POS 0x68070
  1150. /** X coordinate of the display from the start of horizontal active */
  1151. # define TV_XPOS_MASK 0x1fff0000
  1152. # define TV_XPOS_SHIFT 16
  1153. /** Y coordinate of the display from the start of vertical active (NBR) */
  1154. # define TV_YPOS_MASK 0x00000fff
  1155. # define TV_YPOS_SHIFT 0
  1156. #define TV_WIN_SIZE 0x68074
  1157. /** Horizontal size of the display window, measured in pixels*/
  1158. # define TV_XSIZE_MASK 0x1fff0000
  1159. # define TV_XSIZE_SHIFT 16
  1160. /**
  1161. * Vertical size of the display window, measured in pixels.
  1162. *
  1163. * Must be even for interlaced modes.
  1164. */
  1165. # define TV_YSIZE_MASK 0x00000fff
  1166. # define TV_YSIZE_SHIFT 0
  1167. #define TV_FILTER_CTL_1 0x68080
  1168. /**
  1169. * Enables automatic scaling calculation.
  1170. *
  1171. * If set, the rest of the registers are ignored, and the calculated values can
  1172. * be read back from the register.
  1173. */
  1174. # define TV_AUTO_SCALE (1 << 31)
  1175. /**
  1176. * Disables the vertical filter.
  1177. *
  1178. * This is required on modes more than 1024 pixels wide */
  1179. # define TV_V_FILTER_BYPASS (1 << 29)
  1180. /** Enables adaptive vertical filtering */
  1181. # define TV_VADAPT (1 << 28)
  1182. # define TV_VADAPT_MODE_MASK (3 << 26)
  1183. /** Selects the least adaptive vertical filtering mode */
  1184. # define TV_VADAPT_MODE_LEAST (0 << 26)
  1185. /** Selects the moderately adaptive vertical filtering mode */
  1186. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  1187. /** Selects the most adaptive vertical filtering mode */
  1188. # define TV_VADAPT_MODE_MOST (3 << 26)
  1189. /**
  1190. * Sets the horizontal scaling factor.
  1191. *
  1192. * This should be the fractional part of the horizontal scaling factor divided
  1193. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  1194. *
  1195. * (src width - 1) / ((oversample * dest width) - 1)
  1196. */
  1197. # define TV_HSCALE_FRAC_MASK 0x00003fff
  1198. # define TV_HSCALE_FRAC_SHIFT 0
  1199. #define TV_FILTER_CTL_2 0x68084
  1200. /**
  1201. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1202. *
  1203. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  1204. */
  1205. # define TV_VSCALE_INT_MASK 0x00038000
  1206. # define TV_VSCALE_INT_SHIFT 15
  1207. /**
  1208. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1209. *
  1210. * \sa TV_VSCALE_INT_MASK
  1211. */
  1212. # define TV_VSCALE_FRAC_MASK 0x00007fff
  1213. # define TV_VSCALE_FRAC_SHIFT 0
  1214. #define TV_FILTER_CTL_3 0x68088
  1215. /**
  1216. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1217. *
  1218. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  1219. *
  1220. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1221. */
  1222. # define TV_VSCALE_IP_INT_MASK 0x00038000
  1223. # define TV_VSCALE_IP_INT_SHIFT 15
  1224. /**
  1225. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1226. *
  1227. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1228. *
  1229. * \sa TV_VSCALE_IP_INT_MASK
  1230. */
  1231. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  1232. # define TV_VSCALE_IP_FRAC_SHIFT 0
  1233. #define TV_CC_CONTROL 0x68090
  1234. # define TV_CC_ENABLE (1 << 31)
  1235. /**
  1236. * Specifies which field to send the CC data in.
  1237. *
  1238. * CC data is usually sent in field 0.
  1239. */
  1240. # define TV_CC_FID_MASK (1 << 27)
  1241. # define TV_CC_FID_SHIFT 27
  1242. /** Sets the horizontal position of the CC data. Usually 135. */
  1243. # define TV_CC_HOFF_MASK 0x03ff0000
  1244. # define TV_CC_HOFF_SHIFT 16
  1245. /** Sets the vertical position of the CC data. Usually 21 */
  1246. # define TV_CC_LINE_MASK 0x0000003f
  1247. # define TV_CC_LINE_SHIFT 0
  1248. #define TV_CC_DATA 0x68094
  1249. # define TV_CC_RDY (1 << 31)
  1250. /** Second word of CC data to be transmitted. */
  1251. # define TV_CC_DATA_2_MASK 0x007f0000
  1252. # define TV_CC_DATA_2_SHIFT 16
  1253. /** First word of CC data to be transmitted. */
  1254. # define TV_CC_DATA_1_MASK 0x0000007f
  1255. # define TV_CC_DATA_1_SHIFT 0
  1256. #define TV_H_LUMA_0 0x68100
  1257. #define TV_H_LUMA_59 0x681ec
  1258. #define TV_H_CHROMA_0 0x68200
  1259. #define TV_H_CHROMA_59 0x682ec
  1260. #define TV_V_LUMA_0 0x68300
  1261. #define TV_V_LUMA_42 0x683a8
  1262. #define TV_V_CHROMA_0 0x68400
  1263. #define TV_V_CHROMA_42 0x684a8
  1264. /* Display Port */
  1265. #define DP_B 0x64100
  1266. #define DP_C 0x64200
  1267. #define DP_D 0x64300
  1268. #define DP_PORT_EN (1 << 31)
  1269. #define DP_PIPEB_SELECT (1 << 30)
  1270. /* Link training mode - select a suitable mode for each stage */
  1271. #define DP_LINK_TRAIN_PAT_1 (0 << 28)
  1272. #define DP_LINK_TRAIN_PAT_2 (1 << 28)
  1273. #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
  1274. #define DP_LINK_TRAIN_OFF (3 << 28)
  1275. #define DP_LINK_TRAIN_MASK (3 << 28)
  1276. #define DP_LINK_TRAIN_SHIFT 28
  1277. /* Signal voltages. These are mostly controlled by the other end */
  1278. #define DP_VOLTAGE_0_4 (0 << 25)
  1279. #define DP_VOLTAGE_0_6 (1 << 25)
  1280. #define DP_VOLTAGE_0_8 (2 << 25)
  1281. #define DP_VOLTAGE_1_2 (3 << 25)
  1282. #define DP_VOLTAGE_MASK (7 << 25)
  1283. #define DP_VOLTAGE_SHIFT 25
  1284. /* Signal pre-emphasis levels, like voltages, the other end tells us what
  1285. * they want
  1286. */
  1287. #define DP_PRE_EMPHASIS_0 (0 << 22)
  1288. #define DP_PRE_EMPHASIS_3_5 (1 << 22)
  1289. #define DP_PRE_EMPHASIS_6 (2 << 22)
  1290. #define DP_PRE_EMPHASIS_9_5 (3 << 22)
  1291. #define DP_PRE_EMPHASIS_MASK (7 << 22)
  1292. #define DP_PRE_EMPHASIS_SHIFT 22
  1293. /* How many wires to use. I guess 3 was too hard */
  1294. #define DP_PORT_WIDTH_1 (0 << 19)
  1295. #define DP_PORT_WIDTH_2 (1 << 19)
  1296. #define DP_PORT_WIDTH_4 (3 << 19)
  1297. #define DP_PORT_WIDTH_MASK (7 << 19)
  1298. /* Mystic DPCD version 1.1 special mode */
  1299. #define DP_ENHANCED_FRAMING (1 << 18)
  1300. /** locked once port is enabled */
  1301. #define DP_PORT_REVERSAL (1 << 15)
  1302. /** sends the clock on lane 15 of the PEG for debug */
  1303. #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
  1304. #define DP_SCRAMBLING_DISABLE (1 << 12)
  1305. /** limit RGB values to avoid confusing TVs */
  1306. #define DP_COLOR_RANGE_16_235 (1 << 8)
  1307. /** Turn on the audio link */
  1308. #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
  1309. /** vs and hs sync polarity */
  1310. #define DP_SYNC_VS_HIGH (1 << 4)
  1311. #define DP_SYNC_HS_HIGH (1 << 3)
  1312. /** A fantasy */
  1313. #define DP_DETECTED (1 << 2)
  1314. /** The aux channel provides a way to talk to the
  1315. * signal sink for DDC etc. Max packet size supported
  1316. * is 20 bytes in each direction, hence the 5 fixed
  1317. * data registers
  1318. */
  1319. #define DPB_AUX_CH_CTL 0x64110
  1320. #define DPB_AUX_CH_DATA1 0x64114
  1321. #define DPB_AUX_CH_DATA2 0x64118
  1322. #define DPB_AUX_CH_DATA3 0x6411c
  1323. #define DPB_AUX_CH_DATA4 0x64120
  1324. #define DPB_AUX_CH_DATA5 0x64124
  1325. #define DPC_AUX_CH_CTL 0x64210
  1326. #define DPC_AUX_CH_DATA1 0x64214
  1327. #define DPC_AUX_CH_DATA2 0x64218
  1328. #define DPC_AUX_CH_DATA3 0x6421c
  1329. #define DPC_AUX_CH_DATA4 0x64220
  1330. #define DPC_AUX_CH_DATA5 0x64224
  1331. #define DPD_AUX_CH_CTL 0x64310
  1332. #define DPD_AUX_CH_DATA1 0x64314
  1333. #define DPD_AUX_CH_DATA2 0x64318
  1334. #define DPD_AUX_CH_DATA3 0x6431c
  1335. #define DPD_AUX_CH_DATA4 0x64320
  1336. #define DPD_AUX_CH_DATA5 0x64324
  1337. #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
  1338. #define DP_AUX_CH_CTL_DONE (1 << 30)
  1339. #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
  1340. #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
  1341. #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
  1342. #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
  1343. #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
  1344. #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
  1345. #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
  1346. #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
  1347. #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
  1348. #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
  1349. #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
  1350. #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
  1351. #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
  1352. #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
  1353. #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
  1354. #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
  1355. #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
  1356. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
  1357. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
  1358. /*
  1359. * Computing GMCH M and N values for the Display Port link
  1360. *
  1361. * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
  1362. *
  1363. * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
  1364. *
  1365. * The GMCH value is used internally
  1366. *
  1367. * bytes_per_pixel is the number of bytes coming out of the plane,
  1368. * which is after the LUTs, so we want the bytes for our color format.
  1369. * For our current usage, this is always 3, one byte for R, G and B.
  1370. */
  1371. #define PIPEA_GMCH_DATA_M 0x70050
  1372. #define PIPEB_GMCH_DATA_M 0x71050
  1373. /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
  1374. #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
  1375. #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
  1376. #define PIPE_GMCH_DATA_M_MASK (0xffffff)
  1377. #define PIPEA_GMCH_DATA_N 0x70054
  1378. #define PIPEB_GMCH_DATA_N 0x71054
  1379. #define PIPE_GMCH_DATA_N_MASK (0xffffff)
  1380. /*
  1381. * Computing Link M and N values for the Display Port link
  1382. *
  1383. * Link M / N = pixel_clock / ls_clk
  1384. *
  1385. * (the DP spec calls pixel_clock the 'strm_clk')
  1386. *
  1387. * The Link value is transmitted in the Main Stream
  1388. * Attributes and VB-ID.
  1389. */
  1390. #define PIPEA_DP_LINK_M 0x70060
  1391. #define PIPEB_DP_LINK_M 0x71060
  1392. #define PIPEA_DP_LINK_M_MASK (0xffffff)
  1393. #define PIPEA_DP_LINK_N 0x70064
  1394. #define PIPEB_DP_LINK_N 0x71064
  1395. #define PIPEA_DP_LINK_N_MASK (0xffffff)
  1396. /* Display & cursor control */
  1397. /* Pipe A */
  1398. #define PIPEADSL 0x70000
  1399. #define PIPEACONF 0x70008
  1400. #define PIPEACONF_ENABLE (1<<31)
  1401. #define PIPEACONF_DISABLE 0
  1402. #define PIPEACONF_DOUBLE_WIDE (1<<30)
  1403. #define I965_PIPECONF_ACTIVE (1<<30)
  1404. #define PIPEACONF_SINGLE_WIDE 0
  1405. #define PIPEACONF_PIPE_UNLOCKED 0
  1406. #define PIPEACONF_PIPE_LOCKED (1<<25)
  1407. #define PIPEACONF_PALETTE 0
  1408. #define PIPEACONF_GAMMA (1<<24)
  1409. #define PIPECONF_FORCE_BORDER (1<<25)
  1410. #define PIPECONF_PROGRESSIVE (0 << 21)
  1411. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  1412. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
  1413. #define PIPEASTAT 0x70024
  1414. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  1415. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  1416. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  1417. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  1418. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  1419. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  1420. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  1421. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  1422. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  1423. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  1424. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  1425. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  1426. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  1427. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  1428. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  1429. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  1430. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  1431. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  1432. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  1433. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  1434. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  1435. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  1436. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  1437. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  1438. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  1439. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  1440. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  1441. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  1442. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  1443. #define DSPARB 0x70030
  1444. #define DSPARB_CSTART_MASK (0x7f << 7)
  1445. #define DSPARB_CSTART_SHIFT 7
  1446. #define DSPARB_BSTART_MASK (0x7f)
  1447. #define DSPARB_BSTART_SHIFT 0
  1448. /*
  1449. * The two pipe frame counter registers are not synchronized, so
  1450. * reading a stable value is somewhat tricky. The following code
  1451. * should work:
  1452. *
  1453. * do {
  1454. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  1455. * PIPE_FRAME_HIGH_SHIFT;
  1456. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  1457. * PIPE_FRAME_LOW_SHIFT);
  1458. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  1459. * PIPE_FRAME_HIGH_SHIFT);
  1460. * } while (high1 != high2);
  1461. * frame = (high1 << 8) | low1;
  1462. */
  1463. #define PIPEAFRAMEHIGH 0x70040
  1464. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  1465. #define PIPE_FRAME_HIGH_SHIFT 0
  1466. #define PIPEAFRAMEPIXEL 0x70044
  1467. #define PIPE_FRAME_LOW_MASK 0xff000000
  1468. #define PIPE_FRAME_LOW_SHIFT 24
  1469. #define PIPE_PIXEL_MASK 0x00ffffff
  1470. #define PIPE_PIXEL_SHIFT 0
  1471. /* GM45+ just has to be different */
  1472. #define PIPEA_FRMCOUNT_GM45 0x70040
  1473. #define PIPEA_FLIPCOUNT_GM45 0x70044
  1474. /* Cursor A & B regs */
  1475. #define CURACNTR 0x70080
  1476. /* Old style CUR*CNTR flags (desktop 8xx) */
  1477. #define CURSOR_ENABLE 0x80000000
  1478. #define CURSOR_GAMMA_ENABLE 0x40000000
  1479. #define CURSOR_STRIDE_MASK 0x30000000
  1480. #define CURSOR_FORMAT_SHIFT 24
  1481. #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
  1482. #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
  1483. #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
  1484. #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
  1485. #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
  1486. #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
  1487. /* New style CUR*CNTR flags */
  1488. #define CURSOR_MODE 0x27
  1489. #define CURSOR_MODE_DISABLE 0x00
  1490. #define CURSOR_MODE_64_32B_AX 0x07
  1491. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  1492. #define MCURSOR_PIPE_SELECT (1 << 28)
  1493. #define MCURSOR_PIPE_A 0x00
  1494. #define MCURSOR_PIPE_B (1 << 28)
  1495. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  1496. #define CURABASE 0x70084
  1497. #define CURAPOS 0x70088
  1498. #define CURSOR_POS_MASK 0x007FF
  1499. #define CURSOR_POS_SIGN 0x8000
  1500. #define CURSOR_X_SHIFT 0
  1501. #define CURSOR_Y_SHIFT 16
  1502. #define CURSIZE 0x700a0
  1503. #define CURBCNTR 0x700c0
  1504. #define CURBBASE 0x700c4
  1505. #define CURBPOS 0x700c8
  1506. /* Display A control */
  1507. #define DSPACNTR 0x70180
  1508. #define DISPLAY_PLANE_ENABLE (1<<31)
  1509. #define DISPLAY_PLANE_DISABLE 0
  1510. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  1511. #define DISPPLANE_GAMMA_DISABLE 0
  1512. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  1513. #define DISPPLANE_8BPP (0x2<<26)
  1514. #define DISPPLANE_15_16BPP (0x4<<26)
  1515. #define DISPPLANE_16BPP (0x5<<26)
  1516. #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
  1517. #define DISPPLANE_32BPP (0x7<<26)
  1518. #define DISPPLANE_STEREO_ENABLE (1<<25)
  1519. #define DISPPLANE_STEREO_DISABLE 0
  1520. #define DISPPLANE_SEL_PIPE_MASK (1<<24)
  1521. #define DISPPLANE_SEL_PIPE_A 0
  1522. #define DISPPLANE_SEL_PIPE_B (1<<24)
  1523. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  1524. #define DISPPLANE_SRC_KEY_DISABLE 0
  1525. #define DISPPLANE_LINE_DOUBLE (1<<20)
  1526. #define DISPPLANE_NO_LINE_DOUBLE 0
  1527. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  1528. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  1529. #define DISPPLANE_TILED (1<<10)
  1530. #define DSPAADDR 0x70184
  1531. #define DSPASTRIDE 0x70188
  1532. #define DSPAPOS 0x7018C /* reserved */
  1533. #define DSPASIZE 0x70190
  1534. #define DSPASURF 0x7019C /* 965+ only */
  1535. #define DSPATILEOFF 0x701A4 /* 965+ only */
  1536. /* VBIOS flags */
  1537. #define SWF00 0x71410
  1538. #define SWF01 0x71414
  1539. #define SWF02 0x71418
  1540. #define SWF03 0x7141c
  1541. #define SWF04 0x71420
  1542. #define SWF05 0x71424
  1543. #define SWF06 0x71428
  1544. #define SWF10 0x70410
  1545. #define SWF11 0x70414
  1546. #define SWF14 0x71420
  1547. #define SWF30 0x72414
  1548. #define SWF31 0x72418
  1549. #define SWF32 0x7241c
  1550. /* Pipe B */
  1551. #define PIPEBDSL 0x71000
  1552. #define PIPEBCONF 0x71008
  1553. #define PIPEBSTAT 0x71024
  1554. #define PIPEBFRAMEHIGH 0x71040
  1555. #define PIPEBFRAMEPIXEL 0x71044
  1556. #define PIPEB_FRMCOUNT_GM45 0x71040
  1557. #define PIPEB_FLIPCOUNT_GM45 0x71044
  1558. /* Display B control */
  1559. #define DSPBCNTR 0x71180
  1560. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  1561. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  1562. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  1563. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  1564. #define DSPBADDR 0x71184
  1565. #define DSPBSTRIDE 0x71188
  1566. #define DSPBPOS 0x7118C
  1567. #define DSPBSIZE 0x71190
  1568. #define DSPBSURF 0x7119C
  1569. #define DSPBTILEOFF 0x711A4
  1570. /* VBIOS regs */
  1571. #define VGACNTRL 0x71400
  1572. # define VGA_DISP_DISABLE (1 << 31)
  1573. # define VGA_2X_MODE (1 << 30)
  1574. # define VGA_PIPE_B_SELECT (1 << 29)
  1575. /* IGDNG */
  1576. #define CPU_VGACNTRL 0x41000
  1577. #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
  1578. #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
  1579. #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
  1580. #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
  1581. #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
  1582. #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
  1583. #define DIGITAL_PORTA_NO_DETECT (0 << 0)
  1584. #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
  1585. #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
  1586. /* refresh rate hardware control */
  1587. #define RR_HW_CTL 0x45300
  1588. #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
  1589. #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
  1590. #define FDI_PLL_BIOS_0 0x46000
  1591. #define FDI_PLL_BIOS_1 0x46004
  1592. #define FDI_PLL_BIOS_2 0x46008
  1593. #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
  1594. #define DISPLAY_PORT_PLL_BIOS_1 0x46010
  1595. #define DISPLAY_PORT_PLL_BIOS_2 0x46014
  1596. #define FDI_PLL_FREQ_CTL 0x46030
  1597. #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
  1598. #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
  1599. #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
  1600. #define PIPEA_DATA_M1 0x60030
  1601. #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
  1602. #define TU_SIZE_MASK 0x7e000000
  1603. #define PIPEA_DATA_M1_OFFSET 0
  1604. #define PIPEA_DATA_N1 0x60034
  1605. #define PIPEA_DATA_N1_OFFSET 0
  1606. #define PIPEA_DATA_M2 0x60038
  1607. #define PIPEA_DATA_M2_OFFSET 0
  1608. #define PIPEA_DATA_N2 0x6003c
  1609. #define PIPEA_DATA_N2_OFFSET 0
  1610. #define PIPEA_LINK_M1 0x60040
  1611. #define PIPEA_LINK_M1_OFFSET 0
  1612. #define PIPEA_LINK_N1 0x60044
  1613. #define PIPEA_LINK_N1_OFFSET 0
  1614. #define PIPEA_LINK_M2 0x60048
  1615. #define PIPEA_LINK_M2_OFFSET 0
  1616. #define PIPEA_LINK_N2 0x6004c
  1617. #define PIPEA_LINK_N2_OFFSET 0
  1618. /* PIPEB timing regs are same start from 0x61000 */
  1619. #define PIPEB_DATA_M1 0x61030
  1620. #define PIPEB_DATA_M1_OFFSET 0
  1621. #define PIPEB_DATA_N1 0x61034
  1622. #define PIPEB_DATA_N1_OFFSET 0
  1623. #define PIPEB_DATA_M2 0x61038
  1624. #define PIPEB_DATA_M2_OFFSET 0
  1625. #define PIPEB_DATA_N2 0x6103c
  1626. #define PIPEB_DATA_N2_OFFSET 0
  1627. #define PIPEB_LINK_M1 0x61040
  1628. #define PIPEB_LINK_M1_OFFSET 0
  1629. #define PIPEB_LINK_N1 0x61044
  1630. #define PIPEB_LINK_N1_OFFSET 0
  1631. #define PIPEB_LINK_M2 0x61048
  1632. #define PIPEB_LINK_M2_OFFSET 0
  1633. #define PIPEB_LINK_N2 0x6104c
  1634. #define PIPEB_LINK_N2_OFFSET 0
  1635. /* CPU panel fitter */
  1636. #define PFA_CTL_1 0x68080
  1637. #define PFB_CTL_1 0x68880
  1638. #define PF_ENABLE (1<<31)
  1639. /* legacy palette */
  1640. #define LGC_PALETTE_A 0x4a000
  1641. #define LGC_PALETTE_B 0x4a800
  1642. /* interrupts */
  1643. #define DE_MASTER_IRQ_CONTROL (1 << 31)
  1644. #define DE_SPRITEB_FLIP_DONE (1 << 29)
  1645. #define DE_SPRITEA_FLIP_DONE (1 << 28)
  1646. #define DE_PLANEB_FLIP_DONE (1 << 27)
  1647. #define DE_PLANEA_FLIP_DONE (1 << 26)
  1648. #define DE_PCU_EVENT (1 << 25)
  1649. #define DE_GTT_FAULT (1 << 24)
  1650. #define DE_POISON (1 << 23)
  1651. #define DE_PERFORM_COUNTER (1 << 22)
  1652. #define DE_PCH_EVENT (1 << 21)
  1653. #define DE_AUX_CHANNEL_A (1 << 20)
  1654. #define DE_DP_A_HOTPLUG (1 << 19)
  1655. #define DE_GSE (1 << 18)
  1656. #define DE_PIPEB_VBLANK (1 << 15)
  1657. #define DE_PIPEB_EVEN_FIELD (1 << 14)
  1658. #define DE_PIPEB_ODD_FIELD (1 << 13)
  1659. #define DE_PIPEB_LINE_COMPARE (1 << 12)
  1660. #define DE_PIPEB_VSYNC (1 << 11)
  1661. #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
  1662. #define DE_PIPEA_VBLANK (1 << 7)
  1663. #define DE_PIPEA_EVEN_FIELD (1 << 6)
  1664. #define DE_PIPEA_ODD_FIELD (1 << 5)
  1665. #define DE_PIPEA_LINE_COMPARE (1 << 4)
  1666. #define DE_PIPEA_VSYNC (1 << 3)
  1667. #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
  1668. #define DEISR 0x44000
  1669. #define DEIMR 0x44004
  1670. #define DEIIR 0x44008
  1671. #define DEIER 0x4400c
  1672. /* GT interrupt */
  1673. #define GT_SYNC_STATUS (1 << 2)
  1674. #define GT_USER_INTERRUPT (1 << 0)
  1675. #define GTISR 0x44010
  1676. #define GTIMR 0x44014
  1677. #define GTIIR 0x44018
  1678. #define GTIER 0x4401c
  1679. /* PCH */
  1680. /* south display engine interrupt */
  1681. #define SDE_CRT_HOTPLUG (1 << 11)
  1682. #define SDE_PORTD_HOTPLUG (1 << 10)
  1683. #define SDE_PORTC_HOTPLUG (1 << 9)
  1684. #define SDE_PORTB_HOTPLUG (1 << 8)
  1685. #define SDE_SDVOB_HOTPLUG (1 << 6)
  1686. #define SDEISR 0xc4000
  1687. #define SDEIMR 0xc4004
  1688. #define SDEIIR 0xc4008
  1689. #define SDEIER 0xc400c
  1690. /* digital port hotplug */
  1691. #define PCH_PORT_HOTPLUG 0xc4030
  1692. #define PORTD_HOTPLUG_ENABLE (1 << 20)
  1693. #define PORTD_PULSE_DURATION_2ms (0)
  1694. #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
  1695. #define PORTD_PULSE_DURATION_6ms (2 << 18)
  1696. #define PORTD_PULSE_DURATION_100ms (3 << 18)
  1697. #define PORTD_HOTPLUG_NO_DETECT (0)
  1698. #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
  1699. #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
  1700. #define PORTC_HOTPLUG_ENABLE (1 << 12)
  1701. #define PORTC_PULSE_DURATION_2ms (0)
  1702. #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
  1703. #define PORTC_PULSE_DURATION_6ms (2 << 10)
  1704. #define PORTC_PULSE_DURATION_100ms (3 << 10)
  1705. #define PORTC_HOTPLUG_NO_DETECT (0)
  1706. #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
  1707. #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
  1708. #define PORTB_HOTPLUG_ENABLE (1 << 4)
  1709. #define PORTB_PULSE_DURATION_2ms (0)
  1710. #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
  1711. #define PORTB_PULSE_DURATION_6ms (2 << 2)
  1712. #define PORTB_PULSE_DURATION_100ms (3 << 2)
  1713. #define PORTB_HOTPLUG_NO_DETECT (0)
  1714. #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
  1715. #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
  1716. #define PCH_GPIOA 0xc5010
  1717. #define PCH_GPIOB 0xc5014
  1718. #define PCH_GPIOC 0xc5018
  1719. #define PCH_GPIOD 0xc501c
  1720. #define PCH_GPIOE 0xc5020
  1721. #define PCH_GPIOF 0xc5024
  1722. #define PCH_DPLL_A 0xc6014
  1723. #define PCH_DPLL_B 0xc6018
  1724. #define PCH_FPA0 0xc6040
  1725. #define PCH_FPA1 0xc6044
  1726. #define PCH_FPB0 0xc6048
  1727. #define PCH_FPB1 0xc604c
  1728. #define PCH_DPLL_TEST 0xc606c
  1729. #define PCH_DREF_CONTROL 0xC6200
  1730. #define DREF_CONTROL_MASK 0x7fc3
  1731. #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
  1732. #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
  1733. #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
  1734. #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
  1735. #define DREF_SSC_SOURCE_DISABLE (0<<11)
  1736. #define DREF_SSC_SOURCE_ENABLE (2<<11)
  1737. #define DREF_SSC_SOURCE_MASK (2<<11)
  1738. #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
  1739. #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
  1740. #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
  1741. #define DREF_NONSPREAD_SOURCE_MASK (2<<9)
  1742. #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
  1743. #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
  1744. #define DREF_SSC4_DOWNSPREAD (0<<6)
  1745. #define DREF_SSC4_CENTERSPREAD (1<<6)
  1746. #define DREF_SSC1_DISABLE (0<<1)
  1747. #define DREF_SSC1_ENABLE (1<<1)
  1748. #define DREF_SSC4_DISABLE (0)
  1749. #define DREF_SSC4_ENABLE (1)
  1750. #define PCH_RAWCLK_FREQ 0xc6204
  1751. #define FDL_TP1_TIMER_SHIFT 12
  1752. #define FDL_TP1_TIMER_MASK (3<<12)
  1753. #define FDL_TP2_TIMER_SHIFT 10
  1754. #define FDL_TP2_TIMER_MASK (3<<10)
  1755. #define RAWCLK_FREQ_MASK 0x3ff
  1756. #define PCH_DPLL_TMR_CFG 0xc6208
  1757. #define PCH_SSC4_PARMS 0xc6210
  1758. #define PCH_SSC4_AUX_PARMS 0xc6214
  1759. /* transcoder */
  1760. #define TRANS_HTOTAL_A 0xe0000
  1761. #define TRANS_HTOTAL_SHIFT 16
  1762. #define TRANS_HACTIVE_SHIFT 0
  1763. #define TRANS_HBLANK_A 0xe0004
  1764. #define TRANS_HBLANK_END_SHIFT 16
  1765. #define TRANS_HBLANK_START_SHIFT 0
  1766. #define TRANS_HSYNC_A 0xe0008
  1767. #define TRANS_HSYNC_END_SHIFT 16
  1768. #define TRANS_HSYNC_START_SHIFT 0
  1769. #define TRANS_VTOTAL_A 0xe000c
  1770. #define TRANS_VTOTAL_SHIFT 16
  1771. #define TRANS_VACTIVE_SHIFT 0
  1772. #define TRANS_VBLANK_A 0xe0010
  1773. #define TRANS_VBLANK_END_SHIFT 16
  1774. #define TRANS_VBLANK_START_SHIFT 0
  1775. #define TRANS_VSYNC_A 0xe0014
  1776. #define TRANS_VSYNC_END_SHIFT 16
  1777. #define TRANS_VSYNC_START_SHIFT 0
  1778. #define TRANSA_DATA_M1 0xe0030
  1779. #define TRANSA_DATA_N1 0xe0034
  1780. #define TRANSA_DATA_M2 0xe0038
  1781. #define TRANSA_DATA_N2 0xe003c
  1782. #define TRANSA_DP_LINK_M1 0xe0040
  1783. #define TRANSA_DP_LINK_N1 0xe0044
  1784. #define TRANSA_DP_LINK_M2 0xe0048
  1785. #define TRANSA_DP_LINK_N2 0xe004c
  1786. #define TRANS_HTOTAL_B 0xe1000
  1787. #define TRANS_HBLANK_B 0xe1004
  1788. #define TRANS_HSYNC_B 0xe1008
  1789. #define TRANS_VTOTAL_B 0xe100c
  1790. #define TRANS_VBLANK_B 0xe1010
  1791. #define TRANS_VSYNC_B 0xe1014
  1792. #define TRANSB_DATA_M1 0xe1030
  1793. #define TRANSB_DATA_N1 0xe1034
  1794. #define TRANSB_DATA_M2 0xe1038
  1795. #define TRANSB_DATA_N2 0xe103c
  1796. #define TRANSB_DP_LINK_M1 0xe1040
  1797. #define TRANSB_DP_LINK_N1 0xe1044
  1798. #define TRANSB_DP_LINK_M2 0xe1048
  1799. #define TRANSB_DP_LINK_N2 0xe104c
  1800. #define TRANSACONF 0xf0008
  1801. #define TRANSBCONF 0xf1008
  1802. #define TRANS_DISABLE (0<<31)
  1803. #define TRANS_ENABLE (1<<31)
  1804. #define TRANS_STATE_MASK (1<<30)
  1805. #define TRANS_STATE_DISABLE (0<<30)
  1806. #define TRANS_STATE_ENABLE (1<<30)
  1807. #define TRANS_FSYNC_DELAY_HB1 (0<<27)
  1808. #define TRANS_FSYNC_DELAY_HB2 (1<<27)
  1809. #define TRANS_FSYNC_DELAY_HB3 (2<<27)
  1810. #define TRANS_FSYNC_DELAY_HB4 (3<<27)
  1811. #define TRANS_DP_AUDIO_ONLY (1<<26)
  1812. #define TRANS_DP_VIDEO_AUDIO (0<<26)
  1813. #define TRANS_PROGRESSIVE (0<<21)
  1814. #define TRANS_8BPC (0<<5)
  1815. #define TRANS_10BPC (1<<5)
  1816. #define TRANS_6BPC (2<<5)
  1817. #define TRANS_12BPC (3<<5)
  1818. #define FDI_RXA_CHICKEN 0xc200c
  1819. #define FDI_RXB_CHICKEN 0xc2010
  1820. #define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
  1821. /* CPU: FDI_TX */
  1822. #define FDI_TXA_CTL 0x60100
  1823. #define FDI_TXB_CTL 0x61100
  1824. #define FDI_TX_DISABLE (0<<31)
  1825. #define FDI_TX_ENABLE (1<<31)
  1826. #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
  1827. #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
  1828. #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
  1829. #define FDI_LINK_TRAIN_NONE (3<<28)
  1830. #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
  1831. #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
  1832. #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
  1833. #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
  1834. #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
  1835. #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
  1836. #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
  1837. #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
  1838. #define FDI_DP_PORT_WIDTH_X1 (0<<19)
  1839. #define FDI_DP_PORT_WIDTH_X2 (1<<19)
  1840. #define FDI_DP_PORT_WIDTH_X3 (2<<19)
  1841. #define FDI_DP_PORT_WIDTH_X4 (3<<19)
  1842. #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
  1843. /* IGDNG: hardwired to 1 */
  1844. #define FDI_TX_PLL_ENABLE (1<<14)
  1845. /* both Tx and Rx */
  1846. #define FDI_SCRAMBLING_ENABLE (0<<7)
  1847. #define FDI_SCRAMBLING_DISABLE (1<<7)
  1848. /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
  1849. #define FDI_RXA_CTL 0xf000c
  1850. #define FDI_RXB_CTL 0xf100c
  1851. #define FDI_RX_ENABLE (1<<31)
  1852. #define FDI_RX_DISABLE (0<<31)
  1853. /* train, dp width same as FDI_TX */
  1854. #define FDI_DP_PORT_WIDTH_X8 (7<<19)
  1855. #define FDI_8BPC (0<<16)
  1856. #define FDI_10BPC (1<<16)
  1857. #define FDI_6BPC (2<<16)
  1858. #define FDI_12BPC (3<<16)
  1859. #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
  1860. #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
  1861. #define FDI_RX_PLL_ENABLE (1<<13)
  1862. #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
  1863. #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
  1864. #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
  1865. #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
  1866. #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
  1867. #define FDI_SEL_RAWCLK (0<<4)
  1868. #define FDI_SEL_PCDCLK (1<<4)
  1869. #define FDI_RXA_MISC 0xf0010
  1870. #define FDI_RXB_MISC 0xf1010
  1871. #define FDI_RXA_TUSIZE1 0xf0030
  1872. #define FDI_RXA_TUSIZE2 0xf0038
  1873. #define FDI_RXB_TUSIZE1 0xf1030
  1874. #define FDI_RXB_TUSIZE2 0xf1038
  1875. /* FDI_RX interrupt register format */
  1876. #define FDI_RX_INTER_LANE_ALIGN (1<<10)
  1877. #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
  1878. #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
  1879. #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
  1880. #define FDI_RX_FS_CODE_ERR (1<<6)
  1881. #define FDI_RX_FE_CODE_ERR (1<<5)
  1882. #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
  1883. #define FDI_RX_HDCP_LINK_FAIL (1<<3)
  1884. #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
  1885. #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
  1886. #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
  1887. #define FDI_RXA_IIR 0xf0014
  1888. #define FDI_RXA_IMR 0xf0018
  1889. #define FDI_RXB_IIR 0xf1014
  1890. #define FDI_RXB_IMR 0xf1018
  1891. #define FDI_PLL_CTL_1 0xfe000
  1892. #define FDI_PLL_CTL_2 0xfe004
  1893. /* CRT */
  1894. #define PCH_ADPA 0xe1100
  1895. #define ADPA_TRANS_SELECT_MASK (1<<30)
  1896. #define ADPA_TRANS_A_SELECT 0
  1897. #define ADPA_TRANS_B_SELECT (1<<30)
  1898. #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
  1899. #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
  1900. #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
  1901. #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
  1902. #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
  1903. #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
  1904. #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
  1905. #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
  1906. #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
  1907. #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
  1908. #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
  1909. #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
  1910. #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
  1911. #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
  1912. #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
  1913. #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
  1914. #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
  1915. #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
  1916. #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
  1917. /* or SDVOB */
  1918. #define HDMIB 0xe1140
  1919. #define PORT_ENABLE (1 << 31)
  1920. #define TRANSCODER_A (0)
  1921. #define TRANSCODER_B (1 << 30)
  1922. #define COLOR_FORMAT_8bpc (0)
  1923. #define COLOR_FORMAT_12bpc (3 << 26)
  1924. #define SDVOB_HOTPLUG_ENABLE (1 << 23)
  1925. #define SDVO_ENCODING (0)
  1926. #define TMDS_ENCODING (2 << 10)
  1927. #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
  1928. #define SDVOB_BORDER_ENABLE (1 << 7)
  1929. #define AUDIO_ENABLE (1 << 6)
  1930. #define VSYNC_ACTIVE_HIGH (1 << 4)
  1931. #define HSYNC_ACTIVE_HIGH (1 << 3)
  1932. #define PORT_DETECTED (1 << 2)
  1933. #define HDMIC 0xe1150
  1934. #define HDMID 0xe1160
  1935. #define PCH_LVDS 0xe1180
  1936. #define LVDS_DETECTED (1 << 1)
  1937. #define BLC_PWM_CPU_CTL2 0x48250
  1938. #define PWM_ENABLE (1 << 31)
  1939. #define PWM_PIPE_A (0 << 29)
  1940. #define PWM_PIPE_B (1 << 29)
  1941. #define BLC_PWM_CPU_CTL 0x48254
  1942. #define BLC_PWM_PCH_CTL1 0xc8250
  1943. #define PWM_PCH_ENABLE (1 << 31)
  1944. #define PWM_POLARITY_ACTIVE_LOW (1 << 29)
  1945. #define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
  1946. #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
  1947. #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
  1948. #define BLC_PWM_PCH_CTL2 0xc8254
  1949. #define PCH_PP_STATUS 0xc7200
  1950. #define PCH_PP_CONTROL 0xc7204
  1951. #define EDP_FORCE_VDD (1 << 3)
  1952. #define EDP_BLC_ENABLE (1 << 2)
  1953. #define PANEL_POWER_RESET (1 << 1)
  1954. #define PANEL_POWER_OFF (0 << 0)
  1955. #define PANEL_POWER_ON (1 << 0)
  1956. #define PCH_PP_ON_DELAYS 0xc7208
  1957. #define EDP_PANEL (1 << 30)
  1958. #define PCH_PP_OFF_DELAYS 0xc720c
  1959. #define PCH_PP_DIVISOR 0xc7210
  1960. #endif /* _I915_REG_H_ */