tg3.c 397 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.105"
  63. #define DRV_MODULE_RELDATE "December 2, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. #define TG3_RX_STD_BUFF_RING_SIZE \
  120. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  121. #define TG3_RX_JMB_BUFF_RING_SIZE \
  122. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  123. /* minimum number of free TX descriptors required to wake up TX process */
  124. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  125. #define TG3_RAW_IP_ALIGN 2
  126. /* number of ETHTOOL_GSTATS u64's */
  127. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  128. #define TG3_NUM_TEST 6
  129. #define FIRMWARE_TG3 "tigon/tg3.bin"
  130. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  131. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  132. static char version[] __devinitdata =
  133. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  134. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  135. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  136. MODULE_LICENSE("GPL");
  137. MODULE_VERSION(DRV_MODULE_VERSION);
  138. MODULE_FIRMWARE(FIRMWARE_TG3);
  139. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  140. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  141. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  142. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  143. module_param(tg3_debug, int, 0);
  144. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  145. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  228. {}
  229. };
  230. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  231. static const struct {
  232. const char string[ETH_GSTRING_LEN];
  233. } ethtool_stats_keys[TG3_NUM_STATS] = {
  234. { "rx_octets" },
  235. { "rx_fragments" },
  236. { "rx_ucast_packets" },
  237. { "rx_mcast_packets" },
  238. { "rx_bcast_packets" },
  239. { "rx_fcs_errors" },
  240. { "rx_align_errors" },
  241. { "rx_xon_pause_rcvd" },
  242. { "rx_xoff_pause_rcvd" },
  243. { "rx_mac_ctrl_rcvd" },
  244. { "rx_xoff_entered" },
  245. { "rx_frame_too_long_errors" },
  246. { "rx_jabbers" },
  247. { "rx_undersize_packets" },
  248. { "rx_in_length_errors" },
  249. { "rx_out_length_errors" },
  250. { "rx_64_or_less_octet_packets" },
  251. { "rx_65_to_127_octet_packets" },
  252. { "rx_128_to_255_octet_packets" },
  253. { "rx_256_to_511_octet_packets" },
  254. { "rx_512_to_1023_octet_packets" },
  255. { "rx_1024_to_1522_octet_packets" },
  256. { "rx_1523_to_2047_octet_packets" },
  257. { "rx_2048_to_4095_octet_packets" },
  258. { "rx_4096_to_8191_octet_packets" },
  259. { "rx_8192_to_9022_octet_packets" },
  260. { "tx_octets" },
  261. { "tx_collisions" },
  262. { "tx_xon_sent" },
  263. { "tx_xoff_sent" },
  264. { "tx_flow_control" },
  265. { "tx_mac_errors" },
  266. { "tx_single_collisions" },
  267. { "tx_mult_collisions" },
  268. { "tx_deferred" },
  269. { "tx_excessive_collisions" },
  270. { "tx_late_collisions" },
  271. { "tx_collide_2times" },
  272. { "tx_collide_3times" },
  273. { "tx_collide_4times" },
  274. { "tx_collide_5times" },
  275. { "tx_collide_6times" },
  276. { "tx_collide_7times" },
  277. { "tx_collide_8times" },
  278. { "tx_collide_9times" },
  279. { "tx_collide_10times" },
  280. { "tx_collide_11times" },
  281. { "tx_collide_12times" },
  282. { "tx_collide_13times" },
  283. { "tx_collide_14times" },
  284. { "tx_collide_15times" },
  285. { "tx_ucast_packets" },
  286. { "tx_mcast_packets" },
  287. { "tx_bcast_packets" },
  288. { "tx_carrier_sense_errors" },
  289. { "tx_discards" },
  290. { "tx_errors" },
  291. { "dma_writeq_full" },
  292. { "dma_write_prioq_full" },
  293. { "rxbds_empty" },
  294. { "rx_discards" },
  295. { "rx_errors" },
  296. { "rx_threshold_hit" },
  297. { "dma_readq_full" },
  298. { "dma_read_prioq_full" },
  299. { "tx_comp_queue_full" },
  300. { "ring_set_send_prod_index" },
  301. { "ring_status_update" },
  302. { "nic_irqs" },
  303. { "nic_avoided_irqs" },
  304. { "nic_tx_threshold_hit" }
  305. };
  306. static const struct {
  307. const char string[ETH_GSTRING_LEN];
  308. } ethtool_test_keys[TG3_NUM_TEST] = {
  309. { "nvram test (online) " },
  310. { "link test (online) " },
  311. { "register test (offline)" },
  312. { "memory test (offline)" },
  313. { "loopback test (offline)" },
  314. { "interrupt test (offline)" },
  315. };
  316. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. writel(val, tp->regs + off);
  319. }
  320. static u32 tg3_read32(struct tg3 *tp, u32 off)
  321. {
  322. return (readl(tp->regs + off));
  323. }
  324. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  325. {
  326. writel(val, tp->aperegs + off);
  327. }
  328. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  329. {
  330. return (readl(tp->aperegs + off));
  331. }
  332. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  333. {
  334. unsigned long flags;
  335. spin_lock_irqsave(&tp->indirect_lock, flags);
  336. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  338. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  339. }
  340. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. writel(val, tp->regs + off);
  343. readl(tp->regs + off);
  344. }
  345. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  346. {
  347. unsigned long flags;
  348. u32 val;
  349. spin_lock_irqsave(&tp->indirect_lock, flags);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  351. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  352. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  353. return val;
  354. }
  355. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  356. {
  357. unsigned long flags;
  358. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  359. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  360. TG3_64BIT_REG_LOW, val);
  361. return;
  362. }
  363. if (off == TG3_RX_STD_PROD_IDX_REG) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  365. TG3_64BIT_REG_LOW, val);
  366. return;
  367. }
  368. spin_lock_irqsave(&tp->indirect_lock, flags);
  369. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  371. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  372. /* In indirect mode when disabling interrupts, we also need
  373. * to clear the interrupt bit in the GRC local ctrl register.
  374. */
  375. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  376. (val == 0x1)) {
  377. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  378. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  379. }
  380. }
  381. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  382. {
  383. unsigned long flags;
  384. u32 val;
  385. spin_lock_irqsave(&tp->indirect_lock, flags);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  387. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  388. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  389. return val;
  390. }
  391. /* usec_wait specifies the wait time in usec when writing to certain registers
  392. * where it is unsafe to read back the register without some delay.
  393. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  394. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  395. */
  396. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  397. {
  398. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  399. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  400. /* Non-posted methods */
  401. tp->write32(tp, off, val);
  402. else {
  403. /* Posted method */
  404. tg3_write32(tp, off, val);
  405. if (usec_wait)
  406. udelay(usec_wait);
  407. tp->read32(tp, off);
  408. }
  409. /* Wait again after the read for the posted method to guarantee that
  410. * the wait time is met.
  411. */
  412. if (usec_wait)
  413. udelay(usec_wait);
  414. }
  415. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. tp->write32_mbox(tp, off, val);
  418. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  419. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  420. tp->read32_mbox(tp, off);
  421. }
  422. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  423. {
  424. void __iomem *mbox = tp->regs + off;
  425. writel(val, mbox);
  426. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  427. writel(val, mbox);
  428. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  429. readl(mbox);
  430. }
  431. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  432. {
  433. return (readl(tp->regs + off + GRCMBOX_BASE));
  434. }
  435. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. writel(val, tp->regs + off + GRCMBOX_BASE);
  438. }
  439. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  440. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  441. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  442. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  443. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  444. #define tw32(reg,val) tp->write32(tp, reg, val)
  445. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  446. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  447. #define tr32(reg) tp->read32(tp, reg)
  448. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  449. {
  450. unsigned long flags;
  451. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  452. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  453. return;
  454. spin_lock_irqsave(&tp->indirect_lock, flags);
  455. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  456. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  457. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  458. /* Always leave this as zero. */
  459. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  460. } else {
  461. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  462. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  463. /* Always leave this as zero. */
  464. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  465. }
  466. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  467. }
  468. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  469. {
  470. unsigned long flags;
  471. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  472. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  473. *val = 0;
  474. return;
  475. }
  476. spin_lock_irqsave(&tp->indirect_lock, flags);
  477. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  478. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  479. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  480. /* Always leave this as zero. */
  481. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  482. } else {
  483. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  484. *val = tr32(TG3PCI_MEM_WIN_DATA);
  485. /* Always leave this as zero. */
  486. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  487. }
  488. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  489. }
  490. static void tg3_ape_lock_init(struct tg3 *tp)
  491. {
  492. int i;
  493. /* Make sure the driver hasn't any stale locks. */
  494. for (i = 0; i < 8; i++)
  495. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  496. APE_LOCK_GRANT_DRIVER);
  497. }
  498. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  499. {
  500. int i, off;
  501. int ret = 0;
  502. u32 status;
  503. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  504. return 0;
  505. switch (locknum) {
  506. case TG3_APE_LOCK_GRC:
  507. case TG3_APE_LOCK_MEM:
  508. break;
  509. default:
  510. return -EINVAL;
  511. }
  512. off = 4 * locknum;
  513. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  514. /* Wait for up to 1 millisecond to acquire lock. */
  515. for (i = 0; i < 100; i++) {
  516. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  517. if (status == APE_LOCK_GRANT_DRIVER)
  518. break;
  519. udelay(10);
  520. }
  521. if (status != APE_LOCK_GRANT_DRIVER) {
  522. /* Revoke the lock request. */
  523. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  524. APE_LOCK_GRANT_DRIVER);
  525. ret = -EBUSY;
  526. }
  527. return ret;
  528. }
  529. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  530. {
  531. int off;
  532. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  533. return;
  534. switch (locknum) {
  535. case TG3_APE_LOCK_GRC:
  536. case TG3_APE_LOCK_MEM:
  537. break;
  538. default:
  539. return;
  540. }
  541. off = 4 * locknum;
  542. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  543. }
  544. static void tg3_disable_ints(struct tg3 *tp)
  545. {
  546. int i;
  547. tw32(TG3PCI_MISC_HOST_CTRL,
  548. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  549. for (i = 0; i < tp->irq_max; i++)
  550. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  551. }
  552. static void tg3_enable_ints(struct tg3 *tp)
  553. {
  554. int i;
  555. u32 coal_now = 0;
  556. tp->irq_sync = 0;
  557. wmb();
  558. tw32(TG3PCI_MISC_HOST_CTRL,
  559. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  560. for (i = 0; i < tp->irq_cnt; i++) {
  561. struct tg3_napi *tnapi = &tp->napi[i];
  562. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  563. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  564. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  565. coal_now |= tnapi->coal_now;
  566. }
  567. /* Force an initial interrupt */
  568. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  569. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  570. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  571. else
  572. tw32(HOSTCC_MODE, tp->coalesce_mode |
  573. HOSTCC_MODE_ENABLE | coal_now);
  574. }
  575. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  576. {
  577. struct tg3 *tp = tnapi->tp;
  578. struct tg3_hw_status *sblk = tnapi->hw_status;
  579. unsigned int work_exists = 0;
  580. /* check for phy events */
  581. if (!(tp->tg3_flags &
  582. (TG3_FLAG_USE_LINKCHG_REG |
  583. TG3_FLAG_POLL_SERDES))) {
  584. if (sblk->status & SD_STATUS_LINK_CHG)
  585. work_exists = 1;
  586. }
  587. /* check for RX/TX work to do */
  588. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  589. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  590. work_exists = 1;
  591. return work_exists;
  592. }
  593. /* tg3_int_reenable
  594. * similar to tg3_enable_ints, but it accurately determines whether there
  595. * is new work pending and can return without flushing the PIO write
  596. * which reenables interrupts
  597. */
  598. static void tg3_int_reenable(struct tg3_napi *tnapi)
  599. {
  600. struct tg3 *tp = tnapi->tp;
  601. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  602. mmiowb();
  603. /* When doing tagged status, this work check is unnecessary.
  604. * The last_tag we write above tells the chip which piece of
  605. * work we've completed.
  606. */
  607. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  608. tg3_has_work(tnapi))
  609. tw32(HOSTCC_MODE, tp->coalesce_mode |
  610. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  611. }
  612. static void tg3_napi_disable(struct tg3 *tp)
  613. {
  614. int i;
  615. for (i = tp->irq_cnt - 1; i >= 0; i--)
  616. napi_disable(&tp->napi[i].napi);
  617. }
  618. static void tg3_napi_enable(struct tg3 *tp)
  619. {
  620. int i;
  621. for (i = 0; i < tp->irq_cnt; i++)
  622. napi_enable(&tp->napi[i].napi);
  623. }
  624. static inline void tg3_netif_stop(struct tg3 *tp)
  625. {
  626. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  627. tg3_napi_disable(tp);
  628. netif_tx_disable(tp->dev);
  629. }
  630. static inline void tg3_netif_start(struct tg3 *tp)
  631. {
  632. /* NOTE: unconditional netif_tx_wake_all_queues is only
  633. * appropriate so long as all callers are assured to
  634. * have free tx slots (such as after tg3_init_hw)
  635. */
  636. netif_tx_wake_all_queues(tp->dev);
  637. tg3_napi_enable(tp);
  638. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  639. tg3_enable_ints(tp);
  640. }
  641. static void tg3_switch_clocks(struct tg3 *tp)
  642. {
  643. u32 clock_ctrl;
  644. u32 orig_clock_ctrl;
  645. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  646. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  647. return;
  648. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  649. orig_clock_ctrl = clock_ctrl;
  650. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  651. CLOCK_CTRL_CLKRUN_OENABLE |
  652. 0x1f);
  653. tp->pci_clock_ctrl = clock_ctrl;
  654. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  655. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  656. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  657. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  658. }
  659. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  660. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  661. clock_ctrl |
  662. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  663. 40);
  664. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  665. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  666. 40);
  667. }
  668. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  669. }
  670. #define PHY_BUSY_LOOPS 5000
  671. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  672. {
  673. u32 frame_val;
  674. unsigned int loops;
  675. int ret;
  676. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  677. tw32_f(MAC_MI_MODE,
  678. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  679. udelay(80);
  680. }
  681. *val = 0x0;
  682. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  683. MI_COM_PHY_ADDR_MASK);
  684. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  685. MI_COM_REG_ADDR_MASK);
  686. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  687. tw32_f(MAC_MI_COM, frame_val);
  688. loops = PHY_BUSY_LOOPS;
  689. while (loops != 0) {
  690. udelay(10);
  691. frame_val = tr32(MAC_MI_COM);
  692. if ((frame_val & MI_COM_BUSY) == 0) {
  693. udelay(5);
  694. frame_val = tr32(MAC_MI_COM);
  695. break;
  696. }
  697. loops -= 1;
  698. }
  699. ret = -EBUSY;
  700. if (loops != 0) {
  701. *val = frame_val & MI_COM_DATA_MASK;
  702. ret = 0;
  703. }
  704. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  705. tw32_f(MAC_MI_MODE, tp->mi_mode);
  706. udelay(80);
  707. }
  708. return ret;
  709. }
  710. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  711. {
  712. u32 frame_val;
  713. unsigned int loops;
  714. int ret;
  715. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  716. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  717. return 0;
  718. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  719. tw32_f(MAC_MI_MODE,
  720. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  721. udelay(80);
  722. }
  723. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  724. MI_COM_PHY_ADDR_MASK);
  725. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  726. MI_COM_REG_ADDR_MASK);
  727. frame_val |= (val & MI_COM_DATA_MASK);
  728. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  729. tw32_f(MAC_MI_COM, frame_val);
  730. loops = PHY_BUSY_LOOPS;
  731. while (loops != 0) {
  732. udelay(10);
  733. frame_val = tr32(MAC_MI_COM);
  734. if ((frame_val & MI_COM_BUSY) == 0) {
  735. udelay(5);
  736. frame_val = tr32(MAC_MI_COM);
  737. break;
  738. }
  739. loops -= 1;
  740. }
  741. ret = -EBUSY;
  742. if (loops != 0)
  743. ret = 0;
  744. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  745. tw32_f(MAC_MI_MODE, tp->mi_mode);
  746. udelay(80);
  747. }
  748. return ret;
  749. }
  750. static int tg3_bmcr_reset(struct tg3 *tp)
  751. {
  752. u32 phy_control;
  753. int limit, err;
  754. /* OK, reset it, and poll the BMCR_RESET bit until it
  755. * clears or we time out.
  756. */
  757. phy_control = BMCR_RESET;
  758. err = tg3_writephy(tp, MII_BMCR, phy_control);
  759. if (err != 0)
  760. return -EBUSY;
  761. limit = 5000;
  762. while (limit--) {
  763. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  764. if (err != 0)
  765. return -EBUSY;
  766. if ((phy_control & BMCR_RESET) == 0) {
  767. udelay(40);
  768. break;
  769. }
  770. udelay(10);
  771. }
  772. if (limit < 0)
  773. return -EBUSY;
  774. return 0;
  775. }
  776. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  777. {
  778. struct tg3 *tp = bp->priv;
  779. u32 val;
  780. spin_lock_bh(&tp->lock);
  781. if (tg3_readphy(tp, reg, &val))
  782. val = -EIO;
  783. spin_unlock_bh(&tp->lock);
  784. return val;
  785. }
  786. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  787. {
  788. struct tg3 *tp = bp->priv;
  789. u32 ret = 0;
  790. spin_lock_bh(&tp->lock);
  791. if (tg3_writephy(tp, reg, val))
  792. ret = -EIO;
  793. spin_unlock_bh(&tp->lock);
  794. return ret;
  795. }
  796. static int tg3_mdio_reset(struct mii_bus *bp)
  797. {
  798. return 0;
  799. }
  800. static void tg3_mdio_config_5785(struct tg3 *tp)
  801. {
  802. u32 val;
  803. struct phy_device *phydev;
  804. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  805. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  806. case TG3_PHY_ID_BCM50610:
  807. case TG3_PHY_ID_BCM50610M:
  808. val = MAC_PHYCFG2_50610_LED_MODES;
  809. break;
  810. case TG3_PHY_ID_BCMAC131:
  811. val = MAC_PHYCFG2_AC131_LED_MODES;
  812. break;
  813. case TG3_PHY_ID_RTL8211C:
  814. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  815. break;
  816. case TG3_PHY_ID_RTL8201E:
  817. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  818. break;
  819. default:
  820. return;
  821. }
  822. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  823. tw32(MAC_PHYCFG2, val);
  824. val = tr32(MAC_PHYCFG1);
  825. val &= ~(MAC_PHYCFG1_RGMII_INT |
  826. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  827. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  828. tw32(MAC_PHYCFG1, val);
  829. return;
  830. }
  831. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  832. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  833. MAC_PHYCFG2_FMODE_MASK_MASK |
  834. MAC_PHYCFG2_GMODE_MASK_MASK |
  835. MAC_PHYCFG2_ACT_MASK_MASK |
  836. MAC_PHYCFG2_QUAL_MASK_MASK |
  837. MAC_PHYCFG2_INBAND_ENABLE;
  838. tw32(MAC_PHYCFG2, val);
  839. val = tr32(MAC_PHYCFG1);
  840. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  841. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  842. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  843. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  844. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  845. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  846. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  847. }
  848. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  849. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  850. tw32(MAC_PHYCFG1, val);
  851. val = tr32(MAC_EXT_RGMII_MODE);
  852. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  853. MAC_RGMII_MODE_RX_QUALITY |
  854. MAC_RGMII_MODE_RX_ACTIVITY |
  855. MAC_RGMII_MODE_RX_ENG_DET |
  856. MAC_RGMII_MODE_TX_ENABLE |
  857. MAC_RGMII_MODE_TX_LOWPWR |
  858. MAC_RGMII_MODE_TX_RESET);
  859. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  860. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  861. val |= MAC_RGMII_MODE_RX_INT_B |
  862. MAC_RGMII_MODE_RX_QUALITY |
  863. MAC_RGMII_MODE_RX_ACTIVITY |
  864. MAC_RGMII_MODE_RX_ENG_DET;
  865. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  866. val |= MAC_RGMII_MODE_TX_ENABLE |
  867. MAC_RGMII_MODE_TX_LOWPWR |
  868. MAC_RGMII_MODE_TX_RESET;
  869. }
  870. tw32(MAC_EXT_RGMII_MODE, val);
  871. }
  872. static void tg3_mdio_start(struct tg3 *tp)
  873. {
  874. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  875. tw32_f(MAC_MI_MODE, tp->mi_mode);
  876. udelay(80);
  877. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  878. u32 funcnum, is_serdes;
  879. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  880. if (funcnum)
  881. tp->phy_addr = 2;
  882. else
  883. tp->phy_addr = 1;
  884. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  885. if (is_serdes)
  886. tp->phy_addr += 7;
  887. } else
  888. tp->phy_addr = TG3_PHY_MII_ADDR;
  889. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  891. tg3_mdio_config_5785(tp);
  892. }
  893. static int tg3_mdio_init(struct tg3 *tp)
  894. {
  895. int i;
  896. u32 reg;
  897. struct phy_device *phydev;
  898. tg3_mdio_start(tp);
  899. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  900. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  901. return 0;
  902. tp->mdio_bus = mdiobus_alloc();
  903. if (tp->mdio_bus == NULL)
  904. return -ENOMEM;
  905. tp->mdio_bus->name = "tg3 mdio bus";
  906. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  907. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  908. tp->mdio_bus->priv = tp;
  909. tp->mdio_bus->parent = &tp->pdev->dev;
  910. tp->mdio_bus->read = &tg3_mdio_read;
  911. tp->mdio_bus->write = &tg3_mdio_write;
  912. tp->mdio_bus->reset = &tg3_mdio_reset;
  913. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  914. tp->mdio_bus->irq = &tp->mdio_irq[0];
  915. for (i = 0; i < PHY_MAX_ADDR; i++)
  916. tp->mdio_bus->irq[i] = PHY_POLL;
  917. /* The bus registration will look for all the PHYs on the mdio bus.
  918. * Unfortunately, it does not ensure the PHY is powered up before
  919. * accessing the PHY ID registers. A chip reset is the
  920. * quickest way to bring the device back to an operational state..
  921. */
  922. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  923. tg3_bmcr_reset(tp);
  924. i = mdiobus_register(tp->mdio_bus);
  925. if (i) {
  926. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  927. tp->dev->name, i);
  928. mdiobus_free(tp->mdio_bus);
  929. return i;
  930. }
  931. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  932. if (!phydev || !phydev->drv) {
  933. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  934. mdiobus_unregister(tp->mdio_bus);
  935. mdiobus_free(tp->mdio_bus);
  936. return -ENODEV;
  937. }
  938. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  939. case TG3_PHY_ID_BCM57780:
  940. phydev->interface = PHY_INTERFACE_MODE_GMII;
  941. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  942. break;
  943. case TG3_PHY_ID_BCM50610:
  944. case TG3_PHY_ID_BCM50610M:
  945. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  946. PHY_BRCM_RX_REFCLK_UNUSED |
  947. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  948. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  949. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  950. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  951. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  952. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  953. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  954. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  955. /* fallthru */
  956. case TG3_PHY_ID_RTL8211C:
  957. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  958. break;
  959. case TG3_PHY_ID_RTL8201E:
  960. case TG3_PHY_ID_BCMAC131:
  961. phydev->interface = PHY_INTERFACE_MODE_MII;
  962. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  963. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  964. break;
  965. }
  966. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  967. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  968. tg3_mdio_config_5785(tp);
  969. return 0;
  970. }
  971. static void tg3_mdio_fini(struct tg3 *tp)
  972. {
  973. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  974. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  975. mdiobus_unregister(tp->mdio_bus);
  976. mdiobus_free(tp->mdio_bus);
  977. }
  978. }
  979. /* tp->lock is held. */
  980. static inline void tg3_generate_fw_event(struct tg3 *tp)
  981. {
  982. u32 val;
  983. val = tr32(GRC_RX_CPU_EVENT);
  984. val |= GRC_RX_CPU_DRIVER_EVENT;
  985. tw32_f(GRC_RX_CPU_EVENT, val);
  986. tp->last_event_jiffies = jiffies;
  987. }
  988. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  989. /* tp->lock is held. */
  990. static void tg3_wait_for_event_ack(struct tg3 *tp)
  991. {
  992. int i;
  993. unsigned int delay_cnt;
  994. long time_remain;
  995. /* If enough time has passed, no wait is necessary. */
  996. time_remain = (long)(tp->last_event_jiffies + 1 +
  997. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  998. (long)jiffies;
  999. if (time_remain < 0)
  1000. return;
  1001. /* Check if we can shorten the wait time. */
  1002. delay_cnt = jiffies_to_usecs(time_remain);
  1003. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1004. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1005. delay_cnt = (delay_cnt >> 3) + 1;
  1006. for (i = 0; i < delay_cnt; i++) {
  1007. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1008. break;
  1009. udelay(8);
  1010. }
  1011. }
  1012. /* tp->lock is held. */
  1013. static void tg3_ump_link_report(struct tg3 *tp)
  1014. {
  1015. u32 reg;
  1016. u32 val;
  1017. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1018. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1019. return;
  1020. tg3_wait_for_event_ack(tp);
  1021. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1022. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1023. val = 0;
  1024. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1025. val = reg << 16;
  1026. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1027. val |= (reg & 0xffff);
  1028. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1029. val = 0;
  1030. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1031. val = reg << 16;
  1032. if (!tg3_readphy(tp, MII_LPA, &reg))
  1033. val |= (reg & 0xffff);
  1034. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1035. val = 0;
  1036. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1037. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1038. val = reg << 16;
  1039. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1040. val |= (reg & 0xffff);
  1041. }
  1042. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1043. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1044. val = reg << 16;
  1045. else
  1046. val = 0;
  1047. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1048. tg3_generate_fw_event(tp);
  1049. }
  1050. static void tg3_link_report(struct tg3 *tp)
  1051. {
  1052. if (!netif_carrier_ok(tp->dev)) {
  1053. if (netif_msg_link(tp))
  1054. printk(KERN_INFO PFX "%s: Link is down.\n",
  1055. tp->dev->name);
  1056. tg3_ump_link_report(tp);
  1057. } else if (netif_msg_link(tp)) {
  1058. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1059. tp->dev->name,
  1060. (tp->link_config.active_speed == SPEED_1000 ?
  1061. 1000 :
  1062. (tp->link_config.active_speed == SPEED_100 ?
  1063. 100 : 10)),
  1064. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1065. "full" : "half"));
  1066. printk(KERN_INFO PFX
  1067. "%s: Flow control is %s for TX and %s for RX.\n",
  1068. tp->dev->name,
  1069. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1070. "on" : "off",
  1071. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1072. "on" : "off");
  1073. tg3_ump_link_report(tp);
  1074. }
  1075. }
  1076. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1077. {
  1078. u16 miireg;
  1079. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1080. miireg = ADVERTISE_PAUSE_CAP;
  1081. else if (flow_ctrl & FLOW_CTRL_TX)
  1082. miireg = ADVERTISE_PAUSE_ASYM;
  1083. else if (flow_ctrl & FLOW_CTRL_RX)
  1084. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1085. else
  1086. miireg = 0;
  1087. return miireg;
  1088. }
  1089. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1090. {
  1091. u16 miireg;
  1092. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1093. miireg = ADVERTISE_1000XPAUSE;
  1094. else if (flow_ctrl & FLOW_CTRL_TX)
  1095. miireg = ADVERTISE_1000XPSE_ASYM;
  1096. else if (flow_ctrl & FLOW_CTRL_RX)
  1097. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1098. else
  1099. miireg = 0;
  1100. return miireg;
  1101. }
  1102. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1103. {
  1104. u8 cap = 0;
  1105. if (lcladv & ADVERTISE_1000XPAUSE) {
  1106. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1107. if (rmtadv & LPA_1000XPAUSE)
  1108. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1109. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1110. cap = FLOW_CTRL_RX;
  1111. } else {
  1112. if (rmtadv & LPA_1000XPAUSE)
  1113. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1114. }
  1115. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1116. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1117. cap = FLOW_CTRL_TX;
  1118. }
  1119. return cap;
  1120. }
  1121. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1122. {
  1123. u8 autoneg;
  1124. u8 flowctrl = 0;
  1125. u32 old_rx_mode = tp->rx_mode;
  1126. u32 old_tx_mode = tp->tx_mode;
  1127. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1128. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1129. else
  1130. autoneg = tp->link_config.autoneg;
  1131. if (autoneg == AUTONEG_ENABLE &&
  1132. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1133. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1134. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1135. else
  1136. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1137. } else
  1138. flowctrl = tp->link_config.flowctrl;
  1139. tp->link_config.active_flowctrl = flowctrl;
  1140. if (flowctrl & FLOW_CTRL_RX)
  1141. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1142. else
  1143. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1144. if (old_rx_mode != tp->rx_mode)
  1145. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1146. if (flowctrl & FLOW_CTRL_TX)
  1147. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1148. else
  1149. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1150. if (old_tx_mode != tp->tx_mode)
  1151. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1152. }
  1153. static void tg3_adjust_link(struct net_device *dev)
  1154. {
  1155. u8 oldflowctrl, linkmesg = 0;
  1156. u32 mac_mode, lcl_adv, rmt_adv;
  1157. struct tg3 *tp = netdev_priv(dev);
  1158. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1159. spin_lock_bh(&tp->lock);
  1160. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1161. MAC_MODE_HALF_DUPLEX);
  1162. oldflowctrl = tp->link_config.active_flowctrl;
  1163. if (phydev->link) {
  1164. lcl_adv = 0;
  1165. rmt_adv = 0;
  1166. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1167. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1168. else if (phydev->speed == SPEED_1000 ||
  1169. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1170. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1171. else
  1172. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1173. if (phydev->duplex == DUPLEX_HALF)
  1174. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1175. else {
  1176. lcl_adv = tg3_advert_flowctrl_1000T(
  1177. tp->link_config.flowctrl);
  1178. if (phydev->pause)
  1179. rmt_adv = LPA_PAUSE_CAP;
  1180. if (phydev->asym_pause)
  1181. rmt_adv |= LPA_PAUSE_ASYM;
  1182. }
  1183. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1184. } else
  1185. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1186. if (mac_mode != tp->mac_mode) {
  1187. tp->mac_mode = mac_mode;
  1188. tw32_f(MAC_MODE, tp->mac_mode);
  1189. udelay(40);
  1190. }
  1191. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1192. if (phydev->speed == SPEED_10)
  1193. tw32(MAC_MI_STAT,
  1194. MAC_MI_STAT_10MBPS_MODE |
  1195. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1196. else
  1197. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1198. }
  1199. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1200. tw32(MAC_TX_LENGTHS,
  1201. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1202. (6 << TX_LENGTHS_IPG_SHIFT) |
  1203. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1204. else
  1205. tw32(MAC_TX_LENGTHS,
  1206. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1207. (6 << TX_LENGTHS_IPG_SHIFT) |
  1208. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1209. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1210. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1211. phydev->speed != tp->link_config.active_speed ||
  1212. phydev->duplex != tp->link_config.active_duplex ||
  1213. oldflowctrl != tp->link_config.active_flowctrl)
  1214. linkmesg = 1;
  1215. tp->link_config.active_speed = phydev->speed;
  1216. tp->link_config.active_duplex = phydev->duplex;
  1217. spin_unlock_bh(&tp->lock);
  1218. if (linkmesg)
  1219. tg3_link_report(tp);
  1220. }
  1221. static int tg3_phy_init(struct tg3 *tp)
  1222. {
  1223. struct phy_device *phydev;
  1224. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1225. return 0;
  1226. /* Bring the PHY back to a known state. */
  1227. tg3_bmcr_reset(tp);
  1228. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1229. /* Attach the MAC to the PHY. */
  1230. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1231. phydev->dev_flags, phydev->interface);
  1232. if (IS_ERR(phydev)) {
  1233. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1234. return PTR_ERR(phydev);
  1235. }
  1236. /* Mask with MAC supported features. */
  1237. switch (phydev->interface) {
  1238. case PHY_INTERFACE_MODE_GMII:
  1239. case PHY_INTERFACE_MODE_RGMII:
  1240. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1241. phydev->supported &= (PHY_GBIT_FEATURES |
  1242. SUPPORTED_Pause |
  1243. SUPPORTED_Asym_Pause);
  1244. break;
  1245. }
  1246. /* fallthru */
  1247. case PHY_INTERFACE_MODE_MII:
  1248. phydev->supported &= (PHY_BASIC_FEATURES |
  1249. SUPPORTED_Pause |
  1250. SUPPORTED_Asym_Pause);
  1251. break;
  1252. default:
  1253. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1254. return -EINVAL;
  1255. }
  1256. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1257. phydev->advertising = phydev->supported;
  1258. return 0;
  1259. }
  1260. static void tg3_phy_start(struct tg3 *tp)
  1261. {
  1262. struct phy_device *phydev;
  1263. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1264. return;
  1265. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1266. if (tp->link_config.phy_is_low_power) {
  1267. tp->link_config.phy_is_low_power = 0;
  1268. phydev->speed = tp->link_config.orig_speed;
  1269. phydev->duplex = tp->link_config.orig_duplex;
  1270. phydev->autoneg = tp->link_config.orig_autoneg;
  1271. phydev->advertising = tp->link_config.orig_advertising;
  1272. }
  1273. phy_start(phydev);
  1274. phy_start_aneg(phydev);
  1275. }
  1276. static void tg3_phy_stop(struct tg3 *tp)
  1277. {
  1278. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1279. return;
  1280. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1281. }
  1282. static void tg3_phy_fini(struct tg3 *tp)
  1283. {
  1284. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1285. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1286. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1287. }
  1288. }
  1289. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1290. {
  1291. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1292. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1293. }
  1294. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1295. {
  1296. u32 phytest;
  1297. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1298. u32 phy;
  1299. tg3_writephy(tp, MII_TG3_FET_TEST,
  1300. phytest | MII_TG3_FET_SHADOW_EN);
  1301. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1302. if (enable)
  1303. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1304. else
  1305. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1306. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1307. }
  1308. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1309. }
  1310. }
  1311. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1312. {
  1313. u32 reg;
  1314. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1315. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1316. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1317. return;
  1318. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1319. tg3_phy_fet_toggle_apd(tp, enable);
  1320. return;
  1321. }
  1322. reg = MII_TG3_MISC_SHDW_WREN |
  1323. MII_TG3_MISC_SHDW_SCR5_SEL |
  1324. MII_TG3_MISC_SHDW_SCR5_LPED |
  1325. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1326. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1327. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1328. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1329. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1330. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1331. reg = MII_TG3_MISC_SHDW_WREN |
  1332. MII_TG3_MISC_SHDW_APD_SEL |
  1333. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1334. if (enable)
  1335. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1336. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1337. }
  1338. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1339. {
  1340. u32 phy;
  1341. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1342. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1343. return;
  1344. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1345. u32 ephy;
  1346. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1347. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1348. tg3_writephy(tp, MII_TG3_FET_TEST,
  1349. ephy | MII_TG3_FET_SHADOW_EN);
  1350. if (!tg3_readphy(tp, reg, &phy)) {
  1351. if (enable)
  1352. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1353. else
  1354. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1355. tg3_writephy(tp, reg, phy);
  1356. }
  1357. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1358. }
  1359. } else {
  1360. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1361. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1362. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1363. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1364. if (enable)
  1365. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1366. else
  1367. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1368. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1369. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1370. }
  1371. }
  1372. }
  1373. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1374. {
  1375. u32 val;
  1376. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1377. return;
  1378. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1379. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1380. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1381. (val | (1 << 15) | (1 << 4)));
  1382. }
  1383. static void tg3_phy_apply_otp(struct tg3 *tp)
  1384. {
  1385. u32 otp, phy;
  1386. if (!tp->phy_otp)
  1387. return;
  1388. otp = tp->phy_otp;
  1389. /* Enable SM_DSP clock and tx 6dB coding. */
  1390. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1391. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1392. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1393. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1394. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1395. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1396. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1397. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1398. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1399. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1400. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1401. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1402. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1403. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1404. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1405. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1406. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1407. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1408. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1409. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1410. /* Turn off SM_DSP clock. */
  1411. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1412. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1413. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1414. }
  1415. static int tg3_wait_macro_done(struct tg3 *tp)
  1416. {
  1417. int limit = 100;
  1418. while (limit--) {
  1419. u32 tmp32;
  1420. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1421. if ((tmp32 & 0x1000) == 0)
  1422. break;
  1423. }
  1424. }
  1425. if (limit < 0)
  1426. return -EBUSY;
  1427. return 0;
  1428. }
  1429. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1430. {
  1431. static const u32 test_pat[4][6] = {
  1432. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1433. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1434. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1435. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1436. };
  1437. int chan;
  1438. for (chan = 0; chan < 4; chan++) {
  1439. int i;
  1440. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1441. (chan * 0x2000) | 0x0200);
  1442. tg3_writephy(tp, 0x16, 0x0002);
  1443. for (i = 0; i < 6; i++)
  1444. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1445. test_pat[chan][i]);
  1446. tg3_writephy(tp, 0x16, 0x0202);
  1447. if (tg3_wait_macro_done(tp)) {
  1448. *resetp = 1;
  1449. return -EBUSY;
  1450. }
  1451. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1452. (chan * 0x2000) | 0x0200);
  1453. tg3_writephy(tp, 0x16, 0x0082);
  1454. if (tg3_wait_macro_done(tp)) {
  1455. *resetp = 1;
  1456. return -EBUSY;
  1457. }
  1458. tg3_writephy(tp, 0x16, 0x0802);
  1459. if (tg3_wait_macro_done(tp)) {
  1460. *resetp = 1;
  1461. return -EBUSY;
  1462. }
  1463. for (i = 0; i < 6; i += 2) {
  1464. u32 low, high;
  1465. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1466. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1467. tg3_wait_macro_done(tp)) {
  1468. *resetp = 1;
  1469. return -EBUSY;
  1470. }
  1471. low &= 0x7fff;
  1472. high &= 0x000f;
  1473. if (low != test_pat[chan][i] ||
  1474. high != test_pat[chan][i+1]) {
  1475. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1476. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1477. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1478. return -EBUSY;
  1479. }
  1480. }
  1481. }
  1482. return 0;
  1483. }
  1484. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1485. {
  1486. int chan;
  1487. for (chan = 0; chan < 4; chan++) {
  1488. int i;
  1489. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1490. (chan * 0x2000) | 0x0200);
  1491. tg3_writephy(tp, 0x16, 0x0002);
  1492. for (i = 0; i < 6; i++)
  1493. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1494. tg3_writephy(tp, 0x16, 0x0202);
  1495. if (tg3_wait_macro_done(tp))
  1496. return -EBUSY;
  1497. }
  1498. return 0;
  1499. }
  1500. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1501. {
  1502. u32 reg32, phy9_orig;
  1503. int retries, do_phy_reset, err;
  1504. retries = 10;
  1505. do_phy_reset = 1;
  1506. do {
  1507. if (do_phy_reset) {
  1508. err = tg3_bmcr_reset(tp);
  1509. if (err)
  1510. return err;
  1511. do_phy_reset = 0;
  1512. }
  1513. /* Disable transmitter and interrupt. */
  1514. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1515. continue;
  1516. reg32 |= 0x3000;
  1517. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1518. /* Set full-duplex, 1000 mbps. */
  1519. tg3_writephy(tp, MII_BMCR,
  1520. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1521. /* Set to master mode. */
  1522. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1523. continue;
  1524. tg3_writephy(tp, MII_TG3_CTRL,
  1525. (MII_TG3_CTRL_AS_MASTER |
  1526. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1527. /* Enable SM_DSP_CLOCK and 6dB. */
  1528. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1529. /* Block the PHY control access. */
  1530. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1531. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1532. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1533. if (!err)
  1534. break;
  1535. } while (--retries);
  1536. err = tg3_phy_reset_chanpat(tp);
  1537. if (err)
  1538. return err;
  1539. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1540. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1541. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1542. tg3_writephy(tp, 0x16, 0x0000);
  1543. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1545. /* Set Extended packet length bit for jumbo frames */
  1546. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1547. }
  1548. else {
  1549. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1550. }
  1551. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1552. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1553. reg32 &= ~0x3000;
  1554. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1555. } else if (!err)
  1556. err = -EBUSY;
  1557. return err;
  1558. }
  1559. /* This will reset the tigon3 PHY if there is no valid
  1560. * link unless the FORCE argument is non-zero.
  1561. */
  1562. static int tg3_phy_reset(struct tg3 *tp)
  1563. {
  1564. u32 cpmuctrl;
  1565. u32 phy_status;
  1566. int err;
  1567. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1568. u32 val;
  1569. val = tr32(GRC_MISC_CFG);
  1570. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1571. udelay(40);
  1572. }
  1573. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1574. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1575. if (err != 0)
  1576. return -EBUSY;
  1577. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1578. netif_carrier_off(tp->dev);
  1579. tg3_link_report(tp);
  1580. }
  1581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1582. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1583. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1584. err = tg3_phy_reset_5703_4_5(tp);
  1585. if (err)
  1586. return err;
  1587. goto out;
  1588. }
  1589. cpmuctrl = 0;
  1590. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1591. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1592. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1593. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1594. tw32(TG3_CPMU_CTRL,
  1595. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1596. }
  1597. err = tg3_bmcr_reset(tp);
  1598. if (err)
  1599. return err;
  1600. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1601. u32 phy;
  1602. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1603. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1604. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1605. }
  1606. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1607. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1608. u32 val;
  1609. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1610. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1611. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1612. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1613. udelay(40);
  1614. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1615. }
  1616. }
  1617. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1618. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1619. return 0;
  1620. tg3_phy_apply_otp(tp);
  1621. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1622. tg3_phy_toggle_apd(tp, true);
  1623. else
  1624. tg3_phy_toggle_apd(tp, false);
  1625. out:
  1626. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1627. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1628. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1629. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1630. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1631. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1632. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1633. }
  1634. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1635. tg3_writephy(tp, 0x1c, 0x8d68);
  1636. tg3_writephy(tp, 0x1c, 0x8d68);
  1637. }
  1638. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1639. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1640. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1641. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1642. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1643. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1644. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1645. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1646. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1647. }
  1648. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1649. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1650. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1651. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1652. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1653. tg3_writephy(tp, MII_TG3_TEST1,
  1654. MII_TG3_TEST1_TRIM_EN | 0x4);
  1655. } else
  1656. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1657. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1658. }
  1659. /* Set Extended packet length bit (bit 14) on all chips that */
  1660. /* support jumbo frames */
  1661. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1662. /* Cannot do read-modify-write on 5401 */
  1663. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1664. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1665. u32 phy_reg;
  1666. /* Set bit 14 with read-modify-write to preserve other bits */
  1667. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1668. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1669. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1670. }
  1671. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1672. * jumbo frames transmission.
  1673. */
  1674. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1675. u32 phy_reg;
  1676. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1677. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1678. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1679. }
  1680. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1681. /* adjust output voltage */
  1682. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1683. }
  1684. tg3_phy_toggle_automdix(tp, 1);
  1685. tg3_phy_set_wirespeed(tp);
  1686. return 0;
  1687. }
  1688. static void tg3_frob_aux_power(struct tg3 *tp)
  1689. {
  1690. struct tg3 *tp_peer = tp;
  1691. /* The GPIOs do something completely different on 57765. */
  1692. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1694. return;
  1695. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1696. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1697. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1698. struct net_device *dev_peer;
  1699. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1700. /* remove_one() may have been run on the peer. */
  1701. if (!dev_peer)
  1702. tp_peer = tp;
  1703. else
  1704. tp_peer = netdev_priv(dev_peer);
  1705. }
  1706. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1707. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1708. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1709. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1710. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1711. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1712. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1713. (GRC_LCLCTRL_GPIO_OE0 |
  1714. GRC_LCLCTRL_GPIO_OE1 |
  1715. GRC_LCLCTRL_GPIO_OE2 |
  1716. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1717. GRC_LCLCTRL_GPIO_OUTPUT1),
  1718. 100);
  1719. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1720. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1721. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1722. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1723. GRC_LCLCTRL_GPIO_OE1 |
  1724. GRC_LCLCTRL_GPIO_OE2 |
  1725. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1726. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1727. tp->grc_local_ctrl;
  1728. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1729. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1730. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1731. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1732. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1733. } else {
  1734. u32 no_gpio2;
  1735. u32 grc_local_ctrl = 0;
  1736. if (tp_peer != tp &&
  1737. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1738. return;
  1739. /* Workaround to prevent overdrawing Amps. */
  1740. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1741. ASIC_REV_5714) {
  1742. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1743. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1744. grc_local_ctrl, 100);
  1745. }
  1746. /* On 5753 and variants, GPIO2 cannot be used. */
  1747. no_gpio2 = tp->nic_sram_data_cfg &
  1748. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1749. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1750. GRC_LCLCTRL_GPIO_OE1 |
  1751. GRC_LCLCTRL_GPIO_OE2 |
  1752. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1753. GRC_LCLCTRL_GPIO_OUTPUT2;
  1754. if (no_gpio2) {
  1755. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1756. GRC_LCLCTRL_GPIO_OUTPUT2);
  1757. }
  1758. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1759. grc_local_ctrl, 100);
  1760. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1761. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1762. grc_local_ctrl, 100);
  1763. if (!no_gpio2) {
  1764. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1765. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1766. grc_local_ctrl, 100);
  1767. }
  1768. }
  1769. } else {
  1770. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1771. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1772. if (tp_peer != tp &&
  1773. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1774. return;
  1775. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1776. (GRC_LCLCTRL_GPIO_OE1 |
  1777. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1778. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1779. GRC_LCLCTRL_GPIO_OE1, 100);
  1780. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1781. (GRC_LCLCTRL_GPIO_OE1 |
  1782. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1783. }
  1784. }
  1785. }
  1786. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1787. {
  1788. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1789. return 1;
  1790. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1791. if (speed != SPEED_10)
  1792. return 1;
  1793. } else if (speed == SPEED_10)
  1794. return 1;
  1795. return 0;
  1796. }
  1797. static int tg3_setup_phy(struct tg3 *, int);
  1798. #define RESET_KIND_SHUTDOWN 0
  1799. #define RESET_KIND_INIT 1
  1800. #define RESET_KIND_SUSPEND 2
  1801. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1802. static int tg3_halt_cpu(struct tg3 *, u32);
  1803. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1804. {
  1805. u32 val;
  1806. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1807. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1808. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1809. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1810. sg_dig_ctrl |=
  1811. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1812. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1813. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1814. }
  1815. return;
  1816. }
  1817. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1818. tg3_bmcr_reset(tp);
  1819. val = tr32(GRC_MISC_CFG);
  1820. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1821. udelay(40);
  1822. return;
  1823. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1824. u32 phytest;
  1825. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1826. u32 phy;
  1827. tg3_writephy(tp, MII_ADVERTISE, 0);
  1828. tg3_writephy(tp, MII_BMCR,
  1829. BMCR_ANENABLE | BMCR_ANRESTART);
  1830. tg3_writephy(tp, MII_TG3_FET_TEST,
  1831. phytest | MII_TG3_FET_SHADOW_EN);
  1832. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1833. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1834. tg3_writephy(tp,
  1835. MII_TG3_FET_SHDW_AUXMODE4,
  1836. phy);
  1837. }
  1838. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1839. }
  1840. return;
  1841. } else if (do_low_power) {
  1842. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1843. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1844. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1845. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1846. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1847. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1848. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1849. }
  1850. /* The PHY should not be powered down on some chips because
  1851. * of bugs.
  1852. */
  1853. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1855. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1856. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1857. return;
  1858. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1859. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1860. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1861. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1862. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1863. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1864. }
  1865. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1866. }
  1867. /* tp->lock is held. */
  1868. static int tg3_nvram_lock(struct tg3 *tp)
  1869. {
  1870. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1871. int i;
  1872. if (tp->nvram_lock_cnt == 0) {
  1873. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1874. for (i = 0; i < 8000; i++) {
  1875. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1876. break;
  1877. udelay(20);
  1878. }
  1879. if (i == 8000) {
  1880. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1881. return -ENODEV;
  1882. }
  1883. }
  1884. tp->nvram_lock_cnt++;
  1885. }
  1886. return 0;
  1887. }
  1888. /* tp->lock is held. */
  1889. static void tg3_nvram_unlock(struct tg3 *tp)
  1890. {
  1891. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1892. if (tp->nvram_lock_cnt > 0)
  1893. tp->nvram_lock_cnt--;
  1894. if (tp->nvram_lock_cnt == 0)
  1895. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1896. }
  1897. }
  1898. /* tp->lock is held. */
  1899. static void tg3_enable_nvram_access(struct tg3 *tp)
  1900. {
  1901. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1902. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1903. u32 nvaccess = tr32(NVRAM_ACCESS);
  1904. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1905. }
  1906. }
  1907. /* tp->lock is held. */
  1908. static void tg3_disable_nvram_access(struct tg3 *tp)
  1909. {
  1910. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1911. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1912. u32 nvaccess = tr32(NVRAM_ACCESS);
  1913. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1914. }
  1915. }
  1916. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1917. u32 offset, u32 *val)
  1918. {
  1919. u32 tmp;
  1920. int i;
  1921. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1922. return -EINVAL;
  1923. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1924. EEPROM_ADDR_DEVID_MASK |
  1925. EEPROM_ADDR_READ);
  1926. tw32(GRC_EEPROM_ADDR,
  1927. tmp |
  1928. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1929. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1930. EEPROM_ADDR_ADDR_MASK) |
  1931. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1932. for (i = 0; i < 1000; i++) {
  1933. tmp = tr32(GRC_EEPROM_ADDR);
  1934. if (tmp & EEPROM_ADDR_COMPLETE)
  1935. break;
  1936. msleep(1);
  1937. }
  1938. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1939. return -EBUSY;
  1940. tmp = tr32(GRC_EEPROM_DATA);
  1941. /*
  1942. * The data will always be opposite the native endian
  1943. * format. Perform a blind byteswap to compensate.
  1944. */
  1945. *val = swab32(tmp);
  1946. return 0;
  1947. }
  1948. #define NVRAM_CMD_TIMEOUT 10000
  1949. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1950. {
  1951. int i;
  1952. tw32(NVRAM_CMD, nvram_cmd);
  1953. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1954. udelay(10);
  1955. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1956. udelay(10);
  1957. break;
  1958. }
  1959. }
  1960. if (i == NVRAM_CMD_TIMEOUT)
  1961. return -EBUSY;
  1962. return 0;
  1963. }
  1964. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1965. {
  1966. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1967. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1968. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1969. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1970. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1971. addr = ((addr / tp->nvram_pagesize) <<
  1972. ATMEL_AT45DB0X1B_PAGE_POS) +
  1973. (addr % tp->nvram_pagesize);
  1974. return addr;
  1975. }
  1976. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1977. {
  1978. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1979. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1980. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1981. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1982. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1983. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1984. tp->nvram_pagesize) +
  1985. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1986. return addr;
  1987. }
  1988. /* NOTE: Data read in from NVRAM is byteswapped according to
  1989. * the byteswapping settings for all other register accesses.
  1990. * tg3 devices are BE devices, so on a BE machine, the data
  1991. * returned will be exactly as it is seen in NVRAM. On a LE
  1992. * machine, the 32-bit value will be byteswapped.
  1993. */
  1994. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1995. {
  1996. int ret;
  1997. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1998. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1999. offset = tg3_nvram_phys_addr(tp, offset);
  2000. if (offset > NVRAM_ADDR_MSK)
  2001. return -EINVAL;
  2002. ret = tg3_nvram_lock(tp);
  2003. if (ret)
  2004. return ret;
  2005. tg3_enable_nvram_access(tp);
  2006. tw32(NVRAM_ADDR, offset);
  2007. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2008. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2009. if (ret == 0)
  2010. *val = tr32(NVRAM_RDDATA);
  2011. tg3_disable_nvram_access(tp);
  2012. tg3_nvram_unlock(tp);
  2013. return ret;
  2014. }
  2015. /* Ensures NVRAM data is in bytestream format. */
  2016. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2017. {
  2018. u32 v;
  2019. int res = tg3_nvram_read(tp, offset, &v);
  2020. if (!res)
  2021. *val = cpu_to_be32(v);
  2022. return res;
  2023. }
  2024. /* tp->lock is held. */
  2025. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2026. {
  2027. u32 addr_high, addr_low;
  2028. int i;
  2029. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2030. tp->dev->dev_addr[1]);
  2031. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2032. (tp->dev->dev_addr[3] << 16) |
  2033. (tp->dev->dev_addr[4] << 8) |
  2034. (tp->dev->dev_addr[5] << 0));
  2035. for (i = 0; i < 4; i++) {
  2036. if (i == 1 && skip_mac_1)
  2037. continue;
  2038. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2039. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2040. }
  2041. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2042. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2043. for (i = 0; i < 12; i++) {
  2044. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2045. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2046. }
  2047. }
  2048. addr_high = (tp->dev->dev_addr[0] +
  2049. tp->dev->dev_addr[1] +
  2050. tp->dev->dev_addr[2] +
  2051. tp->dev->dev_addr[3] +
  2052. tp->dev->dev_addr[4] +
  2053. tp->dev->dev_addr[5]) &
  2054. TX_BACKOFF_SEED_MASK;
  2055. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2056. }
  2057. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2058. {
  2059. u32 misc_host_ctrl;
  2060. bool device_should_wake, do_low_power;
  2061. /* Make sure register accesses (indirect or otherwise)
  2062. * will function correctly.
  2063. */
  2064. pci_write_config_dword(tp->pdev,
  2065. TG3PCI_MISC_HOST_CTRL,
  2066. tp->misc_host_ctrl);
  2067. switch (state) {
  2068. case PCI_D0:
  2069. pci_enable_wake(tp->pdev, state, false);
  2070. pci_set_power_state(tp->pdev, PCI_D0);
  2071. /* Switch out of Vaux if it is a NIC */
  2072. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2073. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2074. return 0;
  2075. case PCI_D1:
  2076. case PCI_D2:
  2077. case PCI_D3hot:
  2078. break;
  2079. default:
  2080. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2081. tp->dev->name, state);
  2082. return -EINVAL;
  2083. }
  2084. /* Restore the CLKREQ setting. */
  2085. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2086. u16 lnkctl;
  2087. pci_read_config_word(tp->pdev,
  2088. tp->pcie_cap + PCI_EXP_LNKCTL,
  2089. &lnkctl);
  2090. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2091. pci_write_config_word(tp->pdev,
  2092. tp->pcie_cap + PCI_EXP_LNKCTL,
  2093. lnkctl);
  2094. }
  2095. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2096. tw32(TG3PCI_MISC_HOST_CTRL,
  2097. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2098. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2099. device_may_wakeup(&tp->pdev->dev) &&
  2100. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2101. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2102. do_low_power = false;
  2103. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2104. !tp->link_config.phy_is_low_power) {
  2105. struct phy_device *phydev;
  2106. u32 phyid, advertising;
  2107. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2108. tp->link_config.phy_is_low_power = 1;
  2109. tp->link_config.orig_speed = phydev->speed;
  2110. tp->link_config.orig_duplex = phydev->duplex;
  2111. tp->link_config.orig_autoneg = phydev->autoneg;
  2112. tp->link_config.orig_advertising = phydev->advertising;
  2113. advertising = ADVERTISED_TP |
  2114. ADVERTISED_Pause |
  2115. ADVERTISED_Autoneg |
  2116. ADVERTISED_10baseT_Half;
  2117. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2118. device_should_wake) {
  2119. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2120. advertising |=
  2121. ADVERTISED_100baseT_Half |
  2122. ADVERTISED_100baseT_Full |
  2123. ADVERTISED_10baseT_Full;
  2124. else
  2125. advertising |= ADVERTISED_10baseT_Full;
  2126. }
  2127. phydev->advertising = advertising;
  2128. phy_start_aneg(phydev);
  2129. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2130. if (phyid != TG3_PHY_ID_BCMAC131) {
  2131. phyid &= TG3_PHY_OUI_MASK;
  2132. if (phyid == TG3_PHY_OUI_1 ||
  2133. phyid == TG3_PHY_OUI_2 ||
  2134. phyid == TG3_PHY_OUI_3)
  2135. do_low_power = true;
  2136. }
  2137. }
  2138. } else {
  2139. do_low_power = true;
  2140. if (tp->link_config.phy_is_low_power == 0) {
  2141. tp->link_config.phy_is_low_power = 1;
  2142. tp->link_config.orig_speed = tp->link_config.speed;
  2143. tp->link_config.orig_duplex = tp->link_config.duplex;
  2144. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2145. }
  2146. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2147. tp->link_config.speed = SPEED_10;
  2148. tp->link_config.duplex = DUPLEX_HALF;
  2149. tp->link_config.autoneg = AUTONEG_ENABLE;
  2150. tg3_setup_phy(tp, 0);
  2151. }
  2152. }
  2153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2154. u32 val;
  2155. val = tr32(GRC_VCPU_EXT_CTRL);
  2156. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2157. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2158. int i;
  2159. u32 val;
  2160. for (i = 0; i < 200; i++) {
  2161. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2162. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2163. break;
  2164. msleep(1);
  2165. }
  2166. }
  2167. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2168. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2169. WOL_DRV_STATE_SHUTDOWN |
  2170. WOL_DRV_WOL |
  2171. WOL_SET_MAGIC_PKT);
  2172. if (device_should_wake) {
  2173. u32 mac_mode;
  2174. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2175. if (do_low_power) {
  2176. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2177. udelay(40);
  2178. }
  2179. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2180. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2181. else
  2182. mac_mode = MAC_MODE_PORT_MODE_MII;
  2183. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2184. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2185. ASIC_REV_5700) {
  2186. u32 speed = (tp->tg3_flags &
  2187. TG3_FLAG_WOL_SPEED_100MB) ?
  2188. SPEED_100 : SPEED_10;
  2189. if (tg3_5700_link_polarity(tp, speed))
  2190. mac_mode |= MAC_MODE_LINK_POLARITY;
  2191. else
  2192. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2193. }
  2194. } else {
  2195. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2196. }
  2197. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2198. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2199. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2200. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2201. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2202. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2203. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2204. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2205. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2206. mac_mode |= tp->mac_mode &
  2207. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2208. if (mac_mode & MAC_MODE_APE_TX_EN)
  2209. mac_mode |= MAC_MODE_TDE_ENABLE;
  2210. }
  2211. tw32_f(MAC_MODE, mac_mode);
  2212. udelay(100);
  2213. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2214. udelay(10);
  2215. }
  2216. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2217. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2218. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2219. u32 base_val;
  2220. base_val = tp->pci_clock_ctrl;
  2221. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2222. CLOCK_CTRL_TXCLK_DISABLE);
  2223. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2224. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2225. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2226. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2227. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2228. /* do nothing */
  2229. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2230. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2231. u32 newbits1, newbits2;
  2232. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2233. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2234. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2235. CLOCK_CTRL_TXCLK_DISABLE |
  2236. CLOCK_CTRL_ALTCLK);
  2237. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2238. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2239. newbits1 = CLOCK_CTRL_625_CORE;
  2240. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2241. } else {
  2242. newbits1 = CLOCK_CTRL_ALTCLK;
  2243. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2244. }
  2245. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2246. 40);
  2247. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2248. 40);
  2249. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2250. u32 newbits3;
  2251. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2252. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2253. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2254. CLOCK_CTRL_TXCLK_DISABLE |
  2255. CLOCK_CTRL_44MHZ_CORE);
  2256. } else {
  2257. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2258. }
  2259. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2260. tp->pci_clock_ctrl | newbits3, 40);
  2261. }
  2262. }
  2263. if (!(device_should_wake) &&
  2264. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2265. tg3_power_down_phy(tp, do_low_power);
  2266. tg3_frob_aux_power(tp);
  2267. /* Workaround for unstable PLL clock */
  2268. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2269. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2270. u32 val = tr32(0x7d00);
  2271. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2272. tw32(0x7d00, val);
  2273. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2274. int err;
  2275. err = tg3_nvram_lock(tp);
  2276. tg3_halt_cpu(tp, RX_CPU_BASE);
  2277. if (!err)
  2278. tg3_nvram_unlock(tp);
  2279. }
  2280. }
  2281. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2282. if (device_should_wake)
  2283. pci_enable_wake(tp->pdev, state, true);
  2284. /* Finally, set the new power state. */
  2285. pci_set_power_state(tp->pdev, state);
  2286. return 0;
  2287. }
  2288. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2289. {
  2290. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2291. case MII_TG3_AUX_STAT_10HALF:
  2292. *speed = SPEED_10;
  2293. *duplex = DUPLEX_HALF;
  2294. break;
  2295. case MII_TG3_AUX_STAT_10FULL:
  2296. *speed = SPEED_10;
  2297. *duplex = DUPLEX_FULL;
  2298. break;
  2299. case MII_TG3_AUX_STAT_100HALF:
  2300. *speed = SPEED_100;
  2301. *duplex = DUPLEX_HALF;
  2302. break;
  2303. case MII_TG3_AUX_STAT_100FULL:
  2304. *speed = SPEED_100;
  2305. *duplex = DUPLEX_FULL;
  2306. break;
  2307. case MII_TG3_AUX_STAT_1000HALF:
  2308. *speed = SPEED_1000;
  2309. *duplex = DUPLEX_HALF;
  2310. break;
  2311. case MII_TG3_AUX_STAT_1000FULL:
  2312. *speed = SPEED_1000;
  2313. *duplex = DUPLEX_FULL;
  2314. break;
  2315. default:
  2316. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2317. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2318. SPEED_10;
  2319. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2320. DUPLEX_HALF;
  2321. break;
  2322. }
  2323. *speed = SPEED_INVALID;
  2324. *duplex = DUPLEX_INVALID;
  2325. break;
  2326. }
  2327. }
  2328. static void tg3_phy_copper_begin(struct tg3 *tp)
  2329. {
  2330. u32 new_adv;
  2331. int i;
  2332. if (tp->link_config.phy_is_low_power) {
  2333. /* Entering low power mode. Disable gigabit and
  2334. * 100baseT advertisements.
  2335. */
  2336. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2337. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2338. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2339. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2340. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2341. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2342. } else if (tp->link_config.speed == SPEED_INVALID) {
  2343. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2344. tp->link_config.advertising &=
  2345. ~(ADVERTISED_1000baseT_Half |
  2346. ADVERTISED_1000baseT_Full);
  2347. new_adv = ADVERTISE_CSMA;
  2348. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2349. new_adv |= ADVERTISE_10HALF;
  2350. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2351. new_adv |= ADVERTISE_10FULL;
  2352. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2353. new_adv |= ADVERTISE_100HALF;
  2354. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2355. new_adv |= ADVERTISE_100FULL;
  2356. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2357. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2358. if (tp->link_config.advertising &
  2359. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2360. new_adv = 0;
  2361. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2362. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2363. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2364. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2365. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2366. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2367. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2368. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2369. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2370. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2371. } else {
  2372. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2373. }
  2374. } else {
  2375. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2376. new_adv |= ADVERTISE_CSMA;
  2377. /* Asking for a specific link mode. */
  2378. if (tp->link_config.speed == SPEED_1000) {
  2379. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2380. if (tp->link_config.duplex == DUPLEX_FULL)
  2381. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2382. else
  2383. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2384. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2385. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2386. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2387. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2388. } else {
  2389. if (tp->link_config.speed == SPEED_100) {
  2390. if (tp->link_config.duplex == DUPLEX_FULL)
  2391. new_adv |= ADVERTISE_100FULL;
  2392. else
  2393. new_adv |= ADVERTISE_100HALF;
  2394. } else {
  2395. if (tp->link_config.duplex == DUPLEX_FULL)
  2396. new_adv |= ADVERTISE_10FULL;
  2397. else
  2398. new_adv |= ADVERTISE_10HALF;
  2399. }
  2400. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2401. new_adv = 0;
  2402. }
  2403. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2404. }
  2405. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2406. tp->link_config.speed != SPEED_INVALID) {
  2407. u32 bmcr, orig_bmcr;
  2408. tp->link_config.active_speed = tp->link_config.speed;
  2409. tp->link_config.active_duplex = tp->link_config.duplex;
  2410. bmcr = 0;
  2411. switch (tp->link_config.speed) {
  2412. default:
  2413. case SPEED_10:
  2414. break;
  2415. case SPEED_100:
  2416. bmcr |= BMCR_SPEED100;
  2417. break;
  2418. case SPEED_1000:
  2419. bmcr |= TG3_BMCR_SPEED1000;
  2420. break;
  2421. }
  2422. if (tp->link_config.duplex == DUPLEX_FULL)
  2423. bmcr |= BMCR_FULLDPLX;
  2424. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2425. (bmcr != orig_bmcr)) {
  2426. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2427. for (i = 0; i < 1500; i++) {
  2428. u32 tmp;
  2429. udelay(10);
  2430. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2431. tg3_readphy(tp, MII_BMSR, &tmp))
  2432. continue;
  2433. if (!(tmp & BMSR_LSTATUS)) {
  2434. udelay(40);
  2435. break;
  2436. }
  2437. }
  2438. tg3_writephy(tp, MII_BMCR, bmcr);
  2439. udelay(40);
  2440. }
  2441. } else {
  2442. tg3_writephy(tp, MII_BMCR,
  2443. BMCR_ANENABLE | BMCR_ANRESTART);
  2444. }
  2445. }
  2446. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2447. {
  2448. int err;
  2449. /* Turn off tap power management. */
  2450. /* Set Extended packet length bit */
  2451. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2452. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2453. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2454. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2455. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2456. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2457. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2458. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2459. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2460. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2461. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2462. udelay(40);
  2463. return err;
  2464. }
  2465. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2466. {
  2467. u32 adv_reg, all_mask = 0;
  2468. if (mask & ADVERTISED_10baseT_Half)
  2469. all_mask |= ADVERTISE_10HALF;
  2470. if (mask & ADVERTISED_10baseT_Full)
  2471. all_mask |= ADVERTISE_10FULL;
  2472. if (mask & ADVERTISED_100baseT_Half)
  2473. all_mask |= ADVERTISE_100HALF;
  2474. if (mask & ADVERTISED_100baseT_Full)
  2475. all_mask |= ADVERTISE_100FULL;
  2476. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2477. return 0;
  2478. if ((adv_reg & all_mask) != all_mask)
  2479. return 0;
  2480. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2481. u32 tg3_ctrl;
  2482. all_mask = 0;
  2483. if (mask & ADVERTISED_1000baseT_Half)
  2484. all_mask |= ADVERTISE_1000HALF;
  2485. if (mask & ADVERTISED_1000baseT_Full)
  2486. all_mask |= ADVERTISE_1000FULL;
  2487. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2488. return 0;
  2489. if ((tg3_ctrl & all_mask) != all_mask)
  2490. return 0;
  2491. }
  2492. return 1;
  2493. }
  2494. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2495. {
  2496. u32 curadv, reqadv;
  2497. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2498. return 1;
  2499. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2500. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2501. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2502. if (curadv != reqadv)
  2503. return 0;
  2504. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2505. tg3_readphy(tp, MII_LPA, rmtadv);
  2506. } else {
  2507. /* Reprogram the advertisement register, even if it
  2508. * does not affect the current link. If the link
  2509. * gets renegotiated in the future, we can save an
  2510. * additional renegotiation cycle by advertising
  2511. * it correctly in the first place.
  2512. */
  2513. if (curadv != reqadv) {
  2514. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2515. ADVERTISE_PAUSE_ASYM);
  2516. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2517. }
  2518. }
  2519. return 1;
  2520. }
  2521. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2522. {
  2523. int current_link_up;
  2524. u32 bmsr, dummy;
  2525. u32 lcl_adv, rmt_adv;
  2526. u16 current_speed;
  2527. u8 current_duplex;
  2528. int i, err;
  2529. tw32(MAC_EVENT, 0);
  2530. tw32_f(MAC_STATUS,
  2531. (MAC_STATUS_SYNC_CHANGED |
  2532. MAC_STATUS_CFG_CHANGED |
  2533. MAC_STATUS_MI_COMPLETION |
  2534. MAC_STATUS_LNKSTATE_CHANGED));
  2535. udelay(40);
  2536. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2537. tw32_f(MAC_MI_MODE,
  2538. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2539. udelay(80);
  2540. }
  2541. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2542. /* Some third-party PHYs need to be reset on link going
  2543. * down.
  2544. */
  2545. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2546. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2547. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2548. netif_carrier_ok(tp->dev)) {
  2549. tg3_readphy(tp, MII_BMSR, &bmsr);
  2550. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2551. !(bmsr & BMSR_LSTATUS))
  2552. force_reset = 1;
  2553. }
  2554. if (force_reset)
  2555. tg3_phy_reset(tp);
  2556. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2557. tg3_readphy(tp, MII_BMSR, &bmsr);
  2558. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2559. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2560. bmsr = 0;
  2561. if (!(bmsr & BMSR_LSTATUS)) {
  2562. err = tg3_init_5401phy_dsp(tp);
  2563. if (err)
  2564. return err;
  2565. tg3_readphy(tp, MII_BMSR, &bmsr);
  2566. for (i = 0; i < 1000; i++) {
  2567. udelay(10);
  2568. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2569. (bmsr & BMSR_LSTATUS)) {
  2570. udelay(40);
  2571. break;
  2572. }
  2573. }
  2574. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2575. !(bmsr & BMSR_LSTATUS) &&
  2576. tp->link_config.active_speed == SPEED_1000) {
  2577. err = tg3_phy_reset(tp);
  2578. if (!err)
  2579. err = tg3_init_5401phy_dsp(tp);
  2580. if (err)
  2581. return err;
  2582. }
  2583. }
  2584. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2585. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2586. /* 5701 {A0,B0} CRC bug workaround */
  2587. tg3_writephy(tp, 0x15, 0x0a75);
  2588. tg3_writephy(tp, 0x1c, 0x8c68);
  2589. tg3_writephy(tp, 0x1c, 0x8d68);
  2590. tg3_writephy(tp, 0x1c, 0x8c68);
  2591. }
  2592. /* Clear pending interrupts... */
  2593. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2594. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2595. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2596. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2597. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2598. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2599. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2600. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2601. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2602. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2603. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2604. else
  2605. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2606. }
  2607. current_link_up = 0;
  2608. current_speed = SPEED_INVALID;
  2609. current_duplex = DUPLEX_INVALID;
  2610. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2611. u32 val;
  2612. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2613. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2614. if (!(val & (1 << 10))) {
  2615. val |= (1 << 10);
  2616. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2617. goto relink;
  2618. }
  2619. }
  2620. bmsr = 0;
  2621. for (i = 0; i < 100; i++) {
  2622. tg3_readphy(tp, MII_BMSR, &bmsr);
  2623. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2624. (bmsr & BMSR_LSTATUS))
  2625. break;
  2626. udelay(40);
  2627. }
  2628. if (bmsr & BMSR_LSTATUS) {
  2629. u32 aux_stat, bmcr;
  2630. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2631. for (i = 0; i < 2000; i++) {
  2632. udelay(10);
  2633. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2634. aux_stat)
  2635. break;
  2636. }
  2637. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2638. &current_speed,
  2639. &current_duplex);
  2640. bmcr = 0;
  2641. for (i = 0; i < 200; i++) {
  2642. tg3_readphy(tp, MII_BMCR, &bmcr);
  2643. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2644. continue;
  2645. if (bmcr && bmcr != 0x7fff)
  2646. break;
  2647. udelay(10);
  2648. }
  2649. lcl_adv = 0;
  2650. rmt_adv = 0;
  2651. tp->link_config.active_speed = current_speed;
  2652. tp->link_config.active_duplex = current_duplex;
  2653. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2654. if ((bmcr & BMCR_ANENABLE) &&
  2655. tg3_copper_is_advertising_all(tp,
  2656. tp->link_config.advertising)) {
  2657. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2658. &rmt_adv))
  2659. current_link_up = 1;
  2660. }
  2661. } else {
  2662. if (!(bmcr & BMCR_ANENABLE) &&
  2663. tp->link_config.speed == current_speed &&
  2664. tp->link_config.duplex == current_duplex &&
  2665. tp->link_config.flowctrl ==
  2666. tp->link_config.active_flowctrl) {
  2667. current_link_up = 1;
  2668. }
  2669. }
  2670. if (current_link_up == 1 &&
  2671. tp->link_config.active_duplex == DUPLEX_FULL)
  2672. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2673. }
  2674. relink:
  2675. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2676. u32 tmp;
  2677. tg3_phy_copper_begin(tp);
  2678. tg3_readphy(tp, MII_BMSR, &tmp);
  2679. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2680. (tmp & BMSR_LSTATUS))
  2681. current_link_up = 1;
  2682. }
  2683. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2684. if (current_link_up == 1) {
  2685. if (tp->link_config.active_speed == SPEED_100 ||
  2686. tp->link_config.active_speed == SPEED_10)
  2687. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2688. else
  2689. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2690. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2691. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2692. else
  2693. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2694. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2695. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2696. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2698. if (current_link_up == 1 &&
  2699. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2700. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2701. else
  2702. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2703. }
  2704. /* ??? Without this setting Netgear GA302T PHY does not
  2705. * ??? send/receive packets...
  2706. */
  2707. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2708. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2709. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2710. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2711. udelay(80);
  2712. }
  2713. tw32_f(MAC_MODE, tp->mac_mode);
  2714. udelay(40);
  2715. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2716. /* Polled via timer. */
  2717. tw32_f(MAC_EVENT, 0);
  2718. } else {
  2719. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2720. }
  2721. udelay(40);
  2722. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2723. current_link_up == 1 &&
  2724. tp->link_config.active_speed == SPEED_1000 &&
  2725. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2726. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2727. udelay(120);
  2728. tw32_f(MAC_STATUS,
  2729. (MAC_STATUS_SYNC_CHANGED |
  2730. MAC_STATUS_CFG_CHANGED));
  2731. udelay(40);
  2732. tg3_write_mem(tp,
  2733. NIC_SRAM_FIRMWARE_MBOX,
  2734. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2735. }
  2736. /* Prevent send BD corruption. */
  2737. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2738. u16 oldlnkctl, newlnkctl;
  2739. pci_read_config_word(tp->pdev,
  2740. tp->pcie_cap + PCI_EXP_LNKCTL,
  2741. &oldlnkctl);
  2742. if (tp->link_config.active_speed == SPEED_100 ||
  2743. tp->link_config.active_speed == SPEED_10)
  2744. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2745. else
  2746. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2747. if (newlnkctl != oldlnkctl)
  2748. pci_write_config_word(tp->pdev,
  2749. tp->pcie_cap + PCI_EXP_LNKCTL,
  2750. newlnkctl);
  2751. }
  2752. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2753. if (current_link_up)
  2754. netif_carrier_on(tp->dev);
  2755. else
  2756. netif_carrier_off(tp->dev);
  2757. tg3_link_report(tp);
  2758. }
  2759. return 0;
  2760. }
  2761. struct tg3_fiber_aneginfo {
  2762. int state;
  2763. #define ANEG_STATE_UNKNOWN 0
  2764. #define ANEG_STATE_AN_ENABLE 1
  2765. #define ANEG_STATE_RESTART_INIT 2
  2766. #define ANEG_STATE_RESTART 3
  2767. #define ANEG_STATE_DISABLE_LINK_OK 4
  2768. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2769. #define ANEG_STATE_ABILITY_DETECT 6
  2770. #define ANEG_STATE_ACK_DETECT_INIT 7
  2771. #define ANEG_STATE_ACK_DETECT 8
  2772. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2773. #define ANEG_STATE_COMPLETE_ACK 10
  2774. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2775. #define ANEG_STATE_IDLE_DETECT 12
  2776. #define ANEG_STATE_LINK_OK 13
  2777. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2778. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2779. u32 flags;
  2780. #define MR_AN_ENABLE 0x00000001
  2781. #define MR_RESTART_AN 0x00000002
  2782. #define MR_AN_COMPLETE 0x00000004
  2783. #define MR_PAGE_RX 0x00000008
  2784. #define MR_NP_LOADED 0x00000010
  2785. #define MR_TOGGLE_TX 0x00000020
  2786. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2787. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2788. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2789. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2790. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2791. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2792. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2793. #define MR_TOGGLE_RX 0x00002000
  2794. #define MR_NP_RX 0x00004000
  2795. #define MR_LINK_OK 0x80000000
  2796. unsigned long link_time, cur_time;
  2797. u32 ability_match_cfg;
  2798. int ability_match_count;
  2799. char ability_match, idle_match, ack_match;
  2800. u32 txconfig, rxconfig;
  2801. #define ANEG_CFG_NP 0x00000080
  2802. #define ANEG_CFG_ACK 0x00000040
  2803. #define ANEG_CFG_RF2 0x00000020
  2804. #define ANEG_CFG_RF1 0x00000010
  2805. #define ANEG_CFG_PS2 0x00000001
  2806. #define ANEG_CFG_PS1 0x00008000
  2807. #define ANEG_CFG_HD 0x00004000
  2808. #define ANEG_CFG_FD 0x00002000
  2809. #define ANEG_CFG_INVAL 0x00001f06
  2810. };
  2811. #define ANEG_OK 0
  2812. #define ANEG_DONE 1
  2813. #define ANEG_TIMER_ENAB 2
  2814. #define ANEG_FAILED -1
  2815. #define ANEG_STATE_SETTLE_TIME 10000
  2816. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2817. struct tg3_fiber_aneginfo *ap)
  2818. {
  2819. u16 flowctrl;
  2820. unsigned long delta;
  2821. u32 rx_cfg_reg;
  2822. int ret;
  2823. if (ap->state == ANEG_STATE_UNKNOWN) {
  2824. ap->rxconfig = 0;
  2825. ap->link_time = 0;
  2826. ap->cur_time = 0;
  2827. ap->ability_match_cfg = 0;
  2828. ap->ability_match_count = 0;
  2829. ap->ability_match = 0;
  2830. ap->idle_match = 0;
  2831. ap->ack_match = 0;
  2832. }
  2833. ap->cur_time++;
  2834. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2835. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2836. if (rx_cfg_reg != ap->ability_match_cfg) {
  2837. ap->ability_match_cfg = rx_cfg_reg;
  2838. ap->ability_match = 0;
  2839. ap->ability_match_count = 0;
  2840. } else {
  2841. if (++ap->ability_match_count > 1) {
  2842. ap->ability_match = 1;
  2843. ap->ability_match_cfg = rx_cfg_reg;
  2844. }
  2845. }
  2846. if (rx_cfg_reg & ANEG_CFG_ACK)
  2847. ap->ack_match = 1;
  2848. else
  2849. ap->ack_match = 0;
  2850. ap->idle_match = 0;
  2851. } else {
  2852. ap->idle_match = 1;
  2853. ap->ability_match_cfg = 0;
  2854. ap->ability_match_count = 0;
  2855. ap->ability_match = 0;
  2856. ap->ack_match = 0;
  2857. rx_cfg_reg = 0;
  2858. }
  2859. ap->rxconfig = rx_cfg_reg;
  2860. ret = ANEG_OK;
  2861. switch(ap->state) {
  2862. case ANEG_STATE_UNKNOWN:
  2863. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2864. ap->state = ANEG_STATE_AN_ENABLE;
  2865. /* fallthru */
  2866. case ANEG_STATE_AN_ENABLE:
  2867. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2868. if (ap->flags & MR_AN_ENABLE) {
  2869. ap->link_time = 0;
  2870. ap->cur_time = 0;
  2871. ap->ability_match_cfg = 0;
  2872. ap->ability_match_count = 0;
  2873. ap->ability_match = 0;
  2874. ap->idle_match = 0;
  2875. ap->ack_match = 0;
  2876. ap->state = ANEG_STATE_RESTART_INIT;
  2877. } else {
  2878. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2879. }
  2880. break;
  2881. case ANEG_STATE_RESTART_INIT:
  2882. ap->link_time = ap->cur_time;
  2883. ap->flags &= ~(MR_NP_LOADED);
  2884. ap->txconfig = 0;
  2885. tw32(MAC_TX_AUTO_NEG, 0);
  2886. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2887. tw32_f(MAC_MODE, tp->mac_mode);
  2888. udelay(40);
  2889. ret = ANEG_TIMER_ENAB;
  2890. ap->state = ANEG_STATE_RESTART;
  2891. /* fallthru */
  2892. case ANEG_STATE_RESTART:
  2893. delta = ap->cur_time - ap->link_time;
  2894. if (delta > ANEG_STATE_SETTLE_TIME) {
  2895. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2896. } else {
  2897. ret = ANEG_TIMER_ENAB;
  2898. }
  2899. break;
  2900. case ANEG_STATE_DISABLE_LINK_OK:
  2901. ret = ANEG_DONE;
  2902. break;
  2903. case ANEG_STATE_ABILITY_DETECT_INIT:
  2904. ap->flags &= ~(MR_TOGGLE_TX);
  2905. ap->txconfig = ANEG_CFG_FD;
  2906. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2907. if (flowctrl & ADVERTISE_1000XPAUSE)
  2908. ap->txconfig |= ANEG_CFG_PS1;
  2909. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2910. ap->txconfig |= ANEG_CFG_PS2;
  2911. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2912. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2913. tw32_f(MAC_MODE, tp->mac_mode);
  2914. udelay(40);
  2915. ap->state = ANEG_STATE_ABILITY_DETECT;
  2916. break;
  2917. case ANEG_STATE_ABILITY_DETECT:
  2918. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2919. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2920. }
  2921. break;
  2922. case ANEG_STATE_ACK_DETECT_INIT:
  2923. ap->txconfig |= ANEG_CFG_ACK;
  2924. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2925. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2926. tw32_f(MAC_MODE, tp->mac_mode);
  2927. udelay(40);
  2928. ap->state = ANEG_STATE_ACK_DETECT;
  2929. /* fallthru */
  2930. case ANEG_STATE_ACK_DETECT:
  2931. if (ap->ack_match != 0) {
  2932. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2933. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2934. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2935. } else {
  2936. ap->state = ANEG_STATE_AN_ENABLE;
  2937. }
  2938. } else if (ap->ability_match != 0 &&
  2939. ap->rxconfig == 0) {
  2940. ap->state = ANEG_STATE_AN_ENABLE;
  2941. }
  2942. break;
  2943. case ANEG_STATE_COMPLETE_ACK_INIT:
  2944. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2945. ret = ANEG_FAILED;
  2946. break;
  2947. }
  2948. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2949. MR_LP_ADV_HALF_DUPLEX |
  2950. MR_LP_ADV_SYM_PAUSE |
  2951. MR_LP_ADV_ASYM_PAUSE |
  2952. MR_LP_ADV_REMOTE_FAULT1 |
  2953. MR_LP_ADV_REMOTE_FAULT2 |
  2954. MR_LP_ADV_NEXT_PAGE |
  2955. MR_TOGGLE_RX |
  2956. MR_NP_RX);
  2957. if (ap->rxconfig & ANEG_CFG_FD)
  2958. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2959. if (ap->rxconfig & ANEG_CFG_HD)
  2960. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2961. if (ap->rxconfig & ANEG_CFG_PS1)
  2962. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2963. if (ap->rxconfig & ANEG_CFG_PS2)
  2964. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2965. if (ap->rxconfig & ANEG_CFG_RF1)
  2966. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2967. if (ap->rxconfig & ANEG_CFG_RF2)
  2968. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2969. if (ap->rxconfig & ANEG_CFG_NP)
  2970. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2971. ap->link_time = ap->cur_time;
  2972. ap->flags ^= (MR_TOGGLE_TX);
  2973. if (ap->rxconfig & 0x0008)
  2974. ap->flags |= MR_TOGGLE_RX;
  2975. if (ap->rxconfig & ANEG_CFG_NP)
  2976. ap->flags |= MR_NP_RX;
  2977. ap->flags |= MR_PAGE_RX;
  2978. ap->state = ANEG_STATE_COMPLETE_ACK;
  2979. ret = ANEG_TIMER_ENAB;
  2980. break;
  2981. case ANEG_STATE_COMPLETE_ACK:
  2982. if (ap->ability_match != 0 &&
  2983. ap->rxconfig == 0) {
  2984. ap->state = ANEG_STATE_AN_ENABLE;
  2985. break;
  2986. }
  2987. delta = ap->cur_time - ap->link_time;
  2988. if (delta > ANEG_STATE_SETTLE_TIME) {
  2989. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2990. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2991. } else {
  2992. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2993. !(ap->flags & MR_NP_RX)) {
  2994. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2995. } else {
  2996. ret = ANEG_FAILED;
  2997. }
  2998. }
  2999. }
  3000. break;
  3001. case ANEG_STATE_IDLE_DETECT_INIT:
  3002. ap->link_time = ap->cur_time;
  3003. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3004. tw32_f(MAC_MODE, tp->mac_mode);
  3005. udelay(40);
  3006. ap->state = ANEG_STATE_IDLE_DETECT;
  3007. ret = ANEG_TIMER_ENAB;
  3008. break;
  3009. case ANEG_STATE_IDLE_DETECT:
  3010. if (ap->ability_match != 0 &&
  3011. ap->rxconfig == 0) {
  3012. ap->state = ANEG_STATE_AN_ENABLE;
  3013. break;
  3014. }
  3015. delta = ap->cur_time - ap->link_time;
  3016. if (delta > ANEG_STATE_SETTLE_TIME) {
  3017. /* XXX another gem from the Broadcom driver :( */
  3018. ap->state = ANEG_STATE_LINK_OK;
  3019. }
  3020. break;
  3021. case ANEG_STATE_LINK_OK:
  3022. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3023. ret = ANEG_DONE;
  3024. break;
  3025. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3026. /* ??? unimplemented */
  3027. break;
  3028. case ANEG_STATE_NEXT_PAGE_WAIT:
  3029. /* ??? unimplemented */
  3030. break;
  3031. default:
  3032. ret = ANEG_FAILED;
  3033. break;
  3034. }
  3035. return ret;
  3036. }
  3037. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3038. {
  3039. int res = 0;
  3040. struct tg3_fiber_aneginfo aninfo;
  3041. int status = ANEG_FAILED;
  3042. unsigned int tick;
  3043. u32 tmp;
  3044. tw32_f(MAC_TX_AUTO_NEG, 0);
  3045. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3046. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3047. udelay(40);
  3048. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3049. udelay(40);
  3050. memset(&aninfo, 0, sizeof(aninfo));
  3051. aninfo.flags |= MR_AN_ENABLE;
  3052. aninfo.state = ANEG_STATE_UNKNOWN;
  3053. aninfo.cur_time = 0;
  3054. tick = 0;
  3055. while (++tick < 195000) {
  3056. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3057. if (status == ANEG_DONE || status == ANEG_FAILED)
  3058. break;
  3059. udelay(1);
  3060. }
  3061. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3062. tw32_f(MAC_MODE, tp->mac_mode);
  3063. udelay(40);
  3064. *txflags = aninfo.txconfig;
  3065. *rxflags = aninfo.flags;
  3066. if (status == ANEG_DONE &&
  3067. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3068. MR_LP_ADV_FULL_DUPLEX)))
  3069. res = 1;
  3070. return res;
  3071. }
  3072. static void tg3_init_bcm8002(struct tg3 *tp)
  3073. {
  3074. u32 mac_status = tr32(MAC_STATUS);
  3075. int i;
  3076. /* Reset when initting first time or we have a link. */
  3077. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3078. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3079. return;
  3080. /* Set PLL lock range. */
  3081. tg3_writephy(tp, 0x16, 0x8007);
  3082. /* SW reset */
  3083. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3084. /* Wait for reset to complete. */
  3085. /* XXX schedule_timeout() ... */
  3086. for (i = 0; i < 500; i++)
  3087. udelay(10);
  3088. /* Config mode; select PMA/Ch 1 regs. */
  3089. tg3_writephy(tp, 0x10, 0x8411);
  3090. /* Enable auto-lock and comdet, select txclk for tx. */
  3091. tg3_writephy(tp, 0x11, 0x0a10);
  3092. tg3_writephy(tp, 0x18, 0x00a0);
  3093. tg3_writephy(tp, 0x16, 0x41ff);
  3094. /* Assert and deassert POR. */
  3095. tg3_writephy(tp, 0x13, 0x0400);
  3096. udelay(40);
  3097. tg3_writephy(tp, 0x13, 0x0000);
  3098. tg3_writephy(tp, 0x11, 0x0a50);
  3099. udelay(40);
  3100. tg3_writephy(tp, 0x11, 0x0a10);
  3101. /* Wait for signal to stabilize */
  3102. /* XXX schedule_timeout() ... */
  3103. for (i = 0; i < 15000; i++)
  3104. udelay(10);
  3105. /* Deselect the channel register so we can read the PHYID
  3106. * later.
  3107. */
  3108. tg3_writephy(tp, 0x10, 0x8011);
  3109. }
  3110. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3111. {
  3112. u16 flowctrl;
  3113. u32 sg_dig_ctrl, sg_dig_status;
  3114. u32 serdes_cfg, expected_sg_dig_ctrl;
  3115. int workaround, port_a;
  3116. int current_link_up;
  3117. serdes_cfg = 0;
  3118. expected_sg_dig_ctrl = 0;
  3119. workaround = 0;
  3120. port_a = 1;
  3121. current_link_up = 0;
  3122. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3123. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3124. workaround = 1;
  3125. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3126. port_a = 0;
  3127. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3128. /* preserve bits 20-23 for voltage regulator */
  3129. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3130. }
  3131. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3132. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3133. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3134. if (workaround) {
  3135. u32 val = serdes_cfg;
  3136. if (port_a)
  3137. val |= 0xc010000;
  3138. else
  3139. val |= 0x4010000;
  3140. tw32_f(MAC_SERDES_CFG, val);
  3141. }
  3142. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3143. }
  3144. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3145. tg3_setup_flow_control(tp, 0, 0);
  3146. current_link_up = 1;
  3147. }
  3148. goto out;
  3149. }
  3150. /* Want auto-negotiation. */
  3151. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3152. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3153. if (flowctrl & ADVERTISE_1000XPAUSE)
  3154. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3155. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3156. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3157. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3158. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3159. tp->serdes_counter &&
  3160. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3161. MAC_STATUS_RCVD_CFG)) ==
  3162. MAC_STATUS_PCS_SYNCED)) {
  3163. tp->serdes_counter--;
  3164. current_link_up = 1;
  3165. goto out;
  3166. }
  3167. restart_autoneg:
  3168. if (workaround)
  3169. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3170. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3171. udelay(5);
  3172. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3173. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3174. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3175. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3176. MAC_STATUS_SIGNAL_DET)) {
  3177. sg_dig_status = tr32(SG_DIG_STATUS);
  3178. mac_status = tr32(MAC_STATUS);
  3179. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3180. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3181. u32 local_adv = 0, remote_adv = 0;
  3182. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3183. local_adv |= ADVERTISE_1000XPAUSE;
  3184. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3185. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3186. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3187. remote_adv |= LPA_1000XPAUSE;
  3188. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3189. remote_adv |= LPA_1000XPAUSE_ASYM;
  3190. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3191. current_link_up = 1;
  3192. tp->serdes_counter = 0;
  3193. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3194. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3195. if (tp->serdes_counter)
  3196. tp->serdes_counter--;
  3197. else {
  3198. if (workaround) {
  3199. u32 val = serdes_cfg;
  3200. if (port_a)
  3201. val |= 0xc010000;
  3202. else
  3203. val |= 0x4010000;
  3204. tw32_f(MAC_SERDES_CFG, val);
  3205. }
  3206. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3207. udelay(40);
  3208. /* Link parallel detection - link is up */
  3209. /* only if we have PCS_SYNC and not */
  3210. /* receiving config code words */
  3211. mac_status = tr32(MAC_STATUS);
  3212. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3213. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3214. tg3_setup_flow_control(tp, 0, 0);
  3215. current_link_up = 1;
  3216. tp->tg3_flags2 |=
  3217. TG3_FLG2_PARALLEL_DETECT;
  3218. tp->serdes_counter =
  3219. SERDES_PARALLEL_DET_TIMEOUT;
  3220. } else
  3221. goto restart_autoneg;
  3222. }
  3223. }
  3224. } else {
  3225. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3226. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3227. }
  3228. out:
  3229. return current_link_up;
  3230. }
  3231. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3232. {
  3233. int current_link_up = 0;
  3234. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3235. goto out;
  3236. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3237. u32 txflags, rxflags;
  3238. int i;
  3239. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3240. u32 local_adv = 0, remote_adv = 0;
  3241. if (txflags & ANEG_CFG_PS1)
  3242. local_adv |= ADVERTISE_1000XPAUSE;
  3243. if (txflags & ANEG_CFG_PS2)
  3244. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3245. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3246. remote_adv |= LPA_1000XPAUSE;
  3247. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3248. remote_adv |= LPA_1000XPAUSE_ASYM;
  3249. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3250. current_link_up = 1;
  3251. }
  3252. for (i = 0; i < 30; i++) {
  3253. udelay(20);
  3254. tw32_f(MAC_STATUS,
  3255. (MAC_STATUS_SYNC_CHANGED |
  3256. MAC_STATUS_CFG_CHANGED));
  3257. udelay(40);
  3258. if ((tr32(MAC_STATUS) &
  3259. (MAC_STATUS_SYNC_CHANGED |
  3260. MAC_STATUS_CFG_CHANGED)) == 0)
  3261. break;
  3262. }
  3263. mac_status = tr32(MAC_STATUS);
  3264. if (current_link_up == 0 &&
  3265. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3266. !(mac_status & MAC_STATUS_RCVD_CFG))
  3267. current_link_up = 1;
  3268. } else {
  3269. tg3_setup_flow_control(tp, 0, 0);
  3270. /* Forcing 1000FD link up. */
  3271. current_link_up = 1;
  3272. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3273. udelay(40);
  3274. tw32_f(MAC_MODE, tp->mac_mode);
  3275. udelay(40);
  3276. }
  3277. out:
  3278. return current_link_up;
  3279. }
  3280. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3281. {
  3282. u32 orig_pause_cfg;
  3283. u16 orig_active_speed;
  3284. u8 orig_active_duplex;
  3285. u32 mac_status;
  3286. int current_link_up;
  3287. int i;
  3288. orig_pause_cfg = tp->link_config.active_flowctrl;
  3289. orig_active_speed = tp->link_config.active_speed;
  3290. orig_active_duplex = tp->link_config.active_duplex;
  3291. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3292. netif_carrier_ok(tp->dev) &&
  3293. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3294. mac_status = tr32(MAC_STATUS);
  3295. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3296. MAC_STATUS_SIGNAL_DET |
  3297. MAC_STATUS_CFG_CHANGED |
  3298. MAC_STATUS_RCVD_CFG);
  3299. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3300. MAC_STATUS_SIGNAL_DET)) {
  3301. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3302. MAC_STATUS_CFG_CHANGED));
  3303. return 0;
  3304. }
  3305. }
  3306. tw32_f(MAC_TX_AUTO_NEG, 0);
  3307. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3308. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3309. tw32_f(MAC_MODE, tp->mac_mode);
  3310. udelay(40);
  3311. if (tp->phy_id == PHY_ID_BCM8002)
  3312. tg3_init_bcm8002(tp);
  3313. /* Enable link change event even when serdes polling. */
  3314. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3315. udelay(40);
  3316. current_link_up = 0;
  3317. mac_status = tr32(MAC_STATUS);
  3318. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3319. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3320. else
  3321. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3322. tp->napi[0].hw_status->status =
  3323. (SD_STATUS_UPDATED |
  3324. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3325. for (i = 0; i < 100; i++) {
  3326. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3327. MAC_STATUS_CFG_CHANGED));
  3328. udelay(5);
  3329. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3330. MAC_STATUS_CFG_CHANGED |
  3331. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3332. break;
  3333. }
  3334. mac_status = tr32(MAC_STATUS);
  3335. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3336. current_link_up = 0;
  3337. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3338. tp->serdes_counter == 0) {
  3339. tw32_f(MAC_MODE, (tp->mac_mode |
  3340. MAC_MODE_SEND_CONFIGS));
  3341. udelay(1);
  3342. tw32_f(MAC_MODE, tp->mac_mode);
  3343. }
  3344. }
  3345. if (current_link_up == 1) {
  3346. tp->link_config.active_speed = SPEED_1000;
  3347. tp->link_config.active_duplex = DUPLEX_FULL;
  3348. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3349. LED_CTRL_LNKLED_OVERRIDE |
  3350. LED_CTRL_1000MBPS_ON));
  3351. } else {
  3352. tp->link_config.active_speed = SPEED_INVALID;
  3353. tp->link_config.active_duplex = DUPLEX_INVALID;
  3354. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3355. LED_CTRL_LNKLED_OVERRIDE |
  3356. LED_CTRL_TRAFFIC_OVERRIDE));
  3357. }
  3358. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3359. if (current_link_up)
  3360. netif_carrier_on(tp->dev);
  3361. else
  3362. netif_carrier_off(tp->dev);
  3363. tg3_link_report(tp);
  3364. } else {
  3365. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3366. if (orig_pause_cfg != now_pause_cfg ||
  3367. orig_active_speed != tp->link_config.active_speed ||
  3368. orig_active_duplex != tp->link_config.active_duplex)
  3369. tg3_link_report(tp);
  3370. }
  3371. return 0;
  3372. }
  3373. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3374. {
  3375. int current_link_up, err = 0;
  3376. u32 bmsr, bmcr;
  3377. u16 current_speed;
  3378. u8 current_duplex;
  3379. u32 local_adv, remote_adv;
  3380. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3381. tw32_f(MAC_MODE, tp->mac_mode);
  3382. udelay(40);
  3383. tw32(MAC_EVENT, 0);
  3384. tw32_f(MAC_STATUS,
  3385. (MAC_STATUS_SYNC_CHANGED |
  3386. MAC_STATUS_CFG_CHANGED |
  3387. MAC_STATUS_MI_COMPLETION |
  3388. MAC_STATUS_LNKSTATE_CHANGED));
  3389. udelay(40);
  3390. if (force_reset)
  3391. tg3_phy_reset(tp);
  3392. current_link_up = 0;
  3393. current_speed = SPEED_INVALID;
  3394. current_duplex = DUPLEX_INVALID;
  3395. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3396. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3397. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3398. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3399. bmsr |= BMSR_LSTATUS;
  3400. else
  3401. bmsr &= ~BMSR_LSTATUS;
  3402. }
  3403. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3404. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3405. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3406. /* do nothing, just check for link up at the end */
  3407. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3408. u32 adv, new_adv;
  3409. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3410. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3411. ADVERTISE_1000XPAUSE |
  3412. ADVERTISE_1000XPSE_ASYM |
  3413. ADVERTISE_SLCT);
  3414. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3415. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3416. new_adv |= ADVERTISE_1000XHALF;
  3417. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3418. new_adv |= ADVERTISE_1000XFULL;
  3419. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3420. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3421. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3422. tg3_writephy(tp, MII_BMCR, bmcr);
  3423. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3424. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3425. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3426. return err;
  3427. }
  3428. } else {
  3429. u32 new_bmcr;
  3430. bmcr &= ~BMCR_SPEED1000;
  3431. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3432. if (tp->link_config.duplex == DUPLEX_FULL)
  3433. new_bmcr |= BMCR_FULLDPLX;
  3434. if (new_bmcr != bmcr) {
  3435. /* BMCR_SPEED1000 is a reserved bit that needs
  3436. * to be set on write.
  3437. */
  3438. new_bmcr |= BMCR_SPEED1000;
  3439. /* Force a linkdown */
  3440. if (netif_carrier_ok(tp->dev)) {
  3441. u32 adv;
  3442. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3443. adv &= ~(ADVERTISE_1000XFULL |
  3444. ADVERTISE_1000XHALF |
  3445. ADVERTISE_SLCT);
  3446. tg3_writephy(tp, MII_ADVERTISE, adv);
  3447. tg3_writephy(tp, MII_BMCR, bmcr |
  3448. BMCR_ANRESTART |
  3449. BMCR_ANENABLE);
  3450. udelay(10);
  3451. netif_carrier_off(tp->dev);
  3452. }
  3453. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3454. bmcr = new_bmcr;
  3455. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3456. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3457. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3458. ASIC_REV_5714) {
  3459. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3460. bmsr |= BMSR_LSTATUS;
  3461. else
  3462. bmsr &= ~BMSR_LSTATUS;
  3463. }
  3464. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3465. }
  3466. }
  3467. if (bmsr & BMSR_LSTATUS) {
  3468. current_speed = SPEED_1000;
  3469. current_link_up = 1;
  3470. if (bmcr & BMCR_FULLDPLX)
  3471. current_duplex = DUPLEX_FULL;
  3472. else
  3473. current_duplex = DUPLEX_HALF;
  3474. local_adv = 0;
  3475. remote_adv = 0;
  3476. if (bmcr & BMCR_ANENABLE) {
  3477. u32 common;
  3478. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3479. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3480. common = local_adv & remote_adv;
  3481. if (common & (ADVERTISE_1000XHALF |
  3482. ADVERTISE_1000XFULL)) {
  3483. if (common & ADVERTISE_1000XFULL)
  3484. current_duplex = DUPLEX_FULL;
  3485. else
  3486. current_duplex = DUPLEX_HALF;
  3487. }
  3488. else
  3489. current_link_up = 0;
  3490. }
  3491. }
  3492. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3493. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3494. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3495. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3496. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3497. tw32_f(MAC_MODE, tp->mac_mode);
  3498. udelay(40);
  3499. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3500. tp->link_config.active_speed = current_speed;
  3501. tp->link_config.active_duplex = current_duplex;
  3502. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3503. if (current_link_up)
  3504. netif_carrier_on(tp->dev);
  3505. else {
  3506. netif_carrier_off(tp->dev);
  3507. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3508. }
  3509. tg3_link_report(tp);
  3510. }
  3511. return err;
  3512. }
  3513. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3514. {
  3515. if (tp->serdes_counter) {
  3516. /* Give autoneg time to complete. */
  3517. tp->serdes_counter--;
  3518. return;
  3519. }
  3520. if (!netif_carrier_ok(tp->dev) &&
  3521. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3522. u32 bmcr;
  3523. tg3_readphy(tp, MII_BMCR, &bmcr);
  3524. if (bmcr & BMCR_ANENABLE) {
  3525. u32 phy1, phy2;
  3526. /* Select shadow register 0x1f */
  3527. tg3_writephy(tp, 0x1c, 0x7c00);
  3528. tg3_readphy(tp, 0x1c, &phy1);
  3529. /* Select expansion interrupt status register */
  3530. tg3_writephy(tp, 0x17, 0x0f01);
  3531. tg3_readphy(tp, 0x15, &phy2);
  3532. tg3_readphy(tp, 0x15, &phy2);
  3533. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3534. /* We have signal detect and not receiving
  3535. * config code words, link is up by parallel
  3536. * detection.
  3537. */
  3538. bmcr &= ~BMCR_ANENABLE;
  3539. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3540. tg3_writephy(tp, MII_BMCR, bmcr);
  3541. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3542. }
  3543. }
  3544. }
  3545. else if (netif_carrier_ok(tp->dev) &&
  3546. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3547. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3548. u32 phy2;
  3549. /* Select expansion interrupt status register */
  3550. tg3_writephy(tp, 0x17, 0x0f01);
  3551. tg3_readphy(tp, 0x15, &phy2);
  3552. if (phy2 & 0x20) {
  3553. u32 bmcr;
  3554. /* Config code words received, turn on autoneg. */
  3555. tg3_readphy(tp, MII_BMCR, &bmcr);
  3556. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3557. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3558. }
  3559. }
  3560. }
  3561. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3562. {
  3563. int err;
  3564. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3565. err = tg3_setup_fiber_phy(tp, force_reset);
  3566. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3567. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3568. } else {
  3569. err = tg3_setup_copper_phy(tp, force_reset);
  3570. }
  3571. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3572. u32 val, scale;
  3573. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3574. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3575. scale = 65;
  3576. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3577. scale = 6;
  3578. else
  3579. scale = 12;
  3580. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3581. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3582. tw32(GRC_MISC_CFG, val);
  3583. }
  3584. if (tp->link_config.active_speed == SPEED_1000 &&
  3585. tp->link_config.active_duplex == DUPLEX_HALF)
  3586. tw32(MAC_TX_LENGTHS,
  3587. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3588. (6 << TX_LENGTHS_IPG_SHIFT) |
  3589. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3590. else
  3591. tw32(MAC_TX_LENGTHS,
  3592. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3593. (6 << TX_LENGTHS_IPG_SHIFT) |
  3594. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3595. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3596. if (netif_carrier_ok(tp->dev)) {
  3597. tw32(HOSTCC_STAT_COAL_TICKS,
  3598. tp->coal.stats_block_coalesce_usecs);
  3599. } else {
  3600. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3601. }
  3602. }
  3603. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3604. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3605. if (!netif_carrier_ok(tp->dev))
  3606. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3607. tp->pwrmgmt_thresh;
  3608. else
  3609. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3610. tw32(PCIE_PWR_MGMT_THRESH, val);
  3611. }
  3612. return err;
  3613. }
  3614. /* This is called whenever we suspect that the system chipset is re-
  3615. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3616. * is bogus tx completions. We try to recover by setting the
  3617. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3618. * in the workqueue.
  3619. */
  3620. static void tg3_tx_recover(struct tg3 *tp)
  3621. {
  3622. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3623. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3624. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3625. "mapped I/O cycles to the network device, attempting to "
  3626. "recover. Please report the problem to the driver maintainer "
  3627. "and include system chipset information.\n", tp->dev->name);
  3628. spin_lock(&tp->lock);
  3629. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3630. spin_unlock(&tp->lock);
  3631. }
  3632. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3633. {
  3634. smp_mb();
  3635. return tnapi->tx_pending -
  3636. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3637. }
  3638. /* Tigon3 never reports partial packet sends. So we do not
  3639. * need special logic to handle SKBs that have not had all
  3640. * of their frags sent yet, like SunGEM does.
  3641. */
  3642. static void tg3_tx(struct tg3_napi *tnapi)
  3643. {
  3644. struct tg3 *tp = tnapi->tp;
  3645. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3646. u32 sw_idx = tnapi->tx_cons;
  3647. struct netdev_queue *txq;
  3648. int index = tnapi - tp->napi;
  3649. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3650. index--;
  3651. txq = netdev_get_tx_queue(tp->dev, index);
  3652. while (sw_idx != hw_idx) {
  3653. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3654. struct sk_buff *skb = ri->skb;
  3655. int i, tx_bug = 0;
  3656. if (unlikely(skb == NULL)) {
  3657. tg3_tx_recover(tp);
  3658. return;
  3659. }
  3660. pci_unmap_single(tp->pdev,
  3661. pci_unmap_addr(ri, mapping),
  3662. skb_headlen(skb),
  3663. PCI_DMA_TODEVICE);
  3664. ri->skb = NULL;
  3665. sw_idx = NEXT_TX(sw_idx);
  3666. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3667. ri = &tnapi->tx_buffers[sw_idx];
  3668. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3669. tx_bug = 1;
  3670. pci_unmap_page(tp->pdev,
  3671. pci_unmap_addr(ri, mapping),
  3672. skb_shinfo(skb)->frags[i].size,
  3673. PCI_DMA_TODEVICE);
  3674. sw_idx = NEXT_TX(sw_idx);
  3675. }
  3676. dev_kfree_skb(skb);
  3677. if (unlikely(tx_bug)) {
  3678. tg3_tx_recover(tp);
  3679. return;
  3680. }
  3681. }
  3682. tnapi->tx_cons = sw_idx;
  3683. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3684. * before checking for netif_queue_stopped(). Without the
  3685. * memory barrier, there is a small possibility that tg3_start_xmit()
  3686. * will miss it and cause the queue to be stopped forever.
  3687. */
  3688. smp_mb();
  3689. if (unlikely(netif_tx_queue_stopped(txq) &&
  3690. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3691. __netif_tx_lock(txq, smp_processor_id());
  3692. if (netif_tx_queue_stopped(txq) &&
  3693. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3694. netif_tx_wake_queue(txq);
  3695. __netif_tx_unlock(txq);
  3696. }
  3697. }
  3698. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3699. {
  3700. if (!ri->skb)
  3701. return;
  3702. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3703. map_sz, PCI_DMA_FROMDEVICE);
  3704. dev_kfree_skb_any(ri->skb);
  3705. ri->skb = NULL;
  3706. }
  3707. /* Returns size of skb allocated or < 0 on error.
  3708. *
  3709. * We only need to fill in the address because the other members
  3710. * of the RX descriptor are invariant, see tg3_init_rings.
  3711. *
  3712. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3713. * posting buffers we only dirty the first cache line of the RX
  3714. * descriptor (containing the address). Whereas for the RX status
  3715. * buffers the cpu only reads the last cacheline of the RX descriptor
  3716. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3717. */
  3718. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3719. u32 opaque_key, u32 dest_idx_unmasked)
  3720. {
  3721. struct tg3_rx_buffer_desc *desc;
  3722. struct ring_info *map, *src_map;
  3723. struct sk_buff *skb;
  3724. dma_addr_t mapping;
  3725. int skb_size, dest_idx;
  3726. src_map = NULL;
  3727. switch (opaque_key) {
  3728. case RXD_OPAQUE_RING_STD:
  3729. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3730. desc = &tpr->rx_std[dest_idx];
  3731. map = &tpr->rx_std_buffers[dest_idx];
  3732. skb_size = tp->rx_pkt_map_sz;
  3733. break;
  3734. case RXD_OPAQUE_RING_JUMBO:
  3735. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3736. desc = &tpr->rx_jmb[dest_idx].std;
  3737. map = &tpr->rx_jmb_buffers[dest_idx];
  3738. skb_size = TG3_RX_JMB_MAP_SZ;
  3739. break;
  3740. default:
  3741. return -EINVAL;
  3742. }
  3743. /* Do not overwrite any of the map or rp information
  3744. * until we are sure we can commit to a new buffer.
  3745. *
  3746. * Callers depend upon this behavior and assume that
  3747. * we leave everything unchanged if we fail.
  3748. */
  3749. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3750. if (skb == NULL)
  3751. return -ENOMEM;
  3752. skb_reserve(skb, tp->rx_offset);
  3753. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3754. PCI_DMA_FROMDEVICE);
  3755. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3756. dev_kfree_skb(skb);
  3757. return -EIO;
  3758. }
  3759. map->skb = skb;
  3760. pci_unmap_addr_set(map, mapping, mapping);
  3761. desc->addr_hi = ((u64)mapping >> 32);
  3762. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3763. return skb_size;
  3764. }
  3765. /* We only need to move over in the address because the other
  3766. * members of the RX descriptor are invariant. See notes above
  3767. * tg3_alloc_rx_skb for full details.
  3768. */
  3769. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3770. struct tg3_rx_prodring_set *dpr,
  3771. u32 opaque_key, int src_idx,
  3772. u32 dest_idx_unmasked)
  3773. {
  3774. struct tg3 *tp = tnapi->tp;
  3775. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3776. struct ring_info *src_map, *dest_map;
  3777. int dest_idx;
  3778. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3779. switch (opaque_key) {
  3780. case RXD_OPAQUE_RING_STD:
  3781. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3782. dest_desc = &dpr->rx_std[dest_idx];
  3783. dest_map = &dpr->rx_std_buffers[dest_idx];
  3784. src_desc = &spr->rx_std[src_idx];
  3785. src_map = &spr->rx_std_buffers[src_idx];
  3786. break;
  3787. case RXD_OPAQUE_RING_JUMBO:
  3788. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3789. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3790. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3791. src_desc = &spr->rx_jmb[src_idx].std;
  3792. src_map = &spr->rx_jmb_buffers[src_idx];
  3793. break;
  3794. default:
  3795. return;
  3796. }
  3797. dest_map->skb = src_map->skb;
  3798. pci_unmap_addr_set(dest_map, mapping,
  3799. pci_unmap_addr(src_map, mapping));
  3800. dest_desc->addr_hi = src_desc->addr_hi;
  3801. dest_desc->addr_lo = src_desc->addr_lo;
  3802. src_map->skb = NULL;
  3803. }
  3804. /* The RX ring scheme is composed of multiple rings which post fresh
  3805. * buffers to the chip, and one special ring the chip uses to report
  3806. * status back to the host.
  3807. *
  3808. * The special ring reports the status of received packets to the
  3809. * host. The chip does not write into the original descriptor the
  3810. * RX buffer was obtained from. The chip simply takes the original
  3811. * descriptor as provided by the host, updates the status and length
  3812. * field, then writes this into the next status ring entry.
  3813. *
  3814. * Each ring the host uses to post buffers to the chip is described
  3815. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3816. * it is first placed into the on-chip ram. When the packet's length
  3817. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3818. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3819. * which is within the range of the new packet's length is chosen.
  3820. *
  3821. * The "separate ring for rx status" scheme may sound queer, but it makes
  3822. * sense from a cache coherency perspective. If only the host writes
  3823. * to the buffer post rings, and only the chip writes to the rx status
  3824. * rings, then cache lines never move beyond shared-modified state.
  3825. * If both the host and chip were to write into the same ring, cache line
  3826. * eviction could occur since both entities want it in an exclusive state.
  3827. */
  3828. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3829. {
  3830. struct tg3 *tp = tnapi->tp;
  3831. u32 work_mask, rx_std_posted = 0;
  3832. u32 std_prod_idx, jmb_prod_idx;
  3833. u32 sw_idx = tnapi->rx_rcb_ptr;
  3834. u16 hw_idx;
  3835. int received;
  3836. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3837. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3838. /*
  3839. * We need to order the read of hw_idx and the read of
  3840. * the opaque cookie.
  3841. */
  3842. rmb();
  3843. work_mask = 0;
  3844. received = 0;
  3845. std_prod_idx = tpr->rx_std_prod_idx;
  3846. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3847. while (sw_idx != hw_idx && budget > 0) {
  3848. struct ring_info *ri;
  3849. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3850. unsigned int len;
  3851. struct sk_buff *skb;
  3852. dma_addr_t dma_addr;
  3853. u32 opaque_key, desc_idx, *post_ptr;
  3854. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3855. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3856. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3857. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3858. dma_addr = pci_unmap_addr(ri, mapping);
  3859. skb = ri->skb;
  3860. post_ptr = &std_prod_idx;
  3861. rx_std_posted++;
  3862. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3863. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3864. dma_addr = pci_unmap_addr(ri, mapping);
  3865. skb = ri->skb;
  3866. post_ptr = &jmb_prod_idx;
  3867. } else
  3868. goto next_pkt_nopost;
  3869. work_mask |= opaque_key;
  3870. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3871. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3872. drop_it:
  3873. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3874. desc_idx, *post_ptr);
  3875. drop_it_no_recycle:
  3876. /* Other statistics kept track of by card. */
  3877. tp->net_stats.rx_dropped++;
  3878. goto next_pkt;
  3879. }
  3880. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3881. ETH_FCS_LEN;
  3882. if (len > RX_COPY_THRESHOLD &&
  3883. tp->rx_offset == NET_IP_ALIGN) {
  3884. /* rx_offset will likely not equal NET_IP_ALIGN
  3885. * if this is a 5701 card running in PCI-X mode
  3886. * [see tg3_get_invariants()]
  3887. */
  3888. int skb_size;
  3889. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3890. *post_ptr);
  3891. if (skb_size < 0)
  3892. goto drop_it;
  3893. ri->skb = NULL;
  3894. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3895. PCI_DMA_FROMDEVICE);
  3896. skb_put(skb, len);
  3897. } else {
  3898. struct sk_buff *copy_skb;
  3899. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3900. desc_idx, *post_ptr);
  3901. copy_skb = netdev_alloc_skb(tp->dev,
  3902. len + TG3_RAW_IP_ALIGN);
  3903. if (copy_skb == NULL)
  3904. goto drop_it_no_recycle;
  3905. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3906. skb_put(copy_skb, len);
  3907. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3908. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3909. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3910. /* We'll reuse the original ring buffer. */
  3911. skb = copy_skb;
  3912. }
  3913. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3914. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3915. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3916. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3917. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3918. else
  3919. skb->ip_summed = CHECKSUM_NONE;
  3920. skb->protocol = eth_type_trans(skb, tp->dev);
  3921. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3922. skb->protocol != htons(ETH_P_8021Q)) {
  3923. dev_kfree_skb(skb);
  3924. goto next_pkt;
  3925. }
  3926. #if TG3_VLAN_TAG_USED
  3927. if (tp->vlgrp != NULL &&
  3928. desc->type_flags & RXD_FLAG_VLAN) {
  3929. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3930. desc->err_vlan & RXD_VLAN_MASK, skb);
  3931. } else
  3932. #endif
  3933. napi_gro_receive(&tnapi->napi, skb);
  3934. received++;
  3935. budget--;
  3936. next_pkt:
  3937. (*post_ptr)++;
  3938. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3939. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3940. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, idx);
  3941. work_mask &= ~RXD_OPAQUE_RING_STD;
  3942. rx_std_posted = 0;
  3943. }
  3944. next_pkt_nopost:
  3945. sw_idx++;
  3946. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3947. /* Refresh hw_idx to see if there is new work */
  3948. if (sw_idx == hw_idx) {
  3949. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3950. rmb();
  3951. }
  3952. }
  3953. /* ACK the status ring. */
  3954. tnapi->rx_rcb_ptr = sw_idx;
  3955. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3956. /* Refill RX ring(s). */
  3957. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) || tnapi == &tp->napi[1]) {
  3958. if (work_mask & RXD_OPAQUE_RING_STD) {
  3959. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3960. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3961. tpr->rx_std_prod_idx);
  3962. }
  3963. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3964. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3965. TG3_RX_JUMBO_RING_SIZE;
  3966. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3967. tpr->rx_jmb_prod_idx);
  3968. }
  3969. mmiowb();
  3970. } else if (work_mask) {
  3971. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3972. * updated before the producer indices can be updated.
  3973. */
  3974. smp_wmb();
  3975. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3976. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3977. napi_schedule(&tp->napi[1].napi);
  3978. }
  3979. return received;
  3980. }
  3981. static void tg3_poll_link(struct tg3 *tp)
  3982. {
  3983. /* handle link change and other phy events */
  3984. if (!(tp->tg3_flags &
  3985. (TG3_FLAG_USE_LINKCHG_REG |
  3986. TG3_FLAG_POLL_SERDES))) {
  3987. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  3988. if (sblk->status & SD_STATUS_LINK_CHG) {
  3989. sblk->status = SD_STATUS_UPDATED |
  3990. (sblk->status & ~SD_STATUS_LINK_CHG);
  3991. spin_lock(&tp->lock);
  3992. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3993. tw32_f(MAC_STATUS,
  3994. (MAC_STATUS_SYNC_CHANGED |
  3995. MAC_STATUS_CFG_CHANGED |
  3996. MAC_STATUS_MI_COMPLETION |
  3997. MAC_STATUS_LNKSTATE_CHANGED));
  3998. udelay(40);
  3999. } else
  4000. tg3_setup_phy(tp, 0);
  4001. spin_unlock(&tp->lock);
  4002. }
  4003. }
  4004. }
  4005. static void tg3_rx_prodring_xfer(struct tg3 *tp,
  4006. struct tg3_rx_prodring_set *dpr,
  4007. struct tg3_rx_prodring_set *spr)
  4008. {
  4009. u32 si, di, cpycnt, src_prod_idx;
  4010. int i;
  4011. while (1) {
  4012. src_prod_idx = spr->rx_std_prod_idx;
  4013. /* Make sure updates to the rx_std_buffers[] entries and the
  4014. * standard producer index are seen in the correct order.
  4015. */
  4016. smp_rmb();
  4017. if (spr->rx_std_cons_idx == src_prod_idx)
  4018. break;
  4019. if (spr->rx_std_cons_idx < src_prod_idx)
  4020. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4021. else
  4022. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4023. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4024. si = spr->rx_std_cons_idx;
  4025. di = dpr->rx_std_prod_idx;
  4026. memcpy(&dpr->rx_std_buffers[di],
  4027. &spr->rx_std_buffers[si],
  4028. cpycnt * sizeof(struct ring_info));
  4029. for (i = 0; i < cpycnt; i++, di++, si++) {
  4030. struct tg3_rx_buffer_desc *sbd, *dbd;
  4031. sbd = &spr->rx_std[si];
  4032. dbd = &dpr->rx_std[di];
  4033. dbd->addr_hi = sbd->addr_hi;
  4034. dbd->addr_lo = sbd->addr_lo;
  4035. }
  4036. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4037. TG3_RX_RING_SIZE;
  4038. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4039. TG3_RX_RING_SIZE;
  4040. }
  4041. while (1) {
  4042. src_prod_idx = spr->rx_jmb_prod_idx;
  4043. /* Make sure updates to the rx_jmb_buffers[] entries and
  4044. * the jumbo producer index are seen in the correct order.
  4045. */
  4046. smp_rmb();
  4047. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4048. break;
  4049. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4050. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4051. else
  4052. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4053. cpycnt = min(cpycnt,
  4054. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4055. si = spr->rx_jmb_cons_idx;
  4056. di = dpr->rx_jmb_prod_idx;
  4057. memcpy(&dpr->rx_jmb_buffers[di],
  4058. &spr->rx_jmb_buffers[si],
  4059. cpycnt * sizeof(struct ring_info));
  4060. for (i = 0; i < cpycnt; i++, di++, si++) {
  4061. struct tg3_rx_buffer_desc *sbd, *dbd;
  4062. sbd = &spr->rx_jmb[si].std;
  4063. dbd = &dpr->rx_jmb[di].std;
  4064. dbd->addr_hi = sbd->addr_hi;
  4065. dbd->addr_lo = sbd->addr_lo;
  4066. }
  4067. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4068. TG3_RX_JUMBO_RING_SIZE;
  4069. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4070. TG3_RX_JUMBO_RING_SIZE;
  4071. }
  4072. }
  4073. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4074. {
  4075. struct tg3 *tp = tnapi->tp;
  4076. /* run TX completion thread */
  4077. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4078. tg3_tx(tnapi);
  4079. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4080. return work_done;
  4081. }
  4082. /* run RX thread, within the bounds set by NAPI.
  4083. * All RX "locking" is done by ensuring outside
  4084. * code synchronizes with tg3->napi.poll()
  4085. */
  4086. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4087. work_done += tg3_rx(tnapi, budget - work_done);
  4088. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4089. int i;
  4090. u32 std_prod_idx = tp->prodring[0].rx_std_prod_idx;
  4091. u32 jmb_prod_idx = tp->prodring[0].rx_jmb_prod_idx;
  4092. for (i = 2; i < tp->irq_cnt; i++)
  4093. tg3_rx_prodring_xfer(tp, tnapi->prodring,
  4094. tp->napi[i].prodring);
  4095. wmb();
  4096. if (std_prod_idx != tp->prodring[0].rx_std_prod_idx) {
  4097. u32 mbox = TG3_RX_STD_PROD_IDX_REG;
  4098. tw32_rx_mbox(mbox, tp->prodring[0].rx_std_prod_idx);
  4099. }
  4100. if (jmb_prod_idx != tp->prodring[0].rx_jmb_prod_idx) {
  4101. u32 mbox = TG3_RX_JMB_PROD_IDX_REG;
  4102. tw32_rx_mbox(mbox, tp->prodring[0].rx_jmb_prod_idx);
  4103. }
  4104. mmiowb();
  4105. }
  4106. return work_done;
  4107. }
  4108. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4109. {
  4110. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4111. struct tg3 *tp = tnapi->tp;
  4112. int work_done = 0;
  4113. struct tg3_hw_status *sblk = tnapi->hw_status;
  4114. while (1) {
  4115. work_done = tg3_poll_work(tnapi, work_done, budget);
  4116. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4117. goto tx_recovery;
  4118. if (unlikely(work_done >= budget))
  4119. break;
  4120. /* tp->last_tag is used in tg3_restart_ints() below
  4121. * to tell the hw how much work has been processed,
  4122. * so we must read it before checking for more work.
  4123. */
  4124. tnapi->last_tag = sblk->status_tag;
  4125. tnapi->last_irq_tag = tnapi->last_tag;
  4126. rmb();
  4127. /* check for RX/TX work to do */
  4128. if (sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4129. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr) {
  4130. napi_complete(napi);
  4131. /* Reenable interrupts. */
  4132. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4133. mmiowb();
  4134. break;
  4135. }
  4136. }
  4137. return work_done;
  4138. tx_recovery:
  4139. /* work_done is guaranteed to be less than budget. */
  4140. napi_complete(napi);
  4141. schedule_work(&tp->reset_task);
  4142. return work_done;
  4143. }
  4144. static int tg3_poll(struct napi_struct *napi, int budget)
  4145. {
  4146. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4147. struct tg3 *tp = tnapi->tp;
  4148. int work_done = 0;
  4149. struct tg3_hw_status *sblk = tnapi->hw_status;
  4150. while (1) {
  4151. tg3_poll_link(tp);
  4152. work_done = tg3_poll_work(tnapi, work_done, budget);
  4153. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4154. goto tx_recovery;
  4155. if (unlikely(work_done >= budget))
  4156. break;
  4157. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4158. /* tp->last_tag is used in tg3_int_reenable() below
  4159. * to tell the hw how much work has been processed,
  4160. * so we must read it before checking for more work.
  4161. */
  4162. tnapi->last_tag = sblk->status_tag;
  4163. tnapi->last_irq_tag = tnapi->last_tag;
  4164. rmb();
  4165. } else
  4166. sblk->status &= ~SD_STATUS_UPDATED;
  4167. if (likely(!tg3_has_work(tnapi))) {
  4168. napi_complete(napi);
  4169. tg3_int_reenable(tnapi);
  4170. break;
  4171. }
  4172. }
  4173. return work_done;
  4174. tx_recovery:
  4175. /* work_done is guaranteed to be less than budget. */
  4176. napi_complete(napi);
  4177. schedule_work(&tp->reset_task);
  4178. return work_done;
  4179. }
  4180. static void tg3_irq_quiesce(struct tg3 *tp)
  4181. {
  4182. int i;
  4183. BUG_ON(tp->irq_sync);
  4184. tp->irq_sync = 1;
  4185. smp_mb();
  4186. for (i = 0; i < tp->irq_cnt; i++)
  4187. synchronize_irq(tp->napi[i].irq_vec);
  4188. }
  4189. static inline int tg3_irq_sync(struct tg3 *tp)
  4190. {
  4191. return tp->irq_sync;
  4192. }
  4193. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4194. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4195. * with as well. Most of the time, this is not necessary except when
  4196. * shutting down the device.
  4197. */
  4198. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4199. {
  4200. spin_lock_bh(&tp->lock);
  4201. if (irq_sync)
  4202. tg3_irq_quiesce(tp);
  4203. }
  4204. static inline void tg3_full_unlock(struct tg3 *tp)
  4205. {
  4206. spin_unlock_bh(&tp->lock);
  4207. }
  4208. /* One-shot MSI handler - Chip automatically disables interrupt
  4209. * after sending MSI so driver doesn't have to do it.
  4210. */
  4211. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4212. {
  4213. struct tg3_napi *tnapi = dev_id;
  4214. struct tg3 *tp = tnapi->tp;
  4215. prefetch(tnapi->hw_status);
  4216. if (tnapi->rx_rcb)
  4217. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4218. if (likely(!tg3_irq_sync(tp)))
  4219. napi_schedule(&tnapi->napi);
  4220. return IRQ_HANDLED;
  4221. }
  4222. /* MSI ISR - No need to check for interrupt sharing and no need to
  4223. * flush status block and interrupt mailbox. PCI ordering rules
  4224. * guarantee that MSI will arrive after the status block.
  4225. */
  4226. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4227. {
  4228. struct tg3_napi *tnapi = dev_id;
  4229. struct tg3 *tp = tnapi->tp;
  4230. prefetch(tnapi->hw_status);
  4231. if (tnapi->rx_rcb)
  4232. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4233. /*
  4234. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4235. * chip-internal interrupt pending events.
  4236. * Writing non-zero to intr-mbox-0 additional tells the
  4237. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4238. * event coalescing.
  4239. */
  4240. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4241. if (likely(!tg3_irq_sync(tp)))
  4242. napi_schedule(&tnapi->napi);
  4243. return IRQ_RETVAL(1);
  4244. }
  4245. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4246. {
  4247. struct tg3_napi *tnapi = dev_id;
  4248. struct tg3 *tp = tnapi->tp;
  4249. struct tg3_hw_status *sblk = tnapi->hw_status;
  4250. unsigned int handled = 1;
  4251. /* In INTx mode, it is possible for the interrupt to arrive at
  4252. * the CPU before the status block posted prior to the interrupt.
  4253. * Reading the PCI State register will confirm whether the
  4254. * interrupt is ours and will flush the status block.
  4255. */
  4256. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4257. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4258. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4259. handled = 0;
  4260. goto out;
  4261. }
  4262. }
  4263. /*
  4264. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4265. * chip-internal interrupt pending events.
  4266. * Writing non-zero to intr-mbox-0 additional tells the
  4267. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4268. * event coalescing.
  4269. *
  4270. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4271. * spurious interrupts. The flush impacts performance but
  4272. * excessive spurious interrupts can be worse in some cases.
  4273. */
  4274. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4275. if (tg3_irq_sync(tp))
  4276. goto out;
  4277. sblk->status &= ~SD_STATUS_UPDATED;
  4278. if (likely(tg3_has_work(tnapi))) {
  4279. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4280. napi_schedule(&tnapi->napi);
  4281. } else {
  4282. /* No work, shared interrupt perhaps? re-enable
  4283. * interrupts, and flush that PCI write
  4284. */
  4285. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4286. 0x00000000);
  4287. }
  4288. out:
  4289. return IRQ_RETVAL(handled);
  4290. }
  4291. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4292. {
  4293. struct tg3_napi *tnapi = dev_id;
  4294. struct tg3 *tp = tnapi->tp;
  4295. struct tg3_hw_status *sblk = tnapi->hw_status;
  4296. unsigned int handled = 1;
  4297. /* In INTx mode, it is possible for the interrupt to arrive at
  4298. * the CPU before the status block posted prior to the interrupt.
  4299. * Reading the PCI State register will confirm whether the
  4300. * interrupt is ours and will flush the status block.
  4301. */
  4302. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4303. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4304. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4305. handled = 0;
  4306. goto out;
  4307. }
  4308. }
  4309. /*
  4310. * writing any value to intr-mbox-0 clears PCI INTA# and
  4311. * chip-internal interrupt pending events.
  4312. * writing non-zero to intr-mbox-0 additional tells the
  4313. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4314. * event coalescing.
  4315. *
  4316. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4317. * spurious interrupts. The flush impacts performance but
  4318. * excessive spurious interrupts can be worse in some cases.
  4319. */
  4320. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4321. /*
  4322. * In a shared interrupt configuration, sometimes other devices'
  4323. * interrupts will scream. We record the current status tag here
  4324. * so that the above check can report that the screaming interrupts
  4325. * are unhandled. Eventually they will be silenced.
  4326. */
  4327. tnapi->last_irq_tag = sblk->status_tag;
  4328. if (tg3_irq_sync(tp))
  4329. goto out;
  4330. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4331. napi_schedule(&tnapi->napi);
  4332. out:
  4333. return IRQ_RETVAL(handled);
  4334. }
  4335. /* ISR for interrupt test */
  4336. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4337. {
  4338. struct tg3_napi *tnapi = dev_id;
  4339. struct tg3 *tp = tnapi->tp;
  4340. struct tg3_hw_status *sblk = tnapi->hw_status;
  4341. if ((sblk->status & SD_STATUS_UPDATED) ||
  4342. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4343. tg3_disable_ints(tp);
  4344. return IRQ_RETVAL(1);
  4345. }
  4346. return IRQ_RETVAL(0);
  4347. }
  4348. static int tg3_init_hw(struct tg3 *, int);
  4349. static int tg3_halt(struct tg3 *, int, int);
  4350. /* Restart hardware after configuration changes, self-test, etc.
  4351. * Invoked with tp->lock held.
  4352. */
  4353. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4354. __releases(tp->lock)
  4355. __acquires(tp->lock)
  4356. {
  4357. int err;
  4358. err = tg3_init_hw(tp, reset_phy);
  4359. if (err) {
  4360. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4361. "aborting.\n", tp->dev->name);
  4362. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4363. tg3_full_unlock(tp);
  4364. del_timer_sync(&tp->timer);
  4365. tp->irq_sync = 0;
  4366. tg3_napi_enable(tp);
  4367. dev_close(tp->dev);
  4368. tg3_full_lock(tp, 0);
  4369. }
  4370. return err;
  4371. }
  4372. #ifdef CONFIG_NET_POLL_CONTROLLER
  4373. static void tg3_poll_controller(struct net_device *dev)
  4374. {
  4375. int i;
  4376. struct tg3 *tp = netdev_priv(dev);
  4377. for (i = 0; i < tp->irq_cnt; i++)
  4378. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4379. }
  4380. #endif
  4381. static void tg3_reset_task(struct work_struct *work)
  4382. {
  4383. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4384. int err;
  4385. unsigned int restart_timer;
  4386. tg3_full_lock(tp, 0);
  4387. if (!netif_running(tp->dev)) {
  4388. tg3_full_unlock(tp);
  4389. return;
  4390. }
  4391. tg3_full_unlock(tp);
  4392. tg3_phy_stop(tp);
  4393. tg3_netif_stop(tp);
  4394. tg3_full_lock(tp, 1);
  4395. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4396. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4397. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4398. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4399. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4400. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4401. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4402. }
  4403. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4404. err = tg3_init_hw(tp, 1);
  4405. if (err)
  4406. goto out;
  4407. tg3_netif_start(tp);
  4408. if (restart_timer)
  4409. mod_timer(&tp->timer, jiffies + 1);
  4410. out:
  4411. tg3_full_unlock(tp);
  4412. if (!err)
  4413. tg3_phy_start(tp);
  4414. }
  4415. static void tg3_dump_short_state(struct tg3 *tp)
  4416. {
  4417. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4418. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4419. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4420. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4421. }
  4422. static void tg3_tx_timeout(struct net_device *dev)
  4423. {
  4424. struct tg3 *tp = netdev_priv(dev);
  4425. if (netif_msg_tx_err(tp)) {
  4426. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4427. dev->name);
  4428. tg3_dump_short_state(tp);
  4429. }
  4430. schedule_work(&tp->reset_task);
  4431. }
  4432. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4433. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4434. {
  4435. u32 base = (u32) mapping & 0xffffffff;
  4436. return ((base > 0xffffdcc0) &&
  4437. (base + len + 8 < base));
  4438. }
  4439. /* Test for DMA addresses > 40-bit */
  4440. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4441. int len)
  4442. {
  4443. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4444. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4445. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4446. return 0;
  4447. #else
  4448. return 0;
  4449. #endif
  4450. }
  4451. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4452. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4453. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4454. struct sk_buff *skb, u32 last_plus_one,
  4455. u32 *start, u32 base_flags, u32 mss)
  4456. {
  4457. struct tg3 *tp = tnapi->tp;
  4458. struct sk_buff *new_skb;
  4459. dma_addr_t new_addr = 0;
  4460. u32 entry = *start;
  4461. int i, ret = 0;
  4462. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4463. new_skb = skb_copy(skb, GFP_ATOMIC);
  4464. else {
  4465. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4466. new_skb = skb_copy_expand(skb,
  4467. skb_headroom(skb) + more_headroom,
  4468. skb_tailroom(skb), GFP_ATOMIC);
  4469. }
  4470. if (!new_skb) {
  4471. ret = -1;
  4472. } else {
  4473. /* New SKB is guaranteed to be linear. */
  4474. entry = *start;
  4475. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4476. PCI_DMA_TODEVICE);
  4477. /* Make sure the mapping succeeded */
  4478. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4479. ret = -1;
  4480. dev_kfree_skb(new_skb);
  4481. new_skb = NULL;
  4482. /* Make sure new skb does not cross any 4G boundaries.
  4483. * Drop the packet if it does.
  4484. */
  4485. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4486. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4487. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4488. PCI_DMA_TODEVICE);
  4489. ret = -1;
  4490. dev_kfree_skb(new_skb);
  4491. new_skb = NULL;
  4492. } else {
  4493. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4494. base_flags, 1 | (mss << 1));
  4495. *start = NEXT_TX(entry);
  4496. }
  4497. }
  4498. /* Now clean up the sw ring entries. */
  4499. i = 0;
  4500. while (entry != last_plus_one) {
  4501. int len;
  4502. if (i == 0)
  4503. len = skb_headlen(skb);
  4504. else
  4505. len = skb_shinfo(skb)->frags[i-1].size;
  4506. pci_unmap_single(tp->pdev,
  4507. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4508. mapping),
  4509. len, PCI_DMA_TODEVICE);
  4510. if (i == 0) {
  4511. tnapi->tx_buffers[entry].skb = new_skb;
  4512. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4513. new_addr);
  4514. } else {
  4515. tnapi->tx_buffers[entry].skb = NULL;
  4516. }
  4517. entry = NEXT_TX(entry);
  4518. i++;
  4519. }
  4520. dev_kfree_skb(skb);
  4521. return ret;
  4522. }
  4523. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4524. dma_addr_t mapping, int len, u32 flags,
  4525. u32 mss_and_is_end)
  4526. {
  4527. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4528. int is_end = (mss_and_is_end & 0x1);
  4529. u32 mss = (mss_and_is_end >> 1);
  4530. u32 vlan_tag = 0;
  4531. if (is_end)
  4532. flags |= TXD_FLAG_END;
  4533. if (flags & TXD_FLAG_VLAN) {
  4534. vlan_tag = flags >> 16;
  4535. flags &= 0xffff;
  4536. }
  4537. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4538. txd->addr_hi = ((u64) mapping >> 32);
  4539. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4540. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4541. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4542. }
  4543. /* hard_start_xmit for devices that don't have any bugs and
  4544. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4545. */
  4546. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4547. struct net_device *dev)
  4548. {
  4549. struct tg3 *tp = netdev_priv(dev);
  4550. u32 len, entry, base_flags, mss;
  4551. dma_addr_t mapping;
  4552. struct tg3_napi *tnapi;
  4553. struct netdev_queue *txq;
  4554. unsigned int i, last;
  4555. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4556. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4557. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4558. tnapi++;
  4559. /* We are running in BH disabled context with netif_tx_lock
  4560. * and TX reclaim runs via tp->napi.poll inside of a software
  4561. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4562. * no IRQ context deadlocks to worry about either. Rejoice!
  4563. */
  4564. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4565. if (!netif_tx_queue_stopped(txq)) {
  4566. netif_tx_stop_queue(txq);
  4567. /* This is a hard error, log it. */
  4568. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4569. "queue awake!\n", dev->name);
  4570. }
  4571. return NETDEV_TX_BUSY;
  4572. }
  4573. entry = tnapi->tx_prod;
  4574. base_flags = 0;
  4575. mss = 0;
  4576. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4577. int tcp_opt_len, ip_tcp_len;
  4578. u32 hdrlen;
  4579. if (skb_header_cloned(skb) &&
  4580. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4581. dev_kfree_skb(skb);
  4582. goto out_unlock;
  4583. }
  4584. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4585. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4586. else {
  4587. struct iphdr *iph = ip_hdr(skb);
  4588. tcp_opt_len = tcp_optlen(skb);
  4589. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4590. iph->check = 0;
  4591. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4592. hdrlen = ip_tcp_len + tcp_opt_len;
  4593. }
  4594. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4595. mss |= (hdrlen & 0xc) << 12;
  4596. if (hdrlen & 0x10)
  4597. base_flags |= 0x00000010;
  4598. base_flags |= (hdrlen & 0x3e0) << 5;
  4599. } else
  4600. mss |= hdrlen << 9;
  4601. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4602. TXD_FLAG_CPU_POST_DMA);
  4603. tcp_hdr(skb)->check = 0;
  4604. }
  4605. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4606. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4607. #if TG3_VLAN_TAG_USED
  4608. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4609. base_flags |= (TXD_FLAG_VLAN |
  4610. (vlan_tx_tag_get(skb) << 16));
  4611. #endif
  4612. len = skb_headlen(skb);
  4613. /* Queue skb data, a.k.a. the main skb fragment. */
  4614. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4615. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4616. dev_kfree_skb(skb);
  4617. goto out_unlock;
  4618. }
  4619. tnapi->tx_buffers[entry].skb = skb;
  4620. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4621. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4622. !mss && skb->len > ETH_DATA_LEN)
  4623. base_flags |= TXD_FLAG_JMB_PKT;
  4624. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4625. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4626. entry = NEXT_TX(entry);
  4627. /* Now loop through additional data fragments, and queue them. */
  4628. if (skb_shinfo(skb)->nr_frags > 0) {
  4629. last = skb_shinfo(skb)->nr_frags - 1;
  4630. for (i = 0; i <= last; i++) {
  4631. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4632. len = frag->size;
  4633. mapping = pci_map_page(tp->pdev,
  4634. frag->page,
  4635. frag->page_offset,
  4636. len, PCI_DMA_TODEVICE);
  4637. if (pci_dma_mapping_error(tp->pdev, mapping))
  4638. goto dma_error;
  4639. tnapi->tx_buffers[entry].skb = NULL;
  4640. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4641. mapping);
  4642. tg3_set_txd(tnapi, entry, mapping, len,
  4643. base_flags, (i == last) | (mss << 1));
  4644. entry = NEXT_TX(entry);
  4645. }
  4646. }
  4647. /* Packets are ready, update Tx producer idx local and on card. */
  4648. tw32_tx_mbox(tnapi->prodmbox, entry);
  4649. tnapi->tx_prod = entry;
  4650. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4651. netif_tx_stop_queue(txq);
  4652. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4653. netif_tx_wake_queue(txq);
  4654. }
  4655. out_unlock:
  4656. mmiowb();
  4657. return NETDEV_TX_OK;
  4658. dma_error:
  4659. last = i;
  4660. entry = tnapi->tx_prod;
  4661. tnapi->tx_buffers[entry].skb = NULL;
  4662. pci_unmap_single(tp->pdev,
  4663. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4664. skb_headlen(skb),
  4665. PCI_DMA_TODEVICE);
  4666. for (i = 0; i <= last; i++) {
  4667. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4668. entry = NEXT_TX(entry);
  4669. pci_unmap_page(tp->pdev,
  4670. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4671. mapping),
  4672. frag->size, PCI_DMA_TODEVICE);
  4673. }
  4674. dev_kfree_skb(skb);
  4675. return NETDEV_TX_OK;
  4676. }
  4677. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4678. struct net_device *);
  4679. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4680. * TSO header is greater than 80 bytes.
  4681. */
  4682. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4683. {
  4684. struct sk_buff *segs, *nskb;
  4685. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4686. /* Estimate the number of fragments in the worst case */
  4687. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4688. netif_stop_queue(tp->dev);
  4689. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4690. return NETDEV_TX_BUSY;
  4691. netif_wake_queue(tp->dev);
  4692. }
  4693. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4694. if (IS_ERR(segs))
  4695. goto tg3_tso_bug_end;
  4696. do {
  4697. nskb = segs;
  4698. segs = segs->next;
  4699. nskb->next = NULL;
  4700. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4701. } while (segs);
  4702. tg3_tso_bug_end:
  4703. dev_kfree_skb(skb);
  4704. return NETDEV_TX_OK;
  4705. }
  4706. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4707. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4708. */
  4709. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4710. struct net_device *dev)
  4711. {
  4712. struct tg3 *tp = netdev_priv(dev);
  4713. u32 len, entry, base_flags, mss;
  4714. int would_hit_hwbug;
  4715. dma_addr_t mapping;
  4716. struct tg3_napi *tnapi;
  4717. struct netdev_queue *txq;
  4718. unsigned int i, last;
  4719. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4720. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4721. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4722. tnapi++;
  4723. /* We are running in BH disabled context with netif_tx_lock
  4724. * and TX reclaim runs via tp->napi.poll inside of a software
  4725. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4726. * no IRQ context deadlocks to worry about either. Rejoice!
  4727. */
  4728. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4729. if (!netif_tx_queue_stopped(txq)) {
  4730. netif_tx_stop_queue(txq);
  4731. /* This is a hard error, log it. */
  4732. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4733. "queue awake!\n", dev->name);
  4734. }
  4735. return NETDEV_TX_BUSY;
  4736. }
  4737. entry = tnapi->tx_prod;
  4738. base_flags = 0;
  4739. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4740. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4741. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4742. struct iphdr *iph;
  4743. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4744. if (skb_header_cloned(skb) &&
  4745. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4746. dev_kfree_skb(skb);
  4747. goto out_unlock;
  4748. }
  4749. tcp_opt_len = tcp_optlen(skb);
  4750. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4751. hdr_len = ip_tcp_len + tcp_opt_len;
  4752. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4753. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4754. return (tg3_tso_bug(tp, skb));
  4755. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4756. TXD_FLAG_CPU_POST_DMA);
  4757. iph = ip_hdr(skb);
  4758. iph->check = 0;
  4759. iph->tot_len = htons(mss + hdr_len);
  4760. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4761. tcp_hdr(skb)->check = 0;
  4762. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4763. } else
  4764. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4765. iph->daddr, 0,
  4766. IPPROTO_TCP,
  4767. 0);
  4768. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4769. mss |= (hdr_len & 0xc) << 12;
  4770. if (hdr_len & 0x10)
  4771. base_flags |= 0x00000010;
  4772. base_flags |= (hdr_len & 0x3e0) << 5;
  4773. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4774. mss |= hdr_len << 9;
  4775. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4776. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4777. if (tcp_opt_len || iph->ihl > 5) {
  4778. int tsflags;
  4779. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4780. mss |= (tsflags << 11);
  4781. }
  4782. } else {
  4783. if (tcp_opt_len || iph->ihl > 5) {
  4784. int tsflags;
  4785. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4786. base_flags |= tsflags << 12;
  4787. }
  4788. }
  4789. }
  4790. #if TG3_VLAN_TAG_USED
  4791. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4792. base_flags |= (TXD_FLAG_VLAN |
  4793. (vlan_tx_tag_get(skb) << 16));
  4794. #endif
  4795. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4796. !mss && skb->len > ETH_DATA_LEN)
  4797. base_flags |= TXD_FLAG_JMB_PKT;
  4798. len = skb_headlen(skb);
  4799. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4800. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4801. dev_kfree_skb(skb);
  4802. goto out_unlock;
  4803. }
  4804. tnapi->tx_buffers[entry].skb = skb;
  4805. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4806. would_hit_hwbug = 0;
  4807. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4808. would_hit_hwbug = 1;
  4809. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4810. tg3_4g_overflow_test(mapping, len))
  4811. would_hit_hwbug = 1;
  4812. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4813. tg3_40bit_overflow_test(tp, mapping, len))
  4814. would_hit_hwbug = 1;
  4815. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4816. would_hit_hwbug = 1;
  4817. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4818. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4819. entry = NEXT_TX(entry);
  4820. /* Now loop through additional data fragments, and queue them. */
  4821. if (skb_shinfo(skb)->nr_frags > 0) {
  4822. last = skb_shinfo(skb)->nr_frags - 1;
  4823. for (i = 0; i <= last; i++) {
  4824. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4825. len = frag->size;
  4826. mapping = pci_map_page(tp->pdev,
  4827. frag->page,
  4828. frag->page_offset,
  4829. len, PCI_DMA_TODEVICE);
  4830. tnapi->tx_buffers[entry].skb = NULL;
  4831. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4832. mapping);
  4833. if (pci_dma_mapping_error(tp->pdev, mapping))
  4834. goto dma_error;
  4835. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4836. len <= 8)
  4837. would_hit_hwbug = 1;
  4838. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4839. tg3_4g_overflow_test(mapping, len))
  4840. would_hit_hwbug = 1;
  4841. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4842. tg3_40bit_overflow_test(tp, mapping, len))
  4843. would_hit_hwbug = 1;
  4844. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4845. tg3_set_txd(tnapi, entry, mapping, len,
  4846. base_flags, (i == last)|(mss << 1));
  4847. else
  4848. tg3_set_txd(tnapi, entry, mapping, len,
  4849. base_flags, (i == last));
  4850. entry = NEXT_TX(entry);
  4851. }
  4852. }
  4853. if (would_hit_hwbug) {
  4854. u32 last_plus_one = entry;
  4855. u32 start;
  4856. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4857. start &= (TG3_TX_RING_SIZE - 1);
  4858. /* If the workaround fails due to memory/mapping
  4859. * failure, silently drop this packet.
  4860. */
  4861. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4862. &start, base_flags, mss))
  4863. goto out_unlock;
  4864. entry = start;
  4865. }
  4866. /* Packets are ready, update Tx producer idx local and on card. */
  4867. tw32_tx_mbox(tnapi->prodmbox, entry);
  4868. tnapi->tx_prod = entry;
  4869. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4870. netif_tx_stop_queue(txq);
  4871. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4872. netif_tx_wake_queue(txq);
  4873. }
  4874. out_unlock:
  4875. mmiowb();
  4876. return NETDEV_TX_OK;
  4877. dma_error:
  4878. last = i;
  4879. entry = tnapi->tx_prod;
  4880. tnapi->tx_buffers[entry].skb = NULL;
  4881. pci_unmap_single(tp->pdev,
  4882. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4883. skb_headlen(skb),
  4884. PCI_DMA_TODEVICE);
  4885. for (i = 0; i <= last; i++) {
  4886. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4887. entry = NEXT_TX(entry);
  4888. pci_unmap_page(tp->pdev,
  4889. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4890. mapping),
  4891. frag->size, PCI_DMA_TODEVICE);
  4892. }
  4893. dev_kfree_skb(skb);
  4894. return NETDEV_TX_OK;
  4895. }
  4896. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4897. int new_mtu)
  4898. {
  4899. dev->mtu = new_mtu;
  4900. if (new_mtu > ETH_DATA_LEN) {
  4901. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4902. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4903. ethtool_op_set_tso(dev, 0);
  4904. }
  4905. else
  4906. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4907. } else {
  4908. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4909. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4910. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4911. }
  4912. }
  4913. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4914. {
  4915. struct tg3 *tp = netdev_priv(dev);
  4916. int err;
  4917. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4918. return -EINVAL;
  4919. if (!netif_running(dev)) {
  4920. /* We'll just catch it later when the
  4921. * device is up'd.
  4922. */
  4923. tg3_set_mtu(dev, tp, new_mtu);
  4924. return 0;
  4925. }
  4926. tg3_phy_stop(tp);
  4927. tg3_netif_stop(tp);
  4928. tg3_full_lock(tp, 1);
  4929. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4930. tg3_set_mtu(dev, tp, new_mtu);
  4931. err = tg3_restart_hw(tp, 0);
  4932. if (!err)
  4933. tg3_netif_start(tp);
  4934. tg3_full_unlock(tp);
  4935. if (!err)
  4936. tg3_phy_start(tp);
  4937. return err;
  4938. }
  4939. static void tg3_rx_prodring_free(struct tg3 *tp,
  4940. struct tg3_rx_prodring_set *tpr)
  4941. {
  4942. int i;
  4943. if (tpr != &tp->prodring[0]) {
  4944. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  4945. i = (i + 1) % TG3_RX_RING_SIZE)
  4946. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4947. tp->rx_pkt_map_sz);
  4948. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4949. for (i = tpr->rx_jmb_cons_idx;
  4950. i != tpr->rx_jmb_prod_idx;
  4951. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  4952. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4953. TG3_RX_JMB_MAP_SZ);
  4954. }
  4955. }
  4956. return;
  4957. }
  4958. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  4959. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4960. tp->rx_pkt_map_sz);
  4961. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4962. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  4963. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4964. TG3_RX_JMB_MAP_SZ);
  4965. }
  4966. }
  4967. /* Initialize tx/rx rings for packet processing.
  4968. *
  4969. * The chip has been shut down and the driver detached from
  4970. * the networking, so no interrupts or new tx packets will
  4971. * end up in the driver. tp->{tx,}lock are held and thus
  4972. * we may not sleep.
  4973. */
  4974. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4975. struct tg3_rx_prodring_set *tpr)
  4976. {
  4977. u32 i, rx_pkt_dma_sz;
  4978. tpr->rx_std_cons_idx = 0;
  4979. tpr->rx_std_prod_idx = 0;
  4980. tpr->rx_jmb_cons_idx = 0;
  4981. tpr->rx_jmb_prod_idx = 0;
  4982. if (tpr != &tp->prodring[0]) {
  4983. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  4984. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  4985. memset(&tpr->rx_jmb_buffers[0], 0,
  4986. TG3_RX_JMB_BUFF_RING_SIZE);
  4987. goto done;
  4988. }
  4989. /* Zero out all descriptors. */
  4990. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4991. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4992. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4993. tp->dev->mtu > ETH_DATA_LEN)
  4994. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4995. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4996. /* Initialize invariants of the rings, we only set this
  4997. * stuff once. This works because the card does not
  4998. * write into the rx buffer posting rings.
  4999. */
  5000. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5001. struct tg3_rx_buffer_desc *rxd;
  5002. rxd = &tpr->rx_std[i];
  5003. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5004. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5005. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5006. (i << RXD_OPAQUE_INDEX_SHIFT));
  5007. }
  5008. /* Now allocate fresh SKBs for each rx ring. */
  5009. for (i = 0; i < tp->rx_pending; i++) {
  5010. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5011. printk(KERN_WARNING PFX
  5012. "%s: Using a smaller RX standard ring, "
  5013. "only %d out of %d buffers were allocated "
  5014. "successfully.\n",
  5015. tp->dev->name, i, tp->rx_pending);
  5016. if (i == 0)
  5017. goto initfail;
  5018. tp->rx_pending = i;
  5019. break;
  5020. }
  5021. }
  5022. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5023. goto done;
  5024. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5025. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5026. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5027. struct tg3_rx_buffer_desc *rxd;
  5028. rxd = &tpr->rx_jmb[i].std;
  5029. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5030. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5031. RXD_FLAG_JUMBO;
  5032. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5033. (i << RXD_OPAQUE_INDEX_SHIFT));
  5034. }
  5035. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5036. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO,
  5037. i) < 0) {
  5038. printk(KERN_WARNING PFX
  5039. "%s: Using a smaller RX jumbo ring, "
  5040. "only %d out of %d buffers were "
  5041. "allocated successfully.\n",
  5042. tp->dev->name, i, tp->rx_jumbo_pending);
  5043. if (i == 0)
  5044. goto initfail;
  5045. tp->rx_jumbo_pending = i;
  5046. break;
  5047. }
  5048. }
  5049. }
  5050. done:
  5051. return 0;
  5052. initfail:
  5053. tg3_rx_prodring_free(tp, tpr);
  5054. return -ENOMEM;
  5055. }
  5056. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5057. struct tg3_rx_prodring_set *tpr)
  5058. {
  5059. kfree(tpr->rx_std_buffers);
  5060. tpr->rx_std_buffers = NULL;
  5061. kfree(tpr->rx_jmb_buffers);
  5062. tpr->rx_jmb_buffers = NULL;
  5063. if (tpr->rx_std) {
  5064. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5065. tpr->rx_std, tpr->rx_std_mapping);
  5066. tpr->rx_std = NULL;
  5067. }
  5068. if (tpr->rx_jmb) {
  5069. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5070. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5071. tpr->rx_jmb = NULL;
  5072. }
  5073. }
  5074. static int tg3_rx_prodring_init(struct tg3 *tp,
  5075. struct tg3_rx_prodring_set *tpr)
  5076. {
  5077. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5078. if (!tpr->rx_std_buffers)
  5079. return -ENOMEM;
  5080. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5081. &tpr->rx_std_mapping);
  5082. if (!tpr->rx_std)
  5083. goto err_out;
  5084. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5085. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5086. GFP_KERNEL);
  5087. if (!tpr->rx_jmb_buffers)
  5088. goto err_out;
  5089. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5090. TG3_RX_JUMBO_RING_BYTES,
  5091. &tpr->rx_jmb_mapping);
  5092. if (!tpr->rx_jmb)
  5093. goto err_out;
  5094. }
  5095. return 0;
  5096. err_out:
  5097. tg3_rx_prodring_fini(tp, tpr);
  5098. return -ENOMEM;
  5099. }
  5100. /* Free up pending packets in all rx/tx rings.
  5101. *
  5102. * The chip has been shut down and the driver detached from
  5103. * the networking, so no interrupts or new tx packets will
  5104. * end up in the driver. tp->{tx,}lock is not held and we are not
  5105. * in an interrupt context and thus may sleep.
  5106. */
  5107. static void tg3_free_rings(struct tg3 *tp)
  5108. {
  5109. int i, j;
  5110. for (j = 0; j < tp->irq_cnt; j++) {
  5111. struct tg3_napi *tnapi = &tp->napi[j];
  5112. if (!tnapi->tx_buffers)
  5113. continue;
  5114. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5115. struct ring_info *txp;
  5116. struct sk_buff *skb;
  5117. unsigned int k;
  5118. txp = &tnapi->tx_buffers[i];
  5119. skb = txp->skb;
  5120. if (skb == NULL) {
  5121. i++;
  5122. continue;
  5123. }
  5124. pci_unmap_single(tp->pdev,
  5125. pci_unmap_addr(txp, mapping),
  5126. skb_headlen(skb),
  5127. PCI_DMA_TODEVICE);
  5128. txp->skb = NULL;
  5129. i++;
  5130. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5131. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5132. pci_unmap_page(tp->pdev,
  5133. pci_unmap_addr(txp, mapping),
  5134. skb_shinfo(skb)->frags[k].size,
  5135. PCI_DMA_TODEVICE);
  5136. i++;
  5137. }
  5138. dev_kfree_skb_any(skb);
  5139. }
  5140. if (tp->irq_cnt == 1 || j != tp->irq_cnt - 1)
  5141. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5142. }
  5143. }
  5144. /* Initialize tx/rx rings for packet processing.
  5145. *
  5146. * The chip has been shut down and the driver detached from
  5147. * the networking, so no interrupts or new tx packets will
  5148. * end up in the driver. tp->{tx,}lock are held and thus
  5149. * we may not sleep.
  5150. */
  5151. static int tg3_init_rings(struct tg3 *tp)
  5152. {
  5153. int i;
  5154. /* Free up all the SKBs. */
  5155. tg3_free_rings(tp);
  5156. for (i = 0; i < tp->irq_cnt; i++) {
  5157. struct tg3_napi *tnapi = &tp->napi[i];
  5158. tnapi->last_tag = 0;
  5159. tnapi->last_irq_tag = 0;
  5160. tnapi->hw_status->status = 0;
  5161. tnapi->hw_status->status_tag = 0;
  5162. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5163. tnapi->tx_prod = 0;
  5164. tnapi->tx_cons = 0;
  5165. if (tnapi->tx_ring)
  5166. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5167. tnapi->rx_rcb_ptr = 0;
  5168. if (tnapi->rx_rcb)
  5169. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5170. if ((tp->irq_cnt == 1 || i != tp->irq_cnt - 1) &&
  5171. tg3_rx_prodring_alloc(tp, &tp->prodring[i]))
  5172. return -ENOMEM;
  5173. }
  5174. return 0;
  5175. }
  5176. /*
  5177. * Must not be invoked with interrupt sources disabled and
  5178. * the hardware shutdown down.
  5179. */
  5180. static void tg3_free_consistent(struct tg3 *tp)
  5181. {
  5182. int i;
  5183. for (i = 0; i < tp->irq_cnt; i++) {
  5184. struct tg3_napi *tnapi = &tp->napi[i];
  5185. if (tnapi->tx_ring) {
  5186. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5187. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5188. tnapi->tx_ring = NULL;
  5189. }
  5190. kfree(tnapi->tx_buffers);
  5191. tnapi->tx_buffers = NULL;
  5192. if (tnapi->rx_rcb) {
  5193. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5194. tnapi->rx_rcb,
  5195. tnapi->rx_rcb_mapping);
  5196. tnapi->rx_rcb = NULL;
  5197. }
  5198. if (tnapi->hw_status) {
  5199. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5200. tnapi->hw_status,
  5201. tnapi->status_mapping);
  5202. tnapi->hw_status = NULL;
  5203. }
  5204. }
  5205. if (tp->hw_stats) {
  5206. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5207. tp->hw_stats, tp->stats_mapping);
  5208. tp->hw_stats = NULL;
  5209. }
  5210. for (i = 0; i < (tp->irq_cnt == 1 ? 1 : tp->irq_cnt - 1); i++)
  5211. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5212. }
  5213. /*
  5214. * Must not be invoked with interrupt sources disabled and
  5215. * the hardware shutdown down. Can sleep.
  5216. */
  5217. static int tg3_alloc_consistent(struct tg3 *tp)
  5218. {
  5219. int i;
  5220. for (i = 0; i < (tp->irq_cnt == 1 ? 1 : tp->irq_cnt - 1); i++) {
  5221. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5222. goto err_out;
  5223. }
  5224. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5225. sizeof(struct tg3_hw_stats),
  5226. &tp->stats_mapping);
  5227. if (!tp->hw_stats)
  5228. goto err_out;
  5229. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5230. for (i = 0; i < tp->irq_cnt; i++) {
  5231. struct tg3_napi *tnapi = &tp->napi[i];
  5232. struct tg3_hw_status *sblk;
  5233. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5234. TG3_HW_STATUS_SIZE,
  5235. &tnapi->status_mapping);
  5236. if (!tnapi->hw_status)
  5237. goto err_out;
  5238. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5239. sblk = tnapi->hw_status;
  5240. /* If multivector TSS is enabled, vector 0 does not handle
  5241. * tx interrupts. Don't allocate any resources for it.
  5242. */
  5243. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5244. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5245. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5246. TG3_TX_RING_SIZE,
  5247. GFP_KERNEL);
  5248. if (!tnapi->tx_buffers)
  5249. goto err_out;
  5250. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5251. TG3_TX_RING_BYTES,
  5252. &tnapi->tx_desc_mapping);
  5253. if (!tnapi->tx_ring)
  5254. goto err_out;
  5255. }
  5256. /*
  5257. * When RSS is enabled, the status block format changes
  5258. * slightly. The "rx_jumbo_consumer", "reserved",
  5259. * and "rx_mini_consumer" members get mapped to the
  5260. * other three rx return ring producer indexes.
  5261. */
  5262. switch (i) {
  5263. default:
  5264. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5265. break;
  5266. case 2:
  5267. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5268. break;
  5269. case 3:
  5270. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5271. break;
  5272. case 4:
  5273. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5274. break;
  5275. }
  5276. if (tp->irq_cnt == 1)
  5277. tnapi->prodring = &tp->prodring[0];
  5278. else if (i)
  5279. tnapi->prodring = &tp->prodring[i - 1];
  5280. /*
  5281. * If multivector RSS is enabled, vector 0 does not handle
  5282. * rx or tx interrupts. Don't allocate any resources for it.
  5283. */
  5284. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5285. continue;
  5286. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5287. TG3_RX_RCB_RING_BYTES(tp),
  5288. &tnapi->rx_rcb_mapping);
  5289. if (!tnapi->rx_rcb)
  5290. goto err_out;
  5291. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5292. }
  5293. return 0;
  5294. err_out:
  5295. tg3_free_consistent(tp);
  5296. return -ENOMEM;
  5297. }
  5298. #define MAX_WAIT_CNT 1000
  5299. /* To stop a block, clear the enable bit and poll till it
  5300. * clears. tp->lock is held.
  5301. */
  5302. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5303. {
  5304. unsigned int i;
  5305. u32 val;
  5306. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5307. switch (ofs) {
  5308. case RCVLSC_MODE:
  5309. case DMAC_MODE:
  5310. case MBFREE_MODE:
  5311. case BUFMGR_MODE:
  5312. case MEMARB_MODE:
  5313. /* We can't enable/disable these bits of the
  5314. * 5705/5750, just say success.
  5315. */
  5316. return 0;
  5317. default:
  5318. break;
  5319. }
  5320. }
  5321. val = tr32(ofs);
  5322. val &= ~enable_bit;
  5323. tw32_f(ofs, val);
  5324. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5325. udelay(100);
  5326. val = tr32(ofs);
  5327. if ((val & enable_bit) == 0)
  5328. break;
  5329. }
  5330. if (i == MAX_WAIT_CNT && !silent) {
  5331. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5332. "ofs=%lx enable_bit=%x\n",
  5333. ofs, enable_bit);
  5334. return -ENODEV;
  5335. }
  5336. return 0;
  5337. }
  5338. /* tp->lock is held. */
  5339. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5340. {
  5341. int i, err;
  5342. tg3_disable_ints(tp);
  5343. tp->rx_mode &= ~RX_MODE_ENABLE;
  5344. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5345. udelay(10);
  5346. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5347. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5348. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5349. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5350. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5351. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5352. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5353. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5354. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5355. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5356. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5357. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5358. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5359. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5360. tw32_f(MAC_MODE, tp->mac_mode);
  5361. udelay(40);
  5362. tp->tx_mode &= ~TX_MODE_ENABLE;
  5363. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5364. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5365. udelay(100);
  5366. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5367. break;
  5368. }
  5369. if (i >= MAX_WAIT_CNT) {
  5370. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5371. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5372. tp->dev->name, tr32(MAC_TX_MODE));
  5373. err |= -ENODEV;
  5374. }
  5375. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5376. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5377. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5378. tw32(FTQ_RESET, 0xffffffff);
  5379. tw32(FTQ_RESET, 0x00000000);
  5380. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5381. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5382. for (i = 0; i < tp->irq_cnt; i++) {
  5383. struct tg3_napi *tnapi = &tp->napi[i];
  5384. if (tnapi->hw_status)
  5385. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5386. }
  5387. if (tp->hw_stats)
  5388. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5389. return err;
  5390. }
  5391. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5392. {
  5393. int i;
  5394. u32 apedata;
  5395. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5396. if (apedata != APE_SEG_SIG_MAGIC)
  5397. return;
  5398. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5399. if (!(apedata & APE_FW_STATUS_READY))
  5400. return;
  5401. /* Wait for up to 1 millisecond for APE to service previous event. */
  5402. for (i = 0; i < 10; i++) {
  5403. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5404. return;
  5405. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5406. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5407. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5408. event | APE_EVENT_STATUS_EVENT_PENDING);
  5409. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5410. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5411. break;
  5412. udelay(100);
  5413. }
  5414. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5415. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5416. }
  5417. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5418. {
  5419. u32 event;
  5420. u32 apedata;
  5421. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5422. return;
  5423. switch (kind) {
  5424. case RESET_KIND_INIT:
  5425. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5426. APE_HOST_SEG_SIG_MAGIC);
  5427. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5428. APE_HOST_SEG_LEN_MAGIC);
  5429. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5430. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5431. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5432. APE_HOST_DRIVER_ID_MAGIC);
  5433. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5434. APE_HOST_BEHAV_NO_PHYLOCK);
  5435. event = APE_EVENT_STATUS_STATE_START;
  5436. break;
  5437. case RESET_KIND_SHUTDOWN:
  5438. /* With the interface we are currently using,
  5439. * APE does not track driver state. Wiping
  5440. * out the HOST SEGMENT SIGNATURE forces
  5441. * the APE to assume OS absent status.
  5442. */
  5443. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5444. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5445. break;
  5446. case RESET_KIND_SUSPEND:
  5447. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5448. break;
  5449. default:
  5450. return;
  5451. }
  5452. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5453. tg3_ape_send_event(tp, event);
  5454. }
  5455. /* tp->lock is held. */
  5456. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5457. {
  5458. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5459. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5460. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5461. switch (kind) {
  5462. case RESET_KIND_INIT:
  5463. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5464. DRV_STATE_START);
  5465. break;
  5466. case RESET_KIND_SHUTDOWN:
  5467. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5468. DRV_STATE_UNLOAD);
  5469. break;
  5470. case RESET_KIND_SUSPEND:
  5471. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5472. DRV_STATE_SUSPEND);
  5473. break;
  5474. default:
  5475. break;
  5476. }
  5477. }
  5478. if (kind == RESET_KIND_INIT ||
  5479. kind == RESET_KIND_SUSPEND)
  5480. tg3_ape_driver_state_change(tp, kind);
  5481. }
  5482. /* tp->lock is held. */
  5483. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5484. {
  5485. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5486. switch (kind) {
  5487. case RESET_KIND_INIT:
  5488. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5489. DRV_STATE_START_DONE);
  5490. break;
  5491. case RESET_KIND_SHUTDOWN:
  5492. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5493. DRV_STATE_UNLOAD_DONE);
  5494. break;
  5495. default:
  5496. break;
  5497. }
  5498. }
  5499. if (kind == RESET_KIND_SHUTDOWN)
  5500. tg3_ape_driver_state_change(tp, kind);
  5501. }
  5502. /* tp->lock is held. */
  5503. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5504. {
  5505. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5506. switch (kind) {
  5507. case RESET_KIND_INIT:
  5508. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5509. DRV_STATE_START);
  5510. break;
  5511. case RESET_KIND_SHUTDOWN:
  5512. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5513. DRV_STATE_UNLOAD);
  5514. break;
  5515. case RESET_KIND_SUSPEND:
  5516. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5517. DRV_STATE_SUSPEND);
  5518. break;
  5519. default:
  5520. break;
  5521. }
  5522. }
  5523. }
  5524. static int tg3_poll_fw(struct tg3 *tp)
  5525. {
  5526. int i;
  5527. u32 val;
  5528. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5529. /* Wait up to 20ms for init done. */
  5530. for (i = 0; i < 200; i++) {
  5531. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5532. return 0;
  5533. udelay(100);
  5534. }
  5535. return -ENODEV;
  5536. }
  5537. /* Wait for firmware initialization to complete. */
  5538. for (i = 0; i < 100000; i++) {
  5539. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5540. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5541. break;
  5542. udelay(10);
  5543. }
  5544. /* Chip might not be fitted with firmware. Some Sun onboard
  5545. * parts are configured like that. So don't signal the timeout
  5546. * of the above loop as an error, but do report the lack of
  5547. * running firmware once.
  5548. */
  5549. if (i >= 100000 &&
  5550. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5551. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5552. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5553. tp->dev->name);
  5554. }
  5555. return 0;
  5556. }
  5557. /* Save PCI command register before chip reset */
  5558. static void tg3_save_pci_state(struct tg3 *tp)
  5559. {
  5560. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5561. }
  5562. /* Restore PCI state after chip reset */
  5563. static void tg3_restore_pci_state(struct tg3 *tp)
  5564. {
  5565. u32 val;
  5566. /* Re-enable indirect register accesses. */
  5567. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5568. tp->misc_host_ctrl);
  5569. /* Set MAX PCI retry to zero. */
  5570. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5571. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5572. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5573. val |= PCISTATE_RETRY_SAME_DMA;
  5574. /* Allow reads and writes to the APE register and memory space. */
  5575. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5576. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5577. PCISTATE_ALLOW_APE_SHMEM_WR;
  5578. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5579. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5580. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5581. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5582. pcie_set_readrq(tp->pdev, 4096);
  5583. else {
  5584. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5585. tp->pci_cacheline_sz);
  5586. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5587. tp->pci_lat_timer);
  5588. }
  5589. }
  5590. /* Make sure PCI-X relaxed ordering bit is clear. */
  5591. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5592. u16 pcix_cmd;
  5593. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5594. &pcix_cmd);
  5595. pcix_cmd &= ~PCI_X_CMD_ERO;
  5596. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5597. pcix_cmd);
  5598. }
  5599. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5600. /* Chip reset on 5780 will reset MSI enable bit,
  5601. * so need to restore it.
  5602. */
  5603. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5604. u16 ctrl;
  5605. pci_read_config_word(tp->pdev,
  5606. tp->msi_cap + PCI_MSI_FLAGS,
  5607. &ctrl);
  5608. pci_write_config_word(tp->pdev,
  5609. tp->msi_cap + PCI_MSI_FLAGS,
  5610. ctrl | PCI_MSI_FLAGS_ENABLE);
  5611. val = tr32(MSGINT_MODE);
  5612. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5613. }
  5614. }
  5615. }
  5616. static void tg3_stop_fw(struct tg3 *);
  5617. /* tp->lock is held. */
  5618. static int tg3_chip_reset(struct tg3 *tp)
  5619. {
  5620. u32 val;
  5621. void (*write_op)(struct tg3 *, u32, u32);
  5622. int i, err;
  5623. tg3_nvram_lock(tp);
  5624. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5625. /* No matching tg3_nvram_unlock() after this because
  5626. * chip reset below will undo the nvram lock.
  5627. */
  5628. tp->nvram_lock_cnt = 0;
  5629. /* GRC_MISC_CFG core clock reset will clear the memory
  5630. * enable bit in PCI register 4 and the MSI enable bit
  5631. * on some chips, so we save relevant registers here.
  5632. */
  5633. tg3_save_pci_state(tp);
  5634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5635. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5636. tw32(GRC_FASTBOOT_PC, 0);
  5637. /*
  5638. * We must avoid the readl() that normally takes place.
  5639. * It locks machines, causes machine checks, and other
  5640. * fun things. So, temporarily disable the 5701
  5641. * hardware workaround, while we do the reset.
  5642. */
  5643. write_op = tp->write32;
  5644. if (write_op == tg3_write_flush_reg32)
  5645. tp->write32 = tg3_write32;
  5646. /* Prevent the irq handler from reading or writing PCI registers
  5647. * during chip reset when the memory enable bit in the PCI command
  5648. * register may be cleared. The chip does not generate interrupt
  5649. * at this time, but the irq handler may still be called due to irq
  5650. * sharing or irqpoll.
  5651. */
  5652. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5653. for (i = 0; i < tp->irq_cnt; i++) {
  5654. struct tg3_napi *tnapi = &tp->napi[i];
  5655. if (tnapi->hw_status) {
  5656. tnapi->hw_status->status = 0;
  5657. tnapi->hw_status->status_tag = 0;
  5658. }
  5659. tnapi->last_tag = 0;
  5660. tnapi->last_irq_tag = 0;
  5661. }
  5662. smp_mb();
  5663. for (i = 0; i < tp->irq_cnt; i++)
  5664. synchronize_irq(tp->napi[i].irq_vec);
  5665. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5666. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5667. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5668. }
  5669. /* do the reset */
  5670. val = GRC_MISC_CFG_CORECLK_RESET;
  5671. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5672. if (tr32(0x7e2c) == 0x60) {
  5673. tw32(0x7e2c, 0x20);
  5674. }
  5675. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5676. tw32(GRC_MISC_CFG, (1 << 29));
  5677. val |= (1 << 29);
  5678. }
  5679. }
  5680. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5681. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5682. tw32(GRC_VCPU_EXT_CTRL,
  5683. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5684. }
  5685. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5686. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5687. tw32(GRC_MISC_CFG, val);
  5688. /* restore 5701 hardware bug workaround write method */
  5689. tp->write32 = write_op;
  5690. /* Unfortunately, we have to delay before the PCI read back.
  5691. * Some 575X chips even will not respond to a PCI cfg access
  5692. * when the reset command is given to the chip.
  5693. *
  5694. * How do these hardware designers expect things to work
  5695. * properly if the PCI write is posted for a long period
  5696. * of time? It is always necessary to have some method by
  5697. * which a register read back can occur to push the write
  5698. * out which does the reset.
  5699. *
  5700. * For most tg3 variants the trick below was working.
  5701. * Ho hum...
  5702. */
  5703. udelay(120);
  5704. /* Flush PCI posted writes. The normal MMIO registers
  5705. * are inaccessible at this time so this is the only
  5706. * way to make this reliably (actually, this is no longer
  5707. * the case, see above). I tried to use indirect
  5708. * register read/write but this upset some 5701 variants.
  5709. */
  5710. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5711. udelay(120);
  5712. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5713. u16 val16;
  5714. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5715. int i;
  5716. u32 cfg_val;
  5717. /* Wait for link training to complete. */
  5718. for (i = 0; i < 5000; i++)
  5719. udelay(100);
  5720. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5721. pci_write_config_dword(tp->pdev, 0xc4,
  5722. cfg_val | (1 << 15));
  5723. }
  5724. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5725. pci_read_config_word(tp->pdev,
  5726. tp->pcie_cap + PCI_EXP_DEVCTL,
  5727. &val16);
  5728. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5729. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5730. /*
  5731. * Older PCIe devices only support the 128 byte
  5732. * MPS setting. Enforce the restriction.
  5733. */
  5734. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5735. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5736. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5737. pci_write_config_word(tp->pdev,
  5738. tp->pcie_cap + PCI_EXP_DEVCTL,
  5739. val16);
  5740. pcie_set_readrq(tp->pdev, 4096);
  5741. /* Clear error status */
  5742. pci_write_config_word(tp->pdev,
  5743. tp->pcie_cap + PCI_EXP_DEVSTA,
  5744. PCI_EXP_DEVSTA_CED |
  5745. PCI_EXP_DEVSTA_NFED |
  5746. PCI_EXP_DEVSTA_FED |
  5747. PCI_EXP_DEVSTA_URD);
  5748. }
  5749. tg3_restore_pci_state(tp);
  5750. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5751. val = 0;
  5752. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5753. val = tr32(MEMARB_MODE);
  5754. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5755. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5756. tg3_stop_fw(tp);
  5757. tw32(0x5000, 0x400);
  5758. }
  5759. tw32(GRC_MODE, tp->grc_mode);
  5760. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5761. val = tr32(0xc4);
  5762. tw32(0xc4, val | (1 << 15));
  5763. }
  5764. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5765. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5766. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5767. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5768. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5769. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5770. }
  5771. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5772. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5773. tw32_f(MAC_MODE, tp->mac_mode);
  5774. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5775. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5776. tw32_f(MAC_MODE, tp->mac_mode);
  5777. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5778. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5779. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5780. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5781. tw32_f(MAC_MODE, tp->mac_mode);
  5782. } else
  5783. tw32_f(MAC_MODE, 0);
  5784. udelay(40);
  5785. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5786. err = tg3_poll_fw(tp);
  5787. if (err)
  5788. return err;
  5789. tg3_mdio_start(tp);
  5790. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5791. u8 phy_addr;
  5792. phy_addr = tp->phy_addr;
  5793. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5794. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5795. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5796. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5797. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5798. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5799. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5800. udelay(10);
  5801. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5802. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5803. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5804. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5805. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5806. udelay(10);
  5807. tp->phy_addr = phy_addr;
  5808. }
  5809. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5810. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5811. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5812. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5813. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5814. val = tr32(0x7c00);
  5815. tw32(0x7c00, val | (1 << 25));
  5816. }
  5817. /* Reprobe ASF enable state. */
  5818. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5819. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5820. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5821. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5822. u32 nic_cfg;
  5823. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5824. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5825. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5826. tp->last_event_jiffies = jiffies;
  5827. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5828. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5829. }
  5830. }
  5831. return 0;
  5832. }
  5833. /* tp->lock is held. */
  5834. static void tg3_stop_fw(struct tg3 *tp)
  5835. {
  5836. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5837. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5838. /* Wait for RX cpu to ACK the previous event. */
  5839. tg3_wait_for_event_ack(tp);
  5840. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5841. tg3_generate_fw_event(tp);
  5842. /* Wait for RX cpu to ACK this event. */
  5843. tg3_wait_for_event_ack(tp);
  5844. }
  5845. }
  5846. /* tp->lock is held. */
  5847. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5848. {
  5849. int err;
  5850. tg3_stop_fw(tp);
  5851. tg3_write_sig_pre_reset(tp, kind);
  5852. tg3_abort_hw(tp, silent);
  5853. err = tg3_chip_reset(tp);
  5854. __tg3_set_mac_addr(tp, 0);
  5855. tg3_write_sig_legacy(tp, kind);
  5856. tg3_write_sig_post_reset(tp, kind);
  5857. if (err)
  5858. return err;
  5859. return 0;
  5860. }
  5861. #define RX_CPU_SCRATCH_BASE 0x30000
  5862. #define RX_CPU_SCRATCH_SIZE 0x04000
  5863. #define TX_CPU_SCRATCH_BASE 0x34000
  5864. #define TX_CPU_SCRATCH_SIZE 0x04000
  5865. /* tp->lock is held. */
  5866. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5867. {
  5868. int i;
  5869. BUG_ON(offset == TX_CPU_BASE &&
  5870. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5872. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5873. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5874. return 0;
  5875. }
  5876. if (offset == RX_CPU_BASE) {
  5877. for (i = 0; i < 10000; i++) {
  5878. tw32(offset + CPU_STATE, 0xffffffff);
  5879. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5880. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5881. break;
  5882. }
  5883. tw32(offset + CPU_STATE, 0xffffffff);
  5884. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5885. udelay(10);
  5886. } else {
  5887. for (i = 0; i < 10000; i++) {
  5888. tw32(offset + CPU_STATE, 0xffffffff);
  5889. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5890. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5891. break;
  5892. }
  5893. }
  5894. if (i >= 10000) {
  5895. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5896. "and %s CPU\n",
  5897. tp->dev->name,
  5898. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5899. return -ENODEV;
  5900. }
  5901. /* Clear firmware's nvram arbitration. */
  5902. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5903. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5904. return 0;
  5905. }
  5906. struct fw_info {
  5907. unsigned int fw_base;
  5908. unsigned int fw_len;
  5909. const __be32 *fw_data;
  5910. };
  5911. /* tp->lock is held. */
  5912. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5913. int cpu_scratch_size, struct fw_info *info)
  5914. {
  5915. int err, lock_err, i;
  5916. void (*write_op)(struct tg3 *, u32, u32);
  5917. if (cpu_base == TX_CPU_BASE &&
  5918. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5919. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5920. "TX cpu firmware on %s which is 5705.\n",
  5921. tp->dev->name);
  5922. return -EINVAL;
  5923. }
  5924. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5925. write_op = tg3_write_mem;
  5926. else
  5927. write_op = tg3_write_indirect_reg32;
  5928. /* It is possible that bootcode is still loading at this point.
  5929. * Get the nvram lock first before halting the cpu.
  5930. */
  5931. lock_err = tg3_nvram_lock(tp);
  5932. err = tg3_halt_cpu(tp, cpu_base);
  5933. if (!lock_err)
  5934. tg3_nvram_unlock(tp);
  5935. if (err)
  5936. goto out;
  5937. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5938. write_op(tp, cpu_scratch_base + i, 0);
  5939. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5940. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5941. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5942. write_op(tp, (cpu_scratch_base +
  5943. (info->fw_base & 0xffff) +
  5944. (i * sizeof(u32))),
  5945. be32_to_cpu(info->fw_data[i]));
  5946. err = 0;
  5947. out:
  5948. return err;
  5949. }
  5950. /* tp->lock is held. */
  5951. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5952. {
  5953. struct fw_info info;
  5954. const __be32 *fw_data;
  5955. int err, i;
  5956. fw_data = (void *)tp->fw->data;
  5957. /* Firmware blob starts with version numbers, followed by
  5958. start address and length. We are setting complete length.
  5959. length = end_address_of_bss - start_address_of_text.
  5960. Remainder is the blob to be loaded contiguously
  5961. from start address. */
  5962. info.fw_base = be32_to_cpu(fw_data[1]);
  5963. info.fw_len = tp->fw->size - 12;
  5964. info.fw_data = &fw_data[3];
  5965. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5966. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5967. &info);
  5968. if (err)
  5969. return err;
  5970. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5971. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5972. &info);
  5973. if (err)
  5974. return err;
  5975. /* Now startup only the RX cpu. */
  5976. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5977. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5978. for (i = 0; i < 5; i++) {
  5979. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5980. break;
  5981. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5982. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5983. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5984. udelay(1000);
  5985. }
  5986. if (i >= 5) {
  5987. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5988. "to set RX CPU PC, is %08x should be %08x\n",
  5989. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5990. info.fw_base);
  5991. return -ENODEV;
  5992. }
  5993. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5994. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5995. return 0;
  5996. }
  5997. /* 5705 needs a special version of the TSO firmware. */
  5998. /* tp->lock is held. */
  5999. static int tg3_load_tso_firmware(struct tg3 *tp)
  6000. {
  6001. struct fw_info info;
  6002. const __be32 *fw_data;
  6003. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6004. int err, i;
  6005. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6006. return 0;
  6007. fw_data = (void *)tp->fw->data;
  6008. /* Firmware blob starts with version numbers, followed by
  6009. start address and length. We are setting complete length.
  6010. length = end_address_of_bss - start_address_of_text.
  6011. Remainder is the blob to be loaded contiguously
  6012. from start address. */
  6013. info.fw_base = be32_to_cpu(fw_data[1]);
  6014. cpu_scratch_size = tp->fw_len;
  6015. info.fw_len = tp->fw->size - 12;
  6016. info.fw_data = &fw_data[3];
  6017. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6018. cpu_base = RX_CPU_BASE;
  6019. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6020. } else {
  6021. cpu_base = TX_CPU_BASE;
  6022. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6023. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6024. }
  6025. err = tg3_load_firmware_cpu(tp, cpu_base,
  6026. cpu_scratch_base, cpu_scratch_size,
  6027. &info);
  6028. if (err)
  6029. return err;
  6030. /* Now startup the cpu. */
  6031. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6032. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6033. for (i = 0; i < 5; i++) {
  6034. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6035. break;
  6036. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6037. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6038. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6039. udelay(1000);
  6040. }
  6041. if (i >= 5) {
  6042. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  6043. "to set CPU PC, is %08x should be %08x\n",
  6044. tp->dev->name, tr32(cpu_base + CPU_PC),
  6045. info.fw_base);
  6046. return -ENODEV;
  6047. }
  6048. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6049. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6050. return 0;
  6051. }
  6052. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6053. {
  6054. struct tg3 *tp = netdev_priv(dev);
  6055. struct sockaddr *addr = p;
  6056. int err = 0, skip_mac_1 = 0;
  6057. if (!is_valid_ether_addr(addr->sa_data))
  6058. return -EINVAL;
  6059. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6060. if (!netif_running(dev))
  6061. return 0;
  6062. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6063. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6064. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6065. addr0_low = tr32(MAC_ADDR_0_LOW);
  6066. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6067. addr1_low = tr32(MAC_ADDR_1_LOW);
  6068. /* Skip MAC addr 1 if ASF is using it. */
  6069. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6070. !(addr1_high == 0 && addr1_low == 0))
  6071. skip_mac_1 = 1;
  6072. }
  6073. spin_lock_bh(&tp->lock);
  6074. __tg3_set_mac_addr(tp, skip_mac_1);
  6075. spin_unlock_bh(&tp->lock);
  6076. return err;
  6077. }
  6078. /* tp->lock is held. */
  6079. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6080. dma_addr_t mapping, u32 maxlen_flags,
  6081. u32 nic_addr)
  6082. {
  6083. tg3_write_mem(tp,
  6084. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6085. ((u64) mapping >> 32));
  6086. tg3_write_mem(tp,
  6087. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6088. ((u64) mapping & 0xffffffff));
  6089. tg3_write_mem(tp,
  6090. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6091. maxlen_flags);
  6092. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6093. tg3_write_mem(tp,
  6094. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6095. nic_addr);
  6096. }
  6097. static void __tg3_set_rx_mode(struct net_device *);
  6098. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6099. {
  6100. int i;
  6101. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6102. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6103. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6104. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6105. } else {
  6106. tw32(HOSTCC_TXCOL_TICKS, 0);
  6107. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6108. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6109. }
  6110. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6111. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6112. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6113. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6114. } else {
  6115. tw32(HOSTCC_RXCOL_TICKS, 0);
  6116. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6117. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6118. }
  6119. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6120. u32 val = ec->stats_block_coalesce_usecs;
  6121. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6122. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6123. if (!netif_carrier_ok(tp->dev))
  6124. val = 0;
  6125. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6126. }
  6127. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6128. u32 reg;
  6129. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6130. tw32(reg, ec->rx_coalesce_usecs);
  6131. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6132. tw32(reg, ec->rx_max_coalesced_frames);
  6133. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6134. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6135. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6136. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6137. tw32(reg, ec->tx_coalesce_usecs);
  6138. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6139. tw32(reg, ec->tx_max_coalesced_frames);
  6140. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6141. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6142. }
  6143. }
  6144. for (; i < tp->irq_max - 1; i++) {
  6145. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6146. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6147. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6148. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6149. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6150. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6151. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6152. }
  6153. }
  6154. }
  6155. /* tp->lock is held. */
  6156. static void tg3_rings_reset(struct tg3 *tp)
  6157. {
  6158. int i;
  6159. u32 stblk, txrcb, rxrcb, limit;
  6160. struct tg3_napi *tnapi = &tp->napi[0];
  6161. /* Disable all transmit rings but the first. */
  6162. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6163. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6164. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6165. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6166. else
  6167. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6168. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6169. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6170. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6171. BDINFO_FLAGS_DISABLED);
  6172. /* Disable all receive return rings but the first. */
  6173. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6174. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6175. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6176. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6177. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6178. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6179. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6180. else
  6181. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6182. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6183. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6184. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6185. BDINFO_FLAGS_DISABLED);
  6186. /* Disable interrupts */
  6187. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6188. /* Zero mailbox registers. */
  6189. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6190. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6191. tp->napi[i].tx_prod = 0;
  6192. tp->napi[i].tx_cons = 0;
  6193. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6194. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6195. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6196. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6197. }
  6198. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6199. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6200. } else {
  6201. tp->napi[0].tx_prod = 0;
  6202. tp->napi[0].tx_cons = 0;
  6203. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6204. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6205. }
  6206. /* Make sure the NIC-based send BD rings are disabled. */
  6207. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6208. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6209. for (i = 0; i < 16; i++)
  6210. tw32_tx_mbox(mbox + i * 8, 0);
  6211. }
  6212. txrcb = NIC_SRAM_SEND_RCB;
  6213. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6214. /* Clear status block in ram. */
  6215. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6216. /* Set status block DMA address */
  6217. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6218. ((u64) tnapi->status_mapping >> 32));
  6219. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6220. ((u64) tnapi->status_mapping & 0xffffffff));
  6221. if (tnapi->tx_ring) {
  6222. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6223. (TG3_TX_RING_SIZE <<
  6224. BDINFO_FLAGS_MAXLEN_SHIFT),
  6225. NIC_SRAM_TX_BUFFER_DESC);
  6226. txrcb += TG3_BDINFO_SIZE;
  6227. }
  6228. if (tnapi->rx_rcb) {
  6229. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6230. (TG3_RX_RCB_RING_SIZE(tp) <<
  6231. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6232. rxrcb += TG3_BDINFO_SIZE;
  6233. }
  6234. stblk = HOSTCC_STATBLCK_RING1;
  6235. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6236. u64 mapping = (u64)tnapi->status_mapping;
  6237. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6238. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6239. /* Clear status block in ram. */
  6240. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6241. if (tnapi->tx_ring) {
  6242. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6243. (TG3_TX_RING_SIZE <<
  6244. BDINFO_FLAGS_MAXLEN_SHIFT),
  6245. NIC_SRAM_TX_BUFFER_DESC);
  6246. txrcb += TG3_BDINFO_SIZE;
  6247. }
  6248. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6249. (TG3_RX_RCB_RING_SIZE(tp) <<
  6250. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6251. stblk += 8;
  6252. rxrcb += TG3_BDINFO_SIZE;
  6253. }
  6254. }
  6255. /* tp->lock is held. */
  6256. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6257. {
  6258. u32 val, rdmac_mode;
  6259. int i, err, limit;
  6260. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6261. tg3_disable_ints(tp);
  6262. tg3_stop_fw(tp);
  6263. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6264. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6265. tg3_abort_hw(tp, 1);
  6266. }
  6267. if (reset_phy &&
  6268. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  6269. tg3_phy_reset(tp);
  6270. err = tg3_chip_reset(tp);
  6271. if (err)
  6272. return err;
  6273. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6274. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6275. val = tr32(TG3_CPMU_CTRL);
  6276. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6277. tw32(TG3_CPMU_CTRL, val);
  6278. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6279. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6280. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6281. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6282. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6283. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6284. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6285. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6286. val = tr32(TG3_CPMU_HST_ACC);
  6287. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6288. val |= CPMU_HST_ACC_MACCLK_6_25;
  6289. tw32(TG3_CPMU_HST_ACC, val);
  6290. }
  6291. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6292. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6293. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6294. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6295. tw32(PCIE_PWR_MGMT_THRESH, val);
  6296. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6297. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6298. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6299. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6300. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6301. }
  6302. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6303. u32 grc_mode = tr32(GRC_MODE);
  6304. /* Access the lower 1K of PL PCIE block registers. */
  6305. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6306. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6307. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6308. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6309. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6310. tw32(GRC_MODE, grc_mode);
  6311. }
  6312. /* This works around an issue with Athlon chipsets on
  6313. * B3 tigon3 silicon. This bit has no effect on any
  6314. * other revision. But do not set this on PCI Express
  6315. * chips and don't even touch the clocks if the CPMU is present.
  6316. */
  6317. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6318. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6319. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6320. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6321. }
  6322. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6323. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6324. val = tr32(TG3PCI_PCISTATE);
  6325. val |= PCISTATE_RETRY_SAME_DMA;
  6326. tw32(TG3PCI_PCISTATE, val);
  6327. }
  6328. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6329. /* Allow reads and writes to the
  6330. * APE register and memory space.
  6331. */
  6332. val = tr32(TG3PCI_PCISTATE);
  6333. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6334. PCISTATE_ALLOW_APE_SHMEM_WR;
  6335. tw32(TG3PCI_PCISTATE, val);
  6336. }
  6337. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6338. /* Enable some hw fixes. */
  6339. val = tr32(TG3PCI_MSI_DATA);
  6340. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6341. tw32(TG3PCI_MSI_DATA, val);
  6342. }
  6343. /* Descriptor ring init may make accesses to the
  6344. * NIC SRAM area to setup the TX descriptors, so we
  6345. * can only do this after the hardware has been
  6346. * successfully reset.
  6347. */
  6348. err = tg3_init_rings(tp);
  6349. if (err)
  6350. return err;
  6351. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6352. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6353. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6354. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6355. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6356. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6357. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6358. /* This value is determined during the probe time DMA
  6359. * engine test, tg3_test_dma.
  6360. */
  6361. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6362. }
  6363. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6364. GRC_MODE_4X_NIC_SEND_RINGS |
  6365. GRC_MODE_NO_TX_PHDR_CSUM |
  6366. GRC_MODE_NO_RX_PHDR_CSUM);
  6367. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6368. /* Pseudo-header checksum is done by hardware logic and not
  6369. * the offload processers, so make the chip do the pseudo-
  6370. * header checksums on receive. For transmit it is more
  6371. * convenient to do the pseudo-header checksum in software
  6372. * as Linux does that on transmit for us in all cases.
  6373. */
  6374. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6375. tw32(GRC_MODE,
  6376. tp->grc_mode |
  6377. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6378. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6379. val = tr32(GRC_MISC_CFG);
  6380. val &= ~0xff;
  6381. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6382. tw32(GRC_MISC_CFG, val);
  6383. /* Initialize MBUF/DESC pool. */
  6384. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6385. /* Do nothing. */
  6386. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6387. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6388. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6389. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6390. else
  6391. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6392. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6393. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6394. }
  6395. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6396. int fw_len;
  6397. fw_len = tp->fw_len;
  6398. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6399. tw32(BUFMGR_MB_POOL_ADDR,
  6400. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6401. tw32(BUFMGR_MB_POOL_SIZE,
  6402. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6403. }
  6404. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6405. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6406. tp->bufmgr_config.mbuf_read_dma_low_water);
  6407. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6408. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6409. tw32(BUFMGR_MB_HIGH_WATER,
  6410. tp->bufmgr_config.mbuf_high_water);
  6411. } else {
  6412. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6413. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6414. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6415. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6416. tw32(BUFMGR_MB_HIGH_WATER,
  6417. tp->bufmgr_config.mbuf_high_water_jumbo);
  6418. }
  6419. tw32(BUFMGR_DMA_LOW_WATER,
  6420. tp->bufmgr_config.dma_low_water);
  6421. tw32(BUFMGR_DMA_HIGH_WATER,
  6422. tp->bufmgr_config.dma_high_water);
  6423. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6424. for (i = 0; i < 2000; i++) {
  6425. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6426. break;
  6427. udelay(10);
  6428. }
  6429. if (i >= 2000) {
  6430. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6431. tp->dev->name);
  6432. return -ENODEV;
  6433. }
  6434. /* Setup replenish threshold. */
  6435. val = tp->rx_pending / 8;
  6436. if (val == 0)
  6437. val = 1;
  6438. else if (val > tp->rx_std_max_post)
  6439. val = tp->rx_std_max_post;
  6440. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6441. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6442. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6443. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6444. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6445. }
  6446. tw32(RCVBDI_STD_THRESH, val);
  6447. /* Initialize TG3_BDINFO's at:
  6448. * RCVDBDI_STD_BD: standard eth size rx ring
  6449. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6450. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6451. *
  6452. * like so:
  6453. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6454. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6455. * ring attribute flags
  6456. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6457. *
  6458. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6459. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6460. *
  6461. * The size of each ring is fixed in the firmware, but the location is
  6462. * configurable.
  6463. */
  6464. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6465. ((u64) tpr->rx_std_mapping >> 32));
  6466. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6467. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6468. if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  6469. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6470. NIC_SRAM_RX_BUFFER_DESC);
  6471. /* Disable the mini ring */
  6472. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6473. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6474. BDINFO_FLAGS_DISABLED);
  6475. /* Program the jumbo buffer descriptor ring control
  6476. * blocks on those devices that have them.
  6477. */
  6478. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6479. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6480. /* Setup replenish threshold. */
  6481. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6482. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6483. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6484. ((u64) tpr->rx_jmb_mapping >> 32));
  6485. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6486. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6487. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6488. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6489. BDINFO_FLAGS_USE_EXT_RECV);
  6490. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6491. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6492. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6493. } else {
  6494. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6495. BDINFO_FLAGS_DISABLED);
  6496. }
  6497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6499. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6500. (RX_STD_MAX_SIZE << 2);
  6501. else
  6502. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6503. } else
  6504. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6505. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6506. tpr->rx_std_prod_idx = tp->rx_pending;
  6507. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6508. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6509. tp->rx_jumbo_pending : 0;
  6510. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6512. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6513. tw32(STD_REPLENISH_LWM, 32);
  6514. tw32(JMB_REPLENISH_LWM, 16);
  6515. }
  6516. tg3_rings_reset(tp);
  6517. /* Initialize MAC address and backoff seed. */
  6518. __tg3_set_mac_addr(tp, 0);
  6519. /* MTU + ethernet header + FCS + optional VLAN tag */
  6520. tw32(MAC_RX_MTU_SIZE,
  6521. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6522. /* The slot time is changed by tg3_setup_phy if we
  6523. * run at gigabit with half duplex.
  6524. */
  6525. tw32(MAC_TX_LENGTHS,
  6526. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6527. (6 << TX_LENGTHS_IPG_SHIFT) |
  6528. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6529. /* Receive rules. */
  6530. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6531. tw32(RCVLPC_CONFIG, 0x0181);
  6532. /* Calculate RDMAC_MODE setting early, we need it to determine
  6533. * the RCVLPC_STATE_ENABLE mask.
  6534. */
  6535. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6536. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6537. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6538. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6539. RDMAC_MODE_LNGREAD_ENAB);
  6540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6542. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6543. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6544. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6545. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6546. /* If statement applies to 5705 and 5750 PCI devices only */
  6547. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6548. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6549. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6550. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6551. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6552. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6553. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6554. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6555. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6556. }
  6557. }
  6558. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6559. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6560. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6561. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6562. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6563. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6565. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6566. /* Receive/send statistics. */
  6567. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6568. val = tr32(RCVLPC_STATS_ENABLE);
  6569. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6570. tw32(RCVLPC_STATS_ENABLE, val);
  6571. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6572. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6573. val = tr32(RCVLPC_STATS_ENABLE);
  6574. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6575. tw32(RCVLPC_STATS_ENABLE, val);
  6576. } else {
  6577. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6578. }
  6579. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6580. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6581. tw32(SNDDATAI_STATSCTRL,
  6582. (SNDDATAI_SCTRL_ENABLE |
  6583. SNDDATAI_SCTRL_FASTUPD));
  6584. /* Setup host coalescing engine. */
  6585. tw32(HOSTCC_MODE, 0);
  6586. for (i = 0; i < 2000; i++) {
  6587. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6588. break;
  6589. udelay(10);
  6590. }
  6591. __tg3_set_coalesce(tp, &tp->coal);
  6592. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6593. /* Status/statistics block address. See tg3_timer,
  6594. * the tg3_periodic_fetch_stats call there, and
  6595. * tg3_get_stats to see how this works for 5705/5750 chips.
  6596. */
  6597. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6598. ((u64) tp->stats_mapping >> 32));
  6599. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6600. ((u64) tp->stats_mapping & 0xffffffff));
  6601. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6602. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6603. /* Clear statistics and status block memory areas */
  6604. for (i = NIC_SRAM_STATS_BLK;
  6605. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6606. i += sizeof(u32)) {
  6607. tg3_write_mem(tp, i, 0);
  6608. udelay(40);
  6609. }
  6610. }
  6611. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6612. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6613. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6614. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6615. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6616. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6617. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6618. /* reset to prevent losing 1st rx packet intermittently */
  6619. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6620. udelay(10);
  6621. }
  6622. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6623. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6624. else
  6625. tp->mac_mode = 0;
  6626. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6627. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6628. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6629. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6630. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6631. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6632. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6633. udelay(40);
  6634. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6635. * If TG3_FLG2_IS_NIC is zero, we should read the
  6636. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6637. * whether used as inputs or outputs, are set by boot code after
  6638. * reset.
  6639. */
  6640. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6641. u32 gpio_mask;
  6642. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6643. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6644. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6645. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6646. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6647. GRC_LCLCTRL_GPIO_OUTPUT3;
  6648. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6649. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6650. tp->grc_local_ctrl &= ~gpio_mask;
  6651. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6652. /* GPIO1 must be driven high for eeprom write protect */
  6653. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6654. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6655. GRC_LCLCTRL_GPIO_OUTPUT1);
  6656. }
  6657. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6658. udelay(100);
  6659. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6660. val = tr32(MSGINT_MODE);
  6661. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6662. tw32(MSGINT_MODE, val);
  6663. }
  6664. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6665. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6666. udelay(40);
  6667. }
  6668. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6669. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6670. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6671. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6672. WDMAC_MODE_LNGREAD_ENAB);
  6673. /* If statement applies to 5705 and 5750 PCI devices only */
  6674. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6675. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6676. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6677. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6678. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6679. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6680. /* nothing */
  6681. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6682. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6683. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6684. val |= WDMAC_MODE_RX_ACCEL;
  6685. }
  6686. }
  6687. /* Enable host coalescing bug fix */
  6688. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6689. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6690. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6691. val |= WDMAC_MODE_BURST_ALL_DATA;
  6692. tw32_f(WDMAC_MODE, val);
  6693. udelay(40);
  6694. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6695. u16 pcix_cmd;
  6696. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6697. &pcix_cmd);
  6698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6699. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6700. pcix_cmd |= PCI_X_CMD_READ_2K;
  6701. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6702. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6703. pcix_cmd |= PCI_X_CMD_READ_2K;
  6704. }
  6705. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6706. pcix_cmd);
  6707. }
  6708. tw32_f(RDMAC_MODE, rdmac_mode);
  6709. udelay(40);
  6710. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6711. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6712. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6714. tw32(SNDDATAC_MODE,
  6715. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6716. else
  6717. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6718. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6719. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6720. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6721. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6722. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6723. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6724. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6725. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6726. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6727. tw32(SNDBDI_MODE, val);
  6728. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6729. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6730. err = tg3_load_5701_a0_firmware_fix(tp);
  6731. if (err)
  6732. return err;
  6733. }
  6734. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6735. err = tg3_load_tso_firmware(tp);
  6736. if (err)
  6737. return err;
  6738. }
  6739. tp->tx_mode = TX_MODE_ENABLE;
  6740. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6741. udelay(100);
  6742. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6743. u32 reg = MAC_RSS_INDIR_TBL_0;
  6744. u8 *ent = (u8 *)&val;
  6745. /* Setup the indirection table */
  6746. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6747. int idx = i % sizeof(val);
  6748. ent[idx] = i % (tp->irq_cnt - 1);
  6749. if (idx == sizeof(val) - 1) {
  6750. tw32(reg, val);
  6751. reg += 4;
  6752. }
  6753. }
  6754. /* Setup the "secret" hash key. */
  6755. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6756. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6757. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6758. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6759. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6760. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6761. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6762. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6763. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6764. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6765. }
  6766. tp->rx_mode = RX_MODE_ENABLE;
  6767. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6768. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6769. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6770. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6771. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6772. RX_MODE_RSS_IPV6_HASH_EN |
  6773. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6774. RX_MODE_RSS_IPV4_HASH_EN |
  6775. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6776. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6777. udelay(10);
  6778. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6779. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6780. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6781. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6782. udelay(10);
  6783. }
  6784. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6785. udelay(10);
  6786. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6787. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6788. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6789. /* Set drive transmission level to 1.2V */
  6790. /* only if the signal pre-emphasis bit is not set */
  6791. val = tr32(MAC_SERDES_CFG);
  6792. val &= 0xfffff000;
  6793. val |= 0x880;
  6794. tw32(MAC_SERDES_CFG, val);
  6795. }
  6796. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6797. tw32(MAC_SERDES_CFG, 0x616000);
  6798. }
  6799. /* Prevent chip from dropping frames when flow control
  6800. * is enabled.
  6801. */
  6802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6803. val = 1;
  6804. else
  6805. val = 2;
  6806. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6807. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6808. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6809. /* Use hardware link auto-negotiation */
  6810. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6811. }
  6812. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6813. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6814. u32 tmp;
  6815. tmp = tr32(SERDES_RX_CTRL);
  6816. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6817. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6818. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6819. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6820. }
  6821. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6822. if (tp->link_config.phy_is_low_power) {
  6823. tp->link_config.phy_is_low_power = 0;
  6824. tp->link_config.speed = tp->link_config.orig_speed;
  6825. tp->link_config.duplex = tp->link_config.orig_duplex;
  6826. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6827. }
  6828. err = tg3_setup_phy(tp, 0);
  6829. if (err)
  6830. return err;
  6831. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6832. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6833. u32 tmp;
  6834. /* Clear CRC stats. */
  6835. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6836. tg3_writephy(tp, MII_TG3_TEST1,
  6837. tmp | MII_TG3_TEST1_CRC_EN);
  6838. tg3_readphy(tp, 0x14, &tmp);
  6839. }
  6840. }
  6841. }
  6842. __tg3_set_rx_mode(tp->dev);
  6843. /* Initialize receive rules. */
  6844. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6845. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6846. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6847. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6848. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6849. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6850. limit = 8;
  6851. else
  6852. limit = 16;
  6853. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6854. limit -= 4;
  6855. switch (limit) {
  6856. case 16:
  6857. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6858. case 15:
  6859. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6860. case 14:
  6861. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6862. case 13:
  6863. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6864. case 12:
  6865. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6866. case 11:
  6867. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6868. case 10:
  6869. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6870. case 9:
  6871. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6872. case 8:
  6873. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6874. case 7:
  6875. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6876. case 6:
  6877. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6878. case 5:
  6879. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6880. case 4:
  6881. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6882. case 3:
  6883. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6884. case 2:
  6885. case 1:
  6886. default:
  6887. break;
  6888. }
  6889. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6890. /* Write our heartbeat update interval to APE. */
  6891. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6892. APE_HOST_HEARTBEAT_INT_DISABLE);
  6893. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6894. return 0;
  6895. }
  6896. /* Called at device open time to get the chip ready for
  6897. * packet processing. Invoked with tp->lock held.
  6898. */
  6899. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6900. {
  6901. tg3_switch_clocks(tp);
  6902. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6903. return tg3_reset_hw(tp, reset_phy);
  6904. }
  6905. #define TG3_STAT_ADD32(PSTAT, REG) \
  6906. do { u32 __val = tr32(REG); \
  6907. (PSTAT)->low += __val; \
  6908. if ((PSTAT)->low < __val) \
  6909. (PSTAT)->high += 1; \
  6910. } while (0)
  6911. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6912. {
  6913. struct tg3_hw_stats *sp = tp->hw_stats;
  6914. if (!netif_carrier_ok(tp->dev))
  6915. return;
  6916. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6917. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6918. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6919. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6920. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6921. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6922. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6923. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6924. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6925. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6926. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6927. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6928. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6929. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6930. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6931. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6932. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6933. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6934. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6935. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6936. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6937. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6938. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6939. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6940. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6941. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6942. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6943. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6944. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6945. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6946. }
  6947. static void tg3_timer(unsigned long __opaque)
  6948. {
  6949. struct tg3 *tp = (struct tg3 *) __opaque;
  6950. if (tp->irq_sync)
  6951. goto restart_timer;
  6952. spin_lock(&tp->lock);
  6953. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6954. /* All of this garbage is because when using non-tagged
  6955. * IRQ status the mailbox/status_block protocol the chip
  6956. * uses with the cpu is race prone.
  6957. */
  6958. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6959. tw32(GRC_LOCAL_CTRL,
  6960. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6961. } else {
  6962. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6963. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6964. }
  6965. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6966. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6967. spin_unlock(&tp->lock);
  6968. schedule_work(&tp->reset_task);
  6969. return;
  6970. }
  6971. }
  6972. /* This part only runs once per second. */
  6973. if (!--tp->timer_counter) {
  6974. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6975. tg3_periodic_fetch_stats(tp);
  6976. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6977. u32 mac_stat;
  6978. int phy_event;
  6979. mac_stat = tr32(MAC_STATUS);
  6980. phy_event = 0;
  6981. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6982. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6983. phy_event = 1;
  6984. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6985. phy_event = 1;
  6986. if (phy_event)
  6987. tg3_setup_phy(tp, 0);
  6988. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6989. u32 mac_stat = tr32(MAC_STATUS);
  6990. int need_setup = 0;
  6991. if (netif_carrier_ok(tp->dev) &&
  6992. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6993. need_setup = 1;
  6994. }
  6995. if (! netif_carrier_ok(tp->dev) &&
  6996. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6997. MAC_STATUS_SIGNAL_DET))) {
  6998. need_setup = 1;
  6999. }
  7000. if (need_setup) {
  7001. if (!tp->serdes_counter) {
  7002. tw32_f(MAC_MODE,
  7003. (tp->mac_mode &
  7004. ~MAC_MODE_PORT_MODE_MASK));
  7005. udelay(40);
  7006. tw32_f(MAC_MODE, tp->mac_mode);
  7007. udelay(40);
  7008. }
  7009. tg3_setup_phy(tp, 0);
  7010. }
  7011. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7012. tg3_serdes_parallel_detect(tp);
  7013. tp->timer_counter = tp->timer_multiplier;
  7014. }
  7015. /* Heartbeat is only sent once every 2 seconds.
  7016. *
  7017. * The heartbeat is to tell the ASF firmware that the host
  7018. * driver is still alive. In the event that the OS crashes,
  7019. * ASF needs to reset the hardware to free up the FIFO space
  7020. * that may be filled with rx packets destined for the host.
  7021. * If the FIFO is full, ASF will no longer function properly.
  7022. *
  7023. * Unintended resets have been reported on real time kernels
  7024. * where the timer doesn't run on time. Netpoll will also have
  7025. * same problem.
  7026. *
  7027. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7028. * to check the ring condition when the heartbeat is expiring
  7029. * before doing the reset. This will prevent most unintended
  7030. * resets.
  7031. */
  7032. if (!--tp->asf_counter) {
  7033. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7034. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7035. tg3_wait_for_event_ack(tp);
  7036. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7037. FWCMD_NICDRV_ALIVE3);
  7038. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7039. /* 5 seconds timeout */
  7040. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  7041. tg3_generate_fw_event(tp);
  7042. }
  7043. tp->asf_counter = tp->asf_multiplier;
  7044. }
  7045. spin_unlock(&tp->lock);
  7046. restart_timer:
  7047. tp->timer.expires = jiffies + tp->timer_offset;
  7048. add_timer(&tp->timer);
  7049. }
  7050. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7051. {
  7052. irq_handler_t fn;
  7053. unsigned long flags;
  7054. char *name;
  7055. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7056. if (tp->irq_cnt == 1)
  7057. name = tp->dev->name;
  7058. else {
  7059. name = &tnapi->irq_lbl[0];
  7060. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7061. name[IFNAMSIZ-1] = 0;
  7062. }
  7063. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7064. fn = tg3_msi;
  7065. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7066. fn = tg3_msi_1shot;
  7067. flags = IRQF_SAMPLE_RANDOM;
  7068. } else {
  7069. fn = tg3_interrupt;
  7070. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7071. fn = tg3_interrupt_tagged;
  7072. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7073. }
  7074. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7075. }
  7076. static int tg3_test_interrupt(struct tg3 *tp)
  7077. {
  7078. struct tg3_napi *tnapi = &tp->napi[0];
  7079. struct net_device *dev = tp->dev;
  7080. int err, i, intr_ok = 0;
  7081. u32 val;
  7082. if (!netif_running(dev))
  7083. return -ENODEV;
  7084. tg3_disable_ints(tp);
  7085. free_irq(tnapi->irq_vec, tnapi);
  7086. /*
  7087. * Turn off MSI one shot mode. Otherwise this test has no
  7088. * observable way to know whether the interrupt was delivered.
  7089. */
  7090. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7091. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7092. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7093. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7094. tw32(MSGINT_MODE, val);
  7095. }
  7096. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7097. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7098. if (err)
  7099. return err;
  7100. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7101. tg3_enable_ints(tp);
  7102. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7103. tnapi->coal_now);
  7104. for (i = 0; i < 5; i++) {
  7105. u32 int_mbox, misc_host_ctrl;
  7106. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7107. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7108. if ((int_mbox != 0) ||
  7109. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7110. intr_ok = 1;
  7111. break;
  7112. }
  7113. msleep(10);
  7114. }
  7115. tg3_disable_ints(tp);
  7116. free_irq(tnapi->irq_vec, tnapi);
  7117. err = tg3_request_irq(tp, 0);
  7118. if (err)
  7119. return err;
  7120. if (intr_ok) {
  7121. /* Reenable MSI one shot mode. */
  7122. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7123. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7124. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7125. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7126. tw32(MSGINT_MODE, val);
  7127. }
  7128. return 0;
  7129. }
  7130. return -EIO;
  7131. }
  7132. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7133. * successfully restored
  7134. */
  7135. static int tg3_test_msi(struct tg3 *tp)
  7136. {
  7137. int err;
  7138. u16 pci_cmd;
  7139. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7140. return 0;
  7141. /* Turn off SERR reporting in case MSI terminates with Master
  7142. * Abort.
  7143. */
  7144. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7145. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7146. pci_cmd & ~PCI_COMMAND_SERR);
  7147. err = tg3_test_interrupt(tp);
  7148. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7149. if (!err)
  7150. return 0;
  7151. /* other failures */
  7152. if (err != -EIO)
  7153. return err;
  7154. /* MSI test failed, go back to INTx mode */
  7155. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  7156. "switching to INTx mode. Please report this failure to "
  7157. "the PCI maintainer and include system chipset information.\n",
  7158. tp->dev->name);
  7159. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7160. pci_disable_msi(tp->pdev);
  7161. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7162. err = tg3_request_irq(tp, 0);
  7163. if (err)
  7164. return err;
  7165. /* Need to reset the chip because the MSI cycle may have terminated
  7166. * with Master Abort.
  7167. */
  7168. tg3_full_lock(tp, 1);
  7169. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7170. err = tg3_init_hw(tp, 1);
  7171. tg3_full_unlock(tp);
  7172. if (err)
  7173. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7174. return err;
  7175. }
  7176. static int tg3_request_firmware(struct tg3 *tp)
  7177. {
  7178. const __be32 *fw_data;
  7179. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7180. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  7181. tp->dev->name, tp->fw_needed);
  7182. return -ENOENT;
  7183. }
  7184. fw_data = (void *)tp->fw->data;
  7185. /* Firmware blob starts with version numbers, followed by
  7186. * start address and _full_ length including BSS sections
  7187. * (which must be longer than the actual data, of course
  7188. */
  7189. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7190. if (tp->fw_len < (tp->fw->size - 12)) {
  7191. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  7192. tp->dev->name, tp->fw_len, tp->fw_needed);
  7193. release_firmware(tp->fw);
  7194. tp->fw = NULL;
  7195. return -EINVAL;
  7196. }
  7197. /* We no longer need firmware; we have it. */
  7198. tp->fw_needed = NULL;
  7199. return 0;
  7200. }
  7201. static bool tg3_enable_msix(struct tg3 *tp)
  7202. {
  7203. int i, rc, cpus = num_online_cpus();
  7204. struct msix_entry msix_ent[tp->irq_max];
  7205. if (cpus == 1)
  7206. /* Just fallback to the simpler MSI mode. */
  7207. return false;
  7208. /*
  7209. * We want as many rx rings enabled as there are cpus.
  7210. * The first MSIX vector only deals with link interrupts, etc,
  7211. * so we add one to the number of vectors we are requesting.
  7212. */
  7213. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7214. for (i = 0; i < tp->irq_max; i++) {
  7215. msix_ent[i].entry = i;
  7216. msix_ent[i].vector = 0;
  7217. }
  7218. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7219. if (rc != 0) {
  7220. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7221. return false;
  7222. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7223. return false;
  7224. printk(KERN_NOTICE
  7225. "%s: Requested %d MSI-X vectors, received %d\n",
  7226. tp->dev->name, tp->irq_cnt, rc);
  7227. tp->irq_cnt = rc;
  7228. }
  7229. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7230. for (i = 0; i < tp->irq_max; i++)
  7231. tp->napi[i].irq_vec = msix_ent[i].vector;
  7232. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7233. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7234. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7235. } else
  7236. tp->dev->real_num_tx_queues = 1;
  7237. return true;
  7238. }
  7239. static void tg3_ints_init(struct tg3 *tp)
  7240. {
  7241. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7242. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7243. /* All MSI supporting chips should support tagged
  7244. * status. Assert that this is the case.
  7245. */
  7246. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  7247. "Not using MSI.\n", tp->dev->name);
  7248. goto defcfg;
  7249. }
  7250. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7251. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7252. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7253. pci_enable_msi(tp->pdev) == 0)
  7254. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7255. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7256. u32 msi_mode = tr32(MSGINT_MODE);
  7257. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7258. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7259. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7260. }
  7261. defcfg:
  7262. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7263. tp->irq_cnt = 1;
  7264. tp->napi[0].irq_vec = tp->pdev->irq;
  7265. tp->dev->real_num_tx_queues = 1;
  7266. }
  7267. }
  7268. static void tg3_ints_fini(struct tg3 *tp)
  7269. {
  7270. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7271. pci_disable_msix(tp->pdev);
  7272. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7273. pci_disable_msi(tp->pdev);
  7274. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7275. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7276. }
  7277. static int tg3_open(struct net_device *dev)
  7278. {
  7279. struct tg3 *tp = netdev_priv(dev);
  7280. int i, err;
  7281. if (tp->fw_needed) {
  7282. err = tg3_request_firmware(tp);
  7283. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7284. if (err)
  7285. return err;
  7286. } else if (err) {
  7287. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  7288. tp->dev->name);
  7289. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7290. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7291. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  7292. tp->dev->name);
  7293. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7294. }
  7295. }
  7296. netif_carrier_off(tp->dev);
  7297. err = tg3_set_power_state(tp, PCI_D0);
  7298. if (err)
  7299. return err;
  7300. tg3_full_lock(tp, 0);
  7301. tg3_disable_ints(tp);
  7302. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7303. tg3_full_unlock(tp);
  7304. /*
  7305. * Setup interrupts first so we know how
  7306. * many NAPI resources to allocate
  7307. */
  7308. tg3_ints_init(tp);
  7309. /* The placement of this call is tied
  7310. * to the setup and use of Host TX descriptors.
  7311. */
  7312. err = tg3_alloc_consistent(tp);
  7313. if (err)
  7314. goto err_out1;
  7315. tg3_napi_enable(tp);
  7316. for (i = 0; i < tp->irq_cnt; i++) {
  7317. struct tg3_napi *tnapi = &tp->napi[i];
  7318. err = tg3_request_irq(tp, i);
  7319. if (err) {
  7320. for (i--; i >= 0; i--)
  7321. free_irq(tnapi->irq_vec, tnapi);
  7322. break;
  7323. }
  7324. }
  7325. if (err)
  7326. goto err_out2;
  7327. tg3_full_lock(tp, 0);
  7328. err = tg3_init_hw(tp, 1);
  7329. if (err) {
  7330. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7331. tg3_free_rings(tp);
  7332. } else {
  7333. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7334. tp->timer_offset = HZ;
  7335. else
  7336. tp->timer_offset = HZ / 10;
  7337. BUG_ON(tp->timer_offset > HZ);
  7338. tp->timer_counter = tp->timer_multiplier =
  7339. (HZ / tp->timer_offset);
  7340. tp->asf_counter = tp->asf_multiplier =
  7341. ((HZ / tp->timer_offset) * 2);
  7342. init_timer(&tp->timer);
  7343. tp->timer.expires = jiffies + tp->timer_offset;
  7344. tp->timer.data = (unsigned long) tp;
  7345. tp->timer.function = tg3_timer;
  7346. }
  7347. tg3_full_unlock(tp);
  7348. if (err)
  7349. goto err_out3;
  7350. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7351. err = tg3_test_msi(tp);
  7352. if (err) {
  7353. tg3_full_lock(tp, 0);
  7354. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7355. tg3_free_rings(tp);
  7356. tg3_full_unlock(tp);
  7357. goto err_out2;
  7358. }
  7359. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7360. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7361. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7362. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7363. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7364. tw32(PCIE_TRANSACTION_CFG,
  7365. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7366. }
  7367. }
  7368. tg3_phy_start(tp);
  7369. tg3_full_lock(tp, 0);
  7370. add_timer(&tp->timer);
  7371. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7372. tg3_enable_ints(tp);
  7373. tg3_full_unlock(tp);
  7374. netif_tx_start_all_queues(dev);
  7375. return 0;
  7376. err_out3:
  7377. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7378. struct tg3_napi *tnapi = &tp->napi[i];
  7379. free_irq(tnapi->irq_vec, tnapi);
  7380. }
  7381. err_out2:
  7382. tg3_napi_disable(tp);
  7383. tg3_free_consistent(tp);
  7384. err_out1:
  7385. tg3_ints_fini(tp);
  7386. return err;
  7387. }
  7388. #if 0
  7389. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7390. {
  7391. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7392. u16 val16;
  7393. int i;
  7394. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7395. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7396. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7397. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7398. val16, val32);
  7399. /* MAC block */
  7400. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7401. tr32(MAC_MODE), tr32(MAC_STATUS));
  7402. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7403. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7404. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7405. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7406. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7407. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7408. /* Send data initiator control block */
  7409. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7410. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7411. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7412. tr32(SNDDATAI_STATSCTRL));
  7413. /* Send data completion control block */
  7414. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7415. /* Send BD ring selector block */
  7416. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7417. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7418. /* Send BD initiator control block */
  7419. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7420. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7421. /* Send BD completion control block */
  7422. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7423. /* Receive list placement control block */
  7424. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7425. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7426. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7427. tr32(RCVLPC_STATSCTRL));
  7428. /* Receive data and receive BD initiator control block */
  7429. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7430. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7431. /* Receive data completion control block */
  7432. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7433. tr32(RCVDCC_MODE));
  7434. /* Receive BD initiator control block */
  7435. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7436. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7437. /* Receive BD completion control block */
  7438. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7439. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7440. /* Receive list selector control block */
  7441. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7442. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7443. /* Mbuf cluster free block */
  7444. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7445. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7446. /* Host coalescing control block */
  7447. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7448. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7449. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7450. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7451. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7452. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7453. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7454. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7455. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7456. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7457. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7458. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7459. /* Memory arbiter control block */
  7460. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7461. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7462. /* Buffer manager control block */
  7463. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7464. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7465. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7466. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7467. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7468. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7469. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7470. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7471. /* Read DMA control block */
  7472. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7473. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7474. /* Write DMA control block */
  7475. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7476. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7477. /* DMA completion block */
  7478. printk("DEBUG: DMAC_MODE[%08x]\n",
  7479. tr32(DMAC_MODE));
  7480. /* GRC block */
  7481. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7482. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7483. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7484. tr32(GRC_LOCAL_CTRL));
  7485. /* TG3_BDINFOs */
  7486. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7487. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7488. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7489. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7490. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7491. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7492. tr32(RCVDBDI_STD_BD + 0x0),
  7493. tr32(RCVDBDI_STD_BD + 0x4),
  7494. tr32(RCVDBDI_STD_BD + 0x8),
  7495. tr32(RCVDBDI_STD_BD + 0xc));
  7496. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7497. tr32(RCVDBDI_MINI_BD + 0x0),
  7498. tr32(RCVDBDI_MINI_BD + 0x4),
  7499. tr32(RCVDBDI_MINI_BD + 0x8),
  7500. tr32(RCVDBDI_MINI_BD + 0xc));
  7501. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7502. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7503. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7504. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7505. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7506. val32, val32_2, val32_3, val32_4);
  7507. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7508. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7509. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7510. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7511. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7512. val32, val32_2, val32_3, val32_4);
  7513. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7514. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7515. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7516. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7517. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7518. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7519. val32, val32_2, val32_3, val32_4, val32_5);
  7520. /* SW status block */
  7521. printk(KERN_DEBUG
  7522. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7523. sblk->status,
  7524. sblk->status_tag,
  7525. sblk->rx_jumbo_consumer,
  7526. sblk->rx_consumer,
  7527. sblk->rx_mini_consumer,
  7528. sblk->idx[0].rx_producer,
  7529. sblk->idx[0].tx_consumer);
  7530. /* SW statistics block */
  7531. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7532. ((u32 *)tp->hw_stats)[0],
  7533. ((u32 *)tp->hw_stats)[1],
  7534. ((u32 *)tp->hw_stats)[2],
  7535. ((u32 *)tp->hw_stats)[3]);
  7536. /* Mailboxes */
  7537. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7538. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7539. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7540. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7541. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7542. /* NIC side send descriptors. */
  7543. for (i = 0; i < 6; i++) {
  7544. unsigned long txd;
  7545. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7546. + (i * sizeof(struct tg3_tx_buffer_desc));
  7547. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7548. i,
  7549. readl(txd + 0x0), readl(txd + 0x4),
  7550. readl(txd + 0x8), readl(txd + 0xc));
  7551. }
  7552. /* NIC side RX descriptors. */
  7553. for (i = 0; i < 6; i++) {
  7554. unsigned long rxd;
  7555. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7556. + (i * sizeof(struct tg3_rx_buffer_desc));
  7557. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7558. i,
  7559. readl(rxd + 0x0), readl(rxd + 0x4),
  7560. readl(rxd + 0x8), readl(rxd + 0xc));
  7561. rxd += (4 * sizeof(u32));
  7562. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7563. i,
  7564. readl(rxd + 0x0), readl(rxd + 0x4),
  7565. readl(rxd + 0x8), readl(rxd + 0xc));
  7566. }
  7567. for (i = 0; i < 6; i++) {
  7568. unsigned long rxd;
  7569. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7570. + (i * sizeof(struct tg3_rx_buffer_desc));
  7571. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7572. i,
  7573. readl(rxd + 0x0), readl(rxd + 0x4),
  7574. readl(rxd + 0x8), readl(rxd + 0xc));
  7575. rxd += (4 * sizeof(u32));
  7576. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7577. i,
  7578. readl(rxd + 0x0), readl(rxd + 0x4),
  7579. readl(rxd + 0x8), readl(rxd + 0xc));
  7580. }
  7581. }
  7582. #endif
  7583. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7584. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7585. static int tg3_close(struct net_device *dev)
  7586. {
  7587. int i;
  7588. struct tg3 *tp = netdev_priv(dev);
  7589. tg3_napi_disable(tp);
  7590. cancel_work_sync(&tp->reset_task);
  7591. netif_tx_stop_all_queues(dev);
  7592. del_timer_sync(&tp->timer);
  7593. tg3_phy_stop(tp);
  7594. tg3_full_lock(tp, 1);
  7595. #if 0
  7596. tg3_dump_state(tp);
  7597. #endif
  7598. tg3_disable_ints(tp);
  7599. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7600. tg3_free_rings(tp);
  7601. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7602. tg3_full_unlock(tp);
  7603. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7604. struct tg3_napi *tnapi = &tp->napi[i];
  7605. free_irq(tnapi->irq_vec, tnapi);
  7606. }
  7607. tg3_ints_fini(tp);
  7608. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7609. sizeof(tp->net_stats_prev));
  7610. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7611. sizeof(tp->estats_prev));
  7612. tg3_free_consistent(tp);
  7613. tg3_set_power_state(tp, PCI_D3hot);
  7614. netif_carrier_off(tp->dev);
  7615. return 0;
  7616. }
  7617. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7618. {
  7619. unsigned long ret;
  7620. #if (BITS_PER_LONG == 32)
  7621. ret = val->low;
  7622. #else
  7623. ret = ((u64)val->high << 32) | ((u64)val->low);
  7624. #endif
  7625. return ret;
  7626. }
  7627. static inline u64 get_estat64(tg3_stat64_t *val)
  7628. {
  7629. return ((u64)val->high << 32) | ((u64)val->low);
  7630. }
  7631. static unsigned long calc_crc_errors(struct tg3 *tp)
  7632. {
  7633. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7634. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7635. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7637. u32 val;
  7638. spin_lock_bh(&tp->lock);
  7639. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7640. tg3_writephy(tp, MII_TG3_TEST1,
  7641. val | MII_TG3_TEST1_CRC_EN);
  7642. tg3_readphy(tp, 0x14, &val);
  7643. } else
  7644. val = 0;
  7645. spin_unlock_bh(&tp->lock);
  7646. tp->phy_crc_errors += val;
  7647. return tp->phy_crc_errors;
  7648. }
  7649. return get_stat64(&hw_stats->rx_fcs_errors);
  7650. }
  7651. #define ESTAT_ADD(member) \
  7652. estats->member = old_estats->member + \
  7653. get_estat64(&hw_stats->member)
  7654. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7655. {
  7656. struct tg3_ethtool_stats *estats = &tp->estats;
  7657. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7658. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7659. if (!hw_stats)
  7660. return old_estats;
  7661. ESTAT_ADD(rx_octets);
  7662. ESTAT_ADD(rx_fragments);
  7663. ESTAT_ADD(rx_ucast_packets);
  7664. ESTAT_ADD(rx_mcast_packets);
  7665. ESTAT_ADD(rx_bcast_packets);
  7666. ESTAT_ADD(rx_fcs_errors);
  7667. ESTAT_ADD(rx_align_errors);
  7668. ESTAT_ADD(rx_xon_pause_rcvd);
  7669. ESTAT_ADD(rx_xoff_pause_rcvd);
  7670. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7671. ESTAT_ADD(rx_xoff_entered);
  7672. ESTAT_ADD(rx_frame_too_long_errors);
  7673. ESTAT_ADD(rx_jabbers);
  7674. ESTAT_ADD(rx_undersize_packets);
  7675. ESTAT_ADD(rx_in_length_errors);
  7676. ESTAT_ADD(rx_out_length_errors);
  7677. ESTAT_ADD(rx_64_or_less_octet_packets);
  7678. ESTAT_ADD(rx_65_to_127_octet_packets);
  7679. ESTAT_ADD(rx_128_to_255_octet_packets);
  7680. ESTAT_ADD(rx_256_to_511_octet_packets);
  7681. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7682. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7683. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7684. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7685. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7686. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7687. ESTAT_ADD(tx_octets);
  7688. ESTAT_ADD(tx_collisions);
  7689. ESTAT_ADD(tx_xon_sent);
  7690. ESTAT_ADD(tx_xoff_sent);
  7691. ESTAT_ADD(tx_flow_control);
  7692. ESTAT_ADD(tx_mac_errors);
  7693. ESTAT_ADD(tx_single_collisions);
  7694. ESTAT_ADD(tx_mult_collisions);
  7695. ESTAT_ADD(tx_deferred);
  7696. ESTAT_ADD(tx_excessive_collisions);
  7697. ESTAT_ADD(tx_late_collisions);
  7698. ESTAT_ADD(tx_collide_2times);
  7699. ESTAT_ADD(tx_collide_3times);
  7700. ESTAT_ADD(tx_collide_4times);
  7701. ESTAT_ADD(tx_collide_5times);
  7702. ESTAT_ADD(tx_collide_6times);
  7703. ESTAT_ADD(tx_collide_7times);
  7704. ESTAT_ADD(tx_collide_8times);
  7705. ESTAT_ADD(tx_collide_9times);
  7706. ESTAT_ADD(tx_collide_10times);
  7707. ESTAT_ADD(tx_collide_11times);
  7708. ESTAT_ADD(tx_collide_12times);
  7709. ESTAT_ADD(tx_collide_13times);
  7710. ESTAT_ADD(tx_collide_14times);
  7711. ESTAT_ADD(tx_collide_15times);
  7712. ESTAT_ADD(tx_ucast_packets);
  7713. ESTAT_ADD(tx_mcast_packets);
  7714. ESTAT_ADD(tx_bcast_packets);
  7715. ESTAT_ADD(tx_carrier_sense_errors);
  7716. ESTAT_ADD(tx_discards);
  7717. ESTAT_ADD(tx_errors);
  7718. ESTAT_ADD(dma_writeq_full);
  7719. ESTAT_ADD(dma_write_prioq_full);
  7720. ESTAT_ADD(rxbds_empty);
  7721. ESTAT_ADD(rx_discards);
  7722. ESTAT_ADD(rx_errors);
  7723. ESTAT_ADD(rx_threshold_hit);
  7724. ESTAT_ADD(dma_readq_full);
  7725. ESTAT_ADD(dma_read_prioq_full);
  7726. ESTAT_ADD(tx_comp_queue_full);
  7727. ESTAT_ADD(ring_set_send_prod_index);
  7728. ESTAT_ADD(ring_status_update);
  7729. ESTAT_ADD(nic_irqs);
  7730. ESTAT_ADD(nic_avoided_irqs);
  7731. ESTAT_ADD(nic_tx_threshold_hit);
  7732. return estats;
  7733. }
  7734. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7735. {
  7736. struct tg3 *tp = netdev_priv(dev);
  7737. struct net_device_stats *stats = &tp->net_stats;
  7738. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7739. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7740. if (!hw_stats)
  7741. return old_stats;
  7742. stats->rx_packets = old_stats->rx_packets +
  7743. get_stat64(&hw_stats->rx_ucast_packets) +
  7744. get_stat64(&hw_stats->rx_mcast_packets) +
  7745. get_stat64(&hw_stats->rx_bcast_packets);
  7746. stats->tx_packets = old_stats->tx_packets +
  7747. get_stat64(&hw_stats->tx_ucast_packets) +
  7748. get_stat64(&hw_stats->tx_mcast_packets) +
  7749. get_stat64(&hw_stats->tx_bcast_packets);
  7750. stats->rx_bytes = old_stats->rx_bytes +
  7751. get_stat64(&hw_stats->rx_octets);
  7752. stats->tx_bytes = old_stats->tx_bytes +
  7753. get_stat64(&hw_stats->tx_octets);
  7754. stats->rx_errors = old_stats->rx_errors +
  7755. get_stat64(&hw_stats->rx_errors);
  7756. stats->tx_errors = old_stats->tx_errors +
  7757. get_stat64(&hw_stats->tx_errors) +
  7758. get_stat64(&hw_stats->tx_mac_errors) +
  7759. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7760. get_stat64(&hw_stats->tx_discards);
  7761. stats->multicast = old_stats->multicast +
  7762. get_stat64(&hw_stats->rx_mcast_packets);
  7763. stats->collisions = old_stats->collisions +
  7764. get_stat64(&hw_stats->tx_collisions);
  7765. stats->rx_length_errors = old_stats->rx_length_errors +
  7766. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7767. get_stat64(&hw_stats->rx_undersize_packets);
  7768. stats->rx_over_errors = old_stats->rx_over_errors +
  7769. get_stat64(&hw_stats->rxbds_empty);
  7770. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7771. get_stat64(&hw_stats->rx_align_errors);
  7772. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7773. get_stat64(&hw_stats->tx_discards);
  7774. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7775. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7776. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7777. calc_crc_errors(tp);
  7778. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7779. get_stat64(&hw_stats->rx_discards);
  7780. return stats;
  7781. }
  7782. static inline u32 calc_crc(unsigned char *buf, int len)
  7783. {
  7784. u32 reg;
  7785. u32 tmp;
  7786. int j, k;
  7787. reg = 0xffffffff;
  7788. for (j = 0; j < len; j++) {
  7789. reg ^= buf[j];
  7790. for (k = 0; k < 8; k++) {
  7791. tmp = reg & 0x01;
  7792. reg >>= 1;
  7793. if (tmp) {
  7794. reg ^= 0xedb88320;
  7795. }
  7796. }
  7797. }
  7798. return ~reg;
  7799. }
  7800. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7801. {
  7802. /* accept or reject all multicast frames */
  7803. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7804. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7805. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7806. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7807. }
  7808. static void __tg3_set_rx_mode(struct net_device *dev)
  7809. {
  7810. struct tg3 *tp = netdev_priv(dev);
  7811. u32 rx_mode;
  7812. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7813. RX_MODE_KEEP_VLAN_TAG);
  7814. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7815. * flag clear.
  7816. */
  7817. #if TG3_VLAN_TAG_USED
  7818. if (!tp->vlgrp &&
  7819. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7820. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7821. #else
  7822. /* By definition, VLAN is disabled always in this
  7823. * case.
  7824. */
  7825. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7826. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7827. #endif
  7828. if (dev->flags & IFF_PROMISC) {
  7829. /* Promiscuous mode. */
  7830. rx_mode |= RX_MODE_PROMISC;
  7831. } else if (dev->flags & IFF_ALLMULTI) {
  7832. /* Accept all multicast. */
  7833. tg3_set_multi (tp, 1);
  7834. } else if (dev->mc_count < 1) {
  7835. /* Reject all multicast. */
  7836. tg3_set_multi (tp, 0);
  7837. } else {
  7838. /* Accept one or more multicast(s). */
  7839. struct dev_mc_list *mclist;
  7840. unsigned int i;
  7841. u32 mc_filter[4] = { 0, };
  7842. u32 regidx;
  7843. u32 bit;
  7844. u32 crc;
  7845. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7846. i++, mclist = mclist->next) {
  7847. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7848. bit = ~crc & 0x7f;
  7849. regidx = (bit & 0x60) >> 5;
  7850. bit &= 0x1f;
  7851. mc_filter[regidx] |= (1 << bit);
  7852. }
  7853. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7854. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7855. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7856. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7857. }
  7858. if (rx_mode != tp->rx_mode) {
  7859. tp->rx_mode = rx_mode;
  7860. tw32_f(MAC_RX_MODE, rx_mode);
  7861. udelay(10);
  7862. }
  7863. }
  7864. static void tg3_set_rx_mode(struct net_device *dev)
  7865. {
  7866. struct tg3 *tp = netdev_priv(dev);
  7867. if (!netif_running(dev))
  7868. return;
  7869. tg3_full_lock(tp, 0);
  7870. __tg3_set_rx_mode(dev);
  7871. tg3_full_unlock(tp);
  7872. }
  7873. #define TG3_REGDUMP_LEN (32 * 1024)
  7874. static int tg3_get_regs_len(struct net_device *dev)
  7875. {
  7876. return TG3_REGDUMP_LEN;
  7877. }
  7878. static void tg3_get_regs(struct net_device *dev,
  7879. struct ethtool_regs *regs, void *_p)
  7880. {
  7881. u32 *p = _p;
  7882. struct tg3 *tp = netdev_priv(dev);
  7883. u8 *orig_p = _p;
  7884. int i;
  7885. regs->version = 0;
  7886. memset(p, 0, TG3_REGDUMP_LEN);
  7887. if (tp->link_config.phy_is_low_power)
  7888. return;
  7889. tg3_full_lock(tp, 0);
  7890. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7891. #define GET_REG32_LOOP(base,len) \
  7892. do { p = (u32 *)(orig_p + (base)); \
  7893. for (i = 0; i < len; i += 4) \
  7894. __GET_REG32((base) + i); \
  7895. } while (0)
  7896. #define GET_REG32_1(reg) \
  7897. do { p = (u32 *)(orig_p + (reg)); \
  7898. __GET_REG32((reg)); \
  7899. } while (0)
  7900. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7901. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7902. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7903. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7904. GET_REG32_1(SNDDATAC_MODE);
  7905. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7906. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7907. GET_REG32_1(SNDBDC_MODE);
  7908. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7909. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7910. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7911. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7912. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7913. GET_REG32_1(RCVDCC_MODE);
  7914. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7915. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7916. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7917. GET_REG32_1(MBFREE_MODE);
  7918. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7919. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7920. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7921. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7922. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7923. GET_REG32_1(RX_CPU_MODE);
  7924. GET_REG32_1(RX_CPU_STATE);
  7925. GET_REG32_1(RX_CPU_PGMCTR);
  7926. GET_REG32_1(RX_CPU_HWBKPT);
  7927. GET_REG32_1(TX_CPU_MODE);
  7928. GET_REG32_1(TX_CPU_STATE);
  7929. GET_REG32_1(TX_CPU_PGMCTR);
  7930. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7931. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7932. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7933. GET_REG32_1(DMAC_MODE);
  7934. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7935. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7936. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7937. #undef __GET_REG32
  7938. #undef GET_REG32_LOOP
  7939. #undef GET_REG32_1
  7940. tg3_full_unlock(tp);
  7941. }
  7942. static int tg3_get_eeprom_len(struct net_device *dev)
  7943. {
  7944. struct tg3 *tp = netdev_priv(dev);
  7945. return tp->nvram_size;
  7946. }
  7947. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7948. {
  7949. struct tg3 *tp = netdev_priv(dev);
  7950. int ret;
  7951. u8 *pd;
  7952. u32 i, offset, len, b_offset, b_count;
  7953. __be32 val;
  7954. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7955. return -EINVAL;
  7956. if (tp->link_config.phy_is_low_power)
  7957. return -EAGAIN;
  7958. offset = eeprom->offset;
  7959. len = eeprom->len;
  7960. eeprom->len = 0;
  7961. eeprom->magic = TG3_EEPROM_MAGIC;
  7962. if (offset & 3) {
  7963. /* adjustments to start on required 4 byte boundary */
  7964. b_offset = offset & 3;
  7965. b_count = 4 - b_offset;
  7966. if (b_count > len) {
  7967. /* i.e. offset=1 len=2 */
  7968. b_count = len;
  7969. }
  7970. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7971. if (ret)
  7972. return ret;
  7973. memcpy(data, ((char*)&val) + b_offset, b_count);
  7974. len -= b_count;
  7975. offset += b_count;
  7976. eeprom->len += b_count;
  7977. }
  7978. /* read bytes upto the last 4 byte boundary */
  7979. pd = &data[eeprom->len];
  7980. for (i = 0; i < (len - (len & 3)); i += 4) {
  7981. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7982. if (ret) {
  7983. eeprom->len += i;
  7984. return ret;
  7985. }
  7986. memcpy(pd + i, &val, 4);
  7987. }
  7988. eeprom->len += i;
  7989. if (len & 3) {
  7990. /* read last bytes not ending on 4 byte boundary */
  7991. pd = &data[eeprom->len];
  7992. b_count = len & 3;
  7993. b_offset = offset + len - b_count;
  7994. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7995. if (ret)
  7996. return ret;
  7997. memcpy(pd, &val, b_count);
  7998. eeprom->len += b_count;
  7999. }
  8000. return 0;
  8001. }
  8002. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8003. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8004. {
  8005. struct tg3 *tp = netdev_priv(dev);
  8006. int ret;
  8007. u32 offset, len, b_offset, odd_len;
  8008. u8 *buf;
  8009. __be32 start, end;
  8010. if (tp->link_config.phy_is_low_power)
  8011. return -EAGAIN;
  8012. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8013. eeprom->magic != TG3_EEPROM_MAGIC)
  8014. return -EINVAL;
  8015. offset = eeprom->offset;
  8016. len = eeprom->len;
  8017. if ((b_offset = (offset & 3))) {
  8018. /* adjustments to start on required 4 byte boundary */
  8019. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8020. if (ret)
  8021. return ret;
  8022. len += b_offset;
  8023. offset &= ~3;
  8024. if (len < 4)
  8025. len = 4;
  8026. }
  8027. odd_len = 0;
  8028. if (len & 3) {
  8029. /* adjustments to end on required 4 byte boundary */
  8030. odd_len = 1;
  8031. len = (len + 3) & ~3;
  8032. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8033. if (ret)
  8034. return ret;
  8035. }
  8036. buf = data;
  8037. if (b_offset || odd_len) {
  8038. buf = kmalloc(len, GFP_KERNEL);
  8039. if (!buf)
  8040. return -ENOMEM;
  8041. if (b_offset)
  8042. memcpy(buf, &start, 4);
  8043. if (odd_len)
  8044. memcpy(buf+len-4, &end, 4);
  8045. memcpy(buf + b_offset, data, eeprom->len);
  8046. }
  8047. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8048. if (buf != data)
  8049. kfree(buf);
  8050. return ret;
  8051. }
  8052. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8053. {
  8054. struct tg3 *tp = netdev_priv(dev);
  8055. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8056. struct phy_device *phydev;
  8057. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8058. return -EAGAIN;
  8059. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8060. return phy_ethtool_gset(phydev, cmd);
  8061. }
  8062. cmd->supported = (SUPPORTED_Autoneg);
  8063. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8064. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8065. SUPPORTED_1000baseT_Full);
  8066. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  8067. cmd->supported |= (SUPPORTED_100baseT_Half |
  8068. SUPPORTED_100baseT_Full |
  8069. SUPPORTED_10baseT_Half |
  8070. SUPPORTED_10baseT_Full |
  8071. SUPPORTED_TP);
  8072. cmd->port = PORT_TP;
  8073. } else {
  8074. cmd->supported |= SUPPORTED_FIBRE;
  8075. cmd->port = PORT_FIBRE;
  8076. }
  8077. cmd->advertising = tp->link_config.advertising;
  8078. if (netif_running(dev)) {
  8079. cmd->speed = tp->link_config.active_speed;
  8080. cmd->duplex = tp->link_config.active_duplex;
  8081. }
  8082. cmd->phy_address = tp->phy_addr;
  8083. cmd->transceiver = XCVR_INTERNAL;
  8084. cmd->autoneg = tp->link_config.autoneg;
  8085. cmd->maxtxpkt = 0;
  8086. cmd->maxrxpkt = 0;
  8087. return 0;
  8088. }
  8089. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8090. {
  8091. struct tg3 *tp = netdev_priv(dev);
  8092. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8093. struct phy_device *phydev;
  8094. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8095. return -EAGAIN;
  8096. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8097. return phy_ethtool_sset(phydev, cmd);
  8098. }
  8099. if (cmd->autoneg != AUTONEG_ENABLE &&
  8100. cmd->autoneg != AUTONEG_DISABLE)
  8101. return -EINVAL;
  8102. if (cmd->autoneg == AUTONEG_DISABLE &&
  8103. cmd->duplex != DUPLEX_FULL &&
  8104. cmd->duplex != DUPLEX_HALF)
  8105. return -EINVAL;
  8106. if (cmd->autoneg == AUTONEG_ENABLE) {
  8107. u32 mask = ADVERTISED_Autoneg |
  8108. ADVERTISED_Pause |
  8109. ADVERTISED_Asym_Pause;
  8110. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  8111. mask |= ADVERTISED_1000baseT_Half |
  8112. ADVERTISED_1000baseT_Full;
  8113. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8114. mask |= ADVERTISED_100baseT_Half |
  8115. ADVERTISED_100baseT_Full |
  8116. ADVERTISED_10baseT_Half |
  8117. ADVERTISED_10baseT_Full |
  8118. ADVERTISED_TP;
  8119. else
  8120. mask |= ADVERTISED_FIBRE;
  8121. if (cmd->advertising & ~mask)
  8122. return -EINVAL;
  8123. mask &= (ADVERTISED_1000baseT_Half |
  8124. ADVERTISED_1000baseT_Full |
  8125. ADVERTISED_100baseT_Half |
  8126. ADVERTISED_100baseT_Full |
  8127. ADVERTISED_10baseT_Half |
  8128. ADVERTISED_10baseT_Full);
  8129. cmd->advertising &= mask;
  8130. } else {
  8131. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8132. if (cmd->speed != SPEED_1000)
  8133. return -EINVAL;
  8134. if (cmd->duplex != DUPLEX_FULL)
  8135. return -EINVAL;
  8136. } else {
  8137. if (cmd->speed != SPEED_100 &&
  8138. cmd->speed != SPEED_10)
  8139. return -EINVAL;
  8140. }
  8141. }
  8142. tg3_full_lock(tp, 0);
  8143. tp->link_config.autoneg = cmd->autoneg;
  8144. if (cmd->autoneg == AUTONEG_ENABLE) {
  8145. tp->link_config.advertising = (cmd->advertising |
  8146. ADVERTISED_Autoneg);
  8147. tp->link_config.speed = SPEED_INVALID;
  8148. tp->link_config.duplex = DUPLEX_INVALID;
  8149. } else {
  8150. tp->link_config.advertising = 0;
  8151. tp->link_config.speed = cmd->speed;
  8152. tp->link_config.duplex = cmd->duplex;
  8153. }
  8154. tp->link_config.orig_speed = tp->link_config.speed;
  8155. tp->link_config.orig_duplex = tp->link_config.duplex;
  8156. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8157. if (netif_running(dev))
  8158. tg3_setup_phy(tp, 1);
  8159. tg3_full_unlock(tp);
  8160. return 0;
  8161. }
  8162. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8163. {
  8164. struct tg3 *tp = netdev_priv(dev);
  8165. strcpy(info->driver, DRV_MODULE_NAME);
  8166. strcpy(info->version, DRV_MODULE_VERSION);
  8167. strcpy(info->fw_version, tp->fw_ver);
  8168. strcpy(info->bus_info, pci_name(tp->pdev));
  8169. }
  8170. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8171. {
  8172. struct tg3 *tp = netdev_priv(dev);
  8173. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8174. device_can_wakeup(&tp->pdev->dev))
  8175. wol->supported = WAKE_MAGIC;
  8176. else
  8177. wol->supported = 0;
  8178. wol->wolopts = 0;
  8179. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8180. device_can_wakeup(&tp->pdev->dev))
  8181. wol->wolopts = WAKE_MAGIC;
  8182. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8183. }
  8184. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8185. {
  8186. struct tg3 *tp = netdev_priv(dev);
  8187. struct device *dp = &tp->pdev->dev;
  8188. if (wol->wolopts & ~WAKE_MAGIC)
  8189. return -EINVAL;
  8190. if ((wol->wolopts & WAKE_MAGIC) &&
  8191. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8192. return -EINVAL;
  8193. spin_lock_bh(&tp->lock);
  8194. if (wol->wolopts & WAKE_MAGIC) {
  8195. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8196. device_set_wakeup_enable(dp, true);
  8197. } else {
  8198. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8199. device_set_wakeup_enable(dp, false);
  8200. }
  8201. spin_unlock_bh(&tp->lock);
  8202. return 0;
  8203. }
  8204. static u32 tg3_get_msglevel(struct net_device *dev)
  8205. {
  8206. struct tg3 *tp = netdev_priv(dev);
  8207. return tp->msg_enable;
  8208. }
  8209. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8210. {
  8211. struct tg3 *tp = netdev_priv(dev);
  8212. tp->msg_enable = value;
  8213. }
  8214. static int tg3_set_tso(struct net_device *dev, u32 value)
  8215. {
  8216. struct tg3 *tp = netdev_priv(dev);
  8217. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8218. if (value)
  8219. return -EINVAL;
  8220. return 0;
  8221. }
  8222. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8223. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8224. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8225. if (value) {
  8226. dev->features |= NETIF_F_TSO6;
  8227. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8228. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8229. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8230. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8231. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8232. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8233. dev->features |= NETIF_F_TSO_ECN;
  8234. } else
  8235. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8236. }
  8237. return ethtool_op_set_tso(dev, value);
  8238. }
  8239. static int tg3_nway_reset(struct net_device *dev)
  8240. {
  8241. struct tg3 *tp = netdev_priv(dev);
  8242. int r;
  8243. if (!netif_running(dev))
  8244. return -EAGAIN;
  8245. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8246. return -EINVAL;
  8247. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8248. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8249. return -EAGAIN;
  8250. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8251. } else {
  8252. u32 bmcr;
  8253. spin_lock_bh(&tp->lock);
  8254. r = -EINVAL;
  8255. tg3_readphy(tp, MII_BMCR, &bmcr);
  8256. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8257. ((bmcr & BMCR_ANENABLE) ||
  8258. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8259. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8260. BMCR_ANENABLE);
  8261. r = 0;
  8262. }
  8263. spin_unlock_bh(&tp->lock);
  8264. }
  8265. return r;
  8266. }
  8267. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8268. {
  8269. struct tg3 *tp = netdev_priv(dev);
  8270. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8271. ering->rx_mini_max_pending = 0;
  8272. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8273. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8274. else
  8275. ering->rx_jumbo_max_pending = 0;
  8276. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8277. ering->rx_pending = tp->rx_pending;
  8278. ering->rx_mini_pending = 0;
  8279. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8280. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8281. else
  8282. ering->rx_jumbo_pending = 0;
  8283. ering->tx_pending = tp->napi[0].tx_pending;
  8284. }
  8285. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8286. {
  8287. struct tg3 *tp = netdev_priv(dev);
  8288. int i, irq_sync = 0, err = 0;
  8289. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8290. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8291. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8292. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8293. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8294. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8295. return -EINVAL;
  8296. if (netif_running(dev)) {
  8297. tg3_phy_stop(tp);
  8298. tg3_netif_stop(tp);
  8299. irq_sync = 1;
  8300. }
  8301. tg3_full_lock(tp, irq_sync);
  8302. tp->rx_pending = ering->rx_pending;
  8303. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8304. tp->rx_pending > 63)
  8305. tp->rx_pending = 63;
  8306. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8307. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8308. tp->napi[i].tx_pending = ering->tx_pending;
  8309. if (netif_running(dev)) {
  8310. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8311. err = tg3_restart_hw(tp, 1);
  8312. if (!err)
  8313. tg3_netif_start(tp);
  8314. }
  8315. tg3_full_unlock(tp);
  8316. if (irq_sync && !err)
  8317. tg3_phy_start(tp);
  8318. return err;
  8319. }
  8320. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8321. {
  8322. struct tg3 *tp = netdev_priv(dev);
  8323. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8324. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8325. epause->rx_pause = 1;
  8326. else
  8327. epause->rx_pause = 0;
  8328. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8329. epause->tx_pause = 1;
  8330. else
  8331. epause->tx_pause = 0;
  8332. }
  8333. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8334. {
  8335. struct tg3 *tp = netdev_priv(dev);
  8336. int err = 0;
  8337. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8338. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8339. return -EAGAIN;
  8340. if (epause->autoneg) {
  8341. u32 newadv;
  8342. struct phy_device *phydev;
  8343. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8344. if (epause->rx_pause) {
  8345. if (epause->tx_pause)
  8346. newadv = ADVERTISED_Pause;
  8347. else
  8348. newadv = ADVERTISED_Pause |
  8349. ADVERTISED_Asym_Pause;
  8350. } else if (epause->tx_pause) {
  8351. newadv = ADVERTISED_Asym_Pause;
  8352. } else
  8353. newadv = 0;
  8354. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8355. u32 oldadv = phydev->advertising &
  8356. (ADVERTISED_Pause |
  8357. ADVERTISED_Asym_Pause);
  8358. if (oldadv != newadv) {
  8359. phydev->advertising &=
  8360. ~(ADVERTISED_Pause |
  8361. ADVERTISED_Asym_Pause);
  8362. phydev->advertising |= newadv;
  8363. err = phy_start_aneg(phydev);
  8364. }
  8365. } else {
  8366. tp->link_config.advertising &=
  8367. ~(ADVERTISED_Pause |
  8368. ADVERTISED_Asym_Pause);
  8369. tp->link_config.advertising |= newadv;
  8370. }
  8371. } else {
  8372. if (epause->rx_pause)
  8373. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8374. else
  8375. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8376. if (epause->tx_pause)
  8377. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8378. else
  8379. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8380. if (netif_running(dev))
  8381. tg3_setup_flow_control(tp, 0, 0);
  8382. }
  8383. } else {
  8384. int irq_sync = 0;
  8385. if (netif_running(dev)) {
  8386. tg3_netif_stop(tp);
  8387. irq_sync = 1;
  8388. }
  8389. tg3_full_lock(tp, irq_sync);
  8390. if (epause->autoneg)
  8391. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8392. else
  8393. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8394. if (epause->rx_pause)
  8395. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8396. else
  8397. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8398. if (epause->tx_pause)
  8399. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8400. else
  8401. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8402. if (netif_running(dev)) {
  8403. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8404. err = tg3_restart_hw(tp, 1);
  8405. if (!err)
  8406. tg3_netif_start(tp);
  8407. }
  8408. tg3_full_unlock(tp);
  8409. }
  8410. return err;
  8411. }
  8412. static u32 tg3_get_rx_csum(struct net_device *dev)
  8413. {
  8414. struct tg3 *tp = netdev_priv(dev);
  8415. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8416. }
  8417. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8418. {
  8419. struct tg3 *tp = netdev_priv(dev);
  8420. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8421. if (data != 0)
  8422. return -EINVAL;
  8423. return 0;
  8424. }
  8425. spin_lock_bh(&tp->lock);
  8426. if (data)
  8427. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8428. else
  8429. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8430. spin_unlock_bh(&tp->lock);
  8431. return 0;
  8432. }
  8433. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8434. {
  8435. struct tg3 *tp = netdev_priv(dev);
  8436. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8437. if (data != 0)
  8438. return -EINVAL;
  8439. return 0;
  8440. }
  8441. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8442. ethtool_op_set_tx_ipv6_csum(dev, data);
  8443. else
  8444. ethtool_op_set_tx_csum(dev, data);
  8445. return 0;
  8446. }
  8447. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8448. {
  8449. switch (sset) {
  8450. case ETH_SS_TEST:
  8451. return TG3_NUM_TEST;
  8452. case ETH_SS_STATS:
  8453. return TG3_NUM_STATS;
  8454. default:
  8455. return -EOPNOTSUPP;
  8456. }
  8457. }
  8458. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8459. {
  8460. switch (stringset) {
  8461. case ETH_SS_STATS:
  8462. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8463. break;
  8464. case ETH_SS_TEST:
  8465. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8466. break;
  8467. default:
  8468. WARN_ON(1); /* we need a WARN() */
  8469. break;
  8470. }
  8471. }
  8472. static int tg3_phys_id(struct net_device *dev, u32 data)
  8473. {
  8474. struct tg3 *tp = netdev_priv(dev);
  8475. int i;
  8476. if (!netif_running(tp->dev))
  8477. return -EAGAIN;
  8478. if (data == 0)
  8479. data = UINT_MAX / 2;
  8480. for (i = 0; i < (data * 2); i++) {
  8481. if ((i % 2) == 0)
  8482. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8483. LED_CTRL_1000MBPS_ON |
  8484. LED_CTRL_100MBPS_ON |
  8485. LED_CTRL_10MBPS_ON |
  8486. LED_CTRL_TRAFFIC_OVERRIDE |
  8487. LED_CTRL_TRAFFIC_BLINK |
  8488. LED_CTRL_TRAFFIC_LED);
  8489. else
  8490. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8491. LED_CTRL_TRAFFIC_OVERRIDE);
  8492. if (msleep_interruptible(500))
  8493. break;
  8494. }
  8495. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8496. return 0;
  8497. }
  8498. static void tg3_get_ethtool_stats (struct net_device *dev,
  8499. struct ethtool_stats *estats, u64 *tmp_stats)
  8500. {
  8501. struct tg3 *tp = netdev_priv(dev);
  8502. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8503. }
  8504. #define NVRAM_TEST_SIZE 0x100
  8505. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8506. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8507. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8508. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8509. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8510. static int tg3_test_nvram(struct tg3 *tp)
  8511. {
  8512. u32 csum, magic;
  8513. __be32 *buf;
  8514. int i, j, k, err = 0, size;
  8515. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8516. return 0;
  8517. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8518. return -EIO;
  8519. if (magic == TG3_EEPROM_MAGIC)
  8520. size = NVRAM_TEST_SIZE;
  8521. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8522. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8523. TG3_EEPROM_SB_FORMAT_1) {
  8524. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8525. case TG3_EEPROM_SB_REVISION_0:
  8526. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8527. break;
  8528. case TG3_EEPROM_SB_REVISION_2:
  8529. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8530. break;
  8531. case TG3_EEPROM_SB_REVISION_3:
  8532. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8533. break;
  8534. default:
  8535. return 0;
  8536. }
  8537. } else
  8538. return 0;
  8539. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8540. size = NVRAM_SELFBOOT_HW_SIZE;
  8541. else
  8542. return -EIO;
  8543. buf = kmalloc(size, GFP_KERNEL);
  8544. if (buf == NULL)
  8545. return -ENOMEM;
  8546. err = -EIO;
  8547. for (i = 0, j = 0; i < size; i += 4, j++) {
  8548. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8549. if (err)
  8550. break;
  8551. }
  8552. if (i < size)
  8553. goto out;
  8554. /* Selfboot format */
  8555. magic = be32_to_cpu(buf[0]);
  8556. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8557. TG3_EEPROM_MAGIC_FW) {
  8558. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8559. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8560. TG3_EEPROM_SB_REVISION_2) {
  8561. /* For rev 2, the csum doesn't include the MBA. */
  8562. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8563. csum8 += buf8[i];
  8564. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8565. csum8 += buf8[i];
  8566. } else {
  8567. for (i = 0; i < size; i++)
  8568. csum8 += buf8[i];
  8569. }
  8570. if (csum8 == 0) {
  8571. err = 0;
  8572. goto out;
  8573. }
  8574. err = -EIO;
  8575. goto out;
  8576. }
  8577. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8578. TG3_EEPROM_MAGIC_HW) {
  8579. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8580. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8581. u8 *buf8 = (u8 *) buf;
  8582. /* Separate the parity bits and the data bytes. */
  8583. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8584. if ((i == 0) || (i == 8)) {
  8585. int l;
  8586. u8 msk;
  8587. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8588. parity[k++] = buf8[i] & msk;
  8589. i++;
  8590. }
  8591. else if (i == 16) {
  8592. int l;
  8593. u8 msk;
  8594. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8595. parity[k++] = buf8[i] & msk;
  8596. i++;
  8597. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8598. parity[k++] = buf8[i] & msk;
  8599. i++;
  8600. }
  8601. data[j++] = buf8[i];
  8602. }
  8603. err = -EIO;
  8604. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8605. u8 hw8 = hweight8(data[i]);
  8606. if ((hw8 & 0x1) && parity[i])
  8607. goto out;
  8608. else if (!(hw8 & 0x1) && !parity[i])
  8609. goto out;
  8610. }
  8611. err = 0;
  8612. goto out;
  8613. }
  8614. /* Bootstrap checksum at offset 0x10 */
  8615. csum = calc_crc((unsigned char *) buf, 0x10);
  8616. if (csum != be32_to_cpu(buf[0x10/4]))
  8617. goto out;
  8618. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8619. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8620. if (csum != be32_to_cpu(buf[0xfc/4]))
  8621. goto out;
  8622. err = 0;
  8623. out:
  8624. kfree(buf);
  8625. return err;
  8626. }
  8627. #define TG3_SERDES_TIMEOUT_SEC 2
  8628. #define TG3_COPPER_TIMEOUT_SEC 6
  8629. static int tg3_test_link(struct tg3 *tp)
  8630. {
  8631. int i, max;
  8632. if (!netif_running(tp->dev))
  8633. return -ENODEV;
  8634. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8635. max = TG3_SERDES_TIMEOUT_SEC;
  8636. else
  8637. max = TG3_COPPER_TIMEOUT_SEC;
  8638. for (i = 0; i < max; i++) {
  8639. if (netif_carrier_ok(tp->dev))
  8640. return 0;
  8641. if (msleep_interruptible(1000))
  8642. break;
  8643. }
  8644. return -EIO;
  8645. }
  8646. /* Only test the commonly used registers */
  8647. static int tg3_test_registers(struct tg3 *tp)
  8648. {
  8649. int i, is_5705, is_5750;
  8650. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8651. static struct {
  8652. u16 offset;
  8653. u16 flags;
  8654. #define TG3_FL_5705 0x1
  8655. #define TG3_FL_NOT_5705 0x2
  8656. #define TG3_FL_NOT_5788 0x4
  8657. #define TG3_FL_NOT_5750 0x8
  8658. u32 read_mask;
  8659. u32 write_mask;
  8660. } reg_tbl[] = {
  8661. /* MAC Control Registers */
  8662. { MAC_MODE, TG3_FL_NOT_5705,
  8663. 0x00000000, 0x00ef6f8c },
  8664. { MAC_MODE, TG3_FL_5705,
  8665. 0x00000000, 0x01ef6b8c },
  8666. { MAC_STATUS, TG3_FL_NOT_5705,
  8667. 0x03800107, 0x00000000 },
  8668. { MAC_STATUS, TG3_FL_5705,
  8669. 0x03800100, 0x00000000 },
  8670. { MAC_ADDR_0_HIGH, 0x0000,
  8671. 0x00000000, 0x0000ffff },
  8672. { MAC_ADDR_0_LOW, 0x0000,
  8673. 0x00000000, 0xffffffff },
  8674. { MAC_RX_MTU_SIZE, 0x0000,
  8675. 0x00000000, 0x0000ffff },
  8676. { MAC_TX_MODE, 0x0000,
  8677. 0x00000000, 0x00000070 },
  8678. { MAC_TX_LENGTHS, 0x0000,
  8679. 0x00000000, 0x00003fff },
  8680. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8681. 0x00000000, 0x000007fc },
  8682. { MAC_RX_MODE, TG3_FL_5705,
  8683. 0x00000000, 0x000007dc },
  8684. { MAC_HASH_REG_0, 0x0000,
  8685. 0x00000000, 0xffffffff },
  8686. { MAC_HASH_REG_1, 0x0000,
  8687. 0x00000000, 0xffffffff },
  8688. { MAC_HASH_REG_2, 0x0000,
  8689. 0x00000000, 0xffffffff },
  8690. { MAC_HASH_REG_3, 0x0000,
  8691. 0x00000000, 0xffffffff },
  8692. /* Receive Data and Receive BD Initiator Control Registers. */
  8693. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8694. 0x00000000, 0xffffffff },
  8695. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8696. 0x00000000, 0xffffffff },
  8697. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8698. 0x00000000, 0x00000003 },
  8699. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8700. 0x00000000, 0xffffffff },
  8701. { RCVDBDI_STD_BD+0, 0x0000,
  8702. 0x00000000, 0xffffffff },
  8703. { RCVDBDI_STD_BD+4, 0x0000,
  8704. 0x00000000, 0xffffffff },
  8705. { RCVDBDI_STD_BD+8, 0x0000,
  8706. 0x00000000, 0xffff0002 },
  8707. { RCVDBDI_STD_BD+0xc, 0x0000,
  8708. 0x00000000, 0xffffffff },
  8709. /* Receive BD Initiator Control Registers. */
  8710. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8711. 0x00000000, 0xffffffff },
  8712. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8713. 0x00000000, 0x000003ff },
  8714. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8715. 0x00000000, 0xffffffff },
  8716. /* Host Coalescing Control Registers. */
  8717. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8718. 0x00000000, 0x00000004 },
  8719. { HOSTCC_MODE, TG3_FL_5705,
  8720. 0x00000000, 0x000000f6 },
  8721. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8722. 0x00000000, 0xffffffff },
  8723. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8724. 0x00000000, 0x000003ff },
  8725. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8726. 0x00000000, 0xffffffff },
  8727. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8728. 0x00000000, 0x000003ff },
  8729. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8730. 0x00000000, 0xffffffff },
  8731. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8732. 0x00000000, 0x000000ff },
  8733. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8734. 0x00000000, 0xffffffff },
  8735. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8736. 0x00000000, 0x000000ff },
  8737. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8738. 0x00000000, 0xffffffff },
  8739. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8740. 0x00000000, 0xffffffff },
  8741. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8742. 0x00000000, 0xffffffff },
  8743. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8744. 0x00000000, 0x000000ff },
  8745. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8746. 0x00000000, 0xffffffff },
  8747. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8748. 0x00000000, 0x000000ff },
  8749. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8750. 0x00000000, 0xffffffff },
  8751. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8752. 0x00000000, 0xffffffff },
  8753. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8754. 0x00000000, 0xffffffff },
  8755. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8756. 0x00000000, 0xffffffff },
  8757. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8758. 0x00000000, 0xffffffff },
  8759. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8760. 0xffffffff, 0x00000000 },
  8761. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8762. 0xffffffff, 0x00000000 },
  8763. /* Buffer Manager Control Registers. */
  8764. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8765. 0x00000000, 0x007fff80 },
  8766. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8767. 0x00000000, 0x007fffff },
  8768. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8769. 0x00000000, 0x0000003f },
  8770. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8771. 0x00000000, 0x000001ff },
  8772. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8773. 0x00000000, 0x000001ff },
  8774. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8775. 0xffffffff, 0x00000000 },
  8776. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8777. 0xffffffff, 0x00000000 },
  8778. /* Mailbox Registers */
  8779. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8780. 0x00000000, 0x000001ff },
  8781. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8782. 0x00000000, 0x000001ff },
  8783. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8784. 0x00000000, 0x000007ff },
  8785. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8786. 0x00000000, 0x000001ff },
  8787. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8788. };
  8789. is_5705 = is_5750 = 0;
  8790. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8791. is_5705 = 1;
  8792. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8793. is_5750 = 1;
  8794. }
  8795. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8796. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8797. continue;
  8798. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8799. continue;
  8800. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8801. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8802. continue;
  8803. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8804. continue;
  8805. offset = (u32) reg_tbl[i].offset;
  8806. read_mask = reg_tbl[i].read_mask;
  8807. write_mask = reg_tbl[i].write_mask;
  8808. /* Save the original register content */
  8809. save_val = tr32(offset);
  8810. /* Determine the read-only value. */
  8811. read_val = save_val & read_mask;
  8812. /* Write zero to the register, then make sure the read-only bits
  8813. * are not changed and the read/write bits are all zeros.
  8814. */
  8815. tw32(offset, 0);
  8816. val = tr32(offset);
  8817. /* Test the read-only and read/write bits. */
  8818. if (((val & read_mask) != read_val) || (val & write_mask))
  8819. goto out;
  8820. /* Write ones to all the bits defined by RdMask and WrMask, then
  8821. * make sure the read-only bits are not changed and the
  8822. * read/write bits are all ones.
  8823. */
  8824. tw32(offset, read_mask | write_mask);
  8825. val = tr32(offset);
  8826. /* Test the read-only bits. */
  8827. if ((val & read_mask) != read_val)
  8828. goto out;
  8829. /* Test the read/write bits. */
  8830. if ((val & write_mask) != write_mask)
  8831. goto out;
  8832. tw32(offset, save_val);
  8833. }
  8834. return 0;
  8835. out:
  8836. if (netif_msg_hw(tp))
  8837. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8838. offset);
  8839. tw32(offset, save_val);
  8840. return -EIO;
  8841. }
  8842. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8843. {
  8844. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8845. int i;
  8846. u32 j;
  8847. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8848. for (j = 0; j < len; j += 4) {
  8849. u32 val;
  8850. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8851. tg3_read_mem(tp, offset + j, &val);
  8852. if (val != test_pattern[i])
  8853. return -EIO;
  8854. }
  8855. }
  8856. return 0;
  8857. }
  8858. static int tg3_test_memory(struct tg3 *tp)
  8859. {
  8860. static struct mem_entry {
  8861. u32 offset;
  8862. u32 len;
  8863. } mem_tbl_570x[] = {
  8864. { 0x00000000, 0x00b50},
  8865. { 0x00002000, 0x1c000},
  8866. { 0xffffffff, 0x00000}
  8867. }, mem_tbl_5705[] = {
  8868. { 0x00000100, 0x0000c},
  8869. { 0x00000200, 0x00008},
  8870. { 0x00004000, 0x00800},
  8871. { 0x00006000, 0x01000},
  8872. { 0x00008000, 0x02000},
  8873. { 0x00010000, 0x0e000},
  8874. { 0xffffffff, 0x00000}
  8875. }, mem_tbl_5755[] = {
  8876. { 0x00000200, 0x00008},
  8877. { 0x00004000, 0x00800},
  8878. { 0x00006000, 0x00800},
  8879. { 0x00008000, 0x02000},
  8880. { 0x00010000, 0x0c000},
  8881. { 0xffffffff, 0x00000}
  8882. }, mem_tbl_5906[] = {
  8883. { 0x00000200, 0x00008},
  8884. { 0x00004000, 0x00400},
  8885. { 0x00006000, 0x00400},
  8886. { 0x00008000, 0x01000},
  8887. { 0x00010000, 0x01000},
  8888. { 0xffffffff, 0x00000}
  8889. }, mem_tbl_5717[] = {
  8890. { 0x00000200, 0x00008},
  8891. { 0x00010000, 0x0a000},
  8892. { 0x00020000, 0x13c00},
  8893. { 0xffffffff, 0x00000}
  8894. }, mem_tbl_57765[] = {
  8895. { 0x00000200, 0x00008},
  8896. { 0x00004000, 0x00800},
  8897. { 0x00006000, 0x09800},
  8898. { 0x00010000, 0x0a000},
  8899. { 0xffffffff, 0x00000}
  8900. };
  8901. struct mem_entry *mem_tbl;
  8902. int err = 0;
  8903. int i;
  8904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  8905. mem_tbl = mem_tbl_5717;
  8906. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8907. mem_tbl = mem_tbl_57765;
  8908. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8909. mem_tbl = mem_tbl_5755;
  8910. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8911. mem_tbl = mem_tbl_5906;
  8912. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8913. mem_tbl = mem_tbl_5705;
  8914. else
  8915. mem_tbl = mem_tbl_570x;
  8916. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8917. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8918. mem_tbl[i].len)) != 0)
  8919. break;
  8920. }
  8921. return err;
  8922. }
  8923. #define TG3_MAC_LOOPBACK 0
  8924. #define TG3_PHY_LOOPBACK 1
  8925. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8926. {
  8927. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8928. u32 desc_idx, coal_now;
  8929. struct sk_buff *skb, *rx_skb;
  8930. u8 *tx_data;
  8931. dma_addr_t map;
  8932. int num_pkts, tx_len, rx_len, i, err;
  8933. struct tg3_rx_buffer_desc *desc;
  8934. struct tg3_napi *tnapi, *rnapi;
  8935. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8936. if (tp->irq_cnt > 1) {
  8937. tnapi = &tp->napi[1];
  8938. rnapi = &tp->napi[1];
  8939. } else {
  8940. tnapi = &tp->napi[0];
  8941. rnapi = &tp->napi[0];
  8942. }
  8943. coal_now = tnapi->coal_now | rnapi->coal_now;
  8944. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8945. /* HW errata - mac loopback fails in some cases on 5780.
  8946. * Normal traffic and PHY loopback are not affected by
  8947. * errata.
  8948. */
  8949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8950. return 0;
  8951. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8952. MAC_MODE_PORT_INT_LPBACK;
  8953. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8954. mac_mode |= MAC_MODE_LINK_POLARITY;
  8955. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8956. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8957. else
  8958. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8959. tw32(MAC_MODE, mac_mode);
  8960. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8961. u32 val;
  8962. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8963. tg3_phy_fet_toggle_apd(tp, false);
  8964. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8965. } else
  8966. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8967. tg3_phy_toggle_automdix(tp, 0);
  8968. tg3_writephy(tp, MII_BMCR, val);
  8969. udelay(40);
  8970. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8971. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8972. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8973. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8974. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8975. } else
  8976. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8977. /* reset to prevent losing 1st rx packet intermittently */
  8978. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8979. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8980. udelay(10);
  8981. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8982. }
  8983. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8984. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8985. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8986. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8987. mac_mode |= MAC_MODE_LINK_POLARITY;
  8988. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8989. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8990. }
  8991. tw32(MAC_MODE, mac_mode);
  8992. }
  8993. else
  8994. return -EINVAL;
  8995. err = -EIO;
  8996. tx_len = 1514;
  8997. skb = netdev_alloc_skb(tp->dev, tx_len);
  8998. if (!skb)
  8999. return -ENOMEM;
  9000. tx_data = skb_put(skb, tx_len);
  9001. memcpy(tx_data, tp->dev->dev_addr, 6);
  9002. memset(tx_data + 6, 0x0, 8);
  9003. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9004. for (i = 14; i < tx_len; i++)
  9005. tx_data[i] = (u8) (i & 0xff);
  9006. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9007. if (pci_dma_mapping_error(tp->pdev, map)) {
  9008. dev_kfree_skb(skb);
  9009. return -EIO;
  9010. }
  9011. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9012. rnapi->coal_now);
  9013. udelay(10);
  9014. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9015. num_pkts = 0;
  9016. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9017. tnapi->tx_prod++;
  9018. num_pkts++;
  9019. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9020. tr32_mailbox(tnapi->prodmbox);
  9021. udelay(10);
  9022. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9023. for (i = 0; i < 35; i++) {
  9024. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9025. coal_now);
  9026. udelay(10);
  9027. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9028. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9029. if ((tx_idx == tnapi->tx_prod) &&
  9030. (rx_idx == (rx_start_idx + num_pkts)))
  9031. break;
  9032. }
  9033. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9034. dev_kfree_skb(skb);
  9035. if (tx_idx != tnapi->tx_prod)
  9036. goto out;
  9037. if (rx_idx != rx_start_idx + num_pkts)
  9038. goto out;
  9039. desc = &rnapi->rx_rcb[rx_start_idx];
  9040. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9041. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9042. if (opaque_key != RXD_OPAQUE_RING_STD)
  9043. goto out;
  9044. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9045. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9046. goto out;
  9047. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9048. if (rx_len != tx_len)
  9049. goto out;
  9050. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9051. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9052. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9053. for (i = 14; i < tx_len; i++) {
  9054. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9055. goto out;
  9056. }
  9057. err = 0;
  9058. /* tg3_free_rings will unmap and free the rx_skb */
  9059. out:
  9060. return err;
  9061. }
  9062. #define TG3_MAC_LOOPBACK_FAILED 1
  9063. #define TG3_PHY_LOOPBACK_FAILED 2
  9064. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9065. TG3_PHY_LOOPBACK_FAILED)
  9066. static int tg3_test_loopback(struct tg3 *tp)
  9067. {
  9068. int err = 0;
  9069. u32 cpmuctrl = 0;
  9070. if (!netif_running(tp->dev))
  9071. return TG3_LOOPBACK_FAILED;
  9072. err = tg3_reset_hw(tp, 1);
  9073. if (err)
  9074. return TG3_LOOPBACK_FAILED;
  9075. /* Turn off gphy autopowerdown. */
  9076. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9077. tg3_phy_toggle_apd(tp, false);
  9078. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9079. int i;
  9080. u32 status;
  9081. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9082. /* Wait for up to 40 microseconds to acquire lock. */
  9083. for (i = 0; i < 4; i++) {
  9084. status = tr32(TG3_CPMU_MUTEX_GNT);
  9085. if (status == CPMU_MUTEX_GNT_DRIVER)
  9086. break;
  9087. udelay(10);
  9088. }
  9089. if (status != CPMU_MUTEX_GNT_DRIVER)
  9090. return TG3_LOOPBACK_FAILED;
  9091. /* Turn off link-based power management. */
  9092. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9093. tw32(TG3_CPMU_CTRL,
  9094. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9095. CPMU_CTRL_LINK_AWARE_MODE));
  9096. }
  9097. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9098. err |= TG3_MAC_LOOPBACK_FAILED;
  9099. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9100. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9101. /* Release the mutex */
  9102. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9103. }
  9104. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9105. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9106. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9107. err |= TG3_PHY_LOOPBACK_FAILED;
  9108. }
  9109. /* Re-enable gphy autopowerdown. */
  9110. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9111. tg3_phy_toggle_apd(tp, true);
  9112. return err;
  9113. }
  9114. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9115. u64 *data)
  9116. {
  9117. struct tg3 *tp = netdev_priv(dev);
  9118. if (tp->link_config.phy_is_low_power)
  9119. tg3_set_power_state(tp, PCI_D0);
  9120. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9121. if (tg3_test_nvram(tp) != 0) {
  9122. etest->flags |= ETH_TEST_FL_FAILED;
  9123. data[0] = 1;
  9124. }
  9125. if (tg3_test_link(tp) != 0) {
  9126. etest->flags |= ETH_TEST_FL_FAILED;
  9127. data[1] = 1;
  9128. }
  9129. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9130. int err, err2 = 0, irq_sync = 0;
  9131. if (netif_running(dev)) {
  9132. tg3_phy_stop(tp);
  9133. tg3_netif_stop(tp);
  9134. irq_sync = 1;
  9135. }
  9136. tg3_full_lock(tp, irq_sync);
  9137. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9138. err = tg3_nvram_lock(tp);
  9139. tg3_halt_cpu(tp, RX_CPU_BASE);
  9140. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9141. tg3_halt_cpu(tp, TX_CPU_BASE);
  9142. if (!err)
  9143. tg3_nvram_unlock(tp);
  9144. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9145. tg3_phy_reset(tp);
  9146. if (tg3_test_registers(tp) != 0) {
  9147. etest->flags |= ETH_TEST_FL_FAILED;
  9148. data[2] = 1;
  9149. }
  9150. if (tg3_test_memory(tp) != 0) {
  9151. etest->flags |= ETH_TEST_FL_FAILED;
  9152. data[3] = 1;
  9153. }
  9154. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9155. etest->flags |= ETH_TEST_FL_FAILED;
  9156. tg3_full_unlock(tp);
  9157. if (tg3_test_interrupt(tp) != 0) {
  9158. etest->flags |= ETH_TEST_FL_FAILED;
  9159. data[5] = 1;
  9160. }
  9161. tg3_full_lock(tp, 0);
  9162. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9163. if (netif_running(dev)) {
  9164. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9165. err2 = tg3_restart_hw(tp, 1);
  9166. if (!err2)
  9167. tg3_netif_start(tp);
  9168. }
  9169. tg3_full_unlock(tp);
  9170. if (irq_sync && !err2)
  9171. tg3_phy_start(tp);
  9172. }
  9173. if (tp->link_config.phy_is_low_power)
  9174. tg3_set_power_state(tp, PCI_D3hot);
  9175. }
  9176. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9177. {
  9178. struct mii_ioctl_data *data = if_mii(ifr);
  9179. struct tg3 *tp = netdev_priv(dev);
  9180. int err;
  9181. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9182. struct phy_device *phydev;
  9183. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9184. return -EAGAIN;
  9185. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9186. return phy_mii_ioctl(phydev, data, cmd);
  9187. }
  9188. switch(cmd) {
  9189. case SIOCGMIIPHY:
  9190. data->phy_id = tp->phy_addr;
  9191. /* fallthru */
  9192. case SIOCGMIIREG: {
  9193. u32 mii_regval;
  9194. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9195. break; /* We have no PHY */
  9196. if (tp->link_config.phy_is_low_power)
  9197. return -EAGAIN;
  9198. spin_lock_bh(&tp->lock);
  9199. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9200. spin_unlock_bh(&tp->lock);
  9201. data->val_out = mii_regval;
  9202. return err;
  9203. }
  9204. case SIOCSMIIREG:
  9205. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9206. break; /* We have no PHY */
  9207. if (tp->link_config.phy_is_low_power)
  9208. return -EAGAIN;
  9209. spin_lock_bh(&tp->lock);
  9210. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9211. spin_unlock_bh(&tp->lock);
  9212. return err;
  9213. default:
  9214. /* do nothing */
  9215. break;
  9216. }
  9217. return -EOPNOTSUPP;
  9218. }
  9219. #if TG3_VLAN_TAG_USED
  9220. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9221. {
  9222. struct tg3 *tp = netdev_priv(dev);
  9223. if (!netif_running(dev)) {
  9224. tp->vlgrp = grp;
  9225. return;
  9226. }
  9227. tg3_netif_stop(tp);
  9228. tg3_full_lock(tp, 0);
  9229. tp->vlgrp = grp;
  9230. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9231. __tg3_set_rx_mode(dev);
  9232. tg3_netif_start(tp);
  9233. tg3_full_unlock(tp);
  9234. }
  9235. #endif
  9236. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9237. {
  9238. struct tg3 *tp = netdev_priv(dev);
  9239. memcpy(ec, &tp->coal, sizeof(*ec));
  9240. return 0;
  9241. }
  9242. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9243. {
  9244. struct tg3 *tp = netdev_priv(dev);
  9245. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9246. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9247. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9248. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9249. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9250. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9251. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9252. }
  9253. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9254. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9255. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9256. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9257. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9258. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9259. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9260. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9261. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9262. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9263. return -EINVAL;
  9264. /* No rx interrupts will be generated if both are zero */
  9265. if ((ec->rx_coalesce_usecs == 0) &&
  9266. (ec->rx_max_coalesced_frames == 0))
  9267. return -EINVAL;
  9268. /* No tx interrupts will be generated if both are zero */
  9269. if ((ec->tx_coalesce_usecs == 0) &&
  9270. (ec->tx_max_coalesced_frames == 0))
  9271. return -EINVAL;
  9272. /* Only copy relevant parameters, ignore all others. */
  9273. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9274. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9275. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9276. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9277. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9278. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9279. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9280. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9281. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9282. if (netif_running(dev)) {
  9283. tg3_full_lock(tp, 0);
  9284. __tg3_set_coalesce(tp, &tp->coal);
  9285. tg3_full_unlock(tp);
  9286. }
  9287. return 0;
  9288. }
  9289. static const struct ethtool_ops tg3_ethtool_ops = {
  9290. .get_settings = tg3_get_settings,
  9291. .set_settings = tg3_set_settings,
  9292. .get_drvinfo = tg3_get_drvinfo,
  9293. .get_regs_len = tg3_get_regs_len,
  9294. .get_regs = tg3_get_regs,
  9295. .get_wol = tg3_get_wol,
  9296. .set_wol = tg3_set_wol,
  9297. .get_msglevel = tg3_get_msglevel,
  9298. .set_msglevel = tg3_set_msglevel,
  9299. .nway_reset = tg3_nway_reset,
  9300. .get_link = ethtool_op_get_link,
  9301. .get_eeprom_len = tg3_get_eeprom_len,
  9302. .get_eeprom = tg3_get_eeprom,
  9303. .set_eeprom = tg3_set_eeprom,
  9304. .get_ringparam = tg3_get_ringparam,
  9305. .set_ringparam = tg3_set_ringparam,
  9306. .get_pauseparam = tg3_get_pauseparam,
  9307. .set_pauseparam = tg3_set_pauseparam,
  9308. .get_rx_csum = tg3_get_rx_csum,
  9309. .set_rx_csum = tg3_set_rx_csum,
  9310. .set_tx_csum = tg3_set_tx_csum,
  9311. .set_sg = ethtool_op_set_sg,
  9312. .set_tso = tg3_set_tso,
  9313. .self_test = tg3_self_test,
  9314. .get_strings = tg3_get_strings,
  9315. .phys_id = tg3_phys_id,
  9316. .get_ethtool_stats = tg3_get_ethtool_stats,
  9317. .get_coalesce = tg3_get_coalesce,
  9318. .set_coalesce = tg3_set_coalesce,
  9319. .get_sset_count = tg3_get_sset_count,
  9320. };
  9321. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9322. {
  9323. u32 cursize, val, magic;
  9324. tp->nvram_size = EEPROM_CHIP_SIZE;
  9325. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9326. return;
  9327. if ((magic != TG3_EEPROM_MAGIC) &&
  9328. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9329. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9330. return;
  9331. /*
  9332. * Size the chip by reading offsets at increasing powers of two.
  9333. * When we encounter our validation signature, we know the addressing
  9334. * has wrapped around, and thus have our chip size.
  9335. */
  9336. cursize = 0x10;
  9337. while (cursize < tp->nvram_size) {
  9338. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9339. return;
  9340. if (val == magic)
  9341. break;
  9342. cursize <<= 1;
  9343. }
  9344. tp->nvram_size = cursize;
  9345. }
  9346. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9347. {
  9348. u32 val;
  9349. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9350. tg3_nvram_read(tp, 0, &val) != 0)
  9351. return;
  9352. /* Selfboot format */
  9353. if (val != TG3_EEPROM_MAGIC) {
  9354. tg3_get_eeprom_size(tp);
  9355. return;
  9356. }
  9357. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9358. if (val != 0) {
  9359. /* This is confusing. We want to operate on the
  9360. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9361. * call will read from NVRAM and byteswap the data
  9362. * according to the byteswapping settings for all
  9363. * other register accesses. This ensures the data we
  9364. * want will always reside in the lower 16-bits.
  9365. * However, the data in NVRAM is in LE format, which
  9366. * means the data from the NVRAM read will always be
  9367. * opposite the endianness of the CPU. The 16-bit
  9368. * byteswap then brings the data to CPU endianness.
  9369. */
  9370. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9371. return;
  9372. }
  9373. }
  9374. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9375. }
  9376. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9377. {
  9378. u32 nvcfg1;
  9379. nvcfg1 = tr32(NVRAM_CFG1);
  9380. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9381. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9382. } else {
  9383. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9384. tw32(NVRAM_CFG1, nvcfg1);
  9385. }
  9386. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9387. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9388. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9389. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9390. tp->nvram_jedecnum = JEDEC_ATMEL;
  9391. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9392. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9393. break;
  9394. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9395. tp->nvram_jedecnum = JEDEC_ATMEL;
  9396. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9397. break;
  9398. case FLASH_VENDOR_ATMEL_EEPROM:
  9399. tp->nvram_jedecnum = JEDEC_ATMEL;
  9400. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9401. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9402. break;
  9403. case FLASH_VENDOR_ST:
  9404. tp->nvram_jedecnum = JEDEC_ST;
  9405. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9406. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9407. break;
  9408. case FLASH_VENDOR_SAIFUN:
  9409. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9410. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9411. break;
  9412. case FLASH_VENDOR_SST_SMALL:
  9413. case FLASH_VENDOR_SST_LARGE:
  9414. tp->nvram_jedecnum = JEDEC_SST;
  9415. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9416. break;
  9417. }
  9418. } else {
  9419. tp->nvram_jedecnum = JEDEC_ATMEL;
  9420. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9421. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9422. }
  9423. }
  9424. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9425. {
  9426. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9427. case FLASH_5752PAGE_SIZE_256:
  9428. tp->nvram_pagesize = 256;
  9429. break;
  9430. case FLASH_5752PAGE_SIZE_512:
  9431. tp->nvram_pagesize = 512;
  9432. break;
  9433. case FLASH_5752PAGE_SIZE_1K:
  9434. tp->nvram_pagesize = 1024;
  9435. break;
  9436. case FLASH_5752PAGE_SIZE_2K:
  9437. tp->nvram_pagesize = 2048;
  9438. break;
  9439. case FLASH_5752PAGE_SIZE_4K:
  9440. tp->nvram_pagesize = 4096;
  9441. break;
  9442. case FLASH_5752PAGE_SIZE_264:
  9443. tp->nvram_pagesize = 264;
  9444. break;
  9445. case FLASH_5752PAGE_SIZE_528:
  9446. tp->nvram_pagesize = 528;
  9447. break;
  9448. }
  9449. }
  9450. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9451. {
  9452. u32 nvcfg1;
  9453. nvcfg1 = tr32(NVRAM_CFG1);
  9454. /* NVRAM protection for TPM */
  9455. if (nvcfg1 & (1 << 27))
  9456. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9457. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9458. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9459. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9460. tp->nvram_jedecnum = JEDEC_ATMEL;
  9461. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9462. break;
  9463. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9464. tp->nvram_jedecnum = JEDEC_ATMEL;
  9465. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9466. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9467. break;
  9468. case FLASH_5752VENDOR_ST_M45PE10:
  9469. case FLASH_5752VENDOR_ST_M45PE20:
  9470. case FLASH_5752VENDOR_ST_M45PE40:
  9471. tp->nvram_jedecnum = JEDEC_ST;
  9472. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9473. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9474. break;
  9475. }
  9476. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9477. tg3_nvram_get_pagesize(tp, nvcfg1);
  9478. } else {
  9479. /* For eeprom, set pagesize to maximum eeprom size */
  9480. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9481. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9482. tw32(NVRAM_CFG1, nvcfg1);
  9483. }
  9484. }
  9485. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9486. {
  9487. u32 nvcfg1, protect = 0;
  9488. nvcfg1 = tr32(NVRAM_CFG1);
  9489. /* NVRAM protection for TPM */
  9490. if (nvcfg1 & (1 << 27)) {
  9491. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9492. protect = 1;
  9493. }
  9494. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9495. switch (nvcfg1) {
  9496. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9497. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9498. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9499. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9500. tp->nvram_jedecnum = JEDEC_ATMEL;
  9501. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9502. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9503. tp->nvram_pagesize = 264;
  9504. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9505. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9506. tp->nvram_size = (protect ? 0x3e200 :
  9507. TG3_NVRAM_SIZE_512KB);
  9508. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9509. tp->nvram_size = (protect ? 0x1f200 :
  9510. TG3_NVRAM_SIZE_256KB);
  9511. else
  9512. tp->nvram_size = (protect ? 0x1f200 :
  9513. TG3_NVRAM_SIZE_128KB);
  9514. break;
  9515. case FLASH_5752VENDOR_ST_M45PE10:
  9516. case FLASH_5752VENDOR_ST_M45PE20:
  9517. case FLASH_5752VENDOR_ST_M45PE40:
  9518. tp->nvram_jedecnum = JEDEC_ST;
  9519. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9520. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9521. tp->nvram_pagesize = 256;
  9522. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9523. tp->nvram_size = (protect ?
  9524. TG3_NVRAM_SIZE_64KB :
  9525. TG3_NVRAM_SIZE_128KB);
  9526. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9527. tp->nvram_size = (protect ?
  9528. TG3_NVRAM_SIZE_64KB :
  9529. TG3_NVRAM_SIZE_256KB);
  9530. else
  9531. tp->nvram_size = (protect ?
  9532. TG3_NVRAM_SIZE_128KB :
  9533. TG3_NVRAM_SIZE_512KB);
  9534. break;
  9535. }
  9536. }
  9537. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9538. {
  9539. u32 nvcfg1;
  9540. nvcfg1 = tr32(NVRAM_CFG1);
  9541. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9542. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9543. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9544. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9545. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9546. tp->nvram_jedecnum = JEDEC_ATMEL;
  9547. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9548. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9549. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9550. tw32(NVRAM_CFG1, nvcfg1);
  9551. break;
  9552. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9553. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9554. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9555. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9556. tp->nvram_jedecnum = JEDEC_ATMEL;
  9557. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9558. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9559. tp->nvram_pagesize = 264;
  9560. break;
  9561. case FLASH_5752VENDOR_ST_M45PE10:
  9562. case FLASH_5752VENDOR_ST_M45PE20:
  9563. case FLASH_5752VENDOR_ST_M45PE40:
  9564. tp->nvram_jedecnum = JEDEC_ST;
  9565. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9566. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9567. tp->nvram_pagesize = 256;
  9568. break;
  9569. }
  9570. }
  9571. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9572. {
  9573. u32 nvcfg1, protect = 0;
  9574. nvcfg1 = tr32(NVRAM_CFG1);
  9575. /* NVRAM protection for TPM */
  9576. if (nvcfg1 & (1 << 27)) {
  9577. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9578. protect = 1;
  9579. }
  9580. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9581. switch (nvcfg1) {
  9582. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9583. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9584. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9585. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9586. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9587. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9588. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9589. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9590. tp->nvram_jedecnum = JEDEC_ATMEL;
  9591. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9592. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9593. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9594. tp->nvram_pagesize = 256;
  9595. break;
  9596. case FLASH_5761VENDOR_ST_A_M45PE20:
  9597. case FLASH_5761VENDOR_ST_A_M45PE40:
  9598. case FLASH_5761VENDOR_ST_A_M45PE80:
  9599. case FLASH_5761VENDOR_ST_A_M45PE16:
  9600. case FLASH_5761VENDOR_ST_M_M45PE20:
  9601. case FLASH_5761VENDOR_ST_M_M45PE40:
  9602. case FLASH_5761VENDOR_ST_M_M45PE80:
  9603. case FLASH_5761VENDOR_ST_M_M45PE16:
  9604. tp->nvram_jedecnum = JEDEC_ST;
  9605. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9606. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9607. tp->nvram_pagesize = 256;
  9608. break;
  9609. }
  9610. if (protect) {
  9611. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9612. } else {
  9613. switch (nvcfg1) {
  9614. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9615. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9616. case FLASH_5761VENDOR_ST_A_M45PE16:
  9617. case FLASH_5761VENDOR_ST_M_M45PE16:
  9618. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9619. break;
  9620. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9621. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9622. case FLASH_5761VENDOR_ST_A_M45PE80:
  9623. case FLASH_5761VENDOR_ST_M_M45PE80:
  9624. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9625. break;
  9626. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9627. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9628. case FLASH_5761VENDOR_ST_A_M45PE40:
  9629. case FLASH_5761VENDOR_ST_M_M45PE40:
  9630. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9631. break;
  9632. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9633. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9634. case FLASH_5761VENDOR_ST_A_M45PE20:
  9635. case FLASH_5761VENDOR_ST_M_M45PE20:
  9636. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9637. break;
  9638. }
  9639. }
  9640. }
  9641. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9642. {
  9643. tp->nvram_jedecnum = JEDEC_ATMEL;
  9644. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9645. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9646. }
  9647. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9648. {
  9649. u32 nvcfg1;
  9650. nvcfg1 = tr32(NVRAM_CFG1);
  9651. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9652. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9653. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9654. tp->nvram_jedecnum = JEDEC_ATMEL;
  9655. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9656. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9657. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9658. tw32(NVRAM_CFG1, nvcfg1);
  9659. return;
  9660. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9661. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9662. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9663. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9664. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9665. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9666. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9667. tp->nvram_jedecnum = JEDEC_ATMEL;
  9668. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9669. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9670. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9671. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9672. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9673. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9674. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9675. break;
  9676. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9677. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9678. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9679. break;
  9680. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9681. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9682. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9683. break;
  9684. }
  9685. break;
  9686. case FLASH_5752VENDOR_ST_M45PE10:
  9687. case FLASH_5752VENDOR_ST_M45PE20:
  9688. case FLASH_5752VENDOR_ST_M45PE40:
  9689. tp->nvram_jedecnum = JEDEC_ST;
  9690. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9691. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9692. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9693. case FLASH_5752VENDOR_ST_M45PE10:
  9694. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9695. break;
  9696. case FLASH_5752VENDOR_ST_M45PE20:
  9697. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9698. break;
  9699. case FLASH_5752VENDOR_ST_M45PE40:
  9700. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9701. break;
  9702. }
  9703. break;
  9704. default:
  9705. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9706. return;
  9707. }
  9708. tg3_nvram_get_pagesize(tp, nvcfg1);
  9709. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9710. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9711. }
  9712. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9713. {
  9714. u32 nvcfg1;
  9715. nvcfg1 = tr32(NVRAM_CFG1);
  9716. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9717. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9718. case FLASH_5717VENDOR_MICRO_EEPROM:
  9719. tp->nvram_jedecnum = JEDEC_ATMEL;
  9720. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9721. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9722. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9723. tw32(NVRAM_CFG1, nvcfg1);
  9724. return;
  9725. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9726. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9727. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9728. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9729. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9730. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9731. case FLASH_5717VENDOR_ATMEL_45USPT:
  9732. tp->nvram_jedecnum = JEDEC_ATMEL;
  9733. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9734. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9735. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9736. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9737. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9738. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9739. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9740. break;
  9741. default:
  9742. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9743. break;
  9744. }
  9745. break;
  9746. case FLASH_5717VENDOR_ST_M_M25PE10:
  9747. case FLASH_5717VENDOR_ST_A_M25PE10:
  9748. case FLASH_5717VENDOR_ST_M_M45PE10:
  9749. case FLASH_5717VENDOR_ST_A_M45PE10:
  9750. case FLASH_5717VENDOR_ST_M_M25PE20:
  9751. case FLASH_5717VENDOR_ST_A_M25PE20:
  9752. case FLASH_5717VENDOR_ST_M_M45PE20:
  9753. case FLASH_5717VENDOR_ST_A_M45PE20:
  9754. case FLASH_5717VENDOR_ST_25USPT:
  9755. case FLASH_5717VENDOR_ST_45USPT:
  9756. tp->nvram_jedecnum = JEDEC_ST;
  9757. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9758. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9759. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9760. case FLASH_5717VENDOR_ST_M_M25PE20:
  9761. case FLASH_5717VENDOR_ST_A_M25PE20:
  9762. case FLASH_5717VENDOR_ST_M_M45PE20:
  9763. case FLASH_5717VENDOR_ST_A_M45PE20:
  9764. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9765. break;
  9766. default:
  9767. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9768. break;
  9769. }
  9770. break;
  9771. default:
  9772. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9773. return;
  9774. }
  9775. tg3_nvram_get_pagesize(tp, nvcfg1);
  9776. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9777. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9778. }
  9779. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9780. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9781. {
  9782. tw32_f(GRC_EEPROM_ADDR,
  9783. (EEPROM_ADDR_FSM_RESET |
  9784. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9785. EEPROM_ADDR_CLKPERD_SHIFT)));
  9786. msleep(1);
  9787. /* Enable seeprom accesses. */
  9788. tw32_f(GRC_LOCAL_CTRL,
  9789. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9790. udelay(100);
  9791. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9792. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9793. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9794. if (tg3_nvram_lock(tp)) {
  9795. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9796. "tg3_nvram_init failed.\n", tp->dev->name);
  9797. return;
  9798. }
  9799. tg3_enable_nvram_access(tp);
  9800. tp->nvram_size = 0;
  9801. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9802. tg3_get_5752_nvram_info(tp);
  9803. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9804. tg3_get_5755_nvram_info(tp);
  9805. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9806. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9807. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9808. tg3_get_5787_nvram_info(tp);
  9809. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9810. tg3_get_5761_nvram_info(tp);
  9811. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9812. tg3_get_5906_nvram_info(tp);
  9813. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9815. tg3_get_57780_nvram_info(tp);
  9816. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9817. tg3_get_5717_nvram_info(tp);
  9818. else
  9819. tg3_get_nvram_info(tp);
  9820. if (tp->nvram_size == 0)
  9821. tg3_get_nvram_size(tp);
  9822. tg3_disable_nvram_access(tp);
  9823. tg3_nvram_unlock(tp);
  9824. } else {
  9825. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9826. tg3_get_eeprom_size(tp);
  9827. }
  9828. }
  9829. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9830. u32 offset, u32 len, u8 *buf)
  9831. {
  9832. int i, j, rc = 0;
  9833. u32 val;
  9834. for (i = 0; i < len; i += 4) {
  9835. u32 addr;
  9836. __be32 data;
  9837. addr = offset + i;
  9838. memcpy(&data, buf + i, 4);
  9839. /*
  9840. * The SEEPROM interface expects the data to always be opposite
  9841. * the native endian format. We accomplish this by reversing
  9842. * all the operations that would have been performed on the
  9843. * data from a call to tg3_nvram_read_be32().
  9844. */
  9845. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9846. val = tr32(GRC_EEPROM_ADDR);
  9847. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9848. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9849. EEPROM_ADDR_READ);
  9850. tw32(GRC_EEPROM_ADDR, val |
  9851. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9852. (addr & EEPROM_ADDR_ADDR_MASK) |
  9853. EEPROM_ADDR_START |
  9854. EEPROM_ADDR_WRITE);
  9855. for (j = 0; j < 1000; j++) {
  9856. val = tr32(GRC_EEPROM_ADDR);
  9857. if (val & EEPROM_ADDR_COMPLETE)
  9858. break;
  9859. msleep(1);
  9860. }
  9861. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9862. rc = -EBUSY;
  9863. break;
  9864. }
  9865. }
  9866. return rc;
  9867. }
  9868. /* offset and length are dword aligned */
  9869. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9870. u8 *buf)
  9871. {
  9872. int ret = 0;
  9873. u32 pagesize = tp->nvram_pagesize;
  9874. u32 pagemask = pagesize - 1;
  9875. u32 nvram_cmd;
  9876. u8 *tmp;
  9877. tmp = kmalloc(pagesize, GFP_KERNEL);
  9878. if (tmp == NULL)
  9879. return -ENOMEM;
  9880. while (len) {
  9881. int j;
  9882. u32 phy_addr, page_off, size;
  9883. phy_addr = offset & ~pagemask;
  9884. for (j = 0; j < pagesize; j += 4) {
  9885. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9886. (__be32 *) (tmp + j));
  9887. if (ret)
  9888. break;
  9889. }
  9890. if (ret)
  9891. break;
  9892. page_off = offset & pagemask;
  9893. size = pagesize;
  9894. if (len < size)
  9895. size = len;
  9896. len -= size;
  9897. memcpy(tmp + page_off, buf, size);
  9898. offset = offset + (pagesize - page_off);
  9899. tg3_enable_nvram_access(tp);
  9900. /*
  9901. * Before we can erase the flash page, we need
  9902. * to issue a special "write enable" command.
  9903. */
  9904. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9905. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9906. break;
  9907. /* Erase the target page */
  9908. tw32(NVRAM_ADDR, phy_addr);
  9909. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9910. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9911. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9912. break;
  9913. /* Issue another write enable to start the write. */
  9914. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9915. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9916. break;
  9917. for (j = 0; j < pagesize; j += 4) {
  9918. __be32 data;
  9919. data = *((__be32 *) (tmp + j));
  9920. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9921. tw32(NVRAM_ADDR, phy_addr + j);
  9922. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9923. NVRAM_CMD_WR;
  9924. if (j == 0)
  9925. nvram_cmd |= NVRAM_CMD_FIRST;
  9926. else if (j == (pagesize - 4))
  9927. nvram_cmd |= NVRAM_CMD_LAST;
  9928. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9929. break;
  9930. }
  9931. if (ret)
  9932. break;
  9933. }
  9934. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9935. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9936. kfree(tmp);
  9937. return ret;
  9938. }
  9939. /* offset and length are dword aligned */
  9940. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9941. u8 *buf)
  9942. {
  9943. int i, ret = 0;
  9944. for (i = 0; i < len; i += 4, offset += 4) {
  9945. u32 page_off, phy_addr, nvram_cmd;
  9946. __be32 data;
  9947. memcpy(&data, buf + i, 4);
  9948. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9949. page_off = offset % tp->nvram_pagesize;
  9950. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9951. tw32(NVRAM_ADDR, phy_addr);
  9952. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9953. if ((page_off == 0) || (i == 0))
  9954. nvram_cmd |= NVRAM_CMD_FIRST;
  9955. if (page_off == (tp->nvram_pagesize - 4))
  9956. nvram_cmd |= NVRAM_CMD_LAST;
  9957. if (i == (len - 4))
  9958. nvram_cmd |= NVRAM_CMD_LAST;
  9959. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9960. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9961. (tp->nvram_jedecnum == JEDEC_ST) &&
  9962. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9963. if ((ret = tg3_nvram_exec_cmd(tp,
  9964. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9965. NVRAM_CMD_DONE)))
  9966. break;
  9967. }
  9968. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9969. /* We always do complete word writes to eeprom. */
  9970. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9971. }
  9972. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9973. break;
  9974. }
  9975. return ret;
  9976. }
  9977. /* offset and length are dword aligned */
  9978. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9979. {
  9980. int ret;
  9981. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9982. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9983. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9984. udelay(40);
  9985. }
  9986. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9987. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9988. }
  9989. else {
  9990. u32 grc_mode;
  9991. ret = tg3_nvram_lock(tp);
  9992. if (ret)
  9993. return ret;
  9994. tg3_enable_nvram_access(tp);
  9995. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9996. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9997. tw32(NVRAM_WRITE1, 0x406);
  9998. grc_mode = tr32(GRC_MODE);
  9999. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10000. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10001. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10002. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10003. buf);
  10004. }
  10005. else {
  10006. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10007. buf);
  10008. }
  10009. grc_mode = tr32(GRC_MODE);
  10010. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10011. tg3_disable_nvram_access(tp);
  10012. tg3_nvram_unlock(tp);
  10013. }
  10014. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10015. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10016. udelay(40);
  10017. }
  10018. return ret;
  10019. }
  10020. struct subsys_tbl_ent {
  10021. u16 subsys_vendor, subsys_devid;
  10022. u32 phy_id;
  10023. };
  10024. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  10025. /* Broadcom boards. */
  10026. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  10027. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  10028. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  10029. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  10030. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  10031. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  10032. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  10033. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  10034. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  10035. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  10036. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  10037. /* 3com boards. */
  10038. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  10039. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  10040. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  10041. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  10042. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  10043. /* DELL boards. */
  10044. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  10045. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  10046. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  10047. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  10048. /* Compaq boards. */
  10049. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  10050. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  10051. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  10052. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  10053. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  10054. /* IBM boards. */
  10055. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  10056. };
  10057. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  10058. {
  10059. int i;
  10060. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10061. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10062. tp->pdev->subsystem_vendor) &&
  10063. (subsys_id_to_phy_id[i].subsys_devid ==
  10064. tp->pdev->subsystem_device))
  10065. return &subsys_id_to_phy_id[i];
  10066. }
  10067. return NULL;
  10068. }
  10069. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10070. {
  10071. u32 val;
  10072. u16 pmcsr;
  10073. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10074. * so need make sure we're in D0.
  10075. */
  10076. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10077. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10078. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10079. msleep(1);
  10080. /* Make sure register accesses (indirect or otherwise)
  10081. * will function correctly.
  10082. */
  10083. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10084. tp->misc_host_ctrl);
  10085. /* The memory arbiter has to be enabled in order for SRAM accesses
  10086. * to succeed. Normally on powerup the tg3 chip firmware will make
  10087. * sure it is enabled, but other entities such as system netboot
  10088. * code might disable it.
  10089. */
  10090. val = tr32(MEMARB_MODE);
  10091. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10092. tp->phy_id = PHY_ID_INVALID;
  10093. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10094. /* Assume an onboard device and WOL capable by default. */
  10095. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10096. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10097. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10098. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10099. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10100. }
  10101. val = tr32(VCPU_CFGSHDW);
  10102. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10103. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10104. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10105. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10106. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10107. goto done;
  10108. }
  10109. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10110. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10111. u32 nic_cfg, led_cfg;
  10112. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10113. int eeprom_phy_serdes = 0;
  10114. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10115. tp->nic_sram_data_cfg = nic_cfg;
  10116. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10117. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10118. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10119. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10120. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10121. (ver > 0) && (ver < 0x100))
  10122. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10123. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10124. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10125. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10126. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10127. eeprom_phy_serdes = 1;
  10128. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10129. if (nic_phy_id != 0) {
  10130. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10131. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10132. eeprom_phy_id = (id1 >> 16) << 10;
  10133. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10134. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10135. } else
  10136. eeprom_phy_id = 0;
  10137. tp->phy_id = eeprom_phy_id;
  10138. if (eeprom_phy_serdes) {
  10139. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  10140. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10141. else
  10142. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10143. }
  10144. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10145. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10146. SHASTA_EXT_LED_MODE_MASK);
  10147. else
  10148. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10149. switch (led_cfg) {
  10150. default:
  10151. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10152. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10153. break;
  10154. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10155. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10156. break;
  10157. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10158. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10159. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10160. * read on some older 5700/5701 bootcode.
  10161. */
  10162. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10163. ASIC_REV_5700 ||
  10164. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10165. ASIC_REV_5701)
  10166. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10167. break;
  10168. case SHASTA_EXT_LED_SHARED:
  10169. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10170. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10171. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10172. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10173. LED_CTRL_MODE_PHY_2);
  10174. break;
  10175. case SHASTA_EXT_LED_MAC:
  10176. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10177. break;
  10178. case SHASTA_EXT_LED_COMBO:
  10179. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10180. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10181. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10182. LED_CTRL_MODE_PHY_2);
  10183. break;
  10184. }
  10185. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10186. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10187. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10188. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10189. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10190. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10191. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10192. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10193. if ((tp->pdev->subsystem_vendor ==
  10194. PCI_VENDOR_ID_ARIMA) &&
  10195. (tp->pdev->subsystem_device == 0x205a ||
  10196. tp->pdev->subsystem_device == 0x2063))
  10197. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10198. } else {
  10199. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10200. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10201. }
  10202. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10203. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10204. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10205. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10206. }
  10207. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10208. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10209. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10210. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10211. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10212. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10213. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10214. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10215. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10216. if (cfg2 & (1 << 17))
  10217. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10218. /* serdes signal pre-emphasis in register 0x590 set by */
  10219. /* bootcode if bit 18 is set */
  10220. if (cfg2 & (1 << 18))
  10221. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10222. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10223. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10224. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10225. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10226. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10227. u32 cfg3;
  10228. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10229. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10230. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10231. }
  10232. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  10233. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  10234. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10235. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10236. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10237. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10238. }
  10239. done:
  10240. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10241. device_set_wakeup_enable(&tp->pdev->dev,
  10242. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10243. }
  10244. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10245. {
  10246. int i;
  10247. u32 val;
  10248. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10249. tw32(OTP_CTRL, cmd);
  10250. /* Wait for up to 1 ms for command to execute. */
  10251. for (i = 0; i < 100; i++) {
  10252. val = tr32(OTP_STATUS);
  10253. if (val & OTP_STATUS_CMD_DONE)
  10254. break;
  10255. udelay(10);
  10256. }
  10257. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10258. }
  10259. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10260. * configuration is a 32-bit value that straddles the alignment boundary.
  10261. * We do two 32-bit reads and then shift and merge the results.
  10262. */
  10263. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10264. {
  10265. u32 bhalf_otp, thalf_otp;
  10266. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10267. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10268. return 0;
  10269. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10270. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10271. return 0;
  10272. thalf_otp = tr32(OTP_READ_DATA);
  10273. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10274. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10275. return 0;
  10276. bhalf_otp = tr32(OTP_READ_DATA);
  10277. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10278. }
  10279. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10280. {
  10281. u32 hw_phy_id_1, hw_phy_id_2;
  10282. u32 hw_phy_id, hw_phy_id_masked;
  10283. int err;
  10284. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10285. return tg3_phy_init(tp);
  10286. /* Reading the PHY ID register can conflict with ASF
  10287. * firmware access to the PHY hardware.
  10288. */
  10289. err = 0;
  10290. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10291. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10292. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  10293. } else {
  10294. /* Now read the physical PHY_ID from the chip and verify
  10295. * that it is sane. If it doesn't look good, we fall back
  10296. * to either the hard-coded table based PHY_ID and failing
  10297. * that the value found in the eeprom area.
  10298. */
  10299. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10300. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10301. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10302. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10303. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10304. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  10305. }
  10306. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  10307. tp->phy_id = hw_phy_id;
  10308. if (hw_phy_id_masked == PHY_ID_BCM8002)
  10309. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10310. else
  10311. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10312. } else {
  10313. if (tp->phy_id != PHY_ID_INVALID) {
  10314. /* Do nothing, phy ID already set up in
  10315. * tg3_get_eeprom_hw_cfg().
  10316. */
  10317. } else {
  10318. struct subsys_tbl_ent *p;
  10319. /* No eeprom signature? Try the hardcoded
  10320. * subsys device table.
  10321. */
  10322. p = lookup_by_subsys(tp);
  10323. if (!p)
  10324. return -ENODEV;
  10325. tp->phy_id = p->phy_id;
  10326. if (!tp->phy_id ||
  10327. tp->phy_id == PHY_ID_BCM8002)
  10328. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10329. }
  10330. }
  10331. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10332. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10333. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10334. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10335. tg3_readphy(tp, MII_BMSR, &bmsr);
  10336. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10337. (bmsr & BMSR_LSTATUS))
  10338. goto skip_phy_reset;
  10339. err = tg3_phy_reset(tp);
  10340. if (err)
  10341. return err;
  10342. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10343. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10344. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10345. tg3_ctrl = 0;
  10346. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10347. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10348. MII_TG3_CTRL_ADV_1000_FULL);
  10349. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10350. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10351. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10352. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10353. }
  10354. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10355. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10356. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10357. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10358. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10359. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10360. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10361. tg3_writephy(tp, MII_BMCR,
  10362. BMCR_ANENABLE | BMCR_ANRESTART);
  10363. }
  10364. tg3_phy_set_wirespeed(tp);
  10365. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10366. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10367. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10368. }
  10369. skip_phy_reset:
  10370. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  10371. err = tg3_init_5401phy_dsp(tp);
  10372. if (err)
  10373. return err;
  10374. }
  10375. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10376. err = tg3_init_5401phy_dsp(tp);
  10377. }
  10378. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10379. tp->link_config.advertising =
  10380. (ADVERTISED_1000baseT_Half |
  10381. ADVERTISED_1000baseT_Full |
  10382. ADVERTISED_Autoneg |
  10383. ADVERTISED_FIBRE);
  10384. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10385. tp->link_config.advertising &=
  10386. ~(ADVERTISED_1000baseT_Half |
  10387. ADVERTISED_1000baseT_Full);
  10388. return err;
  10389. }
  10390. static void __devinit tg3_read_partno(struct tg3 *tp)
  10391. {
  10392. unsigned char vpd_data[TG3_NVM_VPD_LEN]; /* in little-endian format */
  10393. unsigned int i;
  10394. u32 magic;
  10395. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10396. tg3_nvram_read(tp, 0x0, &magic))
  10397. goto out_not_found;
  10398. if (magic == TG3_EEPROM_MAGIC) {
  10399. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10400. u32 tmp;
  10401. /* The data is in little-endian format in NVRAM.
  10402. * Use the big-endian read routines to preserve
  10403. * the byte order as it exists in NVRAM.
  10404. */
  10405. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10406. goto out_not_found;
  10407. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10408. }
  10409. } else {
  10410. ssize_t cnt;
  10411. unsigned int pos = 0, i = 0;
  10412. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10413. cnt = pci_read_vpd(tp->pdev, pos,
  10414. TG3_NVM_VPD_LEN - pos,
  10415. &vpd_data[pos]);
  10416. if (cnt == -ETIMEDOUT || -EINTR)
  10417. cnt = 0;
  10418. else if (cnt < 0)
  10419. goto out_not_found;
  10420. }
  10421. if (pos != TG3_NVM_VPD_LEN)
  10422. goto out_not_found;
  10423. }
  10424. /* Now parse and find the part number. */
  10425. for (i = 0; i < TG3_NVM_VPD_LEN - 2; ) {
  10426. unsigned char val = vpd_data[i];
  10427. unsigned int block_end;
  10428. if (val == 0x82 || val == 0x91) {
  10429. i = (i + 3 +
  10430. (vpd_data[i + 1] +
  10431. (vpd_data[i + 2] << 8)));
  10432. continue;
  10433. }
  10434. if (val != 0x90)
  10435. goto out_not_found;
  10436. block_end = (i + 3 +
  10437. (vpd_data[i + 1] +
  10438. (vpd_data[i + 2] << 8)));
  10439. i += 3;
  10440. if (block_end > TG3_NVM_VPD_LEN)
  10441. goto out_not_found;
  10442. while (i < (block_end - 2)) {
  10443. if (vpd_data[i + 0] == 'P' &&
  10444. vpd_data[i + 1] == 'N') {
  10445. int partno_len = vpd_data[i + 2];
  10446. i += 3;
  10447. if (partno_len > TG3_BPN_SIZE ||
  10448. (partno_len + i) > TG3_NVM_VPD_LEN)
  10449. goto out_not_found;
  10450. memcpy(tp->board_part_number,
  10451. &vpd_data[i], partno_len);
  10452. /* Success. */
  10453. return;
  10454. }
  10455. i += 3 + vpd_data[i + 2];
  10456. }
  10457. /* Part number not found. */
  10458. goto out_not_found;
  10459. }
  10460. out_not_found:
  10461. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10462. strcpy(tp->board_part_number, "BCM95906");
  10463. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10464. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10465. strcpy(tp->board_part_number, "BCM57780");
  10466. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10467. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10468. strcpy(tp->board_part_number, "BCM57760");
  10469. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10470. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10471. strcpy(tp->board_part_number, "BCM57790");
  10472. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10473. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10474. strcpy(tp->board_part_number, "BCM57788");
  10475. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10476. strcpy(tp->board_part_number, "BCM57765");
  10477. else
  10478. strcpy(tp->board_part_number, "none");
  10479. }
  10480. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10481. {
  10482. u32 val;
  10483. if (tg3_nvram_read(tp, offset, &val) ||
  10484. (val & 0xfc000000) != 0x0c000000 ||
  10485. tg3_nvram_read(tp, offset + 4, &val) ||
  10486. val != 0)
  10487. return 0;
  10488. return 1;
  10489. }
  10490. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10491. {
  10492. u32 val, offset, start, ver_offset;
  10493. int i;
  10494. bool newver = false;
  10495. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10496. tg3_nvram_read(tp, 0x4, &start))
  10497. return;
  10498. offset = tg3_nvram_logical_addr(tp, offset);
  10499. if (tg3_nvram_read(tp, offset, &val))
  10500. return;
  10501. if ((val & 0xfc000000) == 0x0c000000) {
  10502. if (tg3_nvram_read(tp, offset + 4, &val))
  10503. return;
  10504. if (val == 0)
  10505. newver = true;
  10506. }
  10507. if (newver) {
  10508. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10509. return;
  10510. offset = offset + ver_offset - start;
  10511. for (i = 0; i < 16; i += 4) {
  10512. __be32 v;
  10513. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10514. return;
  10515. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10516. }
  10517. } else {
  10518. u32 major, minor;
  10519. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10520. return;
  10521. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10522. TG3_NVM_BCVER_MAJSFT;
  10523. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10524. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10525. }
  10526. }
  10527. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10528. {
  10529. u32 val, major, minor;
  10530. /* Use native endian representation */
  10531. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10532. return;
  10533. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10534. TG3_NVM_HWSB_CFG1_MAJSFT;
  10535. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10536. TG3_NVM_HWSB_CFG1_MINSFT;
  10537. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10538. }
  10539. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10540. {
  10541. u32 offset, major, minor, build;
  10542. tp->fw_ver[0] = 's';
  10543. tp->fw_ver[1] = 'b';
  10544. tp->fw_ver[2] = '\0';
  10545. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10546. return;
  10547. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10548. case TG3_EEPROM_SB_REVISION_0:
  10549. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10550. break;
  10551. case TG3_EEPROM_SB_REVISION_2:
  10552. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10553. break;
  10554. case TG3_EEPROM_SB_REVISION_3:
  10555. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10556. break;
  10557. default:
  10558. return;
  10559. }
  10560. if (tg3_nvram_read(tp, offset, &val))
  10561. return;
  10562. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10563. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10564. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10565. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10566. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10567. if (minor > 99 || build > 26)
  10568. return;
  10569. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10570. if (build > 0) {
  10571. tp->fw_ver[8] = 'a' + build - 1;
  10572. tp->fw_ver[9] = '\0';
  10573. }
  10574. }
  10575. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10576. {
  10577. u32 val, offset, start;
  10578. int i, vlen;
  10579. for (offset = TG3_NVM_DIR_START;
  10580. offset < TG3_NVM_DIR_END;
  10581. offset += TG3_NVM_DIRENT_SIZE) {
  10582. if (tg3_nvram_read(tp, offset, &val))
  10583. return;
  10584. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10585. break;
  10586. }
  10587. if (offset == TG3_NVM_DIR_END)
  10588. return;
  10589. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10590. start = 0x08000000;
  10591. else if (tg3_nvram_read(tp, offset - 4, &start))
  10592. return;
  10593. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10594. !tg3_fw_img_is_valid(tp, offset) ||
  10595. tg3_nvram_read(tp, offset + 8, &val))
  10596. return;
  10597. offset += val - start;
  10598. vlen = strlen(tp->fw_ver);
  10599. tp->fw_ver[vlen++] = ',';
  10600. tp->fw_ver[vlen++] = ' ';
  10601. for (i = 0; i < 4; i++) {
  10602. __be32 v;
  10603. if (tg3_nvram_read_be32(tp, offset, &v))
  10604. return;
  10605. offset += sizeof(v);
  10606. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10607. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10608. break;
  10609. }
  10610. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10611. vlen += sizeof(v);
  10612. }
  10613. }
  10614. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10615. {
  10616. int vlen;
  10617. u32 apedata;
  10618. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10619. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10620. return;
  10621. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10622. if (apedata != APE_SEG_SIG_MAGIC)
  10623. return;
  10624. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10625. if (!(apedata & APE_FW_STATUS_READY))
  10626. return;
  10627. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10628. vlen = strlen(tp->fw_ver);
  10629. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10630. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10631. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10632. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10633. (apedata & APE_FW_VERSION_BLDMSK));
  10634. }
  10635. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10636. {
  10637. u32 val;
  10638. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10639. tp->fw_ver[0] = 's';
  10640. tp->fw_ver[1] = 'b';
  10641. tp->fw_ver[2] = '\0';
  10642. return;
  10643. }
  10644. if (tg3_nvram_read(tp, 0, &val))
  10645. return;
  10646. if (val == TG3_EEPROM_MAGIC)
  10647. tg3_read_bc_ver(tp);
  10648. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10649. tg3_read_sb_ver(tp, val);
  10650. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10651. tg3_read_hwsb_ver(tp);
  10652. else
  10653. return;
  10654. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10655. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10656. return;
  10657. tg3_read_mgmtfw_ver(tp);
  10658. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10659. }
  10660. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10661. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10662. {
  10663. static struct pci_device_id write_reorder_chipsets[] = {
  10664. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10665. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10666. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10667. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10668. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10669. PCI_DEVICE_ID_VIA_8385_0) },
  10670. { },
  10671. };
  10672. u32 misc_ctrl_reg;
  10673. u32 pci_state_reg, grc_misc_cfg;
  10674. u32 val;
  10675. u16 pci_cmd;
  10676. int err;
  10677. /* Force memory write invalidate off. If we leave it on,
  10678. * then on 5700_BX chips we have to enable a workaround.
  10679. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10680. * to match the cacheline size. The Broadcom driver have this
  10681. * workaround but turns MWI off all the times so never uses
  10682. * it. This seems to suggest that the workaround is insufficient.
  10683. */
  10684. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10685. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10686. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10687. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10688. * has the register indirect write enable bit set before
  10689. * we try to access any of the MMIO registers. It is also
  10690. * critical that the PCI-X hw workaround situation is decided
  10691. * before that as well.
  10692. */
  10693. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10694. &misc_ctrl_reg);
  10695. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10696. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10698. u32 prod_id_asic_rev;
  10699. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10700. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10701. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10702. pci_read_config_dword(tp->pdev,
  10703. TG3PCI_GEN2_PRODID_ASICREV,
  10704. &prod_id_asic_rev);
  10705. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10706. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10707. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10708. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10709. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10710. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10711. pci_read_config_dword(tp->pdev,
  10712. TG3PCI_GEN15_PRODID_ASICREV,
  10713. &prod_id_asic_rev);
  10714. else
  10715. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10716. &prod_id_asic_rev);
  10717. tp->pci_chip_rev_id = prod_id_asic_rev;
  10718. }
  10719. /* Wrong chip ID in 5752 A0. This code can be removed later
  10720. * as A0 is not in production.
  10721. */
  10722. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10723. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10724. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10725. * we need to disable memory and use config. cycles
  10726. * only to access all registers. The 5702/03 chips
  10727. * can mistakenly decode the special cycles from the
  10728. * ICH chipsets as memory write cycles, causing corruption
  10729. * of register and memory space. Only certain ICH bridges
  10730. * will drive special cycles with non-zero data during the
  10731. * address phase which can fall within the 5703's address
  10732. * range. This is not an ICH bug as the PCI spec allows
  10733. * non-zero address during special cycles. However, only
  10734. * these ICH bridges are known to drive non-zero addresses
  10735. * during special cycles.
  10736. *
  10737. * Since special cycles do not cross PCI bridges, we only
  10738. * enable this workaround if the 5703 is on the secondary
  10739. * bus of these ICH bridges.
  10740. */
  10741. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10742. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10743. static struct tg3_dev_id {
  10744. u32 vendor;
  10745. u32 device;
  10746. u32 rev;
  10747. } ich_chipsets[] = {
  10748. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10749. PCI_ANY_ID },
  10750. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10751. PCI_ANY_ID },
  10752. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10753. 0xa },
  10754. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10755. PCI_ANY_ID },
  10756. { },
  10757. };
  10758. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10759. struct pci_dev *bridge = NULL;
  10760. while (pci_id->vendor != 0) {
  10761. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10762. bridge);
  10763. if (!bridge) {
  10764. pci_id++;
  10765. continue;
  10766. }
  10767. if (pci_id->rev != PCI_ANY_ID) {
  10768. if (bridge->revision > pci_id->rev)
  10769. continue;
  10770. }
  10771. if (bridge->subordinate &&
  10772. (bridge->subordinate->number ==
  10773. tp->pdev->bus->number)) {
  10774. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10775. pci_dev_put(bridge);
  10776. break;
  10777. }
  10778. }
  10779. }
  10780. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10781. static struct tg3_dev_id {
  10782. u32 vendor;
  10783. u32 device;
  10784. } bridge_chipsets[] = {
  10785. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10786. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10787. { },
  10788. };
  10789. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10790. struct pci_dev *bridge = NULL;
  10791. while (pci_id->vendor != 0) {
  10792. bridge = pci_get_device(pci_id->vendor,
  10793. pci_id->device,
  10794. bridge);
  10795. if (!bridge) {
  10796. pci_id++;
  10797. continue;
  10798. }
  10799. if (bridge->subordinate &&
  10800. (bridge->subordinate->number <=
  10801. tp->pdev->bus->number) &&
  10802. (bridge->subordinate->subordinate >=
  10803. tp->pdev->bus->number)) {
  10804. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10805. pci_dev_put(bridge);
  10806. break;
  10807. }
  10808. }
  10809. }
  10810. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10811. * DMA addresses > 40-bit. This bridge may have other additional
  10812. * 57xx devices behind it in some 4-port NIC designs for example.
  10813. * Any tg3 device found behind the bridge will also need the 40-bit
  10814. * DMA workaround.
  10815. */
  10816. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10817. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10818. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10819. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10820. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10821. }
  10822. else {
  10823. struct pci_dev *bridge = NULL;
  10824. do {
  10825. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10826. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10827. bridge);
  10828. if (bridge && bridge->subordinate &&
  10829. (bridge->subordinate->number <=
  10830. tp->pdev->bus->number) &&
  10831. (bridge->subordinate->subordinate >=
  10832. tp->pdev->bus->number)) {
  10833. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10834. pci_dev_put(bridge);
  10835. break;
  10836. }
  10837. } while (bridge);
  10838. }
  10839. /* Initialize misc host control in PCI block. */
  10840. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10841. MISC_HOST_CTRL_CHIPREV);
  10842. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10843. tp->misc_host_ctrl);
  10844. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10845. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10847. tp->pdev_peer = tg3_find_peer(tp);
  10848. /* Intentionally exclude ASIC_REV_5906 */
  10849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10850. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10853. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10856. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10857. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10858. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10859. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10860. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10861. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10862. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10863. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10864. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10865. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10866. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10867. /* 5700 B0 chips do not support checksumming correctly due
  10868. * to hardware bugs.
  10869. */
  10870. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10871. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10872. else {
  10873. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10874. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10875. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10876. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10877. }
  10878. /* Determine TSO capabilities */
  10879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10880. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10881. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10882. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10884. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10885. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10886. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10887. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10888. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10889. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10890. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10891. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10892. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10893. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10894. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10895. tp->fw_needed = FIRMWARE_TG3TSO5;
  10896. else
  10897. tp->fw_needed = FIRMWARE_TG3TSO;
  10898. }
  10899. tp->irq_max = 1;
  10900. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10901. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10902. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10903. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10904. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10905. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10906. tp->pdev_peer == tp->pdev))
  10907. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10908. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10909. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10910. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10911. }
  10912. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10913. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10914. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10915. tp->irq_max = TG3_IRQ_MAX_VECS;
  10916. }
  10917. }
  10918. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10919. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10920. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10921. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10922. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10923. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10924. }
  10925. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10926. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10927. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10928. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10929. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10930. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10931. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10932. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10933. &pci_state_reg);
  10934. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10935. if (tp->pcie_cap != 0) {
  10936. u16 lnkctl;
  10937. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10938. pcie_set_readrq(tp->pdev, 4096);
  10939. pci_read_config_word(tp->pdev,
  10940. tp->pcie_cap + PCI_EXP_LNKCTL,
  10941. &lnkctl);
  10942. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10944. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10945. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10946. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10947. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10948. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10949. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10950. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  10951. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  10952. }
  10953. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10954. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10955. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10956. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10957. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10958. if (!tp->pcix_cap) {
  10959. printk(KERN_ERR PFX "Cannot find PCI-X "
  10960. "capability, aborting.\n");
  10961. return -EIO;
  10962. }
  10963. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10964. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10965. }
  10966. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10967. * reordering to the mailbox registers done by the host
  10968. * controller can cause major troubles. We read back from
  10969. * every mailbox register write to force the writes to be
  10970. * posted to the chip in order.
  10971. */
  10972. if (pci_dev_present(write_reorder_chipsets) &&
  10973. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10974. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10975. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10976. &tp->pci_cacheline_sz);
  10977. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10978. &tp->pci_lat_timer);
  10979. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10980. tp->pci_lat_timer < 64) {
  10981. tp->pci_lat_timer = 64;
  10982. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10983. tp->pci_lat_timer);
  10984. }
  10985. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10986. /* 5700 BX chips need to have their TX producer index
  10987. * mailboxes written twice to workaround a bug.
  10988. */
  10989. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10990. /* If we are in PCI-X mode, enable register write workaround.
  10991. *
  10992. * The workaround is to use indirect register accesses
  10993. * for all chip writes not to mailbox registers.
  10994. */
  10995. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10996. u32 pm_reg;
  10997. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10998. /* The chip can have it's power management PCI config
  10999. * space registers clobbered due to this bug.
  11000. * So explicitly force the chip into D0 here.
  11001. */
  11002. pci_read_config_dword(tp->pdev,
  11003. tp->pm_cap + PCI_PM_CTRL,
  11004. &pm_reg);
  11005. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11006. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11007. pci_write_config_dword(tp->pdev,
  11008. tp->pm_cap + PCI_PM_CTRL,
  11009. pm_reg);
  11010. /* Also, force SERR#/PERR# in PCI command. */
  11011. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11012. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11013. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11014. }
  11015. }
  11016. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11017. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11018. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11019. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11020. /* Chip-specific fixup from Broadcom driver */
  11021. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11022. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11023. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11024. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11025. }
  11026. /* Default fast path register access methods */
  11027. tp->read32 = tg3_read32;
  11028. tp->write32 = tg3_write32;
  11029. tp->read32_mbox = tg3_read32;
  11030. tp->write32_mbox = tg3_write32;
  11031. tp->write32_tx_mbox = tg3_write32;
  11032. tp->write32_rx_mbox = tg3_write32;
  11033. /* Various workaround register access methods */
  11034. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11035. tp->write32 = tg3_write_indirect_reg32;
  11036. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11037. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11038. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11039. /*
  11040. * Back to back register writes can cause problems on these
  11041. * chips, the workaround is to read back all reg writes
  11042. * except those to mailbox regs.
  11043. *
  11044. * See tg3_write_indirect_reg32().
  11045. */
  11046. tp->write32 = tg3_write_flush_reg32;
  11047. }
  11048. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11049. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11050. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11051. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11052. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11053. }
  11054. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11055. tp->read32 = tg3_read_indirect_reg32;
  11056. tp->write32 = tg3_write_indirect_reg32;
  11057. tp->read32_mbox = tg3_read_indirect_mbox;
  11058. tp->write32_mbox = tg3_write_indirect_mbox;
  11059. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11060. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11061. iounmap(tp->regs);
  11062. tp->regs = NULL;
  11063. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11064. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11065. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11066. }
  11067. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11068. tp->read32_mbox = tg3_read32_mbox_5906;
  11069. tp->write32_mbox = tg3_write32_mbox_5906;
  11070. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11071. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11072. }
  11073. if (tp->write32 == tg3_write_indirect_reg32 ||
  11074. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11075. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11076. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11077. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11078. /* Get eeprom hw config before calling tg3_set_power_state().
  11079. * In particular, the TG3_FLG2_IS_NIC flag must be
  11080. * determined before calling tg3_set_power_state() so that
  11081. * we know whether or not to switch out of Vaux power.
  11082. * When the flag is set, it means that GPIO1 is used for eeprom
  11083. * write protect and also implies that it is a LOM where GPIOs
  11084. * are not used to switch power.
  11085. */
  11086. tg3_get_eeprom_hw_cfg(tp);
  11087. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11088. /* Allow reads and writes to the
  11089. * APE register and memory space.
  11090. */
  11091. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11092. PCISTATE_ALLOW_APE_SHMEM_WR;
  11093. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11094. pci_state_reg);
  11095. }
  11096. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11097. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11098. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11101. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11102. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11103. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11104. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11105. * It is also used as eeprom write protect on LOMs.
  11106. */
  11107. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11108. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11109. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11110. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11111. GRC_LCLCTRL_GPIO_OUTPUT1);
  11112. /* Unused GPIO3 must be driven as output on 5752 because there
  11113. * are no pull-up resistors on unused GPIO pins.
  11114. */
  11115. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11116. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11117. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11118. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11119. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11120. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11121. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11122. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11123. /* Turn off the debug UART. */
  11124. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11125. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11126. /* Keep VMain power. */
  11127. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11128. GRC_LCLCTRL_GPIO_OUTPUT0;
  11129. }
  11130. /* Force the chip into D0. */
  11131. err = tg3_set_power_state(tp, PCI_D0);
  11132. if (err) {
  11133. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  11134. pci_name(tp->pdev));
  11135. return err;
  11136. }
  11137. /* Derive initial jumbo mode from MTU assigned in
  11138. * ether_setup() via the alloc_etherdev() call
  11139. */
  11140. if (tp->dev->mtu > ETH_DATA_LEN &&
  11141. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11142. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11143. /* Determine WakeOnLan speed to use. */
  11144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11145. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11146. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11147. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11148. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11149. } else {
  11150. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11151. }
  11152. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11153. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11154. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11155. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11156. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11157. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11158. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11159. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11160. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11161. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11162. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11163. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11164. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11165. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11166. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11167. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11168. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11169. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11170. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11171. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11172. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11173. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11174. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11175. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11176. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11177. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11178. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11179. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11180. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11181. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11182. } else
  11183. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11184. }
  11185. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11186. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11187. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11188. if (tp->phy_otp == 0)
  11189. tp->phy_otp = TG3_OTP_DEFAULT;
  11190. }
  11191. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11192. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11193. else
  11194. tp->mi_mode = MAC_MI_MODE_BASE;
  11195. tp->coalesce_mode = 0;
  11196. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11197. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11198. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11200. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11201. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11202. err = tg3_mdio_init(tp);
  11203. if (err)
  11204. return err;
  11205. /* Initialize data/descriptor byte/word swapping. */
  11206. val = tr32(GRC_MODE);
  11207. val &= GRC_MODE_HOST_STACKUP;
  11208. tw32(GRC_MODE, val | tp->grc_mode);
  11209. tg3_switch_clocks(tp);
  11210. /* Clear this out for sanity. */
  11211. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11212. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11213. &pci_state_reg);
  11214. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11215. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11216. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11217. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11218. chiprevid == CHIPREV_ID_5701_B0 ||
  11219. chiprevid == CHIPREV_ID_5701_B2 ||
  11220. chiprevid == CHIPREV_ID_5701_B5) {
  11221. void __iomem *sram_base;
  11222. /* Write some dummy words into the SRAM status block
  11223. * area, see if it reads back correctly. If the return
  11224. * value is bad, force enable the PCIX workaround.
  11225. */
  11226. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11227. writel(0x00000000, sram_base);
  11228. writel(0x00000000, sram_base + 4);
  11229. writel(0xffffffff, sram_base + 4);
  11230. if (readl(sram_base) != 0x00000000)
  11231. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11232. }
  11233. }
  11234. udelay(50);
  11235. tg3_nvram_init(tp);
  11236. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11237. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11238. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11239. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11240. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11241. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11242. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11243. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11244. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11245. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11246. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11247. HOSTCC_MODE_CLRTICK_TXBD);
  11248. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11249. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11250. tp->misc_host_ctrl);
  11251. }
  11252. /* Preserve the APE MAC_MODE bits */
  11253. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11254. tp->mac_mode = tr32(MAC_MODE) |
  11255. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11256. else
  11257. tp->mac_mode = TG3_DEF_MAC_MODE;
  11258. /* these are limited to 10/100 only */
  11259. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11260. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11261. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11262. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11263. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11264. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11265. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11266. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11267. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11268. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11269. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11270. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11271. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11272. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11273. err = tg3_phy_probe(tp);
  11274. if (err) {
  11275. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  11276. pci_name(tp->pdev), err);
  11277. /* ... but do not return immediately ... */
  11278. tg3_mdio_fini(tp);
  11279. }
  11280. tg3_read_partno(tp);
  11281. tg3_read_fw_ver(tp);
  11282. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11283. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11284. } else {
  11285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11286. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11287. else
  11288. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11289. }
  11290. /* 5700 {AX,BX} chips have a broken status block link
  11291. * change bit implementation, so we must use the
  11292. * status register in those cases.
  11293. */
  11294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11295. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11296. else
  11297. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11298. /* The led_ctrl is set during tg3_phy_probe, here we might
  11299. * have to force the link status polling mechanism based
  11300. * upon subsystem IDs.
  11301. */
  11302. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11303. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11304. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11305. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11306. TG3_FLAG_USE_LINKCHG_REG);
  11307. }
  11308. /* For all SERDES we poll the MAC status register. */
  11309. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11310. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11311. else
  11312. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11313. tp->rx_offset = NET_IP_ALIGN;
  11314. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11315. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  11316. tp->rx_offset = 0;
  11317. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11318. /* Increment the rx prod index on the rx std ring by at most
  11319. * 8 for these chips to workaround hw errata.
  11320. */
  11321. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11322. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11323. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11324. tp->rx_std_max_post = 8;
  11325. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11326. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11327. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11328. return err;
  11329. }
  11330. #ifdef CONFIG_SPARC
  11331. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11332. {
  11333. struct net_device *dev = tp->dev;
  11334. struct pci_dev *pdev = tp->pdev;
  11335. struct device_node *dp = pci_device_to_OF_node(pdev);
  11336. const unsigned char *addr;
  11337. int len;
  11338. addr = of_get_property(dp, "local-mac-address", &len);
  11339. if (addr && len == 6) {
  11340. memcpy(dev->dev_addr, addr, 6);
  11341. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11342. return 0;
  11343. }
  11344. return -ENODEV;
  11345. }
  11346. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11347. {
  11348. struct net_device *dev = tp->dev;
  11349. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11350. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11351. return 0;
  11352. }
  11353. #endif
  11354. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11355. {
  11356. struct net_device *dev = tp->dev;
  11357. u32 hi, lo, mac_offset;
  11358. int addr_ok = 0;
  11359. #ifdef CONFIG_SPARC
  11360. if (!tg3_get_macaddr_sparc(tp))
  11361. return 0;
  11362. #endif
  11363. mac_offset = 0x7c;
  11364. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11365. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11366. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11367. mac_offset = 0xcc;
  11368. if (tg3_nvram_lock(tp))
  11369. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11370. else
  11371. tg3_nvram_unlock(tp);
  11372. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11373. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11374. mac_offset = 0xcc;
  11375. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11376. mac_offset = 0x10;
  11377. /* First try to get it from MAC address mailbox. */
  11378. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11379. if ((hi >> 16) == 0x484b) {
  11380. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11381. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11382. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11383. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11384. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11385. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11386. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11387. /* Some old bootcode may report a 0 MAC address in SRAM */
  11388. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11389. }
  11390. if (!addr_ok) {
  11391. /* Next, try NVRAM. */
  11392. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11393. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11394. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11395. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11396. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11397. }
  11398. /* Finally just fetch it out of the MAC control regs. */
  11399. else {
  11400. hi = tr32(MAC_ADDR_0_HIGH);
  11401. lo = tr32(MAC_ADDR_0_LOW);
  11402. dev->dev_addr[5] = lo & 0xff;
  11403. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11404. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11405. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11406. dev->dev_addr[1] = hi & 0xff;
  11407. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11408. }
  11409. }
  11410. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11411. #ifdef CONFIG_SPARC
  11412. if (!tg3_get_default_macaddr_sparc(tp))
  11413. return 0;
  11414. #endif
  11415. return -EINVAL;
  11416. }
  11417. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11418. return 0;
  11419. }
  11420. #define BOUNDARY_SINGLE_CACHELINE 1
  11421. #define BOUNDARY_MULTI_CACHELINE 2
  11422. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11423. {
  11424. int cacheline_size;
  11425. u8 byte;
  11426. int goal;
  11427. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11428. if (byte == 0)
  11429. cacheline_size = 1024;
  11430. else
  11431. cacheline_size = (int) byte * 4;
  11432. /* On 5703 and later chips, the boundary bits have no
  11433. * effect.
  11434. */
  11435. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11436. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11437. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11438. goto out;
  11439. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11440. goal = BOUNDARY_MULTI_CACHELINE;
  11441. #else
  11442. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11443. goal = BOUNDARY_SINGLE_CACHELINE;
  11444. #else
  11445. goal = 0;
  11446. #endif
  11447. #endif
  11448. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11449. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11450. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11451. goto out;
  11452. }
  11453. if (!goal)
  11454. goto out;
  11455. /* PCI controllers on most RISC systems tend to disconnect
  11456. * when a device tries to burst across a cache-line boundary.
  11457. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11458. *
  11459. * Unfortunately, for PCI-E there are only limited
  11460. * write-side controls for this, and thus for reads
  11461. * we will still get the disconnects. We'll also waste
  11462. * these PCI cycles for both read and write for chips
  11463. * other than 5700 and 5701 which do not implement the
  11464. * boundary bits.
  11465. */
  11466. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11467. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11468. switch (cacheline_size) {
  11469. case 16:
  11470. case 32:
  11471. case 64:
  11472. case 128:
  11473. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11474. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11475. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11476. } else {
  11477. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11478. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11479. }
  11480. break;
  11481. case 256:
  11482. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11483. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11484. break;
  11485. default:
  11486. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11487. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11488. break;
  11489. }
  11490. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11491. switch (cacheline_size) {
  11492. case 16:
  11493. case 32:
  11494. case 64:
  11495. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11496. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11497. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11498. break;
  11499. }
  11500. /* fallthrough */
  11501. case 128:
  11502. default:
  11503. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11504. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11505. break;
  11506. }
  11507. } else {
  11508. switch (cacheline_size) {
  11509. case 16:
  11510. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11511. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11512. DMA_RWCTRL_WRITE_BNDRY_16);
  11513. break;
  11514. }
  11515. /* fallthrough */
  11516. case 32:
  11517. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11518. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11519. DMA_RWCTRL_WRITE_BNDRY_32);
  11520. break;
  11521. }
  11522. /* fallthrough */
  11523. case 64:
  11524. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11525. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11526. DMA_RWCTRL_WRITE_BNDRY_64);
  11527. break;
  11528. }
  11529. /* fallthrough */
  11530. case 128:
  11531. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11532. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11533. DMA_RWCTRL_WRITE_BNDRY_128);
  11534. break;
  11535. }
  11536. /* fallthrough */
  11537. case 256:
  11538. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11539. DMA_RWCTRL_WRITE_BNDRY_256);
  11540. break;
  11541. case 512:
  11542. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11543. DMA_RWCTRL_WRITE_BNDRY_512);
  11544. break;
  11545. case 1024:
  11546. default:
  11547. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11548. DMA_RWCTRL_WRITE_BNDRY_1024);
  11549. break;
  11550. }
  11551. }
  11552. out:
  11553. return val;
  11554. }
  11555. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11556. {
  11557. struct tg3_internal_buffer_desc test_desc;
  11558. u32 sram_dma_descs;
  11559. int i, ret;
  11560. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11561. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11562. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11563. tw32(RDMAC_STATUS, 0);
  11564. tw32(WDMAC_STATUS, 0);
  11565. tw32(BUFMGR_MODE, 0);
  11566. tw32(FTQ_RESET, 0);
  11567. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11568. test_desc.addr_lo = buf_dma & 0xffffffff;
  11569. test_desc.nic_mbuf = 0x00002100;
  11570. test_desc.len = size;
  11571. /*
  11572. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11573. * the *second* time the tg3 driver was getting loaded after an
  11574. * initial scan.
  11575. *
  11576. * Broadcom tells me:
  11577. * ...the DMA engine is connected to the GRC block and a DMA
  11578. * reset may affect the GRC block in some unpredictable way...
  11579. * The behavior of resets to individual blocks has not been tested.
  11580. *
  11581. * Broadcom noted the GRC reset will also reset all sub-components.
  11582. */
  11583. if (to_device) {
  11584. test_desc.cqid_sqid = (13 << 8) | 2;
  11585. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11586. udelay(40);
  11587. } else {
  11588. test_desc.cqid_sqid = (16 << 8) | 7;
  11589. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11590. udelay(40);
  11591. }
  11592. test_desc.flags = 0x00000005;
  11593. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11594. u32 val;
  11595. val = *(((u32 *)&test_desc) + i);
  11596. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11597. sram_dma_descs + (i * sizeof(u32)));
  11598. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11599. }
  11600. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11601. if (to_device) {
  11602. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11603. } else {
  11604. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11605. }
  11606. ret = -ENODEV;
  11607. for (i = 0; i < 40; i++) {
  11608. u32 val;
  11609. if (to_device)
  11610. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11611. else
  11612. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11613. if ((val & 0xffff) == sram_dma_descs) {
  11614. ret = 0;
  11615. break;
  11616. }
  11617. udelay(100);
  11618. }
  11619. return ret;
  11620. }
  11621. #define TEST_BUFFER_SIZE 0x2000
  11622. static int __devinit tg3_test_dma(struct tg3 *tp)
  11623. {
  11624. dma_addr_t buf_dma;
  11625. u32 *buf, saved_dma_rwctrl;
  11626. int ret = 0;
  11627. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11628. if (!buf) {
  11629. ret = -ENOMEM;
  11630. goto out_nofree;
  11631. }
  11632. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11633. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11634. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11635. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11637. goto out;
  11638. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11639. /* DMA read watermark not used on PCIE */
  11640. tp->dma_rwctrl |= 0x00180000;
  11641. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11643. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11644. tp->dma_rwctrl |= 0x003f0000;
  11645. else
  11646. tp->dma_rwctrl |= 0x003f000f;
  11647. } else {
  11648. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11649. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11650. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11651. u32 read_water = 0x7;
  11652. /* If the 5704 is behind the EPB bridge, we can
  11653. * do the less restrictive ONE_DMA workaround for
  11654. * better performance.
  11655. */
  11656. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11658. tp->dma_rwctrl |= 0x8000;
  11659. else if (ccval == 0x6 || ccval == 0x7)
  11660. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11661. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11662. read_water = 4;
  11663. /* Set bit 23 to enable PCIX hw bug fix */
  11664. tp->dma_rwctrl |=
  11665. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11666. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11667. (1 << 23);
  11668. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11669. /* 5780 always in PCIX mode */
  11670. tp->dma_rwctrl |= 0x00144000;
  11671. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11672. /* 5714 always in PCIX mode */
  11673. tp->dma_rwctrl |= 0x00148000;
  11674. } else {
  11675. tp->dma_rwctrl |= 0x001b000f;
  11676. }
  11677. }
  11678. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11679. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11680. tp->dma_rwctrl &= 0xfffffff0;
  11681. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11682. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11683. /* Remove this if it causes problems for some boards. */
  11684. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11685. /* On 5700/5701 chips, we need to set this bit.
  11686. * Otherwise the chip will issue cacheline transactions
  11687. * to streamable DMA memory with not all the byte
  11688. * enables turned on. This is an error on several
  11689. * RISC PCI controllers, in particular sparc64.
  11690. *
  11691. * On 5703/5704 chips, this bit has been reassigned
  11692. * a different meaning. In particular, it is used
  11693. * on those chips to enable a PCI-X workaround.
  11694. */
  11695. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11696. }
  11697. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11698. #if 0
  11699. /* Unneeded, already done by tg3_get_invariants. */
  11700. tg3_switch_clocks(tp);
  11701. #endif
  11702. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11703. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11704. goto out;
  11705. /* It is best to perform DMA test with maximum write burst size
  11706. * to expose the 5700/5701 write DMA bug.
  11707. */
  11708. saved_dma_rwctrl = tp->dma_rwctrl;
  11709. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11710. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11711. while (1) {
  11712. u32 *p = buf, i;
  11713. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11714. p[i] = i;
  11715. /* Send the buffer to the chip. */
  11716. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11717. if (ret) {
  11718. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11719. break;
  11720. }
  11721. #if 0
  11722. /* validate data reached card RAM correctly. */
  11723. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11724. u32 val;
  11725. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11726. if (le32_to_cpu(val) != p[i]) {
  11727. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11728. /* ret = -ENODEV here? */
  11729. }
  11730. p[i] = 0;
  11731. }
  11732. #endif
  11733. /* Now read it back. */
  11734. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11735. if (ret) {
  11736. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11737. break;
  11738. }
  11739. /* Verify it. */
  11740. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11741. if (p[i] == i)
  11742. continue;
  11743. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11744. DMA_RWCTRL_WRITE_BNDRY_16) {
  11745. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11746. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11747. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11748. break;
  11749. } else {
  11750. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11751. ret = -ENODEV;
  11752. goto out;
  11753. }
  11754. }
  11755. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11756. /* Success. */
  11757. ret = 0;
  11758. break;
  11759. }
  11760. }
  11761. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11762. DMA_RWCTRL_WRITE_BNDRY_16) {
  11763. static struct pci_device_id dma_wait_state_chipsets[] = {
  11764. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11765. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11766. { },
  11767. };
  11768. /* DMA test passed without adjusting DMA boundary,
  11769. * now look for chipsets that are known to expose the
  11770. * DMA bug without failing the test.
  11771. */
  11772. if (pci_dev_present(dma_wait_state_chipsets)) {
  11773. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11774. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11775. }
  11776. else
  11777. /* Safe to use the calculated DMA boundary. */
  11778. tp->dma_rwctrl = saved_dma_rwctrl;
  11779. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11780. }
  11781. out:
  11782. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11783. out_nofree:
  11784. return ret;
  11785. }
  11786. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11787. {
  11788. tp->link_config.advertising =
  11789. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11790. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11791. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11792. ADVERTISED_Autoneg | ADVERTISED_MII);
  11793. tp->link_config.speed = SPEED_INVALID;
  11794. tp->link_config.duplex = DUPLEX_INVALID;
  11795. tp->link_config.autoneg = AUTONEG_ENABLE;
  11796. tp->link_config.active_speed = SPEED_INVALID;
  11797. tp->link_config.active_duplex = DUPLEX_INVALID;
  11798. tp->link_config.phy_is_low_power = 0;
  11799. tp->link_config.orig_speed = SPEED_INVALID;
  11800. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11801. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11802. }
  11803. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11804. {
  11805. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11806. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11807. tp->bufmgr_config.mbuf_read_dma_low_water =
  11808. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11809. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11810. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11811. tp->bufmgr_config.mbuf_high_water =
  11812. DEFAULT_MB_HIGH_WATER_57765;
  11813. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11814. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11815. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11816. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11817. tp->bufmgr_config.mbuf_high_water_jumbo =
  11818. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11819. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11820. tp->bufmgr_config.mbuf_read_dma_low_water =
  11821. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11822. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11823. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11824. tp->bufmgr_config.mbuf_high_water =
  11825. DEFAULT_MB_HIGH_WATER_5705;
  11826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11827. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11828. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11829. tp->bufmgr_config.mbuf_high_water =
  11830. DEFAULT_MB_HIGH_WATER_5906;
  11831. }
  11832. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11833. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11834. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11835. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11836. tp->bufmgr_config.mbuf_high_water_jumbo =
  11837. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11838. } else {
  11839. tp->bufmgr_config.mbuf_read_dma_low_water =
  11840. DEFAULT_MB_RDMA_LOW_WATER;
  11841. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11842. DEFAULT_MB_MACRX_LOW_WATER;
  11843. tp->bufmgr_config.mbuf_high_water =
  11844. DEFAULT_MB_HIGH_WATER;
  11845. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11846. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11847. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11848. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11849. tp->bufmgr_config.mbuf_high_water_jumbo =
  11850. DEFAULT_MB_HIGH_WATER_JUMBO;
  11851. }
  11852. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11853. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11854. }
  11855. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11856. {
  11857. switch (tp->phy_id & PHY_ID_MASK) {
  11858. case PHY_ID_BCM5400: return "5400";
  11859. case PHY_ID_BCM5401: return "5401";
  11860. case PHY_ID_BCM5411: return "5411";
  11861. case PHY_ID_BCM5701: return "5701";
  11862. case PHY_ID_BCM5703: return "5703";
  11863. case PHY_ID_BCM5704: return "5704";
  11864. case PHY_ID_BCM5705: return "5705";
  11865. case PHY_ID_BCM5750: return "5750";
  11866. case PHY_ID_BCM5752: return "5752";
  11867. case PHY_ID_BCM5714: return "5714";
  11868. case PHY_ID_BCM5780: return "5780";
  11869. case PHY_ID_BCM5755: return "5755";
  11870. case PHY_ID_BCM5787: return "5787";
  11871. case PHY_ID_BCM5784: return "5784";
  11872. case PHY_ID_BCM5756: return "5722/5756";
  11873. case PHY_ID_BCM5906: return "5906";
  11874. case PHY_ID_BCM5761: return "5761";
  11875. case PHY_ID_BCM5718C: return "5718C";
  11876. case PHY_ID_BCM5718S: return "5718S";
  11877. case PHY_ID_BCM57765: return "57765";
  11878. case PHY_ID_BCM8002: return "8002/serdes";
  11879. case 0: return "serdes";
  11880. default: return "unknown";
  11881. }
  11882. }
  11883. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11884. {
  11885. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11886. strcpy(str, "PCI Express");
  11887. return str;
  11888. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11889. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11890. strcpy(str, "PCIX:");
  11891. if ((clock_ctrl == 7) ||
  11892. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11893. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11894. strcat(str, "133MHz");
  11895. else if (clock_ctrl == 0)
  11896. strcat(str, "33MHz");
  11897. else if (clock_ctrl == 2)
  11898. strcat(str, "50MHz");
  11899. else if (clock_ctrl == 4)
  11900. strcat(str, "66MHz");
  11901. else if (clock_ctrl == 6)
  11902. strcat(str, "100MHz");
  11903. } else {
  11904. strcpy(str, "PCI:");
  11905. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11906. strcat(str, "66MHz");
  11907. else
  11908. strcat(str, "33MHz");
  11909. }
  11910. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11911. strcat(str, ":32-bit");
  11912. else
  11913. strcat(str, ":64-bit");
  11914. return str;
  11915. }
  11916. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11917. {
  11918. struct pci_dev *peer;
  11919. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11920. for (func = 0; func < 8; func++) {
  11921. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11922. if (peer && peer != tp->pdev)
  11923. break;
  11924. pci_dev_put(peer);
  11925. }
  11926. /* 5704 can be configured in single-port mode, set peer to
  11927. * tp->pdev in that case.
  11928. */
  11929. if (!peer) {
  11930. peer = tp->pdev;
  11931. return peer;
  11932. }
  11933. /*
  11934. * We don't need to keep the refcount elevated; there's no way
  11935. * to remove one half of this device without removing the other
  11936. */
  11937. pci_dev_put(peer);
  11938. return peer;
  11939. }
  11940. static void __devinit tg3_init_coal(struct tg3 *tp)
  11941. {
  11942. struct ethtool_coalesce *ec = &tp->coal;
  11943. memset(ec, 0, sizeof(*ec));
  11944. ec->cmd = ETHTOOL_GCOALESCE;
  11945. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11946. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11947. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11948. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11949. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11950. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11951. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11952. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11953. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11954. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11955. HOSTCC_MODE_CLRTICK_TXBD)) {
  11956. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11957. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11958. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11959. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11960. }
  11961. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11962. ec->rx_coalesce_usecs_irq = 0;
  11963. ec->tx_coalesce_usecs_irq = 0;
  11964. ec->stats_block_coalesce_usecs = 0;
  11965. }
  11966. }
  11967. static const struct net_device_ops tg3_netdev_ops = {
  11968. .ndo_open = tg3_open,
  11969. .ndo_stop = tg3_close,
  11970. .ndo_start_xmit = tg3_start_xmit,
  11971. .ndo_get_stats = tg3_get_stats,
  11972. .ndo_validate_addr = eth_validate_addr,
  11973. .ndo_set_multicast_list = tg3_set_rx_mode,
  11974. .ndo_set_mac_address = tg3_set_mac_addr,
  11975. .ndo_do_ioctl = tg3_ioctl,
  11976. .ndo_tx_timeout = tg3_tx_timeout,
  11977. .ndo_change_mtu = tg3_change_mtu,
  11978. #if TG3_VLAN_TAG_USED
  11979. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11980. #endif
  11981. #ifdef CONFIG_NET_POLL_CONTROLLER
  11982. .ndo_poll_controller = tg3_poll_controller,
  11983. #endif
  11984. };
  11985. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11986. .ndo_open = tg3_open,
  11987. .ndo_stop = tg3_close,
  11988. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11989. .ndo_get_stats = tg3_get_stats,
  11990. .ndo_validate_addr = eth_validate_addr,
  11991. .ndo_set_multicast_list = tg3_set_rx_mode,
  11992. .ndo_set_mac_address = tg3_set_mac_addr,
  11993. .ndo_do_ioctl = tg3_ioctl,
  11994. .ndo_tx_timeout = tg3_tx_timeout,
  11995. .ndo_change_mtu = tg3_change_mtu,
  11996. #if TG3_VLAN_TAG_USED
  11997. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11998. #endif
  11999. #ifdef CONFIG_NET_POLL_CONTROLLER
  12000. .ndo_poll_controller = tg3_poll_controller,
  12001. #endif
  12002. };
  12003. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12004. const struct pci_device_id *ent)
  12005. {
  12006. static int tg3_version_printed = 0;
  12007. struct net_device *dev;
  12008. struct tg3 *tp;
  12009. int i, err, pm_cap;
  12010. u32 sndmbx, rcvmbx, intmbx;
  12011. char str[40];
  12012. u64 dma_mask, persist_dma_mask;
  12013. if (tg3_version_printed++ == 0)
  12014. printk(KERN_INFO "%s", version);
  12015. err = pci_enable_device(pdev);
  12016. if (err) {
  12017. printk(KERN_ERR PFX "Cannot enable PCI device, "
  12018. "aborting.\n");
  12019. return err;
  12020. }
  12021. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12022. if (err) {
  12023. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  12024. "aborting.\n");
  12025. goto err_out_disable_pdev;
  12026. }
  12027. pci_set_master(pdev);
  12028. /* Find power-management capability. */
  12029. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12030. if (pm_cap == 0) {
  12031. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  12032. "aborting.\n");
  12033. err = -EIO;
  12034. goto err_out_free_res;
  12035. }
  12036. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12037. if (!dev) {
  12038. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  12039. err = -ENOMEM;
  12040. goto err_out_free_res;
  12041. }
  12042. SET_NETDEV_DEV(dev, &pdev->dev);
  12043. #if TG3_VLAN_TAG_USED
  12044. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12045. #endif
  12046. tp = netdev_priv(dev);
  12047. tp->pdev = pdev;
  12048. tp->dev = dev;
  12049. tp->pm_cap = pm_cap;
  12050. tp->rx_mode = TG3_DEF_RX_MODE;
  12051. tp->tx_mode = TG3_DEF_TX_MODE;
  12052. if (tg3_debug > 0)
  12053. tp->msg_enable = tg3_debug;
  12054. else
  12055. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12056. /* The word/byte swap controls here control register access byte
  12057. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12058. * setting below.
  12059. */
  12060. tp->misc_host_ctrl =
  12061. MISC_HOST_CTRL_MASK_PCI_INT |
  12062. MISC_HOST_CTRL_WORD_SWAP |
  12063. MISC_HOST_CTRL_INDIR_ACCESS |
  12064. MISC_HOST_CTRL_PCISTATE_RW;
  12065. /* The NONFRM (non-frame) byte/word swap controls take effect
  12066. * on descriptor entries, anything which isn't packet data.
  12067. *
  12068. * The StrongARM chips on the board (one for tx, one for rx)
  12069. * are running in big-endian mode.
  12070. */
  12071. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12072. GRC_MODE_WSWAP_NONFRM_DATA);
  12073. #ifdef __BIG_ENDIAN
  12074. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12075. #endif
  12076. spin_lock_init(&tp->lock);
  12077. spin_lock_init(&tp->indirect_lock);
  12078. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12079. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12080. if (!tp->regs) {
  12081. printk(KERN_ERR PFX "Cannot map device registers, "
  12082. "aborting.\n");
  12083. err = -ENOMEM;
  12084. goto err_out_free_dev;
  12085. }
  12086. tg3_init_link_config(tp);
  12087. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12088. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12089. dev->ethtool_ops = &tg3_ethtool_ops;
  12090. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12091. dev->irq = pdev->irq;
  12092. err = tg3_get_invariants(tp);
  12093. if (err) {
  12094. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  12095. "aborting.\n");
  12096. goto err_out_iounmap;
  12097. }
  12098. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12099. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12100. dev->netdev_ops = &tg3_netdev_ops;
  12101. else
  12102. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12103. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12104. * device behind the EPB cannot support DMA addresses > 40-bit.
  12105. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12106. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12107. * do DMA address check in tg3_start_xmit().
  12108. */
  12109. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12110. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12111. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12112. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12113. #ifdef CONFIG_HIGHMEM
  12114. dma_mask = DMA_BIT_MASK(64);
  12115. #endif
  12116. } else
  12117. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12118. /* Configure DMA attributes. */
  12119. if (dma_mask > DMA_BIT_MASK(32)) {
  12120. err = pci_set_dma_mask(pdev, dma_mask);
  12121. if (!err) {
  12122. dev->features |= NETIF_F_HIGHDMA;
  12123. err = pci_set_consistent_dma_mask(pdev,
  12124. persist_dma_mask);
  12125. if (err < 0) {
  12126. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  12127. "DMA for consistent allocations\n");
  12128. goto err_out_iounmap;
  12129. }
  12130. }
  12131. }
  12132. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12133. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12134. if (err) {
  12135. printk(KERN_ERR PFX "No usable DMA configuration, "
  12136. "aborting.\n");
  12137. goto err_out_iounmap;
  12138. }
  12139. }
  12140. tg3_init_bufmgr_config(tp);
  12141. /* Selectively allow TSO based on operating conditions */
  12142. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12143. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12144. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12145. else {
  12146. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12147. tp->fw_needed = NULL;
  12148. }
  12149. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12150. tp->fw_needed = FIRMWARE_TG3;
  12151. /* TSO is on by default on chips that support hardware TSO.
  12152. * Firmware TSO on older chips gives lower performance, so it
  12153. * is off by default, but can be enabled using ethtool.
  12154. */
  12155. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12156. (dev->features & NETIF_F_IP_CSUM))
  12157. dev->features |= NETIF_F_TSO;
  12158. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12159. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12160. if (dev->features & NETIF_F_IPV6_CSUM)
  12161. dev->features |= NETIF_F_TSO6;
  12162. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12163. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12164. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12165. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12167. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12168. dev->features |= NETIF_F_TSO_ECN;
  12169. }
  12170. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12171. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12172. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12173. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12174. tp->rx_pending = 63;
  12175. }
  12176. err = tg3_get_device_address(tp);
  12177. if (err) {
  12178. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  12179. "aborting.\n");
  12180. goto err_out_iounmap;
  12181. }
  12182. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12183. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12184. if (!tp->aperegs) {
  12185. printk(KERN_ERR PFX "Cannot map APE registers, "
  12186. "aborting.\n");
  12187. err = -ENOMEM;
  12188. goto err_out_iounmap;
  12189. }
  12190. tg3_ape_lock_init(tp);
  12191. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12192. tg3_read_dash_ver(tp);
  12193. }
  12194. /*
  12195. * Reset chip in case UNDI or EFI driver did not shutdown
  12196. * DMA self test will enable WDMAC and we'll see (spurious)
  12197. * pending DMA on the PCI bus at that point.
  12198. */
  12199. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12200. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12201. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12202. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12203. }
  12204. err = tg3_test_dma(tp);
  12205. if (err) {
  12206. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  12207. goto err_out_apeunmap;
  12208. }
  12209. /* flow control autonegotiation is default behavior */
  12210. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12211. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12212. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12213. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12214. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12215. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12216. struct tg3_napi *tnapi = &tp->napi[i];
  12217. tnapi->tp = tp;
  12218. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12219. tnapi->int_mbox = intmbx;
  12220. if (i < 4)
  12221. intmbx += 0x8;
  12222. else
  12223. intmbx += 0x4;
  12224. tnapi->consmbox = rcvmbx;
  12225. tnapi->prodmbox = sndmbx;
  12226. if (i) {
  12227. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12228. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12229. } else {
  12230. tnapi->coal_now = HOSTCC_MODE_NOW;
  12231. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12232. }
  12233. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12234. break;
  12235. /*
  12236. * If we support MSIX, we'll be using RSS. If we're using
  12237. * RSS, the first vector only handles link interrupts and the
  12238. * remaining vectors handle rx and tx interrupts. Reuse the
  12239. * mailbox values for the next iteration. The values we setup
  12240. * above are still useful for the single vectored mode.
  12241. */
  12242. if (!i)
  12243. continue;
  12244. rcvmbx += 0x8;
  12245. if (sndmbx & 0x4)
  12246. sndmbx -= 0x4;
  12247. else
  12248. sndmbx += 0xc;
  12249. }
  12250. tg3_init_coal(tp);
  12251. pci_set_drvdata(pdev, dev);
  12252. err = register_netdev(dev);
  12253. if (err) {
  12254. printk(KERN_ERR PFX "Cannot register net device, "
  12255. "aborting.\n");
  12256. goto err_out_apeunmap;
  12257. }
  12258. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12259. dev->name,
  12260. tp->board_part_number,
  12261. tp->pci_chip_rev_id,
  12262. tg3_bus_string(tp, str),
  12263. dev->dev_addr);
  12264. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12265. struct phy_device *phydev;
  12266. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12267. printk(KERN_INFO
  12268. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12269. tp->dev->name, phydev->drv->name,
  12270. dev_name(&phydev->dev));
  12271. } else
  12272. printk(KERN_INFO
  12273. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  12274. tp->dev->name, tg3_phy_string(tp),
  12275. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12276. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12277. "10/100/1000Base-T")),
  12278. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12279. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12280. dev->name,
  12281. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12282. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12283. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12284. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12285. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12286. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12287. dev->name, tp->dma_rwctrl,
  12288. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  12289. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  12290. return 0;
  12291. err_out_apeunmap:
  12292. if (tp->aperegs) {
  12293. iounmap(tp->aperegs);
  12294. tp->aperegs = NULL;
  12295. }
  12296. err_out_iounmap:
  12297. if (tp->regs) {
  12298. iounmap(tp->regs);
  12299. tp->regs = NULL;
  12300. }
  12301. err_out_free_dev:
  12302. free_netdev(dev);
  12303. err_out_free_res:
  12304. pci_release_regions(pdev);
  12305. err_out_disable_pdev:
  12306. pci_disable_device(pdev);
  12307. pci_set_drvdata(pdev, NULL);
  12308. return err;
  12309. }
  12310. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12311. {
  12312. struct net_device *dev = pci_get_drvdata(pdev);
  12313. if (dev) {
  12314. struct tg3 *tp = netdev_priv(dev);
  12315. if (tp->fw)
  12316. release_firmware(tp->fw);
  12317. flush_scheduled_work();
  12318. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12319. tg3_phy_fini(tp);
  12320. tg3_mdio_fini(tp);
  12321. }
  12322. unregister_netdev(dev);
  12323. if (tp->aperegs) {
  12324. iounmap(tp->aperegs);
  12325. tp->aperegs = NULL;
  12326. }
  12327. if (tp->regs) {
  12328. iounmap(tp->regs);
  12329. tp->regs = NULL;
  12330. }
  12331. free_netdev(dev);
  12332. pci_release_regions(pdev);
  12333. pci_disable_device(pdev);
  12334. pci_set_drvdata(pdev, NULL);
  12335. }
  12336. }
  12337. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12338. {
  12339. struct net_device *dev = pci_get_drvdata(pdev);
  12340. struct tg3 *tp = netdev_priv(dev);
  12341. pci_power_t target_state;
  12342. int err;
  12343. /* PCI register 4 needs to be saved whether netif_running() or not.
  12344. * MSI address and data need to be saved if using MSI and
  12345. * netif_running().
  12346. */
  12347. pci_save_state(pdev);
  12348. if (!netif_running(dev))
  12349. return 0;
  12350. flush_scheduled_work();
  12351. tg3_phy_stop(tp);
  12352. tg3_netif_stop(tp);
  12353. del_timer_sync(&tp->timer);
  12354. tg3_full_lock(tp, 1);
  12355. tg3_disable_ints(tp);
  12356. tg3_full_unlock(tp);
  12357. netif_device_detach(dev);
  12358. tg3_full_lock(tp, 0);
  12359. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12360. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12361. tg3_full_unlock(tp);
  12362. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12363. err = tg3_set_power_state(tp, target_state);
  12364. if (err) {
  12365. int err2;
  12366. tg3_full_lock(tp, 0);
  12367. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12368. err2 = tg3_restart_hw(tp, 1);
  12369. if (err2)
  12370. goto out;
  12371. tp->timer.expires = jiffies + tp->timer_offset;
  12372. add_timer(&tp->timer);
  12373. netif_device_attach(dev);
  12374. tg3_netif_start(tp);
  12375. out:
  12376. tg3_full_unlock(tp);
  12377. if (!err2)
  12378. tg3_phy_start(tp);
  12379. }
  12380. return err;
  12381. }
  12382. static int tg3_resume(struct pci_dev *pdev)
  12383. {
  12384. struct net_device *dev = pci_get_drvdata(pdev);
  12385. struct tg3 *tp = netdev_priv(dev);
  12386. int err;
  12387. pci_restore_state(tp->pdev);
  12388. if (!netif_running(dev))
  12389. return 0;
  12390. err = tg3_set_power_state(tp, PCI_D0);
  12391. if (err)
  12392. return err;
  12393. netif_device_attach(dev);
  12394. tg3_full_lock(tp, 0);
  12395. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12396. err = tg3_restart_hw(tp, 1);
  12397. if (err)
  12398. goto out;
  12399. tp->timer.expires = jiffies + tp->timer_offset;
  12400. add_timer(&tp->timer);
  12401. tg3_netif_start(tp);
  12402. out:
  12403. tg3_full_unlock(tp);
  12404. if (!err)
  12405. tg3_phy_start(tp);
  12406. return err;
  12407. }
  12408. static struct pci_driver tg3_driver = {
  12409. .name = DRV_MODULE_NAME,
  12410. .id_table = tg3_pci_tbl,
  12411. .probe = tg3_init_one,
  12412. .remove = __devexit_p(tg3_remove_one),
  12413. .suspend = tg3_suspend,
  12414. .resume = tg3_resume
  12415. };
  12416. static int __init tg3_init(void)
  12417. {
  12418. return pci_register_driver(&tg3_driver);
  12419. }
  12420. static void __exit tg3_cleanup(void)
  12421. {
  12422. pci_unregister_driver(&tg3_driver);
  12423. }
  12424. module_init(tg3_init);
  12425. module_exit(tg3_cleanup);