ssb_driver_gige.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. #ifndef LINUX_SSB_DRIVER_GIGE_H_
  2. #define LINUX_SSB_DRIVER_GIGE_H_
  3. #include <linux/ssb/ssb.h>
  4. #include <linux/pci.h>
  5. #include <linux/spinlock.h>
  6. #ifdef CONFIG_SSB_DRIVER_GIGE
  7. #define SSB_GIGE_PCIIO 0x0000 /* PCI I/O Registers (1024 bytes) */
  8. #define SSB_GIGE_RESERVED 0x0400 /* Reserved (1024 bytes) */
  9. #define SSB_GIGE_PCICFG 0x0800 /* PCI config space (256 bytes) */
  10. #define SSB_GIGE_SHIM_FLUSHSTAT 0x0C00 /* PCI to OCP: Flush status control (32bit) */
  11. #define SSB_GIGE_SHIM_FLUSHRDA 0x0C04 /* PCI to OCP: Flush read address (32bit) */
  12. #define SSB_GIGE_SHIM_FLUSHTO 0x0C08 /* PCI to OCP: Flush timeout counter (32bit) */
  13. #define SSB_GIGE_SHIM_BARRIER 0x0C0C /* PCI to OCP: Barrier register (32bit) */
  14. #define SSB_GIGE_SHIM_MAOCPSI 0x0C10 /* PCI to OCP: MaocpSI Control (32bit) */
  15. #define SSB_GIGE_SHIM_SIOCPMA 0x0C14 /* PCI to OCP: SiocpMa Control (32bit) */
  16. /* TM Status High flags */
  17. #define SSB_GIGE_TMSHIGH_RGMII 0x00010000 /* Have an RGMII PHY-bus */
  18. /* TM Status Low flags */
  19. #define SSB_GIGE_TMSLOW_TXBYPASS 0x00080000 /* TX bypass (no delay) */
  20. #define SSB_GIGE_TMSLOW_RXBYPASS 0x00100000 /* RX bypass (no delay) */
  21. #define SSB_GIGE_TMSLOW_DLLEN 0x01000000 /* Enable DLL controls */
  22. /* Boardflags (low) */
  23. #define SSB_GIGE_BFL_ROBOSWITCH 0x0010
  24. #define SSB_GIGE_MEM_RES_NAME "SSB Broadcom 47xx GigE memory"
  25. #define SSB_GIGE_IO_RES_NAME "SSB Broadcom 47xx GigE I/O"
  26. struct ssb_gige {
  27. struct ssb_device *dev;
  28. spinlock_t lock;
  29. /* True, if the device has an RGMII bus.
  30. * False, if the device has a GMII bus. */
  31. bool has_rgmii;
  32. /* The PCI controller device. */
  33. struct pci_controller pci_controller;
  34. struct pci_ops pci_ops;
  35. struct resource mem_resource;
  36. struct resource io_resource;
  37. };
  38. /* Check whether a PCI device is a SSB Gigabit Ethernet core. */
  39. extern bool pdev_is_ssb_gige_core(struct pci_dev *pdev);
  40. /* Convert a pci_dev pointer to a ssb_gige pointer. */
  41. static inline struct ssb_gige * pdev_to_ssb_gige(struct pci_dev *pdev)
  42. {
  43. if (!pdev_is_ssb_gige_core(pdev))
  44. return NULL;
  45. return container_of(pdev->bus->ops, struct ssb_gige, pci_ops);
  46. }
  47. /* Returns whether the PHY is connected by an RGMII bus. */
  48. static inline bool ssb_gige_is_rgmii(struct pci_dev *pdev)
  49. {
  50. struct ssb_gige *dev = pdev_to_ssb_gige(pdev);
  51. return (dev ? dev->has_rgmii : 0);
  52. }
  53. /* Returns whether we have a Roboswitch. */
  54. static inline bool ssb_gige_have_roboswitch(struct pci_dev *pdev)
  55. {
  56. struct ssb_gige *dev = pdev_to_ssb_gige(pdev);
  57. if (dev)
  58. return !!(dev->dev->bus->sprom.boardflags_lo &
  59. SSB_GIGE_BFL_ROBOSWITCH);
  60. return 0;
  61. }
  62. /* Returns whether we can only do one DMA at once. */
  63. static inline bool ssb_gige_one_dma_at_once(struct pci_dev *pdev)
  64. {
  65. struct ssb_gige *dev = pdev_to_ssb_gige(pdev);
  66. if (dev)
  67. return ((dev->dev->bus->chip_id == 0x4785) &&
  68. (dev->dev->bus->chip_rev < 2));
  69. return 0;
  70. }
  71. /* Returns whether we must flush posted writes. */
  72. static inline bool ssb_gige_must_flush_posted_writes(struct pci_dev *pdev)
  73. {
  74. struct ssb_gige *dev = pdev_to_ssb_gige(pdev);
  75. if (dev)
  76. return (dev->dev->bus->chip_id == 0x4785);
  77. return 0;
  78. }
  79. #ifdef CONFIG_BCM47XX
  80. #include <asm/mach-bcm47xx/nvram.h>
  81. /* Get the device MAC address */
  82. static inline void ssb_gige_get_macaddr(struct pci_dev *pdev, u8 *macaddr)
  83. {
  84. char buf[20];
  85. if (nvram_getenv("et0macaddr", buf, sizeof(buf)) < 0)
  86. return;
  87. nvram_parse_macaddr(buf, macaddr);
  88. }
  89. #else
  90. static inline void ssb_gige_get_macaddr(struct pci_dev *pdev, u8 *macaddr)
  91. {
  92. }
  93. #endif
  94. extern int ssb_gige_pcibios_plat_dev_init(struct ssb_device *sdev,
  95. struct pci_dev *pdev);
  96. extern int ssb_gige_map_irq(struct ssb_device *sdev,
  97. const struct pci_dev *pdev);
  98. /* The GigE driver is not a standalone module, because we don't have support
  99. * for unregistering the driver. So we could not unload the module anyway. */
  100. extern int ssb_gige_init(void);
  101. static inline void ssb_gige_exit(void)
  102. {
  103. /* Currently we can not unregister the GigE driver,
  104. * because we can not unregister the PCI bridge. */
  105. BUG();
  106. }
  107. #else /* CONFIG_SSB_DRIVER_GIGE */
  108. /* Gigabit Ethernet driver disabled */
  109. static inline int ssb_gige_pcibios_plat_dev_init(struct ssb_device *sdev,
  110. struct pci_dev *pdev)
  111. {
  112. return -ENOSYS;
  113. }
  114. static inline int ssb_gige_map_irq(struct ssb_device *sdev,
  115. const struct pci_dev *pdev)
  116. {
  117. return -ENOSYS;
  118. }
  119. static inline int ssb_gige_init(void)
  120. {
  121. return 0;
  122. }
  123. static inline void ssb_gige_exit(void)
  124. {
  125. }
  126. static inline bool pdev_is_ssb_gige_core(struct pci_dev *pdev)
  127. {
  128. return 0;
  129. }
  130. static inline struct ssb_gige * pdev_to_ssb_gige(struct pci_dev *pdev)
  131. {
  132. return NULL;
  133. }
  134. static inline bool ssb_gige_is_rgmii(struct pci_dev *pdev)
  135. {
  136. return 0;
  137. }
  138. static inline bool ssb_gige_have_roboswitch(struct pci_dev *pdev)
  139. {
  140. return 0;
  141. }
  142. static inline bool ssb_gige_one_dma_at_once(struct pci_dev *pdev)
  143. {
  144. return 0;
  145. }
  146. static inline bool ssb_gige_must_flush_posted_writes(struct pci_dev *pdev)
  147. {
  148. return 0;
  149. }
  150. #endif /* CONFIG_SSB_DRIVER_GIGE */
  151. #endif /* LINUX_SSB_DRIVER_GIGE_H_ */