mfgpt_32.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365
  1. /*
  2. * Driver/API for AMD Geode Multi-Function General Purpose Timers (MFGPT)
  3. *
  4. * Copyright (C) 2006, Advanced Micro Devices, Inc.
  5. * Copyright (C) 2007, Andres Salomon <dilinger@debian.org>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of version 2 of the GNU General Public License
  9. * as published by the Free Software Foundation.
  10. *
  11. * The MFGPTs are documented in AMD Geode CS5536 Companion Device Data Book.
  12. */
  13. /*
  14. * We are using the 32.768kHz input clock - it's the only one that has the
  15. * ranges we find desirable. The following table lists the suitable
  16. * divisors and the associated Hz, minimum interval and the maximum interval:
  17. *
  18. * Divisor Hz Min Delta (s) Max Delta (s)
  19. * 1 32768 .00048828125 2.000
  20. * 2 16384 .0009765625 4.000
  21. * 4 8192 .001953125 8.000
  22. * 8 4096 .00390625 16.000
  23. * 16 2048 .0078125 32.000
  24. * 32 1024 .015625 64.000
  25. * 64 512 .03125 128.000
  26. * 128 256 .0625 256.000
  27. * 256 128 .125 512.000
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/interrupt.h>
  31. #include <asm/geode.h>
  32. static struct mfgpt_timer_t {
  33. unsigned int avail:1;
  34. } mfgpt_timers[MFGPT_MAX_TIMERS];
  35. /* Selected from the table above */
  36. #define MFGPT_DIVISOR 16
  37. #define MFGPT_SCALE 4 /* divisor = 2^(scale) */
  38. #define MFGPT_HZ (32768 / MFGPT_DIVISOR)
  39. #define MFGPT_PERIODIC (MFGPT_HZ / HZ)
  40. /* Allow for disabling of MFGPTs */
  41. static int disable;
  42. static int __init mfgpt_disable(char *s)
  43. {
  44. disable = 1;
  45. return 1;
  46. }
  47. __setup("nomfgpt", mfgpt_disable);
  48. /* Reset the MFGPT timers. This is required by some broken BIOSes which already
  49. * do the same and leave the system in an unstable state. TinyBIOS 0.98 is
  50. * affected at least (0.99 is OK with MFGPT workaround left to off).
  51. */
  52. static int __init mfgpt_fix(char *s)
  53. {
  54. u32 val, dummy;
  55. /* The following udocumented bit resets the MFGPT timers */
  56. val = 0xFF; dummy = 0;
  57. wrmsr(0x5140002B, val, dummy);
  58. return 1;
  59. }
  60. __setup("mfgptfix", mfgpt_fix);
  61. /*
  62. * Check whether any MFGPTs are available for the kernel to use. In most
  63. * cases, firmware that uses AMD's VSA code will claim all timers during
  64. * bootup; we certainly don't want to take them if they're already in use.
  65. * In other cases (such as with VSAless OpenFirmware), the system firmware
  66. * leaves timers available for us to use.
  67. */
  68. int __init geode_mfgpt_detect(void)
  69. {
  70. int count = 0, i;
  71. u16 val;
  72. if (disable) {
  73. printk(KERN_INFO "geode-mfgpt: Skipping MFGPT setup\n");
  74. return 0;
  75. }
  76. for (i = 0; i < MFGPT_MAX_TIMERS; i++) {
  77. val = geode_mfgpt_read(i, MFGPT_REG_SETUP);
  78. if (!(val & MFGPT_SETUP_SETUP)) {
  79. mfgpt_timers[i].avail = 1;
  80. count++;
  81. }
  82. }
  83. /* set up clock event device, if desired */
  84. i = mfgpt_timer_setup();
  85. return count;
  86. }
  87. int geode_mfgpt_toggle_event(int timer, int cmp, int event, int enable)
  88. {
  89. u32 msr, mask, value, dummy;
  90. int shift = (cmp == MFGPT_CMP1) ? 0 : 8;
  91. if (timer < 0 || timer >= MFGPT_MAX_TIMERS)
  92. return -EIO;
  93. /*
  94. * The register maps for these are described in sections 6.17.1.x of
  95. * the AMD Geode CS5536 Companion Device Data Book.
  96. */
  97. switch (event) {
  98. case MFGPT_EVENT_RESET:
  99. /*
  100. * XXX: According to the docs, we cannot reset timers above
  101. * 6; that is, resets for 7 and 8 will be ignored. Is this
  102. * a problem? -dilinger
  103. */
  104. msr = MFGPT_NR_MSR;
  105. mask = 1 << (timer + 24);
  106. break;
  107. case MFGPT_EVENT_NMI:
  108. msr = MFGPT_NR_MSR;
  109. mask = 1 << (timer + shift);
  110. break;
  111. case MFGPT_EVENT_IRQ:
  112. msr = MFGPT_IRQ_MSR;
  113. mask = 1 << (timer + shift);
  114. break;
  115. default:
  116. return -EIO;
  117. }
  118. rdmsr(msr, value, dummy);
  119. if (enable)
  120. value |= mask;
  121. else
  122. value &= ~mask;
  123. wrmsr(msr, value, dummy);
  124. return 0;
  125. }
  126. int geode_mfgpt_set_irq(int timer, int cmp, int irq, int enable)
  127. {
  128. u32 val, dummy;
  129. int offset;
  130. if (timer < 0 || timer >= MFGPT_MAX_TIMERS)
  131. return -EIO;
  132. if (geode_mfgpt_toggle_event(timer, cmp, MFGPT_EVENT_IRQ, enable))
  133. return -EIO;
  134. rdmsr(MSR_PIC_ZSEL_LOW, val, dummy);
  135. offset = (timer % 4) * 4;
  136. val &= ~((0xF << offset) | (0xF << (offset + 16)));
  137. if (enable) {
  138. val |= (irq & 0x0F) << (offset);
  139. val |= (irq & 0x0F) << (offset + 16);
  140. }
  141. wrmsr(MSR_PIC_ZSEL_LOW, val, dummy);
  142. return 0;
  143. }
  144. static int mfgpt_get(int timer)
  145. {
  146. mfgpt_timers[timer].avail = 0;
  147. printk(KERN_INFO "geode-mfgpt: Registered timer %d\n", timer);
  148. return timer;
  149. }
  150. int geode_mfgpt_alloc_timer(int timer, int domain)
  151. {
  152. int i;
  153. if (!geode_get_dev_base(GEODE_DEV_MFGPT))
  154. return -ENODEV;
  155. if (timer >= MFGPT_MAX_TIMERS)
  156. return -EIO;
  157. if (timer < 0) {
  158. /* Try to find an available timer */
  159. for (i = 0; i < MFGPT_MAX_TIMERS; i++) {
  160. if (mfgpt_timers[i].avail)
  161. return mfgpt_get(i);
  162. if (i == 5 && domain == MFGPT_DOMAIN_WORKING)
  163. break;
  164. }
  165. } else {
  166. /* If they requested a specific timer, try to honor that */
  167. if (mfgpt_timers[timer].avail)
  168. return mfgpt_get(timer);
  169. }
  170. /* No timers available - too bad */
  171. return -1;
  172. }
  173. #ifdef CONFIG_GEODE_MFGPT_TIMER
  174. /*
  175. * The MFPGT timers on the CS5536 provide us with suitable timers to use
  176. * as clock event sources - not as good as a HPET or APIC, but certainly
  177. * better then the PIT. This isn't a general purpose MFGPT driver, but
  178. * a simplified one designed specifically to act as a clock event source.
  179. * For full details about the MFGPT, please consult the CS5536 data sheet.
  180. */
  181. #include <linux/clocksource.h>
  182. #include <linux/clockchips.h>
  183. static unsigned int mfgpt_tick_mode = CLOCK_EVT_MODE_SHUTDOWN;
  184. static u16 mfgpt_event_clock;
  185. static int irq = 7;
  186. static int __init mfgpt_setup(char *str)
  187. {
  188. get_option(&str, &irq);
  189. return 1;
  190. }
  191. __setup("mfgpt_irq=", mfgpt_setup);
  192. static void mfgpt_disable_timer(u16 clock)
  193. {
  194. u16 val = geode_mfgpt_read(clock, MFGPT_REG_SETUP);
  195. geode_mfgpt_write(clock, MFGPT_REG_SETUP, val & ~MFGPT_SETUP_CNTEN);
  196. }
  197. static int mfgpt_next_event(unsigned long, struct clock_event_device *);
  198. static void mfgpt_set_mode(enum clock_event_mode, struct clock_event_device *);
  199. static struct clock_event_device mfgpt_clockevent = {
  200. .name = "mfgpt-timer",
  201. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  202. .set_mode = mfgpt_set_mode,
  203. .set_next_event = mfgpt_next_event,
  204. .rating = 250,
  205. .cpumask = CPU_MASK_ALL,
  206. .shift = 32
  207. };
  208. static void mfgpt_start_timer(u16 delta)
  209. {
  210. geode_mfgpt_write(mfgpt_event_clock, MFGPT_REG_CMP2, (u16) delta);
  211. geode_mfgpt_write(mfgpt_event_clock, MFGPT_REG_COUNTER, 0);
  212. geode_mfgpt_write(mfgpt_event_clock, MFGPT_REG_SETUP,
  213. MFGPT_SETUP_CNTEN | MFGPT_SETUP_CMP2);
  214. }
  215. static void mfgpt_set_mode(enum clock_event_mode mode,
  216. struct clock_event_device *evt)
  217. {
  218. mfgpt_disable_timer(mfgpt_event_clock);
  219. if (mode == CLOCK_EVT_MODE_PERIODIC)
  220. mfgpt_start_timer(MFGPT_PERIODIC);
  221. mfgpt_tick_mode = mode;
  222. }
  223. static int mfgpt_next_event(unsigned long delta, struct clock_event_device *evt)
  224. {
  225. mfgpt_start_timer(delta);
  226. return 0;
  227. }
  228. /* Assume (foolishly?), that this interrupt was due to our tick */
  229. static irqreturn_t mfgpt_tick(int irq, void *dev_id)
  230. {
  231. /* Turn off the clock (and clear the event) */
  232. mfgpt_disable_timer(mfgpt_event_clock);
  233. if (mfgpt_tick_mode == CLOCK_EVT_MODE_SHUTDOWN)
  234. return IRQ_HANDLED;
  235. /* Clear the counter */
  236. geode_mfgpt_write(mfgpt_event_clock, MFGPT_REG_COUNTER, 0);
  237. /* Restart the clock in periodic mode */
  238. if (mfgpt_tick_mode == CLOCK_EVT_MODE_PERIODIC) {
  239. geode_mfgpt_write(mfgpt_event_clock, MFGPT_REG_SETUP,
  240. MFGPT_SETUP_CNTEN | MFGPT_SETUP_CMP2);
  241. }
  242. mfgpt_clockevent.event_handler(&mfgpt_clockevent);
  243. return IRQ_HANDLED;
  244. }
  245. static struct irqaction mfgptirq = {
  246. .handler = mfgpt_tick,
  247. .flags = IRQF_DISABLED | IRQF_NOBALANCING,
  248. .mask = CPU_MASK_NONE,
  249. .name = "mfgpt-timer"
  250. };
  251. int __init mfgpt_timer_setup(void)
  252. {
  253. int timer, ret;
  254. u16 val;
  255. timer = geode_mfgpt_alloc_timer(MFGPT_TIMER_ANY, MFGPT_DOMAIN_WORKING);
  256. if (timer < 0) {
  257. printk(KERN_ERR
  258. "mfgpt-timer: Could not allocate a MFPGT timer\n");
  259. return -ENODEV;
  260. }
  261. mfgpt_event_clock = timer;
  262. /* Set up the IRQ on the MFGPT side */
  263. if (geode_mfgpt_setup_irq(mfgpt_event_clock, MFGPT_CMP2, irq)) {
  264. printk(KERN_ERR "mfgpt-timer: Could not set up IRQ %d\n", irq);
  265. return -EIO;
  266. }
  267. /* And register it with the kernel */
  268. ret = setup_irq(irq, &mfgptirq);
  269. if (ret) {
  270. printk(KERN_ERR
  271. "mfgpt-timer: Unable to set up the interrupt.\n");
  272. goto err;
  273. }
  274. /* Set the clock scale and enable the event mode for CMP2 */
  275. val = MFGPT_SCALE | (3 << 8);
  276. geode_mfgpt_write(mfgpt_event_clock, MFGPT_REG_SETUP, val);
  277. /* Set up the clock event */
  278. mfgpt_clockevent.mult = div_sc(MFGPT_HZ, NSEC_PER_SEC, 32);
  279. mfgpt_clockevent.min_delta_ns = clockevent_delta2ns(0xF,
  280. &mfgpt_clockevent);
  281. mfgpt_clockevent.max_delta_ns = clockevent_delta2ns(0xFFFE,
  282. &mfgpt_clockevent);
  283. printk(KERN_INFO
  284. "mfgpt-timer: registering the MFGT timer as a clock event.\n");
  285. clockevents_register_device(&mfgpt_clockevent);
  286. return 0;
  287. err:
  288. geode_mfgpt_release_irq(mfgpt_event_clock, MFGPT_CMP2, irq);
  289. printk(KERN_ERR
  290. "mfgpt-timer: Unable to set up the MFGPT clock source\n");
  291. return -EIO;
  292. }
  293. #endif