display.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516
  1. /*
  2. * OMAP2plus display device setup / initialization.
  3. *
  4. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  5. * Senthilvadivu Guruswamy
  6. * Sumit Semwal
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  13. * kind, whether express or implied; without even the implied warranty
  14. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/string.h>
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <linux/err.h>
  24. #include <linux/delay.h>
  25. #include <video/omapdss.h>
  26. #include "omap_hwmod.h"
  27. #include "omap_device.h"
  28. #include "omap-pm.h"
  29. #include "common.h"
  30. #include "soc.h"
  31. #include "iomap.h"
  32. #include "control.h"
  33. #include "display.h"
  34. #include "prm.h"
  35. #define DISPC_CONTROL 0x0040
  36. #define DISPC_CONTROL2 0x0238
  37. #define DISPC_CONTROL3 0x0848
  38. #define DISPC_IRQSTATUS 0x0018
  39. #define DSS_SYSCONFIG 0x10
  40. #define DSS_SYSSTATUS 0x14
  41. #define DSS_CONTROL 0x40
  42. #define DSS_SDI_CONTROL 0x44
  43. #define DSS_PLL_CONTROL 0x48
  44. #define LCD_EN_MASK (0x1 << 0)
  45. #define DIGIT_EN_MASK (0x1 << 1)
  46. #define FRAMEDONE_IRQ_SHIFT 0
  47. #define EVSYNC_EVEN_IRQ_SHIFT 2
  48. #define EVSYNC_ODD_IRQ_SHIFT 3
  49. #define FRAMEDONE2_IRQ_SHIFT 22
  50. #define FRAMEDONE3_IRQ_SHIFT 30
  51. #define FRAMEDONETV_IRQ_SHIFT 24
  52. /*
  53. * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC
  54. * reset before deciding that something has gone wrong
  55. */
  56. #define FRAMEDONE_IRQ_TIMEOUT 100
  57. static struct platform_device omap_display_device = {
  58. .name = "omapdss",
  59. .id = -1,
  60. .dev = {
  61. .platform_data = NULL,
  62. },
  63. };
  64. struct omap_dss_hwmod_data {
  65. const char *oh_name;
  66. const char *dev_name;
  67. const int id;
  68. };
  69. static const struct omap_dss_hwmod_data omap2_dss_hwmod_data[] __initconst = {
  70. { "dss_core", "omapdss_dss", -1 },
  71. { "dss_dispc", "omapdss_dispc", -1 },
  72. { "dss_rfbi", "omapdss_rfbi", -1 },
  73. { "dss_venc", "omapdss_venc", -1 },
  74. };
  75. static const struct omap_dss_hwmod_data omap3_dss_hwmod_data[] __initconst = {
  76. { "dss_core", "omapdss_dss", -1 },
  77. { "dss_dispc", "omapdss_dispc", -1 },
  78. { "dss_rfbi", "omapdss_rfbi", -1 },
  79. { "dss_venc", "omapdss_venc", -1 },
  80. { "dss_dsi1", "omapdss_dsi", 0 },
  81. };
  82. static const struct omap_dss_hwmod_data omap4_dss_hwmod_data[] __initconst = {
  83. { "dss_core", "omapdss_dss", -1 },
  84. { "dss_dispc", "omapdss_dispc", -1 },
  85. { "dss_rfbi", "omapdss_rfbi", -1 },
  86. { "dss_dsi1", "omapdss_dsi", 0 },
  87. { "dss_dsi2", "omapdss_dsi", 1 },
  88. { "dss_hdmi", "omapdss_hdmi", -1 },
  89. };
  90. static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask)
  91. {
  92. return 0;
  93. }
  94. static void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask)
  95. {
  96. }
  97. static int omap_dss_set_min_bus_tput(struct device *dev, unsigned long tput)
  98. {
  99. return omap_pm_set_min_bus_tput(dev, OCP_INITIATOR_AGENT, tput);
  100. }
  101. static struct platform_device *create_dss_pdev(const char *pdev_name,
  102. int pdev_id, const char *oh_name, void *pdata, int pdata_len,
  103. struct platform_device *parent)
  104. {
  105. struct platform_device *pdev;
  106. struct omap_device *od;
  107. struct omap_hwmod *ohs[1];
  108. struct omap_hwmod *oh;
  109. int r;
  110. oh = omap_hwmod_lookup(oh_name);
  111. if (!oh) {
  112. pr_err("Could not look up %s\n", oh_name);
  113. r = -ENODEV;
  114. goto err;
  115. }
  116. pdev = platform_device_alloc(pdev_name, pdev_id);
  117. if (!pdev) {
  118. pr_err("Could not create pdev for %s\n", pdev_name);
  119. r = -ENOMEM;
  120. goto err;
  121. }
  122. if (parent != NULL)
  123. pdev->dev.parent = &parent->dev;
  124. if (pdev->id != -1)
  125. dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id);
  126. else
  127. dev_set_name(&pdev->dev, "%s", pdev->name);
  128. ohs[0] = oh;
  129. od = omap_device_alloc(pdev, ohs, 1);
  130. if (IS_ERR(od)) {
  131. pr_err("Could not alloc omap_device for %s\n", pdev_name);
  132. r = -ENOMEM;
  133. goto err;
  134. }
  135. r = platform_device_add_data(pdev, pdata, pdata_len);
  136. if (r) {
  137. pr_err("Could not set pdata for %s\n", pdev_name);
  138. goto err;
  139. }
  140. r = omap_device_register(pdev);
  141. if (r) {
  142. pr_err("Could not register omap_device for %s\n", pdev_name);
  143. goto err;
  144. }
  145. return pdev;
  146. err:
  147. return ERR_PTR(r);
  148. }
  149. static struct platform_device *create_simple_dss_pdev(const char *pdev_name,
  150. int pdev_id, void *pdata, int pdata_len,
  151. struct platform_device *parent)
  152. {
  153. struct platform_device *pdev;
  154. int r;
  155. pdev = platform_device_alloc(pdev_name, pdev_id);
  156. if (!pdev) {
  157. pr_err("Could not create pdev for %s\n", pdev_name);
  158. r = -ENOMEM;
  159. goto err;
  160. }
  161. if (parent != NULL)
  162. pdev->dev.parent = &parent->dev;
  163. if (pdev->id != -1)
  164. dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id);
  165. else
  166. dev_set_name(&pdev->dev, "%s", pdev->name);
  167. r = platform_device_add_data(pdev, pdata, pdata_len);
  168. if (r) {
  169. pr_err("Could not set pdata for %s\n", pdev_name);
  170. goto err;
  171. }
  172. r = platform_device_add(pdev);
  173. if (r) {
  174. pr_err("Could not register platform_device for %s\n", pdev_name);
  175. goto err;
  176. }
  177. return pdev;
  178. err:
  179. return ERR_PTR(r);
  180. }
  181. static enum omapdss_version __init omap_display_get_version(void)
  182. {
  183. if (cpu_is_omap24xx())
  184. return OMAPDSS_VER_OMAP24xx;
  185. else if (cpu_is_omap3630())
  186. return OMAPDSS_VER_OMAP3630;
  187. else if (cpu_is_omap34xx()) {
  188. if (soc_is_am35xx()) {
  189. return OMAPDSS_VER_AM35xx;
  190. } else {
  191. if (omap_rev() < OMAP3430_REV_ES3_0)
  192. return OMAPDSS_VER_OMAP34xx_ES1;
  193. else
  194. return OMAPDSS_VER_OMAP34xx_ES3;
  195. }
  196. } else if (omap_rev() == OMAP4430_REV_ES1_0)
  197. return OMAPDSS_VER_OMAP4430_ES1;
  198. else if (omap_rev() == OMAP4430_REV_ES2_0 ||
  199. omap_rev() == OMAP4430_REV_ES2_1 ||
  200. omap_rev() == OMAP4430_REV_ES2_2)
  201. return OMAPDSS_VER_OMAP4430_ES2;
  202. else if (cpu_is_omap44xx())
  203. return OMAPDSS_VER_OMAP4;
  204. else if (soc_is_omap54xx())
  205. return OMAPDSS_VER_OMAP5;
  206. else
  207. return OMAPDSS_VER_UNKNOWN;
  208. }
  209. int __init omap_display_init(struct omap_dss_board_info *board_data)
  210. {
  211. int r = 0;
  212. struct platform_device *pdev;
  213. int i, oh_count;
  214. const struct omap_dss_hwmod_data *curr_dss_hwmod;
  215. struct platform_device *dss_pdev;
  216. enum omapdss_version ver;
  217. /* create omapdss device */
  218. ver = omap_display_get_version();
  219. if (ver == OMAPDSS_VER_UNKNOWN) {
  220. pr_err("DSS not supported on this SoC\n");
  221. return -ENODEV;
  222. }
  223. board_data->version = ver;
  224. board_data->dsi_enable_pads = omap_dsi_enable_pads;
  225. board_data->dsi_disable_pads = omap_dsi_disable_pads;
  226. board_data->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  227. board_data->set_min_bus_tput = omap_dss_set_min_bus_tput;
  228. omap_display_device.dev.platform_data = board_data;
  229. r = platform_device_register(&omap_display_device);
  230. if (r < 0) {
  231. pr_err("Unable to register omapdss device\n");
  232. return r;
  233. }
  234. /* create devices for dss hwmods */
  235. if (cpu_is_omap24xx()) {
  236. curr_dss_hwmod = omap2_dss_hwmod_data;
  237. oh_count = ARRAY_SIZE(omap2_dss_hwmod_data);
  238. } else if (cpu_is_omap34xx()) {
  239. curr_dss_hwmod = omap3_dss_hwmod_data;
  240. oh_count = ARRAY_SIZE(omap3_dss_hwmod_data);
  241. } else {
  242. curr_dss_hwmod = omap4_dss_hwmod_data;
  243. oh_count = ARRAY_SIZE(omap4_dss_hwmod_data);
  244. }
  245. /*
  246. * First create the pdev for dss_core, which is used as a parent device
  247. * by the other dss pdevs. Note: dss_core has to be the first item in
  248. * the hwmod list.
  249. */
  250. dss_pdev = create_dss_pdev(curr_dss_hwmod[0].dev_name,
  251. curr_dss_hwmod[0].id,
  252. curr_dss_hwmod[0].oh_name,
  253. board_data, sizeof(*board_data),
  254. NULL);
  255. if (IS_ERR(dss_pdev)) {
  256. pr_err("Could not build omap_device for %s\n",
  257. curr_dss_hwmod[0].oh_name);
  258. return PTR_ERR(dss_pdev);
  259. }
  260. for (i = 1; i < oh_count; i++) {
  261. pdev = create_dss_pdev(curr_dss_hwmod[i].dev_name,
  262. curr_dss_hwmod[i].id,
  263. curr_dss_hwmod[i].oh_name,
  264. board_data, sizeof(*board_data),
  265. dss_pdev);
  266. if (IS_ERR(pdev)) {
  267. pr_err("Could not build omap_device for %s\n",
  268. curr_dss_hwmod[i].oh_name);
  269. return PTR_ERR(pdev);
  270. }
  271. }
  272. /* Create devices for DPI and SDI */
  273. pdev = create_simple_dss_pdev("omapdss_dpi", 0,
  274. board_data, sizeof(*board_data), dss_pdev);
  275. if (IS_ERR(pdev)) {
  276. pr_err("Could not build platform_device for omapdss_dpi\n");
  277. return PTR_ERR(pdev);
  278. }
  279. if (cpu_is_omap34xx()) {
  280. pdev = create_simple_dss_pdev("omapdss_sdi", 0,
  281. board_data, sizeof(*board_data), dss_pdev);
  282. if (IS_ERR(pdev)) {
  283. pr_err("Could not build platform_device for omapdss_sdi\n");
  284. return PTR_ERR(pdev);
  285. }
  286. }
  287. /* create DRM device */
  288. r = omap_init_drm();
  289. if (r < 0) {
  290. pr_err("Unable to register omapdrm device\n");
  291. return r;
  292. }
  293. /* create vrfb device */
  294. r = omap_init_vrfb();
  295. if (r < 0) {
  296. pr_err("Unable to register omapvrfb device\n");
  297. return r;
  298. }
  299. /* create FB device */
  300. r = omap_init_fb();
  301. if (r < 0) {
  302. pr_err("Unable to register omapfb device\n");
  303. return r;
  304. }
  305. /* create V4L2 display device */
  306. r = omap_init_vout();
  307. if (r < 0) {
  308. pr_err("Unable to register omap_vout device\n");
  309. return r;
  310. }
  311. return 0;
  312. }
  313. static void dispc_disable_outputs(void)
  314. {
  315. u32 v, irq_mask = 0;
  316. bool lcd_en, digit_en, lcd2_en = false, lcd3_en = false;
  317. int i;
  318. struct omap_dss_dispc_dev_attr *da;
  319. struct omap_hwmod *oh;
  320. oh = omap_hwmod_lookup("dss_dispc");
  321. if (!oh) {
  322. WARN(1, "display: could not disable outputs during reset - could not find dss_dispc hwmod\n");
  323. return;
  324. }
  325. if (!oh->dev_attr) {
  326. pr_err("display: could not disable outputs during reset due to missing dev_attr\n");
  327. return;
  328. }
  329. da = (struct omap_dss_dispc_dev_attr *)oh->dev_attr;
  330. /* store value of LCDENABLE and DIGITENABLE bits */
  331. v = omap_hwmod_read(oh, DISPC_CONTROL);
  332. lcd_en = v & LCD_EN_MASK;
  333. digit_en = v & DIGIT_EN_MASK;
  334. /* store value of LCDENABLE for LCD2 */
  335. if (da->manager_count > 2) {
  336. v = omap_hwmod_read(oh, DISPC_CONTROL2);
  337. lcd2_en = v & LCD_EN_MASK;
  338. }
  339. /* store value of LCDENABLE for LCD3 */
  340. if (da->manager_count > 3) {
  341. v = omap_hwmod_read(oh, DISPC_CONTROL3);
  342. lcd3_en = v & LCD_EN_MASK;
  343. }
  344. if (!(lcd_en | digit_en | lcd2_en | lcd3_en))
  345. return; /* no managers currently enabled */
  346. /*
  347. * If any manager was enabled, we need to disable it before
  348. * DSS clocks are disabled or DISPC module is reset
  349. */
  350. if (lcd_en)
  351. irq_mask |= 1 << FRAMEDONE_IRQ_SHIFT;
  352. if (digit_en) {
  353. if (da->has_framedonetv_irq) {
  354. irq_mask |= 1 << FRAMEDONETV_IRQ_SHIFT;
  355. } else {
  356. irq_mask |= 1 << EVSYNC_EVEN_IRQ_SHIFT |
  357. 1 << EVSYNC_ODD_IRQ_SHIFT;
  358. }
  359. }
  360. if (lcd2_en)
  361. irq_mask |= 1 << FRAMEDONE2_IRQ_SHIFT;
  362. if (lcd3_en)
  363. irq_mask |= 1 << FRAMEDONE3_IRQ_SHIFT;
  364. /*
  365. * clear any previous FRAMEDONE, FRAMEDONETV,
  366. * EVSYNC_EVEN/ODD, FRAMEDONE2 or FRAMEDONE3 interrupts
  367. */
  368. omap_hwmod_write(irq_mask, oh, DISPC_IRQSTATUS);
  369. /* disable LCD and TV managers */
  370. v = omap_hwmod_read(oh, DISPC_CONTROL);
  371. v &= ~(LCD_EN_MASK | DIGIT_EN_MASK);
  372. omap_hwmod_write(v, oh, DISPC_CONTROL);
  373. /* disable LCD2 manager */
  374. if (da->manager_count > 2) {
  375. v = omap_hwmod_read(oh, DISPC_CONTROL2);
  376. v &= ~LCD_EN_MASK;
  377. omap_hwmod_write(v, oh, DISPC_CONTROL2);
  378. }
  379. /* disable LCD3 manager */
  380. if (da->manager_count > 3) {
  381. v = omap_hwmod_read(oh, DISPC_CONTROL3);
  382. v &= ~LCD_EN_MASK;
  383. omap_hwmod_write(v, oh, DISPC_CONTROL3);
  384. }
  385. i = 0;
  386. while ((omap_hwmod_read(oh, DISPC_IRQSTATUS) & irq_mask) !=
  387. irq_mask) {
  388. i++;
  389. if (i > FRAMEDONE_IRQ_TIMEOUT) {
  390. pr_err("didn't get FRAMEDONE1/2/3 or TV interrupt\n");
  391. break;
  392. }
  393. mdelay(1);
  394. }
  395. }
  396. int omap_dss_reset(struct omap_hwmod *oh)
  397. {
  398. struct omap_hwmod_opt_clk *oc;
  399. int c = 0;
  400. int i, r;
  401. if (!(oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)) {
  402. pr_err("dss_core: hwmod data doesn't contain reset data\n");
  403. return -EINVAL;
  404. }
  405. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  406. if (oc->_clk)
  407. clk_prepare_enable(oc->_clk);
  408. dispc_disable_outputs();
  409. /* clear SDI registers */
  410. if (cpu_is_omap3430()) {
  411. omap_hwmod_write(0x0, oh, DSS_SDI_CONTROL);
  412. omap_hwmod_write(0x0, oh, DSS_PLL_CONTROL);
  413. }
  414. /*
  415. * clear DSS_CONTROL register to switch DSS clock sources to
  416. * PRCM clock, if any
  417. */
  418. omap_hwmod_write(0x0, oh, DSS_CONTROL);
  419. omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs)
  420. & SYSS_RESETDONE_MASK),
  421. MAX_MODULE_SOFTRESET_WAIT, c);
  422. if (c == MAX_MODULE_SOFTRESET_WAIT)
  423. pr_warning("dss_core: waiting for reset to finish failed\n");
  424. else
  425. pr_debug("dss_core: softreset done\n");
  426. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  427. if (oc->_clk)
  428. clk_disable_unprepare(oc->_clk);
  429. r = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  430. return r;
  431. }