Kconfig 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE if PCI || ISA || PCMCIA
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  13. select HAVE_ARCH_KGDB
  14. select HAVE_KPROBES if !XIP_KERNEL
  15. select HAVE_KRETPROBES if (HAVE_KPROBES)
  16. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  17. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  18. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  19. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  20. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  21. select HAVE_GENERIC_DMA_COHERENT
  22. select HAVE_KERNEL_GZIP
  23. select HAVE_KERNEL_LZO
  24. select HAVE_KERNEL_LZMA
  25. select HAVE_KERNEL_XZ
  26. select HAVE_IRQ_WORK
  27. select HAVE_PERF_EVENTS
  28. select PERF_USE_VMALLOC
  29. select HAVE_REGS_AND_STACK_ACCESS_API
  30. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  31. select HAVE_C_RECORDMCOUNT
  32. select HAVE_GENERIC_HARDIRQS
  33. select GENERIC_IRQ_SHOW
  34. select CPU_PM if (SUSPEND || CPU_IDLE)
  35. select GENERIC_PCI_IOMAP
  36. select HAVE_BPF_JIT if NET
  37. help
  38. The ARM series is a line of low-power-consumption RISC chip designs
  39. licensed by ARM Ltd and targeted at embedded applications and
  40. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  41. manufactured, but legacy ARM-based PC hardware remains popular in
  42. Europe. There is an ARM Linux project with a web page at
  43. <http://www.arm.linux.org.uk/>.
  44. config ARM_HAS_SG_CHAIN
  45. bool
  46. config HAVE_PWM
  47. bool
  48. config MIGHT_HAVE_PCI
  49. bool
  50. config SYS_SUPPORTS_APM_EMULATION
  51. bool
  52. config GENERIC_GPIO
  53. bool
  54. config ARCH_USES_GETTIMEOFFSET
  55. bool
  56. default n
  57. config GENERIC_CLOCKEVENTS
  58. bool
  59. config GENERIC_CLOCKEVENTS_BROADCAST
  60. bool
  61. depends on GENERIC_CLOCKEVENTS
  62. default y if SMP
  63. config KTIME_SCALAR
  64. bool
  65. default y
  66. config HAVE_TCM
  67. bool
  68. select GENERIC_ALLOCATOR
  69. config HAVE_PROC_CPU
  70. bool
  71. config NO_IOPORT
  72. bool
  73. config EISA
  74. bool
  75. ---help---
  76. The Extended Industry Standard Architecture (EISA) bus was
  77. developed as an open alternative to the IBM MicroChannel bus.
  78. The EISA bus provided some of the features of the IBM MicroChannel
  79. bus while maintaining backward compatibility with cards made for
  80. the older ISA bus. The EISA bus saw limited use between 1988 and
  81. 1995 when it was made obsolete by the PCI bus.
  82. Say Y here if you are building a kernel for an EISA-based machine.
  83. Otherwise, say N.
  84. config SBUS
  85. bool
  86. config MCA
  87. bool
  88. help
  89. MicroChannel Architecture is found in some IBM PS/2 machines and
  90. laptops. It is a bus system similar to PCI or ISA. See
  91. <file:Documentation/mca.txt> (and especially the web page given
  92. there) before attempting to build an MCA bus kernel.
  93. config STACKTRACE_SUPPORT
  94. bool
  95. default y
  96. config HAVE_LATENCYTOP_SUPPORT
  97. bool
  98. depends on !SMP
  99. default y
  100. config LOCKDEP_SUPPORT
  101. bool
  102. default y
  103. config TRACE_IRQFLAGS_SUPPORT
  104. bool
  105. default y
  106. config HARDIRQS_SW_RESEND
  107. bool
  108. default y
  109. config GENERIC_IRQ_PROBE
  110. bool
  111. default y
  112. config GENERIC_LOCKBREAK
  113. bool
  114. default y
  115. depends on SMP && PREEMPT
  116. config RWSEM_GENERIC_SPINLOCK
  117. bool
  118. default y
  119. config RWSEM_XCHGADD_ALGORITHM
  120. bool
  121. config ARCH_HAS_ILOG2_U32
  122. bool
  123. config ARCH_HAS_ILOG2_U64
  124. bool
  125. config ARCH_HAS_CPUFREQ
  126. bool
  127. help
  128. Internal node to signify that the ARCH has CPUFREQ support
  129. and that the relevant menu configurations are displayed for
  130. it.
  131. config ARCH_HAS_CPU_IDLE_WAIT
  132. def_bool y
  133. config GENERIC_HWEIGHT
  134. bool
  135. default y
  136. config GENERIC_CALIBRATE_DELAY
  137. bool
  138. default y
  139. config ARCH_MAY_HAVE_PC_FDC
  140. bool
  141. config ZONE_DMA
  142. bool
  143. config NEED_DMA_MAP_STATE
  144. def_bool y
  145. config GENERIC_ISA_DMA
  146. bool
  147. config FIQ
  148. bool
  149. config ARCH_MTD_XIP
  150. bool
  151. config VECTORS_BASE
  152. hex
  153. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  154. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  155. default 0x00000000
  156. help
  157. The base address of exception vectors.
  158. config ARM_PATCH_PHYS_VIRT
  159. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  160. default y
  161. depends on !XIP_KERNEL && MMU
  162. depends on !ARCH_REALVIEW || !SPARSEMEM
  163. help
  164. Patch phys-to-virt and virt-to-phys translation functions at
  165. boot and module load time according to the position of the
  166. kernel in system memory.
  167. This can only be used with non-XIP MMU kernels where the base
  168. of physical memory is at a 16MB boundary.
  169. Only disable this option if you know that you do not require
  170. this feature (eg, building a kernel for a single machine) and
  171. you need to shrink the kernel to the minimal size.
  172. config NEED_MACH_MEMORY_H
  173. bool
  174. help
  175. Select this when mach/memory.h is required to provide special
  176. definitions for this platform. The need for mach/memory.h should
  177. be avoided when possible.
  178. config PHYS_OFFSET
  179. hex "Physical address of main memory" if MMU
  180. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  181. default DRAM_BASE if !MMU
  182. help
  183. Please provide the physical address corresponding to the
  184. location of main memory in your system.
  185. config GENERIC_BUG
  186. def_bool y
  187. depends on BUG
  188. source "init/Kconfig"
  189. source "kernel/Kconfig.freezer"
  190. menu "System Type"
  191. config MMU
  192. bool "MMU-based Paged Memory Management Support"
  193. default y
  194. help
  195. Select if you want MMU-based virtualised addressing space
  196. support by paged memory management. If unsure, say 'Y'.
  197. #
  198. # The "ARM system type" choice list is ordered alphabetically by option
  199. # text. Please add new entries in the option alphabetic order.
  200. #
  201. choice
  202. prompt "ARM system type"
  203. default ARCH_VERSATILE
  204. config ARCH_INTEGRATOR
  205. bool "ARM Ltd. Integrator family"
  206. select ARM_AMBA
  207. select ARCH_HAS_CPUFREQ
  208. select CLKDEV_LOOKUP
  209. select HAVE_MACH_CLKDEV
  210. select HAVE_TCM
  211. select ICST
  212. select GENERIC_CLOCKEVENTS
  213. select PLAT_VERSATILE
  214. select PLAT_VERSATILE_FPGA_IRQ
  215. select NEED_MACH_MEMORY_H
  216. select SPARSE_IRQ
  217. help
  218. Support for ARM's Integrator platform.
  219. config ARCH_REALVIEW
  220. bool "ARM Ltd. RealView family"
  221. select ARM_AMBA
  222. select CLKDEV_LOOKUP
  223. select HAVE_MACH_CLKDEV
  224. select ICST
  225. select GENERIC_CLOCKEVENTS
  226. select ARCH_WANT_OPTIONAL_GPIOLIB
  227. select PLAT_VERSATILE
  228. select PLAT_VERSATILE_CLCD
  229. select ARM_TIMER_SP804
  230. select GPIO_PL061 if GPIOLIB
  231. select NEED_MACH_MEMORY_H
  232. help
  233. This enables support for ARM Ltd RealView boards.
  234. config ARCH_VERSATILE
  235. bool "ARM Ltd. Versatile family"
  236. select ARM_AMBA
  237. select ARM_VIC
  238. select CLKDEV_LOOKUP
  239. select HAVE_MACH_CLKDEV
  240. select ICST
  241. select GENERIC_CLOCKEVENTS
  242. select ARCH_WANT_OPTIONAL_GPIOLIB
  243. select PLAT_VERSATILE
  244. select PLAT_VERSATILE_CLCD
  245. select PLAT_VERSATILE_FPGA_IRQ
  246. select ARM_TIMER_SP804
  247. help
  248. This enables support for ARM Ltd Versatile board.
  249. config ARCH_VEXPRESS
  250. bool "ARM Ltd. Versatile Express family"
  251. select ARCH_WANT_OPTIONAL_GPIOLIB
  252. select ARM_AMBA
  253. select ARM_TIMER_SP804
  254. select CLKDEV_LOOKUP
  255. select HAVE_MACH_CLKDEV
  256. select GENERIC_CLOCKEVENTS
  257. select HAVE_CLK
  258. select HAVE_PATA_PLATFORM
  259. select ICST
  260. select NO_IOPORT
  261. select PLAT_VERSATILE
  262. select PLAT_VERSATILE_CLCD
  263. help
  264. This enables support for the ARM Ltd Versatile Express boards.
  265. config ARCH_AT91
  266. bool "Atmel AT91"
  267. select ARCH_REQUIRE_GPIOLIB
  268. select HAVE_CLK
  269. select CLKDEV_LOOKUP
  270. help
  271. This enables support for systems based on the Atmel AT91RM9200,
  272. AT91SAM9 and AT91CAP9 processors.
  273. config ARCH_BCMRING
  274. bool "Broadcom BCMRING"
  275. depends on MMU
  276. select CPU_V6
  277. select ARM_AMBA
  278. select ARM_TIMER_SP804
  279. select CLKDEV_LOOKUP
  280. select GENERIC_CLOCKEVENTS
  281. select ARCH_WANT_OPTIONAL_GPIOLIB
  282. help
  283. Support for Broadcom's BCMRing platform.
  284. config ARCH_HIGHBANK
  285. bool "Calxeda Highbank-based"
  286. select ARCH_WANT_OPTIONAL_GPIOLIB
  287. select ARM_AMBA
  288. select ARM_GIC
  289. select ARM_TIMER_SP804
  290. select CACHE_L2X0
  291. select CLKDEV_LOOKUP
  292. select CPU_V7
  293. select GENERIC_CLOCKEVENTS
  294. select HAVE_ARM_SCU
  295. select HAVE_SMP
  296. select SPARSE_IRQ
  297. select USE_OF
  298. help
  299. Support for the Calxeda Highbank SoC based boards.
  300. config ARCH_CLPS711X
  301. bool "Cirrus Logic CLPS711x/EP721x-based"
  302. select CPU_ARM720T
  303. select ARCH_USES_GETTIMEOFFSET
  304. select NEED_MACH_MEMORY_H
  305. help
  306. Support for Cirrus Logic 711x/721x based boards.
  307. config ARCH_CNS3XXX
  308. bool "Cavium Networks CNS3XXX family"
  309. select CPU_V6K
  310. select GENERIC_CLOCKEVENTS
  311. select ARM_GIC
  312. select MIGHT_HAVE_CACHE_L2X0
  313. select MIGHT_HAVE_PCI
  314. select PCI_DOMAINS if PCI
  315. help
  316. Support for Cavium Networks CNS3XXX platform.
  317. config ARCH_GEMINI
  318. bool "Cortina Systems Gemini"
  319. select CPU_FA526
  320. select ARCH_REQUIRE_GPIOLIB
  321. select ARCH_USES_GETTIMEOFFSET
  322. help
  323. Support for the Cortina Systems Gemini family SoCs
  324. config ARCH_PRIMA2
  325. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  326. select CPU_V7
  327. select NO_IOPORT
  328. select GENERIC_CLOCKEVENTS
  329. select CLKDEV_LOOKUP
  330. select GENERIC_IRQ_CHIP
  331. select MIGHT_HAVE_CACHE_L2X0
  332. select USE_OF
  333. select ZONE_DMA
  334. help
  335. Support for CSR SiRFSoC ARM Cortex A9 Platform
  336. config ARCH_EBSA110
  337. bool "EBSA-110"
  338. select CPU_SA110
  339. select ISA
  340. select NO_IOPORT
  341. select ARCH_USES_GETTIMEOFFSET
  342. select NEED_MACH_MEMORY_H
  343. help
  344. This is an evaluation board for the StrongARM processor available
  345. from Digital. It has limited hardware on-board, including an
  346. Ethernet interface, two PCMCIA sockets, two serial ports and a
  347. parallel port.
  348. config ARCH_EP93XX
  349. bool "EP93xx-based"
  350. select CPU_ARM920T
  351. select ARM_AMBA
  352. select ARM_VIC
  353. select CLKDEV_LOOKUP
  354. select ARCH_REQUIRE_GPIOLIB
  355. select ARCH_HAS_HOLES_MEMORYMODEL
  356. select ARCH_USES_GETTIMEOFFSET
  357. select NEED_MACH_MEMORY_H
  358. help
  359. This enables support for the Cirrus EP93xx series of CPUs.
  360. config ARCH_FOOTBRIDGE
  361. bool "FootBridge"
  362. select CPU_SA110
  363. select FOOTBRIDGE
  364. select GENERIC_CLOCKEVENTS
  365. select HAVE_IDE
  366. select NEED_MACH_MEMORY_H
  367. help
  368. Support for systems based on the DC21285 companion chip
  369. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  370. config ARCH_MXC
  371. bool "Freescale MXC/iMX-based"
  372. select GENERIC_CLOCKEVENTS
  373. select ARCH_REQUIRE_GPIOLIB
  374. select CLKDEV_LOOKUP
  375. select CLKSRC_MMIO
  376. select GENERIC_IRQ_CHIP
  377. select MULTI_IRQ_HANDLER
  378. help
  379. Support for Freescale MXC/iMX-based family of processors
  380. config ARCH_MXS
  381. bool "Freescale MXS-based"
  382. select GENERIC_CLOCKEVENTS
  383. select ARCH_REQUIRE_GPIOLIB
  384. select CLKDEV_LOOKUP
  385. select CLKSRC_MMIO
  386. select HAVE_CLK_PREPARE
  387. help
  388. Support for Freescale MXS-based family of processors
  389. config ARCH_NETX
  390. bool "Hilscher NetX based"
  391. select CLKSRC_MMIO
  392. select CPU_ARM926T
  393. select ARM_VIC
  394. select GENERIC_CLOCKEVENTS
  395. help
  396. This enables support for systems based on the Hilscher NetX Soc
  397. config ARCH_H720X
  398. bool "Hynix HMS720x-based"
  399. select CPU_ARM720T
  400. select ISA_DMA_API
  401. select ARCH_USES_GETTIMEOFFSET
  402. help
  403. This enables support for systems based on the Hynix HMS720x
  404. config ARCH_IOP13XX
  405. bool "IOP13xx-based"
  406. depends on MMU
  407. select CPU_XSC3
  408. select PLAT_IOP
  409. select PCI
  410. select ARCH_SUPPORTS_MSI
  411. select VMSPLIT_1G
  412. select NEED_MACH_MEMORY_H
  413. help
  414. Support for Intel's IOP13XX (XScale) family of processors.
  415. config ARCH_IOP32X
  416. bool "IOP32x-based"
  417. depends on MMU
  418. select CPU_XSCALE
  419. select PLAT_IOP
  420. select PCI
  421. select ARCH_REQUIRE_GPIOLIB
  422. help
  423. Support for Intel's 80219 and IOP32X (XScale) family of
  424. processors.
  425. config ARCH_IOP33X
  426. bool "IOP33x-based"
  427. depends on MMU
  428. select CPU_XSCALE
  429. select PLAT_IOP
  430. select PCI
  431. select ARCH_REQUIRE_GPIOLIB
  432. help
  433. Support for Intel's IOP33X (XScale) family of processors.
  434. config ARCH_IXP23XX
  435. bool "IXP23XX-based"
  436. depends on MMU
  437. select CPU_XSC3
  438. select PCI
  439. select ARCH_USES_GETTIMEOFFSET
  440. select NEED_MACH_MEMORY_H
  441. help
  442. Support for Intel's IXP23xx (XScale) family of processors.
  443. config ARCH_IXP2000
  444. bool "IXP2400/2800-based"
  445. depends on MMU
  446. select CPU_XSCALE
  447. select PCI
  448. select ARCH_USES_GETTIMEOFFSET
  449. select NEED_MACH_MEMORY_H
  450. help
  451. Support for Intel's IXP2400/2800 (XScale) family of processors.
  452. config ARCH_IXP4XX
  453. bool "IXP4xx-based"
  454. depends on MMU
  455. select CLKSRC_MMIO
  456. select CPU_XSCALE
  457. select GENERIC_GPIO
  458. select GENERIC_CLOCKEVENTS
  459. select MIGHT_HAVE_PCI
  460. select DMABOUNCE if PCI
  461. help
  462. Support for Intel's IXP4XX (XScale) family of processors.
  463. config ARCH_DOVE
  464. bool "Marvell Dove"
  465. select CPU_V7
  466. select PCI
  467. select ARCH_REQUIRE_GPIOLIB
  468. select GENERIC_CLOCKEVENTS
  469. select PLAT_ORION
  470. help
  471. Support for the Marvell Dove SoC 88AP510
  472. config ARCH_KIRKWOOD
  473. bool "Marvell Kirkwood"
  474. select CPU_FEROCEON
  475. select PCI
  476. select ARCH_REQUIRE_GPIOLIB
  477. select GENERIC_CLOCKEVENTS
  478. select PLAT_ORION
  479. help
  480. Support for the following Marvell Kirkwood series SoCs:
  481. 88F6180, 88F6192 and 88F6281.
  482. config ARCH_LPC32XX
  483. bool "NXP LPC32XX"
  484. select CLKSRC_MMIO
  485. select CPU_ARM926T
  486. select ARCH_REQUIRE_GPIOLIB
  487. select HAVE_IDE
  488. select ARM_AMBA
  489. select USB_ARCH_HAS_OHCI
  490. select CLKDEV_LOOKUP
  491. select GENERIC_CLOCKEVENTS
  492. help
  493. Support for the NXP LPC32XX family of processors
  494. config ARCH_MV78XX0
  495. bool "Marvell MV78xx0"
  496. select CPU_FEROCEON
  497. select PCI
  498. select ARCH_REQUIRE_GPIOLIB
  499. select GENERIC_CLOCKEVENTS
  500. select PLAT_ORION
  501. help
  502. Support for the following Marvell MV78xx0 series SoCs:
  503. MV781x0, MV782x0.
  504. config ARCH_ORION5X
  505. bool "Marvell Orion"
  506. depends on MMU
  507. select CPU_FEROCEON
  508. select PCI
  509. select ARCH_REQUIRE_GPIOLIB
  510. select GENERIC_CLOCKEVENTS
  511. select PLAT_ORION
  512. help
  513. Support for the following Marvell Orion 5x series SoCs:
  514. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  515. Orion-2 (5281), Orion-1-90 (6183).
  516. config ARCH_MMP
  517. bool "Marvell PXA168/910/MMP2"
  518. depends on MMU
  519. select ARCH_REQUIRE_GPIOLIB
  520. select CLKDEV_LOOKUP
  521. select GENERIC_CLOCKEVENTS
  522. select GPIO_PXA
  523. select TICK_ONESHOT
  524. select PLAT_PXA
  525. select SPARSE_IRQ
  526. select GENERIC_ALLOCATOR
  527. help
  528. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  529. config ARCH_KS8695
  530. bool "Micrel/Kendin KS8695"
  531. select CPU_ARM922T
  532. select ARCH_REQUIRE_GPIOLIB
  533. select ARCH_USES_GETTIMEOFFSET
  534. select NEED_MACH_MEMORY_H
  535. help
  536. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  537. System-on-Chip devices.
  538. config ARCH_W90X900
  539. bool "Nuvoton W90X900 CPU"
  540. select CPU_ARM926T
  541. select ARCH_REQUIRE_GPIOLIB
  542. select CLKDEV_LOOKUP
  543. select CLKSRC_MMIO
  544. select GENERIC_CLOCKEVENTS
  545. help
  546. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  547. At present, the w90x900 has been renamed nuc900, regarding
  548. the ARM series product line, you can login the following
  549. link address to know more.
  550. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  551. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  552. config ARCH_TEGRA
  553. bool "NVIDIA Tegra"
  554. select CLKDEV_LOOKUP
  555. select CLKSRC_MMIO
  556. select GENERIC_CLOCKEVENTS
  557. select GENERIC_GPIO
  558. select HAVE_CLK
  559. select HAVE_SMP
  560. select MIGHT_HAVE_CACHE_L2X0
  561. select ARCH_HAS_CPUFREQ
  562. help
  563. This enables support for NVIDIA Tegra based systems (Tegra APX,
  564. Tegra 6xx and Tegra 2 series).
  565. config ARCH_PICOXCELL
  566. bool "Picochip picoXcell"
  567. select ARCH_REQUIRE_GPIOLIB
  568. select ARM_PATCH_PHYS_VIRT
  569. select ARM_VIC
  570. select CPU_V6K
  571. select DW_APB_TIMER
  572. select GENERIC_CLOCKEVENTS
  573. select GENERIC_GPIO
  574. select HAVE_TCM
  575. select NO_IOPORT
  576. select SPARSE_IRQ
  577. select USE_OF
  578. help
  579. This enables support for systems based on the Picochip picoXcell
  580. family of Femtocell devices. The picoxcell support requires device tree
  581. for all boards.
  582. config ARCH_PNX4008
  583. bool "Philips Nexperia PNX4008 Mobile"
  584. select CPU_ARM926T
  585. select CLKDEV_LOOKUP
  586. select ARCH_USES_GETTIMEOFFSET
  587. help
  588. This enables support for Philips PNX4008 mobile platform.
  589. config ARCH_PXA
  590. bool "PXA2xx/PXA3xx-based"
  591. depends on MMU
  592. select ARCH_MTD_XIP
  593. select ARCH_HAS_CPUFREQ
  594. select CLKDEV_LOOKUP
  595. select CLKSRC_MMIO
  596. select ARCH_REQUIRE_GPIOLIB
  597. select GENERIC_CLOCKEVENTS
  598. select GPIO_PXA
  599. select TICK_ONESHOT
  600. select PLAT_PXA
  601. select SPARSE_IRQ
  602. select AUTO_ZRELADDR
  603. select MULTI_IRQ_HANDLER
  604. select ARM_CPU_SUSPEND if PM
  605. select HAVE_IDE
  606. help
  607. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  608. config ARCH_MSM
  609. bool "Qualcomm MSM"
  610. select HAVE_CLK
  611. select GENERIC_CLOCKEVENTS
  612. select ARCH_REQUIRE_GPIOLIB
  613. select CLKDEV_LOOKUP
  614. help
  615. Support for Qualcomm MSM/QSD based systems. This runs on the
  616. apps processor of the MSM/QSD and depends on a shared memory
  617. interface to the modem processor which runs the baseband
  618. stack and controls some vital subsystems
  619. (clock and power control, etc).
  620. config ARCH_SHMOBILE
  621. bool "Renesas SH-Mobile / R-Mobile"
  622. select HAVE_CLK
  623. select CLKDEV_LOOKUP
  624. select HAVE_MACH_CLKDEV
  625. select HAVE_SMP
  626. select GENERIC_CLOCKEVENTS
  627. select MIGHT_HAVE_CACHE_L2X0
  628. select NO_IOPORT
  629. select SPARSE_IRQ
  630. select MULTI_IRQ_HANDLER
  631. select PM_GENERIC_DOMAINS if PM
  632. select NEED_MACH_MEMORY_H
  633. help
  634. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  635. config ARCH_RPC
  636. bool "RiscPC"
  637. select ARCH_ACORN
  638. select FIQ
  639. select TIMER_ACORN
  640. select ARCH_MAY_HAVE_PC_FDC
  641. select HAVE_PATA_PLATFORM
  642. select ISA_DMA_API
  643. select NO_IOPORT
  644. select ARCH_SPARSEMEM_ENABLE
  645. select ARCH_USES_GETTIMEOFFSET
  646. select HAVE_IDE
  647. select NEED_MACH_MEMORY_H
  648. help
  649. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  650. CD-ROM interface, serial and parallel port, and the floppy drive.
  651. config ARCH_SA1100
  652. bool "SA1100-based"
  653. select CLKSRC_MMIO
  654. select CPU_SA1100
  655. select ISA
  656. select ARCH_SPARSEMEM_ENABLE
  657. select ARCH_MTD_XIP
  658. select ARCH_HAS_CPUFREQ
  659. select CPU_FREQ
  660. select GENERIC_CLOCKEVENTS
  661. select CLKDEV_LOOKUP
  662. select TICK_ONESHOT
  663. select ARCH_REQUIRE_GPIOLIB
  664. select HAVE_IDE
  665. select NEED_MACH_MEMORY_H
  666. help
  667. Support for StrongARM 11x0 based boards.
  668. config ARCH_S3C2410
  669. bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
  670. select GENERIC_GPIO
  671. select ARCH_HAS_CPUFREQ
  672. select HAVE_CLK
  673. select CLKDEV_LOOKUP
  674. select ARCH_USES_GETTIMEOFFSET
  675. select HAVE_S3C2410_I2C if I2C
  676. help
  677. Samsung S3C2410X CPU based systems, such as the Simtec Electronics
  678. BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
  679. the Samsung SMDK2410 development board (and derivatives).
  680. Note, the S3C2416 and the S3C2450 are so close that they even share
  681. the same SoC ID code. This means that there is no separate machine
  682. directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
  683. config ARCH_S3C64XX
  684. bool "Samsung S3C64XX"
  685. select PLAT_SAMSUNG
  686. select CPU_V6
  687. select ARM_VIC
  688. select HAVE_CLK
  689. select HAVE_TCM
  690. select CLKDEV_LOOKUP
  691. select NO_IOPORT
  692. select ARCH_USES_GETTIMEOFFSET
  693. select ARCH_HAS_CPUFREQ
  694. select ARCH_REQUIRE_GPIOLIB
  695. select SAMSUNG_CLKSRC
  696. select SAMSUNG_IRQ_VIC_TIMER
  697. select S3C_GPIO_TRACK
  698. select S3C_DEV_NAND
  699. select USB_ARCH_HAS_OHCI
  700. select SAMSUNG_GPIOLIB_4BIT
  701. select HAVE_S3C2410_I2C if I2C
  702. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  703. help
  704. Samsung S3C64XX series based systems
  705. config ARCH_S5P64X0
  706. bool "Samsung S5P6440 S5P6450"
  707. select CPU_V6
  708. select GENERIC_GPIO
  709. select HAVE_CLK
  710. select CLKDEV_LOOKUP
  711. select CLKSRC_MMIO
  712. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  713. select GENERIC_CLOCKEVENTS
  714. select HAVE_S3C2410_I2C if I2C
  715. select HAVE_S3C_RTC if RTC_CLASS
  716. help
  717. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  718. SMDK6450.
  719. config ARCH_S5PC100
  720. bool "Samsung S5PC100"
  721. select GENERIC_GPIO
  722. select HAVE_CLK
  723. select CLKDEV_LOOKUP
  724. select CPU_V7
  725. select ARM_L1_CACHE_SHIFT_6
  726. select ARCH_USES_GETTIMEOFFSET
  727. select HAVE_S3C2410_I2C if I2C
  728. select HAVE_S3C_RTC if RTC_CLASS
  729. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  730. help
  731. Samsung S5PC100 series based systems
  732. config ARCH_S5PV210
  733. bool "Samsung S5PV210/S5PC110"
  734. select CPU_V7
  735. select ARCH_SPARSEMEM_ENABLE
  736. select ARCH_HAS_HOLES_MEMORYMODEL
  737. select GENERIC_GPIO
  738. select HAVE_CLK
  739. select CLKDEV_LOOKUP
  740. select CLKSRC_MMIO
  741. select ARM_L1_CACHE_SHIFT_6
  742. select ARCH_HAS_CPUFREQ
  743. select GENERIC_CLOCKEVENTS
  744. select HAVE_S3C2410_I2C if I2C
  745. select HAVE_S3C_RTC if RTC_CLASS
  746. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  747. select NEED_MACH_MEMORY_H
  748. help
  749. Samsung S5PV210/S5PC110 series based systems
  750. config ARCH_EXYNOS
  751. bool "SAMSUNG EXYNOS"
  752. select CPU_V7
  753. select ARCH_SPARSEMEM_ENABLE
  754. select ARCH_HAS_HOLES_MEMORYMODEL
  755. select GENERIC_GPIO
  756. select HAVE_CLK
  757. select CLKDEV_LOOKUP
  758. select ARCH_HAS_CPUFREQ
  759. select GENERIC_CLOCKEVENTS
  760. select HAVE_S3C_RTC if RTC_CLASS
  761. select HAVE_S3C2410_I2C if I2C
  762. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  763. select NEED_MACH_MEMORY_H
  764. help
  765. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  766. config ARCH_SHARK
  767. bool "Shark"
  768. select CPU_SA110
  769. select ISA
  770. select ISA_DMA
  771. select ZONE_DMA
  772. select PCI
  773. select ARCH_USES_GETTIMEOFFSET
  774. select NEED_MACH_MEMORY_H
  775. help
  776. Support for the StrongARM based Digital DNARD machine, also known
  777. as "Shark" (<http://www.shark-linux.de/shark.html>).
  778. config ARCH_U300
  779. bool "ST-Ericsson U300 Series"
  780. depends on MMU
  781. select CLKSRC_MMIO
  782. select CPU_ARM926T
  783. select HAVE_TCM
  784. select ARM_AMBA
  785. select ARM_PATCH_PHYS_VIRT
  786. select ARM_VIC
  787. select GENERIC_CLOCKEVENTS
  788. select CLKDEV_LOOKUP
  789. select HAVE_MACH_CLKDEV
  790. select GENERIC_GPIO
  791. select ARCH_REQUIRE_GPIOLIB
  792. help
  793. Support for ST-Ericsson U300 series mobile platforms.
  794. config ARCH_U8500
  795. bool "ST-Ericsson U8500 Series"
  796. select CPU_V7
  797. select ARM_AMBA
  798. select GENERIC_CLOCKEVENTS
  799. select CLKDEV_LOOKUP
  800. select ARCH_REQUIRE_GPIOLIB
  801. select ARCH_HAS_CPUFREQ
  802. select HAVE_SMP
  803. select MIGHT_HAVE_CACHE_L2X0
  804. help
  805. Support for ST-Ericsson's Ux500 architecture
  806. config ARCH_NOMADIK
  807. bool "STMicroelectronics Nomadik"
  808. select ARM_AMBA
  809. select ARM_VIC
  810. select CPU_ARM926T
  811. select CLKDEV_LOOKUP
  812. select GENERIC_CLOCKEVENTS
  813. select MIGHT_HAVE_CACHE_L2X0
  814. select ARCH_REQUIRE_GPIOLIB
  815. help
  816. Support for the Nomadik platform by ST-Ericsson
  817. config ARCH_DAVINCI
  818. bool "TI DaVinci"
  819. select GENERIC_CLOCKEVENTS
  820. select ARCH_REQUIRE_GPIOLIB
  821. select ZONE_DMA
  822. select HAVE_IDE
  823. select CLKDEV_LOOKUP
  824. select GENERIC_ALLOCATOR
  825. select GENERIC_IRQ_CHIP
  826. select ARCH_HAS_HOLES_MEMORYMODEL
  827. help
  828. Support for TI's DaVinci platform.
  829. config ARCH_OMAP
  830. bool "TI OMAP"
  831. select HAVE_CLK
  832. select ARCH_REQUIRE_GPIOLIB
  833. select ARCH_HAS_CPUFREQ
  834. select CLKSRC_MMIO
  835. select GENERIC_CLOCKEVENTS
  836. select ARCH_HAS_HOLES_MEMORYMODEL
  837. help
  838. Support for TI's OMAP platform (OMAP1/2/3/4).
  839. config PLAT_SPEAR
  840. bool "ST SPEAr"
  841. select ARM_AMBA
  842. select ARCH_REQUIRE_GPIOLIB
  843. select CLKDEV_LOOKUP
  844. select CLKSRC_MMIO
  845. select GENERIC_CLOCKEVENTS
  846. select HAVE_CLK
  847. help
  848. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  849. config ARCH_VT8500
  850. bool "VIA/WonderMedia 85xx"
  851. select CPU_ARM926T
  852. select GENERIC_GPIO
  853. select ARCH_HAS_CPUFREQ
  854. select GENERIC_CLOCKEVENTS
  855. select ARCH_REQUIRE_GPIOLIB
  856. select HAVE_PWM
  857. help
  858. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  859. config ARCH_ZYNQ
  860. bool "Xilinx Zynq ARM Cortex A9 Platform"
  861. select CPU_V7
  862. select GENERIC_CLOCKEVENTS
  863. select CLKDEV_LOOKUP
  864. select ARM_GIC
  865. select ARM_AMBA
  866. select ICST
  867. select MIGHT_HAVE_CACHE_L2X0
  868. select USE_OF
  869. help
  870. Support for Xilinx Zynq ARM Cortex A9 Platform
  871. endchoice
  872. #
  873. # This is sorted alphabetically by mach-* pathname. However, plat-*
  874. # Kconfigs may be included either alphabetically (according to the
  875. # plat- suffix) or along side the corresponding mach-* source.
  876. #
  877. source "arch/arm/mach-at91/Kconfig"
  878. source "arch/arm/mach-bcmring/Kconfig"
  879. source "arch/arm/mach-clps711x/Kconfig"
  880. source "arch/arm/mach-cns3xxx/Kconfig"
  881. source "arch/arm/mach-davinci/Kconfig"
  882. source "arch/arm/mach-dove/Kconfig"
  883. source "arch/arm/mach-ep93xx/Kconfig"
  884. source "arch/arm/mach-footbridge/Kconfig"
  885. source "arch/arm/mach-gemini/Kconfig"
  886. source "arch/arm/mach-h720x/Kconfig"
  887. source "arch/arm/mach-integrator/Kconfig"
  888. source "arch/arm/mach-iop32x/Kconfig"
  889. source "arch/arm/mach-iop33x/Kconfig"
  890. source "arch/arm/mach-iop13xx/Kconfig"
  891. source "arch/arm/mach-ixp4xx/Kconfig"
  892. source "arch/arm/mach-ixp2000/Kconfig"
  893. source "arch/arm/mach-ixp23xx/Kconfig"
  894. source "arch/arm/mach-kirkwood/Kconfig"
  895. source "arch/arm/mach-ks8695/Kconfig"
  896. source "arch/arm/mach-lpc32xx/Kconfig"
  897. source "arch/arm/mach-msm/Kconfig"
  898. source "arch/arm/mach-mv78xx0/Kconfig"
  899. source "arch/arm/plat-mxc/Kconfig"
  900. source "arch/arm/mach-mxs/Kconfig"
  901. source "arch/arm/mach-netx/Kconfig"
  902. source "arch/arm/mach-nomadik/Kconfig"
  903. source "arch/arm/plat-nomadik/Kconfig"
  904. source "arch/arm/plat-omap/Kconfig"
  905. source "arch/arm/mach-omap1/Kconfig"
  906. source "arch/arm/mach-omap2/Kconfig"
  907. source "arch/arm/mach-orion5x/Kconfig"
  908. source "arch/arm/mach-pxa/Kconfig"
  909. source "arch/arm/plat-pxa/Kconfig"
  910. source "arch/arm/mach-mmp/Kconfig"
  911. source "arch/arm/mach-realview/Kconfig"
  912. source "arch/arm/mach-sa1100/Kconfig"
  913. source "arch/arm/plat-samsung/Kconfig"
  914. source "arch/arm/plat-s3c24xx/Kconfig"
  915. source "arch/arm/plat-s5p/Kconfig"
  916. source "arch/arm/plat-spear/Kconfig"
  917. if ARCH_S3C2410
  918. source "arch/arm/mach-s3c2410/Kconfig"
  919. source "arch/arm/mach-s3c2412/Kconfig"
  920. source "arch/arm/mach-s3c2416/Kconfig"
  921. source "arch/arm/mach-s3c2440/Kconfig"
  922. source "arch/arm/mach-s3c2443/Kconfig"
  923. endif
  924. if ARCH_S3C64XX
  925. source "arch/arm/mach-s3c64xx/Kconfig"
  926. endif
  927. source "arch/arm/mach-s5p64x0/Kconfig"
  928. source "arch/arm/mach-s5pc100/Kconfig"
  929. source "arch/arm/mach-s5pv210/Kconfig"
  930. source "arch/arm/mach-exynos/Kconfig"
  931. source "arch/arm/mach-shmobile/Kconfig"
  932. source "arch/arm/mach-tegra/Kconfig"
  933. source "arch/arm/mach-u300/Kconfig"
  934. source "arch/arm/mach-ux500/Kconfig"
  935. source "arch/arm/mach-versatile/Kconfig"
  936. source "arch/arm/mach-vexpress/Kconfig"
  937. source "arch/arm/plat-versatile/Kconfig"
  938. source "arch/arm/mach-vt8500/Kconfig"
  939. source "arch/arm/mach-w90x900/Kconfig"
  940. # Definitions to make life easier
  941. config ARCH_ACORN
  942. bool
  943. config PLAT_IOP
  944. bool
  945. select GENERIC_CLOCKEVENTS
  946. config PLAT_ORION
  947. bool
  948. select CLKSRC_MMIO
  949. select GENERIC_IRQ_CHIP
  950. config PLAT_PXA
  951. bool
  952. config PLAT_VERSATILE
  953. bool
  954. config ARM_TIMER_SP804
  955. bool
  956. select CLKSRC_MMIO
  957. source arch/arm/mm/Kconfig
  958. config ARM_NR_BANKS
  959. int
  960. default 16 if ARCH_EP93XX
  961. default 8
  962. config IWMMXT
  963. bool "Enable iWMMXt support"
  964. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  965. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  966. help
  967. Enable support for iWMMXt context switching at run time if
  968. running on a CPU that supports it.
  969. config XSCALE_PMU
  970. bool
  971. depends on CPU_XSCALE
  972. default y
  973. config CPU_HAS_PMU
  974. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  975. (!ARCH_OMAP3 || OMAP3_EMU)
  976. default y
  977. bool
  978. config MULTI_IRQ_HANDLER
  979. bool
  980. help
  981. Allow each machine to specify it's own IRQ handler at run time.
  982. if !MMU
  983. source "arch/arm/Kconfig-nommu"
  984. endif
  985. config ARM_ERRATA_411920
  986. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  987. depends on CPU_V6 || CPU_V6K
  988. help
  989. Invalidation of the Instruction Cache operation can
  990. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  991. It does not affect the MPCore. This option enables the ARM Ltd.
  992. recommended workaround.
  993. config ARM_ERRATA_430973
  994. bool "ARM errata: Stale prediction on replaced interworking branch"
  995. depends on CPU_V7
  996. help
  997. This option enables the workaround for the 430973 Cortex-A8
  998. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  999. interworking branch is replaced with another code sequence at the
  1000. same virtual address, whether due to self-modifying code or virtual
  1001. to physical address re-mapping, Cortex-A8 does not recover from the
  1002. stale interworking branch prediction. This results in Cortex-A8
  1003. executing the new code sequence in the incorrect ARM or Thumb state.
  1004. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1005. and also flushes the branch target cache at every context switch.
  1006. Note that setting specific bits in the ACTLR register may not be
  1007. available in non-secure mode.
  1008. config ARM_ERRATA_458693
  1009. bool "ARM errata: Processor deadlock when a false hazard is created"
  1010. depends on CPU_V7
  1011. help
  1012. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1013. erratum. For very specific sequences of memory operations, it is
  1014. possible for a hazard condition intended for a cache line to instead
  1015. be incorrectly associated with a different cache line. This false
  1016. hazard might then cause a processor deadlock. The workaround enables
  1017. the L1 caching of the NEON accesses and disables the PLD instruction
  1018. in the ACTLR register. Note that setting specific bits in the ACTLR
  1019. register may not be available in non-secure mode.
  1020. config ARM_ERRATA_460075
  1021. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1022. depends on CPU_V7
  1023. help
  1024. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1025. erratum. Any asynchronous access to the L2 cache may encounter a
  1026. situation in which recent store transactions to the L2 cache are lost
  1027. and overwritten with stale memory contents from external memory. The
  1028. workaround disables the write-allocate mode for the L2 cache via the
  1029. ACTLR register. Note that setting specific bits in the ACTLR register
  1030. may not be available in non-secure mode.
  1031. config ARM_ERRATA_742230
  1032. bool "ARM errata: DMB operation may be faulty"
  1033. depends on CPU_V7 && SMP
  1034. help
  1035. This option enables the workaround for the 742230 Cortex-A9
  1036. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1037. between two write operations may not ensure the correct visibility
  1038. ordering of the two writes. This workaround sets a specific bit in
  1039. the diagnostic register of the Cortex-A9 which causes the DMB
  1040. instruction to behave as a DSB, ensuring the correct behaviour of
  1041. the two writes.
  1042. config ARM_ERRATA_742231
  1043. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1044. depends on CPU_V7 && SMP
  1045. help
  1046. This option enables the workaround for the 742231 Cortex-A9
  1047. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1048. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1049. accessing some data located in the same cache line, may get corrupted
  1050. data due to bad handling of the address hazard when the line gets
  1051. replaced from one of the CPUs at the same time as another CPU is
  1052. accessing it. This workaround sets specific bits in the diagnostic
  1053. register of the Cortex-A9 which reduces the linefill issuing
  1054. capabilities of the processor.
  1055. config PL310_ERRATA_588369
  1056. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1057. depends on CACHE_L2X0
  1058. help
  1059. The PL310 L2 cache controller implements three types of Clean &
  1060. Invalidate maintenance operations: by Physical Address
  1061. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1062. They are architecturally defined to behave as the execution of a
  1063. clean operation followed immediately by an invalidate operation,
  1064. both performing to the same memory location. This functionality
  1065. is not correctly implemented in PL310 as clean lines are not
  1066. invalidated as a result of these operations.
  1067. config ARM_ERRATA_720789
  1068. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1069. depends on CPU_V7
  1070. help
  1071. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1072. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1073. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1074. As a consequence of this erratum, some TLB entries which should be
  1075. invalidated are not, resulting in an incoherency in the system page
  1076. tables. The workaround changes the TLB flushing routines to invalidate
  1077. entries regardless of the ASID.
  1078. config PL310_ERRATA_727915
  1079. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1080. depends on CACHE_L2X0
  1081. help
  1082. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1083. operation (offset 0x7FC). This operation runs in background so that
  1084. PL310 can handle normal accesses while it is in progress. Under very
  1085. rare circumstances, due to this erratum, write data can be lost when
  1086. PL310 treats a cacheable write transaction during a Clean &
  1087. Invalidate by Way operation.
  1088. config ARM_ERRATA_743622
  1089. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1090. depends on CPU_V7
  1091. help
  1092. This option enables the workaround for the 743622 Cortex-A9
  1093. (r2p0..r2p2) erratum. Under very rare conditions, a faulty
  1094. optimisation in the Cortex-A9 Store Buffer may lead to data
  1095. corruption. This workaround sets a specific bit in the diagnostic
  1096. register of the Cortex-A9 which disables the Store Buffer
  1097. optimisation, preventing the defect from occurring. This has no
  1098. visible impact on the overall performance or power consumption of the
  1099. processor.
  1100. config ARM_ERRATA_751472
  1101. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1102. depends on CPU_V7
  1103. help
  1104. This option enables the workaround for the 751472 Cortex-A9 (prior
  1105. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1106. completion of a following broadcasted operation if the second
  1107. operation is received by a CPU before the ICIALLUIS has completed,
  1108. potentially leading to corrupted entries in the cache or TLB.
  1109. config PL310_ERRATA_753970
  1110. bool "PL310 errata: cache sync operation may be faulty"
  1111. depends on CACHE_PL310
  1112. help
  1113. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1114. Under some condition the effect of cache sync operation on
  1115. the store buffer still remains when the operation completes.
  1116. This means that the store buffer is always asked to drain and
  1117. this prevents it from merging any further writes. The workaround
  1118. is to replace the normal offset of cache sync operation (0x730)
  1119. by another offset targeting an unmapped PL310 register 0x740.
  1120. This has the same effect as the cache sync operation: store buffer
  1121. drain and waiting for all buffers empty.
  1122. config ARM_ERRATA_754322
  1123. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1124. depends on CPU_V7
  1125. help
  1126. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1127. r3p*) erratum. A speculative memory access may cause a page table walk
  1128. which starts prior to an ASID switch but completes afterwards. This
  1129. can populate the micro-TLB with a stale entry which may be hit with
  1130. the new ASID. This workaround places two dsb instructions in the mm
  1131. switching code so that no page table walks can cross the ASID switch.
  1132. config ARM_ERRATA_754327
  1133. bool "ARM errata: no automatic Store Buffer drain"
  1134. depends on CPU_V7 && SMP
  1135. help
  1136. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1137. r2p0) erratum. The Store Buffer does not have any automatic draining
  1138. mechanism and therefore a livelock may occur if an external agent
  1139. continuously polls a memory location waiting to observe an update.
  1140. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1141. written polling loops from denying visibility of updates to memory.
  1142. config ARM_ERRATA_364296
  1143. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1144. depends on CPU_V6 && !SMP
  1145. help
  1146. This options enables the workaround for the 364296 ARM1136
  1147. r0p2 erratum (possible cache data corruption with
  1148. hit-under-miss enabled). It sets the undocumented bit 31 in
  1149. the auxiliary control register and the FI bit in the control
  1150. register, thus disabling hit-under-miss without putting the
  1151. processor into full low interrupt latency mode. ARM11MPCore
  1152. is not affected.
  1153. config ARM_ERRATA_764369
  1154. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1155. depends on CPU_V7 && SMP
  1156. help
  1157. This option enables the workaround for erratum 764369
  1158. affecting Cortex-A9 MPCore with two or more processors (all
  1159. current revisions). Under certain timing circumstances, a data
  1160. cache line maintenance operation by MVA targeting an Inner
  1161. Shareable memory region may fail to proceed up to either the
  1162. Point of Coherency or to the Point of Unification of the
  1163. system. This workaround adds a DSB instruction before the
  1164. relevant cache maintenance functions and sets a specific bit
  1165. in the diagnostic control register of the SCU.
  1166. config PL310_ERRATA_769419
  1167. bool "PL310 errata: no automatic Store Buffer drain"
  1168. depends on CACHE_L2X0
  1169. help
  1170. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1171. not automatically drain. This can cause normal, non-cacheable
  1172. writes to be retained when the memory system is idle, leading
  1173. to suboptimal I/O performance for drivers using coherent DMA.
  1174. This option adds a write barrier to the cpu_idle loop so that,
  1175. on systems with an outer cache, the store buffer is drained
  1176. explicitly.
  1177. endmenu
  1178. source "arch/arm/common/Kconfig"
  1179. menu "Bus support"
  1180. config ARM_AMBA
  1181. bool
  1182. config ISA
  1183. bool
  1184. help
  1185. Find out whether you have ISA slots on your motherboard. ISA is the
  1186. name of a bus system, i.e. the way the CPU talks to the other stuff
  1187. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1188. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1189. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1190. # Select ISA DMA controller support
  1191. config ISA_DMA
  1192. bool
  1193. select ISA_DMA_API
  1194. # Select ISA DMA interface
  1195. config ISA_DMA_API
  1196. bool
  1197. config PCI
  1198. bool "PCI support" if MIGHT_HAVE_PCI
  1199. help
  1200. Find out whether you have a PCI motherboard. PCI is the name of a
  1201. bus system, i.e. the way the CPU talks to the other stuff inside
  1202. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1203. VESA. If you have PCI, say Y, otherwise N.
  1204. config PCI_DOMAINS
  1205. bool
  1206. depends on PCI
  1207. config PCI_NANOENGINE
  1208. bool "BSE nanoEngine PCI support"
  1209. depends on SA1100_NANOENGINE
  1210. help
  1211. Enable PCI on the BSE nanoEngine board.
  1212. config PCI_SYSCALL
  1213. def_bool PCI
  1214. # Select the host bridge type
  1215. config PCI_HOST_VIA82C505
  1216. bool
  1217. depends on PCI && ARCH_SHARK
  1218. default y
  1219. config PCI_HOST_ITE8152
  1220. bool
  1221. depends on PCI && MACH_ARMCORE
  1222. default y
  1223. select DMABOUNCE
  1224. source "drivers/pci/Kconfig"
  1225. source "drivers/pcmcia/Kconfig"
  1226. endmenu
  1227. menu "Kernel Features"
  1228. source "kernel/time/Kconfig"
  1229. config HAVE_SMP
  1230. bool
  1231. help
  1232. This option should be selected by machines which have an SMP-
  1233. capable CPU.
  1234. The only effect of this option is to make the SMP-related
  1235. options available to the user for configuration.
  1236. config SMP
  1237. bool "Symmetric Multi-Processing"
  1238. depends on CPU_V6K || CPU_V7
  1239. depends on GENERIC_CLOCKEVENTS
  1240. depends on HAVE_SMP
  1241. depends on MMU
  1242. select USE_GENERIC_SMP_HELPERS
  1243. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1244. help
  1245. This enables support for systems with more than one CPU. If you have
  1246. a system with only one CPU, like most personal computers, say N. If
  1247. you have a system with more than one CPU, say Y.
  1248. If you say N here, the kernel will run on single and multiprocessor
  1249. machines, but will use only one CPU of a multiprocessor machine. If
  1250. you say Y here, the kernel will run on many, but not all, single
  1251. processor machines. On a single processor machine, the kernel will
  1252. run faster if you say N here.
  1253. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1254. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1255. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1256. If you don't know what to do here, say N.
  1257. config SMP_ON_UP
  1258. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1259. depends on EXPERIMENTAL
  1260. depends on SMP && !XIP_KERNEL
  1261. default y
  1262. help
  1263. SMP kernels contain instructions which fail on non-SMP processors.
  1264. Enabling this option allows the kernel to modify itself to make
  1265. these instructions safe. Disabling it allows about 1K of space
  1266. savings.
  1267. If you don't know what to do here, say Y.
  1268. config ARM_CPU_TOPOLOGY
  1269. bool "Support cpu topology definition"
  1270. depends on SMP && CPU_V7
  1271. default y
  1272. help
  1273. Support ARM cpu topology definition. The MPIDR register defines
  1274. affinity between processors which is then used to describe the cpu
  1275. topology of an ARM System.
  1276. config SCHED_MC
  1277. bool "Multi-core scheduler support"
  1278. depends on ARM_CPU_TOPOLOGY
  1279. help
  1280. Multi-core scheduler support improves the CPU scheduler's decision
  1281. making when dealing with multi-core CPU chips at a cost of slightly
  1282. increased overhead in some places. If unsure say N here.
  1283. config SCHED_SMT
  1284. bool "SMT scheduler support"
  1285. depends on ARM_CPU_TOPOLOGY
  1286. help
  1287. Improves the CPU scheduler's decision making when dealing with
  1288. MultiThreading at a cost of slightly increased overhead in some
  1289. places. If unsure say N here.
  1290. config HAVE_ARM_SCU
  1291. bool
  1292. help
  1293. This option enables support for the ARM system coherency unit
  1294. config HAVE_ARM_TWD
  1295. bool
  1296. depends on SMP
  1297. select TICK_ONESHOT
  1298. help
  1299. This options enables support for the ARM timer and watchdog unit
  1300. choice
  1301. prompt "Memory split"
  1302. default VMSPLIT_3G
  1303. help
  1304. Select the desired split between kernel and user memory.
  1305. If you are not absolutely sure what you are doing, leave this
  1306. option alone!
  1307. config VMSPLIT_3G
  1308. bool "3G/1G user/kernel split"
  1309. config VMSPLIT_2G
  1310. bool "2G/2G user/kernel split"
  1311. config VMSPLIT_1G
  1312. bool "1G/3G user/kernel split"
  1313. endchoice
  1314. config PAGE_OFFSET
  1315. hex
  1316. default 0x40000000 if VMSPLIT_1G
  1317. default 0x80000000 if VMSPLIT_2G
  1318. default 0xC0000000
  1319. config NR_CPUS
  1320. int "Maximum number of CPUs (2-32)"
  1321. range 2 32
  1322. depends on SMP
  1323. default "4"
  1324. config HOTPLUG_CPU
  1325. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1326. depends on SMP && HOTPLUG && EXPERIMENTAL
  1327. help
  1328. Say Y here to experiment with turning CPUs off and on. CPUs
  1329. can be controlled through /sys/devices/system/cpu.
  1330. config LOCAL_TIMERS
  1331. bool "Use local timer interrupts"
  1332. depends on SMP
  1333. default y
  1334. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1335. help
  1336. Enable support for local timers on SMP platforms, rather then the
  1337. legacy IPI broadcast method. Local timers allows the system
  1338. accounting to be spread across the timer interval, preventing a
  1339. "thundering herd" at every timer tick.
  1340. config ARCH_NR_GPIO
  1341. int
  1342. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1343. default 350 if ARCH_U8500
  1344. default 0
  1345. help
  1346. Maximum number of GPIOs in the system.
  1347. If unsure, leave the default value.
  1348. source kernel/Kconfig.preempt
  1349. config HZ
  1350. int
  1351. default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
  1352. ARCH_S5PV210 || ARCH_EXYNOS4
  1353. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1354. default AT91_TIMER_HZ if ARCH_AT91
  1355. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1356. default 100
  1357. config THUMB2_KERNEL
  1358. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1359. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1360. select AEABI
  1361. select ARM_ASM_UNIFIED
  1362. select ARM_UNWIND
  1363. help
  1364. By enabling this option, the kernel will be compiled in
  1365. Thumb-2 mode. A compiler/assembler that understand the unified
  1366. ARM-Thumb syntax is needed.
  1367. If unsure, say N.
  1368. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1369. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1370. depends on THUMB2_KERNEL && MODULES
  1371. default y
  1372. help
  1373. Various binutils versions can resolve Thumb-2 branches to
  1374. locally-defined, preemptible global symbols as short-range "b.n"
  1375. branch instructions.
  1376. This is a problem, because there's no guarantee the final
  1377. destination of the symbol, or any candidate locations for a
  1378. trampoline, are within range of the branch. For this reason, the
  1379. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1380. relocation in modules at all, and it makes little sense to add
  1381. support.
  1382. The symptom is that the kernel fails with an "unsupported
  1383. relocation" error when loading some modules.
  1384. Until fixed tools are available, passing
  1385. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1386. code which hits this problem, at the cost of a bit of extra runtime
  1387. stack usage in some cases.
  1388. The problem is described in more detail at:
  1389. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1390. Only Thumb-2 kernels are affected.
  1391. Unless you are sure your tools don't have this problem, say Y.
  1392. config ARM_ASM_UNIFIED
  1393. bool
  1394. config AEABI
  1395. bool "Use the ARM EABI to compile the kernel"
  1396. help
  1397. This option allows for the kernel to be compiled using the latest
  1398. ARM ABI (aka EABI). This is only useful if you are using a user
  1399. space environment that is also compiled with EABI.
  1400. Since there are major incompatibilities between the legacy ABI and
  1401. EABI, especially with regard to structure member alignment, this
  1402. option also changes the kernel syscall calling convention to
  1403. disambiguate both ABIs and allow for backward compatibility support
  1404. (selected with CONFIG_OABI_COMPAT).
  1405. To use this you need GCC version 4.0.0 or later.
  1406. config OABI_COMPAT
  1407. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1408. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1409. default y
  1410. help
  1411. This option preserves the old syscall interface along with the
  1412. new (ARM EABI) one. It also provides a compatibility layer to
  1413. intercept syscalls that have structure arguments which layout
  1414. in memory differs between the legacy ABI and the new ARM EABI
  1415. (only for non "thumb" binaries). This option adds a tiny
  1416. overhead to all syscalls and produces a slightly larger kernel.
  1417. If you know you'll be using only pure EABI user space then you
  1418. can say N here. If this option is not selected and you attempt
  1419. to execute a legacy ABI binary then the result will be
  1420. UNPREDICTABLE (in fact it can be predicted that it won't work
  1421. at all). If in doubt say Y.
  1422. config ARCH_HAS_HOLES_MEMORYMODEL
  1423. bool
  1424. config ARCH_SPARSEMEM_ENABLE
  1425. bool
  1426. config ARCH_SPARSEMEM_DEFAULT
  1427. def_bool ARCH_SPARSEMEM_ENABLE
  1428. config ARCH_SELECT_MEMORY_MODEL
  1429. def_bool ARCH_SPARSEMEM_ENABLE
  1430. config HAVE_ARCH_PFN_VALID
  1431. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1432. config HIGHMEM
  1433. bool "High Memory Support"
  1434. depends on MMU
  1435. help
  1436. The address space of ARM processors is only 4 Gigabytes large
  1437. and it has to accommodate user address space, kernel address
  1438. space as well as some memory mapped IO. That means that, if you
  1439. have a large amount of physical memory and/or IO, not all of the
  1440. memory can be "permanently mapped" by the kernel. The physical
  1441. memory that is not permanently mapped is called "high memory".
  1442. Depending on the selected kernel/user memory split, minimum
  1443. vmalloc space and actual amount of RAM, you may not need this
  1444. option which should result in a slightly faster kernel.
  1445. If unsure, say n.
  1446. config HIGHPTE
  1447. bool "Allocate 2nd-level pagetables from highmem"
  1448. depends on HIGHMEM
  1449. config HW_PERF_EVENTS
  1450. bool "Enable hardware performance counter support for perf events"
  1451. depends on PERF_EVENTS && CPU_HAS_PMU
  1452. default y
  1453. help
  1454. Enable hardware performance counter support for perf events. If
  1455. disabled, perf events will use software events only.
  1456. source "mm/Kconfig"
  1457. config FORCE_MAX_ZONEORDER
  1458. int "Maximum zone order" if ARCH_SHMOBILE
  1459. range 11 64 if ARCH_SHMOBILE
  1460. default "9" if SA1111
  1461. default "11"
  1462. help
  1463. The kernel memory allocator divides physically contiguous memory
  1464. blocks into "zones", where each zone is a power of two number of
  1465. pages. This option selects the largest power of two that the kernel
  1466. keeps in the memory allocator. If you need to allocate very large
  1467. blocks of physically contiguous memory, then you may need to
  1468. increase this value.
  1469. This config option is actually maximum order plus one. For example,
  1470. a value of 11 means that the largest free memory block is 2^10 pages.
  1471. config LEDS
  1472. bool "Timer and CPU usage LEDs"
  1473. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1474. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1475. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1476. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1477. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1478. ARCH_AT91 || ARCH_DAVINCI || \
  1479. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1480. help
  1481. If you say Y here, the LEDs on your machine will be used
  1482. to provide useful information about your current system status.
  1483. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1484. be able to select which LEDs are active using the options below. If
  1485. you are compiling a kernel for the EBSA-110 or the LART however, the
  1486. red LED will simply flash regularly to indicate that the system is
  1487. still functional. It is safe to say Y here if you have a CATS
  1488. system, but the driver will do nothing.
  1489. config LEDS_TIMER
  1490. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1491. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1492. || MACH_OMAP_PERSEUS2
  1493. depends on LEDS
  1494. depends on !GENERIC_CLOCKEVENTS
  1495. default y if ARCH_EBSA110
  1496. help
  1497. If you say Y here, one of the system LEDs (the green one on the
  1498. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1499. will flash regularly to indicate that the system is still
  1500. operational. This is mainly useful to kernel hackers who are
  1501. debugging unstable kernels.
  1502. The LART uses the same LED for both Timer LED and CPU usage LED
  1503. functions. You may choose to use both, but the Timer LED function
  1504. will overrule the CPU usage LED.
  1505. config LEDS_CPU
  1506. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1507. !ARCH_OMAP) \
  1508. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1509. || MACH_OMAP_PERSEUS2
  1510. depends on LEDS
  1511. help
  1512. If you say Y here, the red LED will be used to give a good real
  1513. time indication of CPU usage, by lighting whenever the idle task
  1514. is not currently executing.
  1515. The LART uses the same LED for both Timer LED and CPU usage LED
  1516. functions. You may choose to use both, but the Timer LED function
  1517. will overrule the CPU usage LED.
  1518. config ALIGNMENT_TRAP
  1519. bool
  1520. depends on CPU_CP15_MMU
  1521. default y if !ARCH_EBSA110
  1522. select HAVE_PROC_CPU if PROC_FS
  1523. help
  1524. ARM processors cannot fetch/store information which is not
  1525. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1526. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1527. fetch/store instructions will be emulated in software if you say
  1528. here, which has a severe performance impact. This is necessary for
  1529. correct operation of some network protocols. With an IP-only
  1530. configuration it is safe to say N, otherwise say Y.
  1531. config UACCESS_WITH_MEMCPY
  1532. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1533. depends on MMU && EXPERIMENTAL
  1534. default y if CPU_FEROCEON
  1535. help
  1536. Implement faster copy_to_user and clear_user methods for CPU
  1537. cores where a 8-word STM instruction give significantly higher
  1538. memory write throughput than a sequence of individual 32bit stores.
  1539. A possible side effect is a slight increase in scheduling latency
  1540. between threads sharing the same address space if they invoke
  1541. such copy operations with large buffers.
  1542. However, if the CPU data cache is using a write-allocate mode,
  1543. this option is unlikely to provide any performance gain.
  1544. config SECCOMP
  1545. bool
  1546. prompt "Enable seccomp to safely compute untrusted bytecode"
  1547. ---help---
  1548. This kernel feature is useful for number crunching applications
  1549. that may need to compute untrusted bytecode during their
  1550. execution. By using pipes or other transports made available to
  1551. the process as file descriptors supporting the read/write
  1552. syscalls, it's possible to isolate those applications in
  1553. their own address space using seccomp. Once seccomp is
  1554. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1555. and the task is only allowed to execute a few safe syscalls
  1556. defined by each seccomp mode.
  1557. config CC_STACKPROTECTOR
  1558. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1559. depends on EXPERIMENTAL
  1560. help
  1561. This option turns on the -fstack-protector GCC feature. This
  1562. feature puts, at the beginning of functions, a canary value on
  1563. the stack just before the return address, and validates
  1564. the value just before actually returning. Stack based buffer
  1565. overflows (that need to overwrite this return address) now also
  1566. overwrite the canary, which gets detected and the attack is then
  1567. neutralized via a kernel panic.
  1568. This feature requires gcc version 4.2 or above.
  1569. config DEPRECATED_PARAM_STRUCT
  1570. bool "Provide old way to pass kernel parameters"
  1571. help
  1572. This was deprecated in 2001 and announced to live on for 5 years.
  1573. Some old boot loaders still use this way.
  1574. endmenu
  1575. menu "Boot options"
  1576. config USE_OF
  1577. bool "Flattened Device Tree support"
  1578. select OF
  1579. select OF_EARLY_FLATTREE
  1580. select IRQ_DOMAIN
  1581. help
  1582. Include support for flattened device tree machine descriptions.
  1583. # Compressed boot loader in ROM. Yes, we really want to ask about
  1584. # TEXT and BSS so we preserve their values in the config files.
  1585. config ZBOOT_ROM_TEXT
  1586. hex "Compressed ROM boot loader base address"
  1587. default "0"
  1588. help
  1589. The physical address at which the ROM-able zImage is to be
  1590. placed in the target. Platforms which normally make use of
  1591. ROM-able zImage formats normally set this to a suitable
  1592. value in their defconfig file.
  1593. If ZBOOT_ROM is not enabled, this has no effect.
  1594. config ZBOOT_ROM_BSS
  1595. hex "Compressed ROM boot loader BSS address"
  1596. default "0"
  1597. help
  1598. The base address of an area of read/write memory in the target
  1599. for the ROM-able zImage which must be available while the
  1600. decompressor is running. It must be large enough to hold the
  1601. entire decompressed kernel plus an additional 128 KiB.
  1602. Platforms which normally make use of ROM-able zImage formats
  1603. normally set this to a suitable value in their defconfig file.
  1604. If ZBOOT_ROM is not enabled, this has no effect.
  1605. config ZBOOT_ROM
  1606. bool "Compressed boot loader in ROM/flash"
  1607. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1608. help
  1609. Say Y here if you intend to execute your compressed kernel image
  1610. (zImage) directly from ROM or flash. If unsure, say N.
  1611. choice
  1612. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1613. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1614. default ZBOOT_ROM_NONE
  1615. help
  1616. Include experimental SD/MMC loading code in the ROM-able zImage.
  1617. With this enabled it is possible to write the the ROM-able zImage
  1618. kernel image to an MMC or SD card and boot the kernel straight
  1619. from the reset vector. At reset the processor Mask ROM will load
  1620. the first part of the the ROM-able zImage which in turn loads the
  1621. rest the kernel image to RAM.
  1622. config ZBOOT_ROM_NONE
  1623. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1624. help
  1625. Do not load image from SD or MMC
  1626. config ZBOOT_ROM_MMCIF
  1627. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1628. help
  1629. Load image from MMCIF hardware block.
  1630. config ZBOOT_ROM_SH_MOBILE_SDHI
  1631. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1632. help
  1633. Load image from SDHI hardware block
  1634. endchoice
  1635. config ARM_APPENDED_DTB
  1636. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1637. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1638. help
  1639. With this option, the boot code will look for a device tree binary
  1640. (DTB) appended to zImage
  1641. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1642. This is meant as a backward compatibility convenience for those
  1643. systems with a bootloader that can't be upgraded to accommodate
  1644. the documented boot protocol using a device tree.
  1645. Beware that there is very little in terms of protection against
  1646. this option being confused by leftover garbage in memory that might
  1647. look like a DTB header after a reboot if no actual DTB is appended
  1648. to zImage. Do not leave this option active in a production kernel
  1649. if you don't intend to always append a DTB. Proper passing of the
  1650. location into r2 of a bootloader provided DTB is always preferable
  1651. to this option.
  1652. config ARM_ATAG_DTB_COMPAT
  1653. bool "Supplement the appended DTB with traditional ATAG information"
  1654. depends on ARM_APPENDED_DTB
  1655. help
  1656. Some old bootloaders can't be updated to a DTB capable one, yet
  1657. they provide ATAGs with memory configuration, the ramdisk address,
  1658. the kernel cmdline string, etc. Such information is dynamically
  1659. provided by the bootloader and can't always be stored in a static
  1660. DTB. To allow a device tree enabled kernel to be used with such
  1661. bootloaders, this option allows zImage to extract the information
  1662. from the ATAG list and store it at run time into the appended DTB.
  1663. config CMDLINE
  1664. string "Default kernel command string"
  1665. default ""
  1666. help
  1667. On some architectures (EBSA110 and CATS), there is currently no way
  1668. for the boot loader to pass arguments to the kernel. For these
  1669. architectures, you should supply some command-line options at build
  1670. time by entering them here. As a minimum, you should specify the
  1671. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1672. choice
  1673. prompt "Kernel command line type" if CMDLINE != ""
  1674. default CMDLINE_FROM_BOOTLOADER
  1675. config CMDLINE_FROM_BOOTLOADER
  1676. bool "Use bootloader kernel arguments if available"
  1677. help
  1678. Uses the command-line options passed by the boot loader. If
  1679. the boot loader doesn't provide any, the default kernel command
  1680. string provided in CMDLINE will be used.
  1681. config CMDLINE_EXTEND
  1682. bool "Extend bootloader kernel arguments"
  1683. help
  1684. The command-line arguments provided by the boot loader will be
  1685. appended to the default kernel command string.
  1686. config CMDLINE_FORCE
  1687. bool "Always use the default kernel command string"
  1688. help
  1689. Always use the default kernel command string, even if the boot
  1690. loader passes other arguments to the kernel.
  1691. This is useful if you cannot or don't want to change the
  1692. command-line options your boot loader passes to the kernel.
  1693. endchoice
  1694. config XIP_KERNEL
  1695. bool "Kernel Execute-In-Place from ROM"
  1696. depends on !ZBOOT_ROM && !ARM_LPAE
  1697. help
  1698. Execute-In-Place allows the kernel to run from non-volatile storage
  1699. directly addressable by the CPU, such as NOR flash. This saves RAM
  1700. space since the text section of the kernel is not loaded from flash
  1701. to RAM. Read-write sections, such as the data section and stack,
  1702. are still copied to RAM. The XIP kernel is not compressed since
  1703. it has to run directly from flash, so it will take more space to
  1704. store it. The flash address used to link the kernel object files,
  1705. and for storing it, is configuration dependent. Therefore, if you
  1706. say Y here, you must know the proper physical address where to
  1707. store the kernel image depending on your own flash memory usage.
  1708. Also note that the make target becomes "make xipImage" rather than
  1709. "make zImage" or "make Image". The final kernel binary to put in
  1710. ROM memory will be arch/arm/boot/xipImage.
  1711. If unsure, say N.
  1712. config XIP_PHYS_ADDR
  1713. hex "XIP Kernel Physical Location"
  1714. depends on XIP_KERNEL
  1715. default "0x00080000"
  1716. help
  1717. This is the physical address in your flash memory the kernel will
  1718. be linked for and stored to. This address is dependent on your
  1719. own flash usage.
  1720. config KEXEC
  1721. bool "Kexec system call (EXPERIMENTAL)"
  1722. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1723. help
  1724. kexec is a system call that implements the ability to shutdown your
  1725. current kernel, and to start another kernel. It is like a reboot
  1726. but it is independent of the system firmware. And like a reboot
  1727. you can start any kernel with it, not just Linux.
  1728. It is an ongoing process to be certain the hardware in a machine
  1729. is properly shutdown, so do not be surprised if this code does not
  1730. initially work for you. It may help to enable device hotplugging
  1731. support.
  1732. config ATAGS_PROC
  1733. bool "Export atags in procfs"
  1734. depends on KEXEC
  1735. default y
  1736. help
  1737. Should the atags used to boot the kernel be exported in an "atags"
  1738. file in procfs. Useful with kexec.
  1739. config CRASH_DUMP
  1740. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1741. depends on EXPERIMENTAL
  1742. help
  1743. Generate crash dump after being started by kexec. This should
  1744. be normally only set in special crash dump kernels which are
  1745. loaded in the main kernel with kexec-tools into a specially
  1746. reserved region and then later executed after a crash by
  1747. kdump/kexec. The crash dump kernel must be compiled to a
  1748. memory address not used by the main kernel
  1749. For more details see Documentation/kdump/kdump.txt
  1750. config AUTO_ZRELADDR
  1751. bool "Auto calculation of the decompressed kernel image address"
  1752. depends on !ZBOOT_ROM && !ARCH_U300
  1753. help
  1754. ZRELADDR is the physical address where the decompressed kernel
  1755. image will be placed. If AUTO_ZRELADDR is selected, the address
  1756. will be determined at run-time by masking the current IP with
  1757. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1758. from start of memory.
  1759. endmenu
  1760. menu "CPU Power Management"
  1761. if ARCH_HAS_CPUFREQ
  1762. source "drivers/cpufreq/Kconfig"
  1763. config CPU_FREQ_IMX
  1764. tristate "CPUfreq driver for i.MX CPUs"
  1765. depends on ARCH_MXC && CPU_FREQ
  1766. help
  1767. This enables the CPUfreq driver for i.MX CPUs.
  1768. config CPU_FREQ_SA1100
  1769. bool
  1770. config CPU_FREQ_SA1110
  1771. bool
  1772. config CPU_FREQ_INTEGRATOR
  1773. tristate "CPUfreq driver for ARM Integrator CPUs"
  1774. depends on ARCH_INTEGRATOR && CPU_FREQ
  1775. default y
  1776. help
  1777. This enables the CPUfreq driver for ARM Integrator CPUs.
  1778. For details, take a look at <file:Documentation/cpu-freq>.
  1779. If in doubt, say Y.
  1780. config CPU_FREQ_PXA
  1781. bool
  1782. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1783. default y
  1784. select CPU_FREQ_TABLE
  1785. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1786. config CPU_FREQ_S3C
  1787. bool
  1788. help
  1789. Internal configuration node for common cpufreq on Samsung SoC
  1790. config CPU_FREQ_S3C24XX
  1791. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1792. depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
  1793. select CPU_FREQ_S3C
  1794. help
  1795. This enables the CPUfreq driver for the Samsung S3C24XX family
  1796. of CPUs.
  1797. For details, take a look at <file:Documentation/cpu-freq>.
  1798. If in doubt, say N.
  1799. config CPU_FREQ_S3C24XX_PLL
  1800. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1801. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1802. help
  1803. Compile in support for changing the PLL frequency from the
  1804. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1805. after a frequency change, so by default it is not enabled.
  1806. This also means that the PLL tables for the selected CPU(s) will
  1807. be built which may increase the size of the kernel image.
  1808. config CPU_FREQ_S3C24XX_DEBUG
  1809. bool "Debug CPUfreq Samsung driver core"
  1810. depends on CPU_FREQ_S3C24XX
  1811. help
  1812. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1813. config CPU_FREQ_S3C24XX_IODEBUG
  1814. bool "Debug CPUfreq Samsung driver IO timing"
  1815. depends on CPU_FREQ_S3C24XX
  1816. help
  1817. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1818. config CPU_FREQ_S3C24XX_DEBUGFS
  1819. bool "Export debugfs for CPUFreq"
  1820. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1821. help
  1822. Export status information via debugfs.
  1823. endif
  1824. source "drivers/cpuidle/Kconfig"
  1825. endmenu
  1826. menu "Floating point emulation"
  1827. comment "At least one emulation must be selected"
  1828. config FPE_NWFPE
  1829. bool "NWFPE math emulation"
  1830. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1831. ---help---
  1832. Say Y to include the NWFPE floating point emulator in the kernel.
  1833. This is necessary to run most binaries. Linux does not currently
  1834. support floating point hardware so you need to say Y here even if
  1835. your machine has an FPA or floating point co-processor podule.
  1836. You may say N here if you are going to load the Acorn FPEmulator
  1837. early in the bootup.
  1838. config FPE_NWFPE_XP
  1839. bool "Support extended precision"
  1840. depends on FPE_NWFPE
  1841. help
  1842. Say Y to include 80-bit support in the kernel floating-point
  1843. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1844. Note that gcc does not generate 80-bit operations by default,
  1845. so in most cases this option only enlarges the size of the
  1846. floating point emulator without any good reason.
  1847. You almost surely want to say N here.
  1848. config FPE_FASTFPE
  1849. bool "FastFPE math emulation (EXPERIMENTAL)"
  1850. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1851. ---help---
  1852. Say Y here to include the FAST floating point emulator in the kernel.
  1853. This is an experimental much faster emulator which now also has full
  1854. precision for the mantissa. It does not support any exceptions.
  1855. It is very simple, and approximately 3-6 times faster than NWFPE.
  1856. It should be sufficient for most programs. It may be not suitable
  1857. for scientific calculations, but you have to check this for yourself.
  1858. If you do not feel you need a faster FP emulation you should better
  1859. choose NWFPE.
  1860. config VFP
  1861. bool "VFP-format floating point maths"
  1862. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1863. help
  1864. Say Y to include VFP support code in the kernel. This is needed
  1865. if your hardware includes a VFP unit.
  1866. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1867. release notes and additional status information.
  1868. Say N if your target does not have VFP hardware.
  1869. config VFPv3
  1870. bool
  1871. depends on VFP
  1872. default y if CPU_V7
  1873. config NEON
  1874. bool "Advanced SIMD (NEON) Extension support"
  1875. depends on VFPv3 && CPU_V7
  1876. help
  1877. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1878. Extension.
  1879. endmenu
  1880. menu "Userspace binary formats"
  1881. source "fs/Kconfig.binfmt"
  1882. config ARTHUR
  1883. tristate "RISC OS personality"
  1884. depends on !AEABI
  1885. help
  1886. Say Y here to include the kernel code necessary if you want to run
  1887. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1888. experimental; if this sounds frightening, say N and sleep in peace.
  1889. You can also say M here to compile this support as a module (which
  1890. will be called arthur).
  1891. endmenu
  1892. menu "Power management options"
  1893. source "kernel/power/Kconfig"
  1894. config ARCH_SUSPEND_POSSIBLE
  1895. depends on !ARCH_S5PC100
  1896. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1897. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1898. def_bool y
  1899. config ARM_CPU_SUSPEND
  1900. def_bool PM_SLEEP
  1901. endmenu
  1902. source "net/Kconfig"
  1903. source "drivers/Kconfig"
  1904. source "fs/Kconfig"
  1905. source "arch/arm/Kconfig.debug"
  1906. source "security/Kconfig"
  1907. source "crypto/Kconfig"
  1908. source "lib/Kconfig"