spi_s3c64xx.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182
  1. /* linux/drivers/spi/spi_s3c64xx.c
  2. *
  3. * Copyright (C) 2009 Samsung Electronics Ltd.
  4. * Jaswinder Singh <jassi.brar@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/module.h>
  22. #include <linux/workqueue.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/spi/spi.h>
  28. #include <mach/dma.h>
  29. #include <plat/spi.h>
  30. /* Registers and bit-fields */
  31. #define S3C64XX_SPI_CH_CFG 0x00
  32. #define S3C64XX_SPI_CLK_CFG 0x04
  33. #define S3C64XX_SPI_MODE_CFG 0x08
  34. #define S3C64XX_SPI_SLAVE_SEL 0x0C
  35. #define S3C64XX_SPI_INT_EN 0x10
  36. #define S3C64XX_SPI_STATUS 0x14
  37. #define S3C64XX_SPI_TX_DATA 0x18
  38. #define S3C64XX_SPI_RX_DATA 0x1C
  39. #define S3C64XX_SPI_PACKET_CNT 0x20
  40. #define S3C64XX_SPI_PENDING_CLR 0x24
  41. #define S3C64XX_SPI_SWAP_CFG 0x28
  42. #define S3C64XX_SPI_FB_CLK 0x2C
  43. #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
  44. #define S3C64XX_SPI_CH_SW_RST (1<<5)
  45. #define S3C64XX_SPI_CH_SLAVE (1<<4)
  46. #define S3C64XX_SPI_CPOL_L (1<<3)
  47. #define S3C64XX_SPI_CPHA_B (1<<2)
  48. #define S3C64XX_SPI_CH_RXCH_ON (1<<1)
  49. #define S3C64XX_SPI_CH_TXCH_ON (1<<0)
  50. #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
  51. #define S3C64XX_SPI_CLKSEL_SRCSHFT 9
  52. #define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
  53. #define S3C64XX_SPI_PSR_MASK 0xff
  54. #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
  55. #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
  56. #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
  57. #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
  58. #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
  59. #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
  60. #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
  61. #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
  62. #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
  63. #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
  64. #define S3C64XX_SPI_MODE_4BURST (1<<0)
  65. #define S3C64XX_SPI_SLAVE_AUTO (1<<1)
  66. #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
  67. #define S3C64XX_SPI_ACT(c) writel(0, (c)->regs + S3C64XX_SPI_SLAVE_SEL)
  68. #define S3C64XX_SPI_DEACT(c) writel(S3C64XX_SPI_SLAVE_SIG_INACT, \
  69. (c)->regs + S3C64XX_SPI_SLAVE_SEL)
  70. #define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
  71. #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
  72. #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
  73. #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
  74. #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
  75. #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
  76. #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
  77. #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
  78. #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
  79. #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
  80. #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
  81. #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
  82. #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
  83. #define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
  84. #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
  85. #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
  86. #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
  87. #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
  88. #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
  89. #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
  90. #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
  91. #define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
  92. #define S3C64XX_SPI_SWAP_RX_EN (1<<4)
  93. #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
  94. #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
  95. #define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
  96. #define S3C64XX_SPI_SWAP_TX_EN (1<<0)
  97. #define S3C64XX_SPI_FBCLK_MSK (3<<0)
  98. #define S3C64XX_SPI_ST_TRLCNTZ(v, i) ((((v) >> (i)->rx_lvl_offset) & \
  99. (((i)->fifo_lvl_mask + 1))) \
  100. ? 1 : 0)
  101. #define S3C64XX_SPI_ST_TX_DONE(v, i) ((((v) >> (i)->rx_lvl_offset) & \
  102. (((i)->fifo_lvl_mask + 1) << 1)) \
  103. ? 1 : 0)
  104. #define TX_FIFO_LVL(v, i) (((v) >> 6) & (i)->fifo_lvl_mask)
  105. #define RX_FIFO_LVL(v, i) (((v) >> (i)->rx_lvl_offset) & (i)->fifo_lvl_mask)
  106. #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
  107. #define S3C64XX_SPI_TRAILCNT_OFF 19
  108. #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
  109. #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
  110. #define SUSPND (1<<0)
  111. #define SPIBUSY (1<<1)
  112. #define RXBUSY (1<<2)
  113. #define TXBUSY (1<<3)
  114. /**
  115. * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
  116. * @clk: Pointer to the spi clock.
  117. * @src_clk: Pointer to the clock used to generate SPI signals.
  118. * @master: Pointer to the SPI Protocol master.
  119. * @workqueue: Work queue for the SPI xfer requests.
  120. * @cntrlr_info: Platform specific data for the controller this driver manages.
  121. * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
  122. * @work: Work
  123. * @queue: To log SPI xfer requests.
  124. * @lock: Controller specific lock.
  125. * @state: Set of FLAGS to indicate status.
  126. * @rx_dmach: Controller's DMA channel for Rx.
  127. * @tx_dmach: Controller's DMA channel for Tx.
  128. * @sfr_start: BUS address of SPI controller regs.
  129. * @regs: Pointer to ioremap'ed controller registers.
  130. * @xfer_completion: To indicate completion of xfer task.
  131. * @cur_mode: Stores the active configuration of the controller.
  132. * @cur_bpw: Stores the active bits per word settings.
  133. * @cur_speed: Stores the active xfer clock speed.
  134. */
  135. struct s3c64xx_spi_driver_data {
  136. void __iomem *regs;
  137. struct clk *clk;
  138. struct clk *src_clk;
  139. struct platform_device *pdev;
  140. struct spi_master *master;
  141. struct workqueue_struct *workqueue;
  142. struct s3c64xx_spi_info *cntrlr_info;
  143. struct spi_device *tgl_spi;
  144. struct work_struct work;
  145. struct list_head queue;
  146. spinlock_t lock;
  147. enum dma_ch rx_dmach;
  148. enum dma_ch tx_dmach;
  149. unsigned long sfr_start;
  150. struct completion xfer_completion;
  151. unsigned state;
  152. unsigned cur_mode, cur_bpw;
  153. unsigned cur_speed;
  154. };
  155. static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
  156. .name = "samsung-spi-dma",
  157. };
  158. static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
  159. {
  160. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  161. void __iomem *regs = sdd->regs;
  162. unsigned long loops;
  163. u32 val;
  164. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  165. val = readl(regs + S3C64XX_SPI_CH_CFG);
  166. val |= S3C64XX_SPI_CH_SW_RST;
  167. val &= ~S3C64XX_SPI_CH_HS_EN;
  168. writel(val, regs + S3C64XX_SPI_CH_CFG);
  169. /* Flush TxFIFO*/
  170. loops = msecs_to_loops(1);
  171. do {
  172. val = readl(regs + S3C64XX_SPI_STATUS);
  173. } while (TX_FIFO_LVL(val, sci) && loops--);
  174. /* Flush RxFIFO*/
  175. loops = msecs_to_loops(1);
  176. do {
  177. val = readl(regs + S3C64XX_SPI_STATUS);
  178. if (RX_FIFO_LVL(val, sci))
  179. readl(regs + S3C64XX_SPI_RX_DATA);
  180. else
  181. break;
  182. } while (loops--);
  183. val = readl(regs + S3C64XX_SPI_CH_CFG);
  184. val &= ~S3C64XX_SPI_CH_SW_RST;
  185. writel(val, regs + S3C64XX_SPI_CH_CFG);
  186. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  187. val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  188. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  189. val = readl(regs + S3C64XX_SPI_CH_CFG);
  190. val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
  191. writel(val, regs + S3C64XX_SPI_CH_CFG);
  192. }
  193. static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
  194. struct spi_device *spi,
  195. struct spi_transfer *xfer, int dma_mode)
  196. {
  197. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  198. void __iomem *regs = sdd->regs;
  199. u32 modecfg, chcfg;
  200. modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
  201. modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  202. chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
  203. chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
  204. if (dma_mode) {
  205. chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
  206. } else {
  207. /* Always shift in data in FIFO, even if xfer is Tx only,
  208. * this helps setting PCKT_CNT value for generating clocks
  209. * as exactly needed.
  210. */
  211. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  212. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  213. | S3C64XX_SPI_PACKET_CNT_EN,
  214. regs + S3C64XX_SPI_PACKET_CNT);
  215. }
  216. if (xfer->tx_buf != NULL) {
  217. sdd->state |= TXBUSY;
  218. chcfg |= S3C64XX_SPI_CH_TXCH_ON;
  219. if (dma_mode) {
  220. modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
  221. s3c2410_dma_config(sdd->tx_dmach, 1);
  222. s3c2410_dma_enqueue(sdd->tx_dmach, (void *)sdd,
  223. xfer->tx_dma, xfer->len);
  224. s3c2410_dma_ctrl(sdd->tx_dmach, S3C2410_DMAOP_START);
  225. } else {
  226. unsigned char *buf = (unsigned char *) xfer->tx_buf;
  227. int i = 0;
  228. while (i < xfer->len)
  229. writeb(buf[i++], regs + S3C64XX_SPI_TX_DATA);
  230. }
  231. }
  232. if (xfer->rx_buf != NULL) {
  233. sdd->state |= RXBUSY;
  234. if (sci->high_speed && sdd->cur_speed >= 30000000UL
  235. && !(sdd->cur_mode & SPI_CPHA))
  236. chcfg |= S3C64XX_SPI_CH_HS_EN;
  237. if (dma_mode) {
  238. modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
  239. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  240. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  241. | S3C64XX_SPI_PACKET_CNT_EN,
  242. regs + S3C64XX_SPI_PACKET_CNT);
  243. s3c2410_dma_config(sdd->rx_dmach, 1);
  244. s3c2410_dma_enqueue(sdd->rx_dmach, (void *)sdd,
  245. xfer->rx_dma, xfer->len);
  246. s3c2410_dma_ctrl(sdd->rx_dmach, S3C2410_DMAOP_START);
  247. }
  248. }
  249. writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
  250. writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
  251. }
  252. static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
  253. struct spi_device *spi)
  254. {
  255. struct s3c64xx_spi_csinfo *cs;
  256. if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
  257. if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
  258. /* Deselect the last toggled device */
  259. cs = sdd->tgl_spi->controller_data;
  260. cs->set_level(spi->mode & SPI_CS_HIGH ? 0 : 1);
  261. }
  262. sdd->tgl_spi = NULL;
  263. }
  264. cs = spi->controller_data;
  265. cs->set_level(spi->mode & SPI_CS_HIGH ? 1 : 0);
  266. }
  267. static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
  268. struct spi_transfer *xfer, int dma_mode)
  269. {
  270. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  271. void __iomem *regs = sdd->regs;
  272. unsigned long val;
  273. int ms;
  274. /* millisecs to xfer 'len' bytes @ 'cur_speed' */
  275. ms = xfer->len * 8 * 1000 / sdd->cur_speed;
  276. ms += 5; /* some tolerance */
  277. if (dma_mode) {
  278. val = msecs_to_jiffies(ms) + 10;
  279. val = wait_for_completion_timeout(&sdd->xfer_completion, val);
  280. } else {
  281. val = msecs_to_loops(ms);
  282. do {
  283. val = readl(regs + S3C64XX_SPI_STATUS);
  284. } while (RX_FIFO_LVL(val, sci) < xfer->len && --val);
  285. }
  286. if (!val)
  287. return -EIO;
  288. if (dma_mode) {
  289. u32 status;
  290. /*
  291. * DmaTx returns after simply writing data in the FIFO,
  292. * w/o waiting for real transmission on the bus to finish.
  293. * DmaRx returns only after Dma read data from FIFO which
  294. * needs bus transmission to finish, so we don't worry if
  295. * Xfer involved Rx(with or without Tx).
  296. */
  297. if (xfer->rx_buf == NULL) {
  298. val = msecs_to_loops(10);
  299. status = readl(regs + S3C64XX_SPI_STATUS);
  300. while ((TX_FIFO_LVL(status, sci)
  301. || !S3C64XX_SPI_ST_TX_DONE(status, sci))
  302. && --val) {
  303. cpu_relax();
  304. status = readl(regs + S3C64XX_SPI_STATUS);
  305. }
  306. if (!val)
  307. return -EIO;
  308. }
  309. } else {
  310. unsigned char *buf;
  311. int i;
  312. /* If it was only Tx */
  313. if (xfer->rx_buf == NULL) {
  314. sdd->state &= ~TXBUSY;
  315. return 0;
  316. }
  317. i = 0;
  318. buf = xfer->rx_buf;
  319. while (i < xfer->len)
  320. buf[i++] = readb(regs + S3C64XX_SPI_RX_DATA);
  321. sdd->state &= ~RXBUSY;
  322. }
  323. return 0;
  324. }
  325. static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
  326. struct spi_device *spi)
  327. {
  328. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  329. if (sdd->tgl_spi == spi)
  330. sdd->tgl_spi = NULL;
  331. cs->set_level(spi->mode & SPI_CS_HIGH ? 0 : 1);
  332. }
  333. static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
  334. {
  335. void __iomem *regs = sdd->regs;
  336. u32 val;
  337. /* Disable Clock */
  338. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  339. val &= ~S3C64XX_SPI_ENCLK_ENABLE;
  340. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  341. /* Set Polarity and Phase */
  342. val = readl(regs + S3C64XX_SPI_CH_CFG);
  343. val &= ~(S3C64XX_SPI_CH_SLAVE |
  344. S3C64XX_SPI_CPOL_L |
  345. S3C64XX_SPI_CPHA_B);
  346. if (sdd->cur_mode & SPI_CPOL)
  347. val |= S3C64XX_SPI_CPOL_L;
  348. if (sdd->cur_mode & SPI_CPHA)
  349. val |= S3C64XX_SPI_CPHA_B;
  350. writel(val, regs + S3C64XX_SPI_CH_CFG);
  351. /* Set Channel & DMA Mode */
  352. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  353. val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
  354. | S3C64XX_SPI_MODE_CH_TSZ_MASK);
  355. switch (sdd->cur_bpw) {
  356. case 32:
  357. val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
  358. break;
  359. case 16:
  360. val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
  361. break;
  362. default:
  363. val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
  364. break;
  365. }
  366. val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE; /* Always 8bits wide */
  367. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  368. /* Configure Clock */
  369. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  370. val &= ~S3C64XX_SPI_PSR_MASK;
  371. val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
  372. & S3C64XX_SPI_PSR_MASK);
  373. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  374. /* Enable Clock */
  375. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  376. val |= S3C64XX_SPI_ENCLK_ENABLE;
  377. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  378. }
  379. void s3c64xx_spi_dma_rxcb(struct s3c2410_dma_chan *chan, void *buf_id,
  380. int size, enum s3c2410_dma_buffresult res)
  381. {
  382. struct s3c64xx_spi_driver_data *sdd = buf_id;
  383. unsigned long flags;
  384. spin_lock_irqsave(&sdd->lock, flags);
  385. if (res == S3C2410_RES_OK)
  386. sdd->state &= ~RXBUSY;
  387. else
  388. dev_err(&sdd->pdev->dev, "DmaAbrtRx-%d\n", size);
  389. /* If the other done */
  390. if (!(sdd->state & TXBUSY))
  391. complete(&sdd->xfer_completion);
  392. spin_unlock_irqrestore(&sdd->lock, flags);
  393. }
  394. void s3c64xx_spi_dma_txcb(struct s3c2410_dma_chan *chan, void *buf_id,
  395. int size, enum s3c2410_dma_buffresult res)
  396. {
  397. struct s3c64xx_spi_driver_data *sdd = buf_id;
  398. unsigned long flags;
  399. spin_lock_irqsave(&sdd->lock, flags);
  400. if (res == S3C2410_RES_OK)
  401. sdd->state &= ~TXBUSY;
  402. else
  403. dev_err(&sdd->pdev->dev, "DmaAbrtTx-%d \n", size);
  404. /* If the other done */
  405. if (!(sdd->state & RXBUSY))
  406. complete(&sdd->xfer_completion);
  407. spin_unlock_irqrestore(&sdd->lock, flags);
  408. }
  409. #define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
  410. static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
  411. struct spi_message *msg)
  412. {
  413. struct device *dev = &sdd->pdev->dev;
  414. struct spi_transfer *xfer;
  415. if (msg->is_dma_mapped)
  416. return 0;
  417. /* First mark all xfer unmapped */
  418. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  419. xfer->rx_dma = XFER_DMAADDR_INVALID;
  420. xfer->tx_dma = XFER_DMAADDR_INVALID;
  421. }
  422. /* Map until end or first fail */
  423. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  424. if (xfer->tx_buf != NULL) {
  425. xfer->tx_dma = dma_map_single(dev, xfer->tx_buf,
  426. xfer->len, DMA_TO_DEVICE);
  427. if (dma_mapping_error(dev, xfer->tx_dma)) {
  428. dev_err(dev, "dma_map_single Tx failed\n");
  429. xfer->tx_dma = XFER_DMAADDR_INVALID;
  430. return -ENOMEM;
  431. }
  432. }
  433. if (xfer->rx_buf != NULL) {
  434. xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
  435. xfer->len, DMA_FROM_DEVICE);
  436. if (dma_mapping_error(dev, xfer->rx_dma)) {
  437. dev_err(dev, "dma_map_single Rx failed\n");
  438. dma_unmap_single(dev, xfer->tx_dma,
  439. xfer->len, DMA_TO_DEVICE);
  440. xfer->tx_dma = XFER_DMAADDR_INVALID;
  441. xfer->rx_dma = XFER_DMAADDR_INVALID;
  442. return -ENOMEM;
  443. }
  444. }
  445. }
  446. return 0;
  447. }
  448. static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
  449. struct spi_message *msg)
  450. {
  451. struct device *dev = &sdd->pdev->dev;
  452. struct spi_transfer *xfer;
  453. if (msg->is_dma_mapped)
  454. return;
  455. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  456. if (xfer->rx_buf != NULL
  457. && xfer->rx_dma != XFER_DMAADDR_INVALID)
  458. dma_unmap_single(dev, xfer->rx_dma,
  459. xfer->len, DMA_FROM_DEVICE);
  460. if (xfer->tx_buf != NULL
  461. && xfer->tx_dma != XFER_DMAADDR_INVALID)
  462. dma_unmap_single(dev, xfer->tx_dma,
  463. xfer->len, DMA_TO_DEVICE);
  464. }
  465. }
  466. static void handle_msg(struct s3c64xx_spi_driver_data *sdd,
  467. struct spi_message *msg)
  468. {
  469. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  470. struct spi_device *spi = msg->spi;
  471. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  472. struct spi_transfer *xfer;
  473. int status = 0, cs_toggle = 0;
  474. u32 speed;
  475. u8 bpw;
  476. /* If Master's(controller) state differs from that needed by Slave */
  477. if (sdd->cur_speed != spi->max_speed_hz
  478. || sdd->cur_mode != spi->mode
  479. || sdd->cur_bpw != spi->bits_per_word) {
  480. sdd->cur_bpw = spi->bits_per_word;
  481. sdd->cur_speed = spi->max_speed_hz;
  482. sdd->cur_mode = spi->mode;
  483. s3c64xx_spi_config(sdd);
  484. }
  485. /* Map all the transfers if needed */
  486. if (s3c64xx_spi_map_mssg(sdd, msg)) {
  487. dev_err(&spi->dev,
  488. "Xfer: Unable to map message buffers!\n");
  489. status = -ENOMEM;
  490. goto out;
  491. }
  492. /* Configure feedback delay */
  493. writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
  494. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  495. unsigned long flags;
  496. int use_dma;
  497. INIT_COMPLETION(sdd->xfer_completion);
  498. /* Only BPW and Speed may change across transfers */
  499. bpw = xfer->bits_per_word ? : spi->bits_per_word;
  500. speed = xfer->speed_hz ? : spi->max_speed_hz;
  501. if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
  502. sdd->cur_bpw = bpw;
  503. sdd->cur_speed = speed;
  504. s3c64xx_spi_config(sdd);
  505. }
  506. /* Polling method for xfers not bigger than FIFO capacity */
  507. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  508. use_dma = 0;
  509. else
  510. use_dma = 1;
  511. spin_lock_irqsave(&sdd->lock, flags);
  512. /* Pending only which is to be done */
  513. sdd->state &= ~RXBUSY;
  514. sdd->state &= ~TXBUSY;
  515. enable_datapath(sdd, spi, xfer, use_dma);
  516. /* Slave Select */
  517. enable_cs(sdd, spi);
  518. /* Start the signals */
  519. S3C64XX_SPI_ACT(sdd);
  520. spin_unlock_irqrestore(&sdd->lock, flags);
  521. status = wait_for_xfer(sdd, xfer, use_dma);
  522. /* Quiese the signals */
  523. S3C64XX_SPI_DEACT(sdd);
  524. if (status) {
  525. dev_err(&spi->dev, "I/O Error: \
  526. rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
  527. xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
  528. (sdd->state & RXBUSY) ? 'f' : 'p',
  529. (sdd->state & TXBUSY) ? 'f' : 'p',
  530. xfer->len);
  531. if (use_dma) {
  532. if (xfer->tx_buf != NULL
  533. && (sdd->state & TXBUSY))
  534. s3c2410_dma_ctrl(sdd->tx_dmach,
  535. S3C2410_DMAOP_FLUSH);
  536. if (xfer->rx_buf != NULL
  537. && (sdd->state & RXBUSY))
  538. s3c2410_dma_ctrl(sdd->rx_dmach,
  539. S3C2410_DMAOP_FLUSH);
  540. }
  541. goto out;
  542. }
  543. if (xfer->delay_usecs)
  544. udelay(xfer->delay_usecs);
  545. if (xfer->cs_change) {
  546. /* Hint that the next mssg is gonna be
  547. for the same device */
  548. if (list_is_last(&xfer->transfer_list,
  549. &msg->transfers))
  550. cs_toggle = 1;
  551. else
  552. disable_cs(sdd, spi);
  553. }
  554. msg->actual_length += xfer->len;
  555. flush_fifo(sdd);
  556. }
  557. out:
  558. if (!cs_toggle || status)
  559. disable_cs(sdd, spi);
  560. else
  561. sdd->tgl_spi = spi;
  562. s3c64xx_spi_unmap_mssg(sdd, msg);
  563. msg->status = status;
  564. if (msg->complete)
  565. msg->complete(msg->context);
  566. }
  567. static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
  568. {
  569. if (s3c2410_dma_request(sdd->rx_dmach,
  570. &s3c64xx_spi_dma_client, NULL) < 0) {
  571. dev_err(&sdd->pdev->dev, "cannot get RxDMA\n");
  572. return 0;
  573. }
  574. s3c2410_dma_set_buffdone_fn(sdd->rx_dmach, s3c64xx_spi_dma_rxcb);
  575. s3c2410_dma_devconfig(sdd->rx_dmach, S3C2410_DMASRC_HW,
  576. sdd->sfr_start + S3C64XX_SPI_RX_DATA);
  577. if (s3c2410_dma_request(sdd->tx_dmach,
  578. &s3c64xx_spi_dma_client, NULL) < 0) {
  579. dev_err(&sdd->pdev->dev, "cannot get TxDMA\n");
  580. s3c2410_dma_free(sdd->rx_dmach, &s3c64xx_spi_dma_client);
  581. return 0;
  582. }
  583. s3c2410_dma_set_buffdone_fn(sdd->tx_dmach, s3c64xx_spi_dma_txcb);
  584. s3c2410_dma_devconfig(sdd->tx_dmach, S3C2410_DMASRC_MEM,
  585. sdd->sfr_start + S3C64XX_SPI_TX_DATA);
  586. return 1;
  587. }
  588. static void s3c64xx_spi_work(struct work_struct *work)
  589. {
  590. struct s3c64xx_spi_driver_data *sdd = container_of(work,
  591. struct s3c64xx_spi_driver_data, work);
  592. unsigned long flags;
  593. /* Acquire DMA channels */
  594. while (!acquire_dma(sdd))
  595. msleep(10);
  596. spin_lock_irqsave(&sdd->lock, flags);
  597. while (!list_empty(&sdd->queue)
  598. && !(sdd->state & SUSPND)) {
  599. struct spi_message *msg;
  600. msg = container_of(sdd->queue.next, struct spi_message, queue);
  601. list_del_init(&msg->queue);
  602. /* Set Xfer busy flag */
  603. sdd->state |= SPIBUSY;
  604. spin_unlock_irqrestore(&sdd->lock, flags);
  605. handle_msg(sdd, msg);
  606. spin_lock_irqsave(&sdd->lock, flags);
  607. sdd->state &= ~SPIBUSY;
  608. }
  609. spin_unlock_irqrestore(&sdd->lock, flags);
  610. /* Free DMA channels */
  611. s3c2410_dma_free(sdd->tx_dmach, &s3c64xx_spi_dma_client);
  612. s3c2410_dma_free(sdd->rx_dmach, &s3c64xx_spi_dma_client);
  613. }
  614. static int s3c64xx_spi_transfer(struct spi_device *spi,
  615. struct spi_message *msg)
  616. {
  617. struct s3c64xx_spi_driver_data *sdd;
  618. unsigned long flags;
  619. sdd = spi_master_get_devdata(spi->master);
  620. spin_lock_irqsave(&sdd->lock, flags);
  621. if (sdd->state & SUSPND) {
  622. spin_unlock_irqrestore(&sdd->lock, flags);
  623. return -ESHUTDOWN;
  624. }
  625. msg->status = -EINPROGRESS;
  626. msg->actual_length = 0;
  627. list_add_tail(&msg->queue, &sdd->queue);
  628. queue_work(sdd->workqueue, &sdd->work);
  629. spin_unlock_irqrestore(&sdd->lock, flags);
  630. return 0;
  631. }
  632. /*
  633. * Here we only check the validity of requested configuration
  634. * and save the configuration in a local data-structure.
  635. * The controller is actually configured only just before we
  636. * get a message to transfer.
  637. */
  638. static int s3c64xx_spi_setup(struct spi_device *spi)
  639. {
  640. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  641. struct s3c64xx_spi_driver_data *sdd;
  642. struct s3c64xx_spi_info *sci;
  643. struct spi_message *msg;
  644. u32 psr, speed;
  645. unsigned long flags;
  646. int err = 0;
  647. if (cs == NULL || cs->set_level == NULL) {
  648. dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
  649. return -ENODEV;
  650. }
  651. sdd = spi_master_get_devdata(spi->master);
  652. sci = sdd->cntrlr_info;
  653. spin_lock_irqsave(&sdd->lock, flags);
  654. list_for_each_entry(msg, &sdd->queue, queue) {
  655. /* Is some mssg is already queued for this device */
  656. if (msg->spi == spi) {
  657. dev_err(&spi->dev,
  658. "setup: attempt while mssg in queue!\n");
  659. spin_unlock_irqrestore(&sdd->lock, flags);
  660. return -EBUSY;
  661. }
  662. }
  663. if (sdd->state & SUSPND) {
  664. spin_unlock_irqrestore(&sdd->lock, flags);
  665. dev_err(&spi->dev,
  666. "setup: SPI-%d not active!\n", spi->master->bus_num);
  667. return -ESHUTDOWN;
  668. }
  669. spin_unlock_irqrestore(&sdd->lock, flags);
  670. if (spi->bits_per_word != 8
  671. && spi->bits_per_word != 16
  672. && spi->bits_per_word != 32) {
  673. dev_err(&spi->dev, "setup: %dbits/wrd not supported!\n",
  674. spi->bits_per_word);
  675. err = -EINVAL;
  676. goto setup_exit;
  677. }
  678. /* Check if we can provide the requested rate */
  679. speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1); /* Max possible */
  680. if (spi->max_speed_hz > speed)
  681. spi->max_speed_hz = speed;
  682. psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
  683. psr &= S3C64XX_SPI_PSR_MASK;
  684. if (psr == S3C64XX_SPI_PSR_MASK)
  685. psr--;
  686. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  687. if (spi->max_speed_hz < speed) {
  688. if (psr+1 < S3C64XX_SPI_PSR_MASK) {
  689. psr++;
  690. } else {
  691. err = -EINVAL;
  692. goto setup_exit;
  693. }
  694. }
  695. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  696. if (spi->max_speed_hz >= speed)
  697. spi->max_speed_hz = speed;
  698. else
  699. err = -EINVAL;
  700. setup_exit:
  701. /* setup() returns with device de-selected */
  702. disable_cs(sdd, spi);
  703. return err;
  704. }
  705. static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
  706. {
  707. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  708. void __iomem *regs = sdd->regs;
  709. unsigned int val;
  710. sdd->cur_speed = 0;
  711. S3C64XX_SPI_DEACT(sdd);
  712. /* Disable Interrupts - we use Polling if not DMA mode */
  713. writel(0, regs + S3C64XX_SPI_INT_EN);
  714. writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
  715. regs + S3C64XX_SPI_CLK_CFG);
  716. writel(0, regs + S3C64XX_SPI_MODE_CFG);
  717. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  718. /* Clear any irq pending bits */
  719. writel(readl(regs + S3C64XX_SPI_PENDING_CLR),
  720. regs + S3C64XX_SPI_PENDING_CLR);
  721. writel(0, regs + S3C64XX_SPI_SWAP_CFG);
  722. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  723. val &= ~S3C64XX_SPI_MODE_4BURST;
  724. val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  725. val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  726. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  727. flush_fifo(sdd);
  728. }
  729. static int __init s3c64xx_spi_probe(struct platform_device *pdev)
  730. {
  731. struct resource *mem_res, *dmatx_res, *dmarx_res;
  732. struct s3c64xx_spi_driver_data *sdd;
  733. struct s3c64xx_spi_info *sci;
  734. struct spi_master *master;
  735. int ret;
  736. if (pdev->id < 0) {
  737. dev_err(&pdev->dev,
  738. "Invalid platform device id-%d\n", pdev->id);
  739. return -ENODEV;
  740. }
  741. if (pdev->dev.platform_data == NULL) {
  742. dev_err(&pdev->dev, "platform_data missing!\n");
  743. return -ENODEV;
  744. }
  745. /* Check for availability of necessary resource */
  746. dmatx_res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  747. if (dmatx_res == NULL) {
  748. dev_err(&pdev->dev, "Unable to get SPI-Tx dma resource\n");
  749. return -ENXIO;
  750. }
  751. dmarx_res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  752. if (dmarx_res == NULL) {
  753. dev_err(&pdev->dev, "Unable to get SPI-Rx dma resource\n");
  754. return -ENXIO;
  755. }
  756. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  757. if (mem_res == NULL) {
  758. dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
  759. return -ENXIO;
  760. }
  761. master = spi_alloc_master(&pdev->dev,
  762. sizeof(struct s3c64xx_spi_driver_data));
  763. if (master == NULL) {
  764. dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
  765. return -ENOMEM;
  766. }
  767. sci = pdev->dev.platform_data;
  768. platform_set_drvdata(pdev, master);
  769. sdd = spi_master_get_devdata(master);
  770. sdd->master = master;
  771. sdd->cntrlr_info = sci;
  772. sdd->pdev = pdev;
  773. sdd->sfr_start = mem_res->start;
  774. sdd->tx_dmach = dmatx_res->start;
  775. sdd->rx_dmach = dmarx_res->start;
  776. sdd->cur_bpw = 8;
  777. master->bus_num = pdev->id;
  778. master->setup = s3c64xx_spi_setup;
  779. master->transfer = s3c64xx_spi_transfer;
  780. master->num_chipselect = sci->num_cs;
  781. master->dma_alignment = 8;
  782. /* the spi->mode bits understood by this driver: */
  783. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  784. if (request_mem_region(mem_res->start,
  785. resource_size(mem_res), pdev->name) == NULL) {
  786. dev_err(&pdev->dev, "Req mem region failed\n");
  787. ret = -ENXIO;
  788. goto err0;
  789. }
  790. sdd->regs = ioremap(mem_res->start, resource_size(mem_res));
  791. if (sdd->regs == NULL) {
  792. dev_err(&pdev->dev, "Unable to remap IO\n");
  793. ret = -ENXIO;
  794. goto err1;
  795. }
  796. if (sci->cfg_gpio == NULL || sci->cfg_gpio(pdev)) {
  797. dev_err(&pdev->dev, "Unable to config gpio\n");
  798. ret = -EBUSY;
  799. goto err2;
  800. }
  801. /* Setup clocks */
  802. sdd->clk = clk_get(&pdev->dev, "spi");
  803. if (IS_ERR(sdd->clk)) {
  804. dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
  805. ret = PTR_ERR(sdd->clk);
  806. goto err3;
  807. }
  808. if (clk_enable(sdd->clk)) {
  809. dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
  810. ret = -EBUSY;
  811. goto err4;
  812. }
  813. sdd->src_clk = clk_get(&pdev->dev, sci->src_clk_name);
  814. if (IS_ERR(sdd->src_clk)) {
  815. dev_err(&pdev->dev,
  816. "Unable to acquire clock '%s'\n", sci->src_clk_name);
  817. ret = PTR_ERR(sdd->src_clk);
  818. goto err5;
  819. }
  820. if (clk_enable(sdd->src_clk)) {
  821. dev_err(&pdev->dev, "Couldn't enable clock '%s'\n",
  822. sci->src_clk_name);
  823. ret = -EBUSY;
  824. goto err6;
  825. }
  826. sdd->workqueue = create_singlethread_workqueue(
  827. dev_name(master->dev.parent));
  828. if (sdd->workqueue == NULL) {
  829. dev_err(&pdev->dev, "Unable to create workqueue\n");
  830. ret = -ENOMEM;
  831. goto err7;
  832. }
  833. /* Setup Deufult Mode */
  834. s3c64xx_spi_hwinit(sdd, pdev->id);
  835. spin_lock_init(&sdd->lock);
  836. init_completion(&sdd->xfer_completion);
  837. INIT_WORK(&sdd->work, s3c64xx_spi_work);
  838. INIT_LIST_HEAD(&sdd->queue);
  839. if (spi_register_master(master)) {
  840. dev_err(&pdev->dev, "cannot register SPI master\n");
  841. ret = -EBUSY;
  842. goto err8;
  843. }
  844. dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d \
  845. with %d Slaves attached\n",
  846. pdev->id, master->num_chipselect);
  847. dev_dbg(&pdev->dev, "\tIOmem=[0x%x-0x%x]\
  848. \tDMA=[Rx-%d, Tx-%d]\n",
  849. mem_res->end, mem_res->start,
  850. sdd->rx_dmach, sdd->tx_dmach);
  851. return 0;
  852. err8:
  853. destroy_workqueue(sdd->workqueue);
  854. err7:
  855. clk_disable(sdd->src_clk);
  856. err6:
  857. clk_put(sdd->src_clk);
  858. err5:
  859. clk_disable(sdd->clk);
  860. err4:
  861. clk_put(sdd->clk);
  862. err3:
  863. err2:
  864. iounmap((void *) sdd->regs);
  865. err1:
  866. release_mem_region(mem_res->start, resource_size(mem_res));
  867. err0:
  868. platform_set_drvdata(pdev, NULL);
  869. spi_master_put(master);
  870. return ret;
  871. }
  872. static int s3c64xx_spi_remove(struct platform_device *pdev)
  873. {
  874. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  875. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  876. struct resource *mem_res;
  877. unsigned long flags;
  878. spin_lock_irqsave(&sdd->lock, flags);
  879. sdd->state |= SUSPND;
  880. spin_unlock_irqrestore(&sdd->lock, flags);
  881. while (sdd->state & SPIBUSY)
  882. msleep(10);
  883. spi_unregister_master(master);
  884. destroy_workqueue(sdd->workqueue);
  885. clk_disable(sdd->src_clk);
  886. clk_put(sdd->src_clk);
  887. clk_disable(sdd->clk);
  888. clk_put(sdd->clk);
  889. iounmap((void *) sdd->regs);
  890. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  891. release_mem_region(mem_res->start, resource_size(mem_res));
  892. platform_set_drvdata(pdev, NULL);
  893. spi_master_put(master);
  894. return 0;
  895. }
  896. #ifdef CONFIG_PM
  897. static int s3c64xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  898. {
  899. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  900. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  901. unsigned long flags;
  902. spin_lock_irqsave(&sdd->lock, flags);
  903. sdd->state |= SUSPND;
  904. spin_unlock_irqrestore(&sdd->lock, flags);
  905. while (sdd->state & SPIBUSY)
  906. msleep(10);
  907. /* Disable the clock */
  908. clk_disable(sdd->src_clk);
  909. clk_disable(sdd->clk);
  910. sdd->cur_speed = 0; /* Output Clock is stopped */
  911. return 0;
  912. }
  913. static int s3c64xx_spi_resume(struct platform_device *pdev)
  914. {
  915. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  916. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  917. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  918. unsigned long flags;
  919. sci->cfg_gpio(pdev);
  920. /* Enable the clock */
  921. clk_enable(sdd->src_clk);
  922. clk_enable(sdd->clk);
  923. s3c64xx_spi_hwinit(sdd, pdev->id);
  924. spin_lock_irqsave(&sdd->lock, flags);
  925. sdd->state &= ~SUSPND;
  926. spin_unlock_irqrestore(&sdd->lock, flags);
  927. return 0;
  928. }
  929. #else
  930. #define s3c64xx_spi_suspend NULL
  931. #define s3c64xx_spi_resume NULL
  932. #endif /* CONFIG_PM */
  933. static struct platform_driver s3c64xx_spi_driver = {
  934. .driver = {
  935. .name = "s3c64xx-spi",
  936. .owner = THIS_MODULE,
  937. },
  938. .remove = s3c64xx_spi_remove,
  939. .suspend = s3c64xx_spi_suspend,
  940. .resume = s3c64xx_spi_resume,
  941. };
  942. MODULE_ALIAS("platform:s3c64xx-spi");
  943. static int __init s3c64xx_spi_init(void)
  944. {
  945. return platform_driver_probe(&s3c64xx_spi_driver, s3c64xx_spi_probe);
  946. }
  947. module_init(s3c64xx_spi_init);
  948. static void __exit s3c64xx_spi_exit(void)
  949. {
  950. platform_driver_unregister(&s3c64xx_spi_driver);
  951. }
  952. module_exit(s3c64xx_spi_exit);
  953. MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
  954. MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
  955. MODULE_LICENSE("GPL");