rt2800usb.h 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026
  1. /*
  2. Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2800usb
  19. Abstract: Data structures and registers for the rt2800usb module.
  20. Supported chipsets: RT2800U.
  21. */
  22. #ifndef RT2800USB_H
  23. #define RT2800USB_H
  24. struct rt2800_ops {
  25. void (*register_read)(struct rt2x00_dev *rt2x00dev,
  26. const unsigned int offset, u32 *value);
  27. void (*register_write)(struct rt2x00_dev *rt2x00dev,
  28. const unsigned int offset, u32 value);
  29. void (*register_write_lock)(struct rt2x00_dev *rt2x00dev,
  30. const unsigned int offset, u32 value);
  31. void (*register_multiread)(struct rt2x00_dev *rt2x00dev,
  32. const unsigned int offset,
  33. void *value, const u32 length);
  34. void (*register_multiwrite)(struct rt2x00_dev *rt2x00dev,
  35. const unsigned int offset,
  36. void *value, const u32 length);
  37. int (*regbusy_read)(struct rt2x00_dev *rt2x00dev,
  38. const unsigned int offset,
  39. struct rt2x00_field32 field, u32 *reg);
  40. };
  41. static inline void rt2800_register_read(struct rt2x00_dev *rt2x00dev,
  42. const unsigned int offset,
  43. u32 *value)
  44. {
  45. const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
  46. rt2800ops->register_read(rt2x00dev, offset, value);
  47. }
  48. static inline void rt2800_register_write(struct rt2x00_dev *rt2x00dev,
  49. const unsigned int offset,
  50. u32 value)
  51. {
  52. const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
  53. rt2800ops->register_write(rt2x00dev, offset, value);
  54. }
  55. static inline void rt2800_register_write_lock(struct rt2x00_dev *rt2x00dev,
  56. const unsigned int offset,
  57. u32 value)
  58. {
  59. const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
  60. rt2800ops->register_write_lock(rt2x00dev, offset, value);
  61. }
  62. static inline void rt2800_register_multiread(struct rt2x00_dev *rt2x00dev,
  63. const unsigned int offset,
  64. void *value, const u32 length)
  65. {
  66. const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
  67. rt2800ops->register_multiread(rt2x00dev, offset, value, length);
  68. }
  69. static inline void rt2800_register_multiwrite(struct rt2x00_dev *rt2x00dev,
  70. const unsigned int offset,
  71. void *value, const u32 length)
  72. {
  73. const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
  74. rt2800ops->register_multiwrite(rt2x00dev, offset, value, length);
  75. }
  76. static inline int rt2800_regbusy_read(struct rt2x00_dev *rt2x00dev,
  77. const unsigned int offset,
  78. struct rt2x00_field32 field,
  79. u32 *reg)
  80. {
  81. const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
  82. return rt2800ops->regbusy_read(rt2x00dev, offset, field, reg);
  83. }
  84. /*
  85. * RF chip defines.
  86. *
  87. * RF2820 2.4G 2T3R
  88. * RF2850 2.4G/5G 2T3R
  89. * RF2720 2.4G 1T2R
  90. * RF2750 2.4G/5G 1T2R
  91. * RF3020 2.4G 1T1R
  92. * RF2020 2.4G B/G
  93. * RF3021 2.4G 1T2R
  94. * RF3022 2.4G 2T2R
  95. * RF3052 2.4G 2T2R
  96. */
  97. #define RF2820 0x0001
  98. #define RF2850 0x0002
  99. #define RF2720 0x0003
  100. #define RF2750 0x0004
  101. #define RF3020 0x0005
  102. #define RF2020 0x0006
  103. #define RF3021 0x0007
  104. #define RF3022 0x0008
  105. #define RF3052 0x0009
  106. /*
  107. * RT2870 version
  108. */
  109. #define RT2860C_VERSION 0x28600100
  110. #define RT2860D_VERSION 0x28600101
  111. #define RT2880E_VERSION 0x28720200
  112. #define RT2883_VERSION 0x28830300
  113. #define RT3070_VERSION 0x30700200
  114. /*
  115. * Signal information.
  116. * Default offset is required for RSSI <-> dBm conversion.
  117. */
  118. #define DEFAULT_RSSI_OFFSET 120 /* FIXME */
  119. /*
  120. * Register layout information.
  121. */
  122. #define CSR_REG_BASE 0x1000
  123. #define CSR_REG_SIZE 0x0800
  124. #define EEPROM_BASE 0x0000
  125. #define EEPROM_SIZE 0x0110
  126. #define BBP_BASE 0x0000
  127. #define BBP_SIZE 0x0080
  128. #define RF_BASE 0x0004
  129. #define RF_SIZE 0x0010
  130. /*
  131. * Number of TX queues.
  132. */
  133. #define NUM_TX_QUEUES 4
  134. /*
  135. * USB registers.
  136. */
  137. /*
  138. * INT_SOURCE_CSR: Interrupt source register.
  139. * Write one to clear corresponding bit.
  140. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read 0x171c
  141. */
  142. #define INT_SOURCE_CSR 0x0200
  143. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  144. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  145. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  146. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  147. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  148. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  149. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  150. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  151. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  152. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  153. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  154. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  155. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  156. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  157. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  158. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  159. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  160. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  161. /*
  162. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  163. */
  164. #define INT_MASK_CSR 0x0204
  165. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  166. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  167. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  168. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  169. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  170. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  171. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  172. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  173. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  174. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  175. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  176. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  177. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  178. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  179. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  180. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  181. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  182. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  183. /*
  184. * WPDMA_GLO_CFG
  185. */
  186. #define WPDMA_GLO_CFG 0x0208
  187. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  188. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  189. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  190. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  191. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  192. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  193. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  194. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  195. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  196. /*
  197. * WPDMA_RST_IDX
  198. */
  199. #define WPDMA_RST_IDX 0x020c
  200. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  201. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  202. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  203. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  204. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  205. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  206. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  207. /*
  208. * DELAY_INT_CFG
  209. */
  210. #define DELAY_INT_CFG 0x0210
  211. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  212. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  213. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  214. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  215. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  216. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  217. /*
  218. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  219. * AIFSN0: AC_BE
  220. * AIFSN1: AC_BK
  221. * AIFSN1: AC_VI
  222. * AIFSN1: AC_VO
  223. */
  224. #define WMM_AIFSN_CFG 0x0214
  225. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  226. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  227. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  228. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  229. /*
  230. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  231. * CWMIN0: AC_BE
  232. * CWMIN1: AC_BK
  233. * CWMIN1: AC_VI
  234. * CWMIN1: AC_VO
  235. */
  236. #define WMM_CWMIN_CFG 0x0218
  237. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  238. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  239. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  240. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  241. /*
  242. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  243. * CWMAX0: AC_BE
  244. * CWMAX1: AC_BK
  245. * CWMAX1: AC_VI
  246. * CWMAX1: AC_VO
  247. */
  248. #define WMM_CWMAX_CFG 0x021c
  249. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  250. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  251. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  252. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  253. /*
  254. * AC_TXOP0: AC_BK/AC_BE TXOP register
  255. * AC0TXOP: AC_BK in unit of 32us
  256. * AC1TXOP: AC_BE in unit of 32us
  257. */
  258. #define WMM_TXOP0_CFG 0x0220
  259. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  260. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  261. /*
  262. * AC_TXOP1: AC_VO/AC_VI TXOP register
  263. * AC2TXOP: AC_VI in unit of 32us
  264. * AC3TXOP: AC_VO in unit of 32us
  265. */
  266. #define WMM_TXOP1_CFG 0x0224
  267. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  268. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  269. /*
  270. * GPIO_CTRL_CFG:
  271. */
  272. #define GPIO_CTRL_CFG 0x0228
  273. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  274. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  275. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  276. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  277. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  278. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  279. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  280. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  281. #define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
  282. /*
  283. * MCU_CMD_CFG
  284. */
  285. #define MCU_CMD_CFG 0x022c
  286. /*
  287. * AC_BK register offsets
  288. */
  289. #define TX_BASE_PTR0 0x0230
  290. #define TX_MAX_CNT0 0x0234
  291. #define TX_CTX_IDX0 0x0238
  292. #define TX_DTX_IDX0 0x023c
  293. /*
  294. * AC_BE register offsets
  295. */
  296. #define TX_BASE_PTR1 0x0240
  297. #define TX_MAX_CNT1 0x0244
  298. #define TX_CTX_IDX1 0x0248
  299. #define TX_DTX_IDX1 0x024c
  300. /*
  301. * AC_VI register offsets
  302. */
  303. #define TX_BASE_PTR2 0x0250
  304. #define TX_MAX_CNT2 0x0254
  305. #define TX_CTX_IDX2 0x0258
  306. #define TX_DTX_IDX2 0x025c
  307. /*
  308. * AC_VO register offsets
  309. */
  310. #define TX_BASE_PTR3 0x0260
  311. #define TX_MAX_CNT3 0x0264
  312. #define TX_CTX_IDX3 0x0268
  313. #define TX_DTX_IDX3 0x026c
  314. /*
  315. * HCCA register offsets
  316. */
  317. #define TX_BASE_PTR4 0x0270
  318. #define TX_MAX_CNT4 0x0274
  319. #define TX_CTX_IDX4 0x0278
  320. #define TX_DTX_IDX4 0x027c
  321. /*
  322. * MGMT register offsets
  323. */
  324. #define TX_BASE_PTR5 0x0280
  325. #define TX_MAX_CNT5 0x0284
  326. #define TX_CTX_IDX5 0x0288
  327. #define TX_DTX_IDX5 0x028c
  328. /*
  329. * RX register offsets
  330. */
  331. #define RX_BASE_PTR 0x0290
  332. #define RX_MAX_CNT 0x0294
  333. #define RX_CRX_IDX 0x0298
  334. #define RX_DRX_IDX 0x029c
  335. /*
  336. * USB_DMA_CFG
  337. * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
  338. * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
  339. * PHY_CLEAR: phy watch dog enable.
  340. * TX_CLEAR: Clear USB DMA TX path.
  341. * TXOP_HALT: Halt TXOP count down when TX buffer is full.
  342. * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
  343. * RX_BULK_EN: Enable USB DMA Rx.
  344. * TX_BULK_EN: Enable USB DMA Tx.
  345. * EP_OUT_VALID: OUT endpoint data valid.
  346. * RX_BUSY: USB DMA RX FSM busy.
  347. * TX_BUSY: USB DMA TX FSM busy.
  348. */
  349. #define USB_DMA_CFG 0x02a0
  350. #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
  351. #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
  352. #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
  353. #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
  354. #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
  355. #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
  356. #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
  357. #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
  358. #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
  359. #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
  360. #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
  361. /*
  362. * USB_CYC_CFG
  363. */
  364. #define USB_CYC_CFG 0x02a4
  365. #define USB_CYC_CFG_CLOCK_CYCLE FIELD32(0x000000ff)
  366. /*
  367. * PBF_SYS_CTRL
  368. * HOST_RAM_WRITE: enable Host program ram write selection
  369. */
  370. #define PBF_SYS_CTRL 0x0400
  371. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  372. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  373. /*
  374. * HOST-MCU shared memory
  375. */
  376. #define HOST_CMD_CSR 0x0404
  377. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  378. /*
  379. * PBF registers
  380. * Most are for debug. Driver doesn't touch PBF register.
  381. */
  382. #define PBF_CFG 0x0408
  383. #define PBF_MAX_PCNT 0x040c
  384. #define PBF_CTRL 0x0410
  385. #define PBF_INT_STA 0x0414
  386. #define PBF_INT_ENA 0x0418
  387. /*
  388. * BCN_OFFSET0:
  389. */
  390. #define BCN_OFFSET0 0x042c
  391. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  392. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  393. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  394. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  395. /*
  396. * BCN_OFFSET1:
  397. */
  398. #define BCN_OFFSET1 0x0430
  399. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  400. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  401. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  402. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  403. /*
  404. * PBF registers
  405. * Most are for debug. Driver doesn't touch PBF register.
  406. */
  407. #define TXRXQ_PCNT 0x0438
  408. #define PBF_DBG 0x043c
  409. /*
  410. * RF registers
  411. */
  412. #define RF_CSR_CFG 0x0500
  413. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  414. #define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
  415. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  416. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  417. /*
  418. * MAC Control/Status Registers(CSR).
  419. * Some values are set in TU, whereas 1 TU == 1024 us.
  420. */
  421. /*
  422. * MAC_CSR0: ASIC revision number.
  423. * ASIC_REV: 0
  424. * ASIC_VER: 2870
  425. */
  426. #define MAC_CSR0 0x1000
  427. #define MAC_CSR0_ASIC_REV FIELD32(0x0000ffff)
  428. #define MAC_CSR0_ASIC_VER FIELD32(0xffff0000)
  429. /*
  430. * MAC_SYS_CTRL:
  431. */
  432. #define MAC_SYS_CTRL 0x1004
  433. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  434. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  435. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  436. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  437. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  438. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  439. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  440. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  441. /*
  442. * MAC_ADDR_DW0: STA MAC register 0
  443. */
  444. #define MAC_ADDR_DW0 0x1008
  445. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  446. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  447. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  448. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  449. /*
  450. * MAC_ADDR_DW1: STA MAC register 1
  451. * UNICAST_TO_ME_MASK:
  452. * Used to mask off bits from byte 5 of the MAC address
  453. * to determine the UNICAST_TO_ME bit for RX frames.
  454. * The full mask is complemented by BSS_ID_MASK:
  455. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  456. */
  457. #define MAC_ADDR_DW1 0x100c
  458. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  459. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  460. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  461. /*
  462. * MAC_BSSID_DW0: BSSID register 0
  463. */
  464. #define MAC_BSSID_DW0 0x1010
  465. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  466. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  467. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  468. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  469. /*
  470. * MAC_BSSID_DW1: BSSID register 1
  471. * BSS_ID_MASK:
  472. * 0: 1-BSSID mode (BSS index = 0)
  473. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  474. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  475. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  476. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  477. * BSSID. This will make sure that those bits will be ignored
  478. * when determining the MY_BSS of RX frames.
  479. */
  480. #define MAC_BSSID_DW1 0x1014
  481. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  482. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  483. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  484. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  485. /*
  486. * MAX_LEN_CFG: Maximum frame length register.
  487. * MAX_MPDU: rt2860b max 16k bytes
  488. * MAX_PSDU: Maximum PSDU length
  489. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  490. */
  491. #define MAX_LEN_CFG 0x1018
  492. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  493. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  494. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  495. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  496. /*
  497. * BBP_CSR_CFG: BBP serial control register
  498. * VALUE: Register value to program into BBP
  499. * REG_NUM: Selected BBP register
  500. * READ_CONTROL: 0 write BBP, 1 read BBP
  501. * BUSY: ASIC is busy executing BBP commands
  502. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  503. * BBP_RW_MODE: 0 serial, 1 paralell
  504. */
  505. #define BBP_CSR_CFG 0x101c
  506. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  507. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  508. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  509. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  510. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  511. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  512. /*
  513. * RF_CSR_CFG0: RF control register
  514. * REGID_AND_VALUE: Register value to program into RF
  515. * BITWIDTH: Selected RF register
  516. * STANDBYMODE: 0 high when standby, 1 low when standby
  517. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  518. * BUSY: ASIC is busy executing RF commands
  519. */
  520. #define RF_CSR_CFG0 0x1020
  521. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  522. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  523. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  524. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  525. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  526. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  527. /*
  528. * RF_CSR_CFG1: RF control register
  529. * REGID_AND_VALUE: Register value to program into RF
  530. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  531. * 0: 3 system clock cycle (37.5usec)
  532. * 1: 5 system clock cycle (62.5usec)
  533. */
  534. #define RF_CSR_CFG1 0x1024
  535. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  536. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  537. /*
  538. * RF_CSR_CFG2: RF control register
  539. * VALUE: Register value to program into RF
  540. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  541. * 0: 3 system clock cycle (37.5usec)
  542. * 1: 5 system clock cycle (62.5usec)
  543. */
  544. #define RF_CSR_CFG2 0x1028
  545. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  546. /*
  547. * LED_CFG: LED control
  548. * color LED's:
  549. * 0: off
  550. * 1: blinking upon TX2
  551. * 2: periodic slow blinking
  552. * 3: always on
  553. * LED polarity:
  554. * 0: active low
  555. * 1: active high
  556. */
  557. #define LED_CFG 0x102c
  558. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  559. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  560. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  561. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  562. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  563. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  564. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  565. /*
  566. * XIFS_TIME_CFG: MAC timing
  567. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  568. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  569. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  570. * when MAC doesn't reference BBP signal BBRXEND
  571. * EIFS: unit 1us
  572. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  573. *
  574. */
  575. #define XIFS_TIME_CFG 0x1100
  576. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  577. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  578. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  579. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  580. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  581. /*
  582. * BKOFF_SLOT_CFG:
  583. */
  584. #define BKOFF_SLOT_CFG 0x1104
  585. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  586. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  587. /*
  588. * NAV_TIME_CFG:
  589. */
  590. #define NAV_TIME_CFG 0x1108
  591. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  592. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  593. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  594. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  595. /*
  596. * CH_TIME_CFG: count as channel busy
  597. */
  598. #define CH_TIME_CFG 0x110c
  599. /*
  600. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  601. */
  602. #define PBF_LIFE_TIMER 0x1110
  603. /*
  604. * BCN_TIME_CFG:
  605. * BEACON_INTERVAL: in unit of 1/16 TU
  606. * TSF_TICKING: Enable TSF auto counting
  607. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  608. * BEACON_GEN: Enable beacon generator
  609. */
  610. #define BCN_TIME_CFG 0x1114
  611. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  612. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  613. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  614. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  615. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  616. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  617. /*
  618. * TBTT_SYNC_CFG:
  619. */
  620. #define TBTT_SYNC_CFG 0x1118
  621. /*
  622. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  623. */
  624. #define TSF_TIMER_DW0 0x111c
  625. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  626. /*
  627. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  628. */
  629. #define TSF_TIMER_DW1 0x1120
  630. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  631. /*
  632. * TBTT_TIMER: TImer remains till next TBTT, read-only
  633. */
  634. #define TBTT_TIMER 0x1124
  635. /*
  636. * INT_TIMER_CFG:
  637. */
  638. #define INT_TIMER_CFG 0x1128
  639. /*
  640. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  641. */
  642. #define INT_TIMER_EN 0x112c
  643. /*
  644. * CH_IDLE_STA: channel idle time
  645. */
  646. #define CH_IDLE_STA 0x1130
  647. /*
  648. * CH_BUSY_STA: channel busy time
  649. */
  650. #define CH_BUSY_STA 0x1134
  651. /*
  652. * MAC_STATUS_CFG:
  653. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  654. * if 1 or higher one of the 2 registers is busy.
  655. */
  656. #define MAC_STATUS_CFG 0x1200
  657. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  658. /*
  659. * PWR_PIN_CFG:
  660. */
  661. #define PWR_PIN_CFG 0x1204
  662. /*
  663. * AUTOWAKEUP_CFG: Manual power control / status register
  664. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  665. * AUTOWAKE: 0:sleep, 1:awake
  666. */
  667. #define AUTOWAKEUP_CFG 0x1208
  668. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  669. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  670. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  671. /*
  672. * EDCA_AC0_CFG:
  673. */
  674. #define EDCA_AC0_CFG 0x1300
  675. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  676. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  677. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  678. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  679. /*
  680. * EDCA_AC1_CFG:
  681. */
  682. #define EDCA_AC1_CFG 0x1304
  683. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  684. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  685. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  686. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  687. /*
  688. * EDCA_AC2_CFG:
  689. */
  690. #define EDCA_AC2_CFG 0x1308
  691. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  692. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  693. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  694. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  695. /*
  696. * EDCA_AC3_CFG:
  697. */
  698. #define EDCA_AC3_CFG 0x130c
  699. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  700. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  701. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  702. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  703. /*
  704. * EDCA_TID_AC_MAP:
  705. */
  706. #define EDCA_TID_AC_MAP 0x1310
  707. /*
  708. * TX_PWR_CFG_0:
  709. */
  710. #define TX_PWR_CFG_0 0x1314
  711. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  712. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  713. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  714. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  715. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  716. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  717. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  718. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  719. /*
  720. * TX_PWR_CFG_1:
  721. */
  722. #define TX_PWR_CFG_1 0x1318
  723. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  724. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  725. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  726. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  727. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  728. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  729. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  730. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  731. /*
  732. * TX_PWR_CFG_2:
  733. */
  734. #define TX_PWR_CFG_2 0x131c
  735. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  736. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  737. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  738. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  739. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  740. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  741. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  742. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  743. /*
  744. * TX_PWR_CFG_3:
  745. */
  746. #define TX_PWR_CFG_3 0x1320
  747. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  748. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  749. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  750. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  751. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  752. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  753. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  754. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  755. /*
  756. * TX_PWR_CFG_4:
  757. */
  758. #define TX_PWR_CFG_4 0x1324
  759. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  760. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  761. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  762. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  763. /*
  764. * TX_PIN_CFG:
  765. */
  766. #define TX_PIN_CFG 0x1328
  767. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  768. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  769. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  770. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  771. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  772. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  773. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  774. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  775. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  776. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  777. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  778. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  779. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  780. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  781. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  782. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  783. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  784. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  785. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  786. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  787. /*
  788. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  789. */
  790. #define TX_BAND_CFG 0x132c
  791. #define TX_BAND_CFG_HT40_PLUS FIELD32(0x00000001)
  792. #define TX_BAND_CFG_A FIELD32(0x00000002)
  793. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  794. /*
  795. * TX_SW_CFG0:
  796. */
  797. #define TX_SW_CFG0 0x1330
  798. /*
  799. * TX_SW_CFG1:
  800. */
  801. #define TX_SW_CFG1 0x1334
  802. /*
  803. * TX_SW_CFG2:
  804. */
  805. #define TX_SW_CFG2 0x1338
  806. /*
  807. * TXOP_THRES_CFG:
  808. */
  809. #define TXOP_THRES_CFG 0x133c
  810. /*
  811. * TXOP_CTRL_CFG:
  812. */
  813. #define TXOP_CTRL_CFG 0x1340
  814. /*
  815. * TX_RTS_CFG:
  816. * RTS_THRES: unit:byte
  817. * RTS_FBK_EN: enable rts rate fallback
  818. */
  819. #define TX_RTS_CFG 0x1344
  820. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  821. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  822. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  823. /*
  824. * TX_TIMEOUT_CFG:
  825. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  826. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  827. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  828. * it is recommended that:
  829. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  830. */
  831. #define TX_TIMEOUT_CFG 0x1348
  832. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  833. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  834. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  835. /*
  836. * TX_RTY_CFG:
  837. * SHORT_RTY_LIMIT: short retry limit
  838. * LONG_RTY_LIMIT: long retry limit
  839. * LONG_RTY_THRE: Long retry threshoold
  840. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  841. * 0:expired by retry limit, 1: expired by mpdu life timer
  842. * AGG_RTY_MODE: Aggregate MPDU retry mode
  843. * 0:expired by retry limit, 1: expired by mpdu life timer
  844. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  845. */
  846. #define TX_RTY_CFG 0x134c
  847. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  848. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  849. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  850. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  851. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  852. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  853. /*
  854. * TX_LINK_CFG:
  855. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  856. * MFB_ENABLE: TX apply remote MFB 1:enable
  857. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  858. * 0: not apply remote remote unsolicit (MFS=7)
  859. * TX_MRQ_EN: MCS request TX enable
  860. * TX_RDG_EN: RDG TX enable
  861. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  862. * REMOTE_MFB: remote MCS feedback
  863. * REMOTE_MFS: remote MCS feedback sequence number
  864. */
  865. #define TX_LINK_CFG 0x1350
  866. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  867. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  868. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  869. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  870. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  871. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  872. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  873. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  874. /*
  875. * HT_FBK_CFG0:
  876. */
  877. #define HT_FBK_CFG0 0x1354
  878. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  879. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  880. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  881. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  882. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  883. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  884. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  885. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  886. /*
  887. * HT_FBK_CFG1:
  888. */
  889. #define HT_FBK_CFG1 0x1358
  890. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  891. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  892. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  893. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  894. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  895. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  896. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  897. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  898. /*
  899. * LG_FBK_CFG0:
  900. */
  901. #define LG_FBK_CFG0 0x135c
  902. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  903. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  904. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  905. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  906. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  907. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  908. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  909. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  910. /*
  911. * LG_FBK_CFG1:
  912. */
  913. #define LG_FBK_CFG1 0x1360
  914. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  915. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  916. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  917. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  918. /*
  919. * CCK_PROT_CFG: CCK Protection
  920. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  921. * PROTECT_CTRL: Protection control frame type for CCK TX
  922. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  923. * PROTECT_NAV: TXOP protection type for CCK TX
  924. * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
  925. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  926. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  927. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  928. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  929. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  930. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  931. * RTS_TH_EN: RTS threshold enable on CCK TX
  932. */
  933. #define CCK_PROT_CFG 0x1364
  934. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  935. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  936. #define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  937. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  938. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  939. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  940. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  941. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  942. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  943. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  944. /*
  945. * OFDM_PROT_CFG: OFDM Protection
  946. */
  947. #define OFDM_PROT_CFG 0x1368
  948. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  949. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  950. #define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  951. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  952. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  953. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  954. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  955. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  956. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  957. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  958. /*
  959. * MM20_PROT_CFG: MM20 Protection
  960. */
  961. #define MM20_PROT_CFG 0x136c
  962. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  963. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  964. #define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  965. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  966. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  967. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  968. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  969. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  970. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  971. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  972. /*
  973. * MM40_PROT_CFG: MM40 Protection
  974. */
  975. #define MM40_PROT_CFG 0x1370
  976. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  977. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  978. #define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  979. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  980. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  981. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  982. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  983. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  984. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  985. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  986. /*
  987. * GF20_PROT_CFG: GF20 Protection
  988. */
  989. #define GF20_PROT_CFG 0x1374
  990. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  991. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  992. #define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  993. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  994. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  995. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  996. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  997. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  998. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  999. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1000. /*
  1001. * GF40_PROT_CFG: GF40 Protection
  1002. */
  1003. #define GF40_PROT_CFG 0x1378
  1004. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1005. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1006. #define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1007. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1008. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1009. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1010. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1011. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1012. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1013. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1014. /*
  1015. * EXP_CTS_TIME:
  1016. */
  1017. #define EXP_CTS_TIME 0x137c
  1018. /*
  1019. * EXP_ACK_TIME:
  1020. */
  1021. #define EXP_ACK_TIME 0x1380
  1022. /*
  1023. * RX_FILTER_CFG: RX configuration register.
  1024. */
  1025. #define RX_FILTER_CFG 0x1400
  1026. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1027. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1028. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1029. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1030. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1031. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1032. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1033. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1034. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1035. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1036. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1037. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1038. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1039. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1040. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1041. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1042. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1043. /*
  1044. * AUTO_RSP_CFG:
  1045. * AUTORESPONDER: 0: disable, 1: enable
  1046. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1047. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1048. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1049. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1050. * DUAL_CTS_EN: Power bit value in control frame
  1051. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1052. */
  1053. #define AUTO_RSP_CFG 0x1404
  1054. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1055. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1056. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1057. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1058. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1059. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1060. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1061. /*
  1062. * LEGACY_BASIC_RATE:
  1063. */
  1064. #define LEGACY_BASIC_RATE 0x1408
  1065. /*
  1066. * HT_BASIC_RATE:
  1067. */
  1068. #define HT_BASIC_RATE 0x140c
  1069. /*
  1070. * HT_CTRL_CFG:
  1071. */
  1072. #define HT_CTRL_CFG 0x1410
  1073. /*
  1074. * SIFS_COST_CFG:
  1075. */
  1076. #define SIFS_COST_CFG 0x1414
  1077. /*
  1078. * RX_PARSER_CFG:
  1079. * Set NAV for all received frames
  1080. */
  1081. #define RX_PARSER_CFG 0x1418
  1082. /*
  1083. * TX_SEC_CNT0:
  1084. */
  1085. #define TX_SEC_CNT0 0x1500
  1086. /*
  1087. * RX_SEC_CNT0:
  1088. */
  1089. #define RX_SEC_CNT0 0x1504
  1090. /*
  1091. * CCMP_FC_MUTE:
  1092. */
  1093. #define CCMP_FC_MUTE 0x1508
  1094. /*
  1095. * TXOP_HLDR_ADDR0:
  1096. */
  1097. #define TXOP_HLDR_ADDR0 0x1600
  1098. /*
  1099. * TXOP_HLDR_ADDR1:
  1100. */
  1101. #define TXOP_HLDR_ADDR1 0x1604
  1102. /*
  1103. * TXOP_HLDR_ET:
  1104. */
  1105. #define TXOP_HLDR_ET 0x1608
  1106. /*
  1107. * QOS_CFPOLL_RA_DW0:
  1108. */
  1109. #define QOS_CFPOLL_RA_DW0 0x160c
  1110. /*
  1111. * QOS_CFPOLL_RA_DW1:
  1112. */
  1113. #define QOS_CFPOLL_RA_DW1 0x1610
  1114. /*
  1115. * QOS_CFPOLL_QC:
  1116. */
  1117. #define QOS_CFPOLL_QC 0x1614
  1118. /*
  1119. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1120. */
  1121. #define RX_STA_CNT0 0x1700
  1122. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1123. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1124. /*
  1125. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1126. */
  1127. #define RX_STA_CNT1 0x1704
  1128. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1129. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1130. /*
  1131. * RX_STA_CNT2:
  1132. */
  1133. #define RX_STA_CNT2 0x1708
  1134. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1135. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1136. /*
  1137. * TX_STA_CNT0: TX Beacon count
  1138. */
  1139. #define TX_STA_CNT0 0x170c
  1140. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1141. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1142. /*
  1143. * TX_STA_CNT1: TX tx count
  1144. */
  1145. #define TX_STA_CNT1 0x1710
  1146. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1147. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1148. /*
  1149. * TX_STA_CNT2: TX tx count
  1150. */
  1151. #define TX_STA_CNT2 0x1714
  1152. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1153. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1154. /*
  1155. * TX_STA_FIFO: TX Result for specific PID status fifo register
  1156. */
  1157. #define TX_STA_FIFO 0x1718
  1158. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1159. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1160. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1161. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1162. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1163. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1164. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1165. /*
  1166. * TX_AGG_CNT: Debug counter
  1167. */
  1168. #define TX_AGG_CNT 0x171c
  1169. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1170. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1171. /*
  1172. * TX_AGG_CNT0:
  1173. */
  1174. #define TX_AGG_CNT0 0x1720
  1175. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1176. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1177. /*
  1178. * TX_AGG_CNT1:
  1179. */
  1180. #define TX_AGG_CNT1 0x1724
  1181. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1182. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1183. /*
  1184. * TX_AGG_CNT2:
  1185. */
  1186. #define TX_AGG_CNT2 0x1728
  1187. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1188. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1189. /*
  1190. * TX_AGG_CNT3:
  1191. */
  1192. #define TX_AGG_CNT3 0x172c
  1193. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1194. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1195. /*
  1196. * TX_AGG_CNT4:
  1197. */
  1198. #define TX_AGG_CNT4 0x1730
  1199. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1200. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1201. /*
  1202. * TX_AGG_CNT5:
  1203. */
  1204. #define TX_AGG_CNT5 0x1734
  1205. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1206. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1207. /*
  1208. * TX_AGG_CNT6:
  1209. */
  1210. #define TX_AGG_CNT6 0x1738
  1211. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1212. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1213. /*
  1214. * TX_AGG_CNT7:
  1215. */
  1216. #define TX_AGG_CNT7 0x173c
  1217. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1218. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1219. /*
  1220. * MPDU_DENSITY_CNT:
  1221. * TX_ZERO_DEL: TX zero length delimiter count
  1222. * RX_ZERO_DEL: RX zero length delimiter count
  1223. */
  1224. #define MPDU_DENSITY_CNT 0x1740
  1225. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1226. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1227. /*
  1228. * Security key table memory.
  1229. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1230. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1231. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1232. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1233. * SHARED_KEY_TABLE_BASE: 32 bytes * 32-entry
  1234. * SHARED_KEY_MODE_BASE: 4 bits * 32-entry
  1235. */
  1236. #define MAC_WCID_BASE 0x1800
  1237. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1238. #define MAC_IVEIV_TABLE_BASE 0x6000
  1239. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1240. #define SHARED_KEY_TABLE_BASE 0x6c00
  1241. #define SHARED_KEY_MODE_BASE 0x7000
  1242. #define MAC_WCID_ENTRY(__idx) \
  1243. ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
  1244. #define PAIRWISE_KEY_ENTRY(__idx) \
  1245. ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1246. #define MAC_IVEIV_ENTRY(__idx) \
  1247. ( MAC_IVEIV_TABLE_BASE + ((__idx) & sizeof(struct mac_iveiv_entry)) )
  1248. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1249. ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
  1250. #define SHARED_KEY_ENTRY(__idx) \
  1251. ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1252. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1253. ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
  1254. struct mac_wcid_entry {
  1255. u8 mac[6];
  1256. u8 reserved[2];
  1257. } __attribute__ ((packed));
  1258. struct hw_key_entry {
  1259. u8 key[16];
  1260. u8 tx_mic[8];
  1261. u8 rx_mic[8];
  1262. } __attribute__ ((packed));
  1263. struct mac_iveiv_entry {
  1264. u8 iv[8];
  1265. } __attribute__ ((packed));
  1266. /*
  1267. * MAC_WCID_ATTRIBUTE:
  1268. */
  1269. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1270. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1271. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1272. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1273. /*
  1274. * SHARED_KEY_MODE:
  1275. */
  1276. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1277. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1278. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1279. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1280. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1281. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1282. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1283. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1284. /*
  1285. * HOST-MCU communication
  1286. */
  1287. /*
  1288. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1289. */
  1290. #define H2M_MAILBOX_CSR 0x7010
  1291. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1292. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1293. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1294. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1295. /*
  1296. * H2M_MAILBOX_CID:
  1297. */
  1298. #define H2M_MAILBOX_CID 0x7014
  1299. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1300. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1301. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1302. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1303. /*
  1304. * H2M_MAILBOX_STATUS:
  1305. */
  1306. #define H2M_MAILBOX_STATUS 0x701c
  1307. /*
  1308. * H2M_INT_SRC:
  1309. */
  1310. #define H2M_INT_SRC 0x7024
  1311. /*
  1312. * H2M_BBP_AGENT:
  1313. */
  1314. #define H2M_BBP_AGENT 0x7028
  1315. /*
  1316. * MCU_LEDCS: LED control for MCU Mailbox.
  1317. */
  1318. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1319. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1320. /*
  1321. * HW_CS_CTS_BASE:
  1322. * Carrier-sense CTS frame base address.
  1323. * It's where mac stores carrier-sense frame for carrier-sense function.
  1324. */
  1325. #define HW_CS_CTS_BASE 0x7700
  1326. /*
  1327. * HW_DFS_CTS_BASE:
  1328. * FS CTS frame base address. It's where mac stores CTS frame for DFS.
  1329. */
  1330. #define HW_DFS_CTS_BASE 0x7780
  1331. /*
  1332. * TXRX control registers - base address 0x3000
  1333. */
  1334. /*
  1335. * TXRX_CSR1:
  1336. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1337. */
  1338. #define TXRX_CSR1 0x77d0
  1339. /*
  1340. * HW_DEBUG_SETTING_BASE:
  1341. * since NULL frame won't be that long (256 byte)
  1342. * We steal 16 tail bytes to save debugging settings
  1343. */
  1344. #define HW_DEBUG_SETTING_BASE 0x77f0
  1345. #define HW_DEBUG_SETTING_BASE2 0x7770
  1346. /*
  1347. * HW_BEACON_BASE
  1348. * In order to support maximum 8 MBSS and its maximum length
  1349. * is 512 bytes for each beacon
  1350. * Three section discontinue memory segments will be used.
  1351. * 1. The original region for BCN 0~3
  1352. * 2. Extract memory from FCE table for BCN 4~5
  1353. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1354. * It occupied those memory of wcid 238~253 for BCN 6
  1355. * and wcid 222~237 for BCN 7
  1356. *
  1357. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1358. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1359. */
  1360. #define HW_BEACON_BASE0 0x7800
  1361. #define HW_BEACON_BASE1 0x7a00
  1362. #define HW_BEACON_BASE2 0x7c00
  1363. #define HW_BEACON_BASE3 0x7e00
  1364. #define HW_BEACON_BASE4 0x7200
  1365. #define HW_BEACON_BASE5 0x7400
  1366. #define HW_BEACON_BASE6 0x5dc0
  1367. #define HW_BEACON_BASE7 0x5bc0
  1368. #define HW_BEACON_OFFSET(__index) \
  1369. ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
  1370. (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
  1371. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
  1372. /*
  1373. * 8051 firmware image.
  1374. */
  1375. #define FIRMWARE_RT2870 "rt2870.bin"
  1376. #define FIRMWARE_IMAGE_BASE 0x3000
  1377. /*
  1378. * BBP registers.
  1379. * The wordsize of the BBP is 8 bits.
  1380. */
  1381. /*
  1382. * BBP 1: TX Antenna
  1383. */
  1384. #define BBP1_TX_POWER FIELD8(0x07)
  1385. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1386. /*
  1387. * BBP 3: RX Antenna
  1388. */
  1389. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1390. #define BBP3_HT40_PLUS FIELD8(0x20)
  1391. /*
  1392. * BBP 4: Bandwidth
  1393. */
  1394. #define BBP4_TX_BF FIELD8(0x01)
  1395. #define BBP4_BANDWIDTH FIELD8(0x18)
  1396. /*
  1397. * RFCSR registers
  1398. * The wordsize of the RFCSR is 8 bits.
  1399. */
  1400. /*
  1401. * RFCSR 6:
  1402. */
  1403. #define RFCSR6_R FIELD8(0x03)
  1404. /*
  1405. * RFCSR 7:
  1406. */
  1407. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1408. /*
  1409. * RFCSR 12:
  1410. */
  1411. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1412. /*
  1413. * RFCSR 22:
  1414. */
  1415. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1416. /*
  1417. * RFCSR 23:
  1418. */
  1419. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1420. /*
  1421. * RFCSR 30:
  1422. */
  1423. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1424. /*
  1425. * RF registers
  1426. */
  1427. /*
  1428. * RF 2
  1429. */
  1430. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1431. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1432. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1433. /*
  1434. * RF 3
  1435. */
  1436. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1437. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1438. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1439. /*
  1440. * RF 4
  1441. */
  1442. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1443. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1444. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1445. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1446. #define RF4_HT40 FIELD32(0x00200000)
  1447. /*
  1448. * EEPROM content.
  1449. * The wordsize of the EEPROM is 16 bits.
  1450. */
  1451. /*
  1452. * EEPROM Version
  1453. */
  1454. #define EEPROM_VERSION 0x0001
  1455. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1456. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1457. /*
  1458. * HW MAC address.
  1459. */
  1460. #define EEPROM_MAC_ADDR_0 0x0002
  1461. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1462. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1463. #define EEPROM_MAC_ADDR_1 0x0003
  1464. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1465. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1466. #define EEPROM_MAC_ADDR_2 0x0004
  1467. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1468. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1469. /*
  1470. * EEPROM ANTENNA config
  1471. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1472. * TXPATH: 1: 1T, 2: 2T
  1473. */
  1474. #define EEPROM_ANTENNA 0x001a
  1475. #define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
  1476. #define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
  1477. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
  1478. /*
  1479. * EEPROM NIC config
  1480. * CARDBUS_ACCEL: 0 - enable, 1 - disable
  1481. */
  1482. #define EEPROM_NIC 0x001b
  1483. #define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
  1484. #define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
  1485. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
  1486. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
  1487. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
  1488. #define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
  1489. #define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
  1490. #define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
  1491. #define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
  1492. #define EEPROM_NIC_BW40M_A FIELD16(0x0200)
  1493. /*
  1494. * EEPROM frequency
  1495. */
  1496. #define EEPROM_FREQ 0x001d
  1497. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1498. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1499. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1500. /*
  1501. * EEPROM LED
  1502. * POLARITY_RDY_G: Polarity RDY_G setting.
  1503. * POLARITY_RDY_A: Polarity RDY_A setting.
  1504. * POLARITY_ACT: Polarity ACT setting.
  1505. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1506. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1507. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1508. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1509. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1510. * LED_MODE: Led mode.
  1511. */
  1512. #define EEPROM_LED1 0x001e
  1513. #define EEPROM_LED2 0x001f
  1514. #define EEPROM_LED3 0x0020
  1515. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1516. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1517. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1518. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1519. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1520. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1521. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1522. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1523. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1524. /*
  1525. * EEPROM LNA
  1526. */
  1527. #define EEPROM_LNA 0x0022
  1528. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1529. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1530. /*
  1531. * EEPROM RSSI BG offset
  1532. */
  1533. #define EEPROM_RSSI_BG 0x0023
  1534. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1535. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1536. /*
  1537. * EEPROM RSSI BG2 offset
  1538. */
  1539. #define EEPROM_RSSI_BG2 0x0024
  1540. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1541. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1542. /*
  1543. * EEPROM RSSI A offset
  1544. */
  1545. #define EEPROM_RSSI_A 0x0025
  1546. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1547. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1548. /*
  1549. * EEPROM RSSI A2 offset
  1550. */
  1551. #define EEPROM_RSSI_A2 0x0026
  1552. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1553. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1554. /*
  1555. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1556. * This is delta in 40MHZ.
  1557. * VALUE: Tx Power dalta value (MAX=4)
  1558. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1559. * TXPOWER: Enable:
  1560. */
  1561. #define EEPROM_TXPOWER_DELTA 0x0028
  1562. #define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
  1563. #define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
  1564. #define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
  1565. /*
  1566. * EEPROM TXPOWER 802.11BG
  1567. */
  1568. #define EEPROM_TXPOWER_BG1 0x0029
  1569. #define EEPROM_TXPOWER_BG2 0x0030
  1570. #define EEPROM_TXPOWER_BG_SIZE 7
  1571. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1572. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1573. /*
  1574. * EEPROM TXPOWER 802.11A
  1575. */
  1576. #define EEPROM_TXPOWER_A1 0x003c
  1577. #define EEPROM_TXPOWER_A2 0x0053
  1578. #define EEPROM_TXPOWER_A_SIZE 6
  1579. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1580. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1581. /*
  1582. * EEPROM TXpower byrate: 20MHZ power
  1583. */
  1584. #define EEPROM_TXPOWER_BYRATE 0x006f
  1585. /*
  1586. * EEPROM BBP.
  1587. */
  1588. #define EEPROM_BBP_START 0x0078
  1589. #define EEPROM_BBP_SIZE 16
  1590. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1591. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1592. /*
  1593. * MCU mailbox commands.
  1594. */
  1595. #define MCU_SLEEP 0x30
  1596. #define MCU_WAKEUP 0x31
  1597. #define MCU_RADIO_OFF 0x35
  1598. #define MCU_CURRENT 0x36
  1599. #define MCU_LED 0x50
  1600. #define MCU_LED_STRENGTH 0x51
  1601. #define MCU_LED_1 0x52
  1602. #define MCU_LED_2 0x53
  1603. #define MCU_LED_3 0x54
  1604. #define MCU_RADAR 0x60
  1605. #define MCU_BOOT_SIGNAL 0x72
  1606. #define MCU_BBP_SIGNAL 0x80
  1607. #define MCU_POWER_SAVE 0x83
  1608. /*
  1609. * MCU mailbox tokens
  1610. */
  1611. #define TOKEN_WAKUP 3
  1612. /*
  1613. * DMA descriptor defines.
  1614. */
  1615. #define TXD_DESC_SIZE ( 4 * sizeof(__le32) )
  1616. #define TXINFO_DESC_SIZE ( 1 * sizeof(__le32) )
  1617. #define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1618. #define RXD_DESC_SIZE ( 1 * sizeof(__le32) )
  1619. #define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1620. /*
  1621. * TX descriptor format for TX, PRIO and Beacon Ring.
  1622. */
  1623. /*
  1624. * Word0
  1625. */
  1626. #define TXD_W0_SD_PTR0 FIELD32(0xffffffff)
  1627. /*
  1628. * Word1
  1629. */
  1630. #define TXD_W1_SD_LEN1 FIELD32(0x00003fff)
  1631. #define TXD_W1_LAST_SEC1 FIELD32(0x00004000)
  1632. #define TXD_W1_BURST FIELD32(0x00008000)
  1633. #define TXD_W1_SD_LEN0 FIELD32(0x3fff0000)
  1634. #define TXD_W1_LAST_SEC0 FIELD32(0x40000000)
  1635. #define TXD_W1_DMA_DONE FIELD32(0x80000000)
  1636. /*
  1637. * Word2
  1638. */
  1639. #define TXD_W2_SD_PTR1 FIELD32(0xffffffff)
  1640. /*
  1641. * Word3
  1642. * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
  1643. * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
  1644. * 0:MGMT, 1:HCCA 2:EDCA
  1645. */
  1646. #define TXD_W3_WIV FIELD32(0x01000000)
  1647. #define TXD_W3_QSEL FIELD32(0x06000000)
  1648. #define TXD_W3_TCO FIELD32(0x20000000)
  1649. #define TXD_W3_UCO FIELD32(0x40000000)
  1650. #define TXD_W3_ICO FIELD32(0x80000000)
  1651. /*
  1652. * TX Info structure
  1653. */
  1654. /*
  1655. * Word0
  1656. * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
  1657. * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
  1658. * 0:MGMT, 1:HCCA 2:EDCA
  1659. * USB_DMA_NEXT_VALID: Used ONLY in USB bulk Aggregation, NextValid
  1660. * DMA_TX_BURST: used ONLY in USB bulk Aggregation.
  1661. * Force USB DMA transmit frame from current selected endpoint
  1662. */
  1663. #define TXINFO_W0_USB_DMA_TX_PKT_LEN FIELD32(0x0000ffff)
  1664. #define TXINFO_W0_WIV FIELD32(0x01000000)
  1665. #define TXINFO_W0_QSEL FIELD32(0x06000000)
  1666. #define TXINFO_W0_SW_USE_LAST_ROUND FIELD32(0x08000000)
  1667. #define TXINFO_W0_USB_DMA_NEXT_VALID FIELD32(0x40000000)
  1668. #define TXINFO_W0_USB_DMA_TX_BURST FIELD32(0x80000000)
  1669. /*
  1670. * TX WI structure
  1671. */
  1672. /*
  1673. * Word0
  1674. * FRAG: 1 To inform TKIP engine this is a fragment.
  1675. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  1676. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  1677. * BW: Channel bandwidth 20MHz or 40 MHz
  1678. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  1679. */
  1680. #define TXWI_W0_FRAG FIELD32(0x00000001)
  1681. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  1682. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  1683. #define TXWI_W0_TS FIELD32(0x00000008)
  1684. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  1685. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  1686. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  1687. #define TXWI_W0_MCS FIELD32(0x007f0000)
  1688. #define TXWI_W0_BW FIELD32(0x00800000)
  1689. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  1690. #define TXWI_W0_STBC FIELD32(0x06000000)
  1691. #define TXWI_W0_IFS FIELD32(0x08000000)
  1692. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  1693. /*
  1694. * Word1
  1695. */
  1696. #define TXWI_W1_ACK FIELD32(0x00000001)
  1697. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  1698. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  1699. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  1700. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1701. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  1702. /*
  1703. * Word2
  1704. */
  1705. #define TXWI_W2_IV FIELD32(0xffffffff)
  1706. /*
  1707. * Word3
  1708. */
  1709. #define TXWI_W3_EIV FIELD32(0xffffffff)
  1710. /*
  1711. * RX descriptor format for RX Ring.
  1712. */
  1713. /*
  1714. * Word0
  1715. * UNICAST_TO_ME: This RX frame is unicast to me.
  1716. * MULTICAST: This is a multicast frame.
  1717. * BROADCAST: This is a broadcast frame.
  1718. * MY_BSS: this frame belongs to the same BSSID.
  1719. * CRC_ERROR: CRC error.
  1720. * CIPHER_ERROR: 0: decryption okay, 1:ICV error, 2:MIC error, 3:KEY not valid.
  1721. * AMSDU: rx with 802.3 header, not 802.11 header.
  1722. */
  1723. #define RXD_W0_BA FIELD32(0x00000001)
  1724. #define RXD_W0_DATA FIELD32(0x00000002)
  1725. #define RXD_W0_NULLDATA FIELD32(0x00000004)
  1726. #define RXD_W0_FRAG FIELD32(0x00000008)
  1727. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000010)
  1728. #define RXD_W0_MULTICAST FIELD32(0x00000020)
  1729. #define RXD_W0_BROADCAST FIELD32(0x00000040)
  1730. #define RXD_W0_MY_BSS FIELD32(0x00000080)
  1731. #define RXD_W0_CRC_ERROR FIELD32(0x00000100)
  1732. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000600)
  1733. #define RXD_W0_AMSDU FIELD32(0x00000800)
  1734. #define RXD_W0_HTC FIELD32(0x00001000)
  1735. #define RXD_W0_RSSI FIELD32(0x00002000)
  1736. #define RXD_W0_L2PAD FIELD32(0x00004000)
  1737. #define RXD_W0_AMPDU FIELD32(0x00008000)
  1738. #define RXD_W0_DECRYPTED FIELD32(0x00010000)
  1739. #define RXD_W0_PLCP_RSSI FIELD32(0x00020000)
  1740. #define RXD_W0_CIPHER_ALG FIELD32(0x00040000)
  1741. #define RXD_W0_LAST_AMSDU FIELD32(0x00080000)
  1742. #define RXD_W0_PLCP_SIGNAL FIELD32(0xfff00000)
  1743. /*
  1744. * RX WI structure
  1745. */
  1746. /*
  1747. * Word0
  1748. */
  1749. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  1750. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  1751. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  1752. #define RXWI_W0_UDF FIELD32(0x0000e000)
  1753. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1754. #define RXWI_W0_TID FIELD32(0xf0000000)
  1755. /*
  1756. * Word1
  1757. */
  1758. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  1759. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  1760. #define RXWI_W1_MCS FIELD32(0x007f0000)
  1761. #define RXWI_W1_BW FIELD32(0x00800000)
  1762. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  1763. #define RXWI_W1_STBC FIELD32(0x06000000)
  1764. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  1765. /*
  1766. * Word2
  1767. */
  1768. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  1769. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  1770. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  1771. /*
  1772. * Word3
  1773. */
  1774. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  1775. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  1776. /*
  1777. * Macros for converting txpower from EEPROM to mac80211 value
  1778. * and from mac80211 value to register value.
  1779. */
  1780. #define MIN_G_TXPOWER 0
  1781. #define MIN_A_TXPOWER -7
  1782. #define MAX_G_TXPOWER 31
  1783. #define MAX_A_TXPOWER 15
  1784. #define DEFAULT_TXPOWER 5
  1785. #define TXPOWER_G_FROM_DEV(__txpower) \
  1786. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1787. #define TXPOWER_G_TO_DEV(__txpower) \
  1788. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  1789. #define TXPOWER_A_FROM_DEV(__txpower) \
  1790. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1791. #define TXPOWER_A_TO_DEV(__txpower) \
  1792. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  1793. #endif /* RT2800USB_H */