rt2800pci.h 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036
  1. /*
  2. Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2800pci
  19. Abstract: Data structures and registers for the rt2800pci module.
  20. Supported chipsets: RT2800E & RT2800ED.
  21. */
  22. #ifndef RT2800PCI_H
  23. #define RT2800PCI_H
  24. struct rt2800_ops {
  25. void (*register_read)(struct rt2x00_dev *rt2x00dev,
  26. const unsigned int offset, u32 *value);
  27. void (*register_write)(struct rt2x00_dev *rt2x00dev,
  28. const unsigned int offset, u32 value);
  29. void (*register_write_lock)(struct rt2x00_dev *rt2x00dev,
  30. const unsigned int offset, u32 value);
  31. void (*register_multiread)(struct rt2x00_dev *rt2x00dev,
  32. const unsigned int offset,
  33. void *value, const u16 length);
  34. void (*register_multiwrite)(struct rt2x00_dev *rt2x00dev,
  35. const unsigned int offset,
  36. const void *value, const u16 length);
  37. int (*regbusy_read)(struct rt2x00_dev *rt2x00dev,
  38. const unsigned int offset,
  39. const struct rt2x00_field32 field, u32 *reg);
  40. };
  41. static inline void rt2800_register_read(struct rt2x00_dev *rt2x00dev,
  42. const unsigned int offset,
  43. u32 *value)
  44. {
  45. const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
  46. rt2800ops->register_read(rt2x00dev, offset, value);
  47. }
  48. static inline void rt2800_register_write(struct rt2x00_dev *rt2x00dev,
  49. const unsigned int offset,
  50. u32 value)
  51. {
  52. const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
  53. rt2800ops->register_write(rt2x00dev, offset, value);
  54. }
  55. static inline void rt2800_register_write_lock(struct rt2x00_dev *rt2x00dev,
  56. const unsigned int offset,
  57. u32 value)
  58. {
  59. const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
  60. rt2800ops->register_write_lock(rt2x00dev, offset, value);
  61. }
  62. static inline void rt2800_register_multiread(struct rt2x00_dev *rt2x00dev,
  63. const unsigned int offset,
  64. void *value, const u16 length)
  65. {
  66. const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
  67. rt2800ops->register_multiread(rt2x00dev, offset, value, length);
  68. }
  69. static inline void rt2800_register_multiwrite(struct rt2x00_dev *rt2x00dev,
  70. const unsigned int offset,
  71. const void *value,
  72. const u16 length)
  73. {
  74. const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
  75. rt2800ops->register_multiwrite(rt2x00dev, offset, value, length);
  76. }
  77. static inline int rt2800_regbusy_read(struct rt2x00_dev *rt2x00dev,
  78. const unsigned int offset,
  79. const struct rt2x00_field32 field,
  80. u32 *reg)
  81. {
  82. const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
  83. return rt2800ops->regbusy_read(rt2x00dev, offset, field, reg);
  84. }
  85. /*
  86. * RF chip defines.
  87. *
  88. * RF2820 2.4G 2T3R
  89. * RF2850 2.4G/5G 2T3R
  90. * RF2720 2.4G 1T2R
  91. * RF2750 2.4G/5G 1T2R
  92. * RF3020 2.4G 1T1R
  93. * RF2020 2.4G B/G
  94. * RF3021 2.4G 1T2R
  95. * RF3022 2.4G 2T2R
  96. * RF3052 2.4G 2T2R
  97. */
  98. #define RF2820 0x0001
  99. #define RF2850 0x0002
  100. #define RF2720 0x0003
  101. #define RF2750 0x0004
  102. #define RF3020 0x0005
  103. #define RF2020 0x0006
  104. #define RF3021 0x0007
  105. #define RF3022 0x0008
  106. #define RF3052 0x0009
  107. /*
  108. * RT2860 version
  109. */
  110. #define RT2860C_VERSION 0x28600100
  111. #define RT2860D_VERSION 0x28600101
  112. #define RT2880E_VERSION 0x28720200
  113. #define RT2883_VERSION 0x28830300
  114. #define RT3070_VERSION 0x30700200
  115. /*
  116. * Signal information.
  117. * Default offset is required for RSSI <-> dBm conversion.
  118. */
  119. #define DEFAULT_RSSI_OFFSET 120 /* FIXME */
  120. /*
  121. * Register layout information.
  122. */
  123. #define CSR_REG_BASE 0x1000
  124. #define CSR_REG_SIZE 0x0800
  125. #define EEPROM_BASE 0x0000
  126. #define EEPROM_SIZE 0x0110
  127. #define BBP_BASE 0x0000
  128. #define BBP_SIZE 0x0080
  129. #define RF_BASE 0x0004
  130. #define RF_SIZE 0x0010
  131. /*
  132. * Number of TX queues.
  133. */
  134. #define NUM_TX_QUEUES 4
  135. /*
  136. * PCI registers.
  137. */
  138. /*
  139. * E2PROM_CSR: EEPROM control register.
  140. * RELOAD: Write 1 to reload eeprom content.
  141. * TYPE: 0: 93c46, 1:93c66.
  142. * LOAD_STATUS: 1:loading, 0:done.
  143. */
  144. #define E2PROM_CSR 0x0004
  145. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  146. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  147. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  148. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  149. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  150. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  151. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  152. /*
  153. * INT_SOURCE_CSR: Interrupt source register.
  154. * Write one to clear corresponding bit.
  155. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read 0x171c
  156. */
  157. #define INT_SOURCE_CSR 0x0200
  158. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  159. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  160. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  161. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  162. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  163. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  164. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  165. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  166. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  167. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  168. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  169. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  170. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  171. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  172. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  173. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  174. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  175. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  176. /*
  177. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  178. */
  179. #define INT_MASK_CSR 0x0204
  180. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  181. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  182. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  183. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  184. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  185. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  186. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  187. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  188. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  189. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  190. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  191. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  192. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  193. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  194. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  195. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  196. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  197. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  198. /*
  199. * WPDMA_GLO_CFG
  200. */
  201. #define WPDMA_GLO_CFG 0x0208
  202. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  203. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  204. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  205. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  206. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  207. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  208. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  209. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  210. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  211. /*
  212. * WPDMA_RST_IDX
  213. */
  214. #define WPDMA_RST_IDX 0x020c
  215. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  216. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  217. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  218. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  219. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  220. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  221. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  222. /*
  223. * DELAY_INT_CFG
  224. */
  225. #define DELAY_INT_CFG 0x0210
  226. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  227. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  228. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  229. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  230. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  231. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  232. /*
  233. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  234. * AIFSN0: AC_BE
  235. * AIFSN1: AC_BK
  236. * AIFSN1: AC_VI
  237. * AIFSN1: AC_VO
  238. */
  239. #define WMM_AIFSN_CFG 0x0214
  240. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  241. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  242. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  243. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  244. /*
  245. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  246. * CWMIN0: AC_BE
  247. * CWMIN1: AC_BK
  248. * CWMIN1: AC_VI
  249. * CWMIN1: AC_VO
  250. */
  251. #define WMM_CWMIN_CFG 0x0218
  252. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  253. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  254. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  255. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  256. /*
  257. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  258. * CWMAX0: AC_BE
  259. * CWMAX1: AC_BK
  260. * CWMAX1: AC_VI
  261. * CWMAX1: AC_VO
  262. */
  263. #define WMM_CWMAX_CFG 0x021c
  264. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  265. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  266. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  267. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  268. /*
  269. * AC_TXOP0: AC_BK/AC_BE TXOP register
  270. * AC0TXOP: AC_BK in unit of 32us
  271. * AC1TXOP: AC_BE in unit of 32us
  272. */
  273. #define WMM_TXOP0_CFG 0x0220
  274. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  275. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  276. /*
  277. * AC_TXOP1: AC_VO/AC_VI TXOP register
  278. * AC2TXOP: AC_VI in unit of 32us
  279. * AC3TXOP: AC_VO in unit of 32us
  280. */
  281. #define WMM_TXOP1_CFG 0x0224
  282. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  283. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  284. /*
  285. * GPIO_CTRL_CFG:
  286. */
  287. #define GPIO_CTRL_CFG 0x0228
  288. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  289. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  290. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  291. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  292. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  293. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  294. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  295. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  296. #define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
  297. /*
  298. * MCU_CMD_CFG
  299. */
  300. #define MCU_CMD_CFG 0x022c
  301. /*
  302. * AC_BK register offsets
  303. */
  304. #define TX_BASE_PTR0 0x0230
  305. #define TX_MAX_CNT0 0x0234
  306. #define TX_CTX_IDX0 0x0238
  307. #define TX_DTX_IDX0 0x023c
  308. /*
  309. * AC_BE register offsets
  310. */
  311. #define TX_BASE_PTR1 0x0240
  312. #define TX_MAX_CNT1 0x0244
  313. #define TX_CTX_IDX1 0x0248
  314. #define TX_DTX_IDX1 0x024c
  315. /*
  316. * AC_VI register offsets
  317. */
  318. #define TX_BASE_PTR2 0x0250
  319. #define TX_MAX_CNT2 0x0254
  320. #define TX_CTX_IDX2 0x0258
  321. #define TX_DTX_IDX2 0x025c
  322. /*
  323. * AC_VO register offsets
  324. */
  325. #define TX_BASE_PTR3 0x0260
  326. #define TX_MAX_CNT3 0x0264
  327. #define TX_CTX_IDX3 0x0268
  328. #define TX_DTX_IDX3 0x026c
  329. /*
  330. * HCCA register offsets
  331. */
  332. #define TX_BASE_PTR4 0x0270
  333. #define TX_MAX_CNT4 0x0274
  334. #define TX_CTX_IDX4 0x0278
  335. #define TX_DTX_IDX4 0x027c
  336. /*
  337. * MGMT register offsets
  338. */
  339. #define TX_BASE_PTR5 0x0280
  340. #define TX_MAX_CNT5 0x0284
  341. #define TX_CTX_IDX5 0x0288
  342. #define TX_DTX_IDX5 0x028c
  343. /*
  344. * Queue register offset macros
  345. */
  346. #define TX_QUEUE_REG_OFFSET 0x10
  347. #define TX_BASE_PTR(__x) TX_BASE_PTR0 + ((__x) * TX_QUEUE_REG_OFFSET)
  348. #define TX_MAX_CNT(__x) TX_MAX_CNT0 + ((__x) * TX_QUEUE_REG_OFFSET)
  349. #define TX_CTX_IDX(__x) TX_CTX_IDX0 + ((__x) * TX_QUEUE_REG_OFFSET)
  350. #define TX_DTX_IDX(__x) TX_DTX_IDX0 + ((__x) * TX_QUEUE_REG_OFFSET)
  351. /*
  352. * RX register offsets
  353. */
  354. #define RX_BASE_PTR 0x0290
  355. #define RX_MAX_CNT 0x0294
  356. #define RX_CRX_IDX 0x0298
  357. #define RX_DRX_IDX 0x029c
  358. /*
  359. * PBF_SYS_CTRL
  360. * HOST_RAM_WRITE: enable Host program ram write selection
  361. */
  362. #define PBF_SYS_CTRL 0x0400
  363. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  364. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  365. /*
  366. * HOST-MCU shared memory
  367. */
  368. #define HOST_CMD_CSR 0x0404
  369. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  370. /*
  371. * PBF registers
  372. * Most are for debug. Driver doesn't touch PBF register.
  373. */
  374. #define PBF_CFG 0x0408
  375. #define PBF_MAX_PCNT 0x040c
  376. #define PBF_CTRL 0x0410
  377. #define PBF_INT_STA 0x0414
  378. #define PBF_INT_ENA 0x0418
  379. /*
  380. * BCN_OFFSET0:
  381. */
  382. #define BCN_OFFSET0 0x042c
  383. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  384. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  385. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  386. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  387. /*
  388. * BCN_OFFSET1:
  389. */
  390. #define BCN_OFFSET1 0x0430
  391. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  392. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  393. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  394. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  395. /*
  396. * PBF registers
  397. * Most are for debug. Driver doesn't touch PBF register.
  398. */
  399. #define TXRXQ_PCNT 0x0438
  400. #define PBF_DBG 0x043c
  401. /*
  402. * RF registers
  403. */
  404. #define RF_CSR_CFG 0x0500
  405. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  406. #define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
  407. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  408. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  409. /*
  410. * EFUSE_CSR: RT3090 EEPROM
  411. */
  412. #define EFUSE_CTRL 0x0580
  413. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  414. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  415. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  416. /*
  417. * EFUSE_DATA0
  418. */
  419. #define EFUSE_DATA0 0x0590
  420. /*
  421. * EFUSE_DATA1
  422. */
  423. #define EFUSE_DATA1 0x0594
  424. /*
  425. * EFUSE_DATA2
  426. */
  427. #define EFUSE_DATA2 0x0598
  428. /*
  429. * EFUSE_DATA3
  430. */
  431. #define EFUSE_DATA3 0x059c
  432. /*
  433. * MAC Control/Status Registers(CSR).
  434. * Some values are set in TU, whereas 1 TU == 1024 us.
  435. */
  436. /*
  437. * MAC_CSR0: ASIC revision number.
  438. * ASIC_REV: 0
  439. * ASIC_VER: 2860
  440. */
  441. #define MAC_CSR0 0x1000
  442. #define MAC_CSR0_ASIC_REV FIELD32(0x0000ffff)
  443. #define MAC_CSR0_ASIC_VER FIELD32(0xffff0000)
  444. /*
  445. * MAC_SYS_CTRL:
  446. */
  447. #define MAC_SYS_CTRL 0x1004
  448. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  449. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  450. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  451. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  452. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  453. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  454. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  455. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  456. /*
  457. * MAC_ADDR_DW0: STA MAC register 0
  458. */
  459. #define MAC_ADDR_DW0 0x1008
  460. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  461. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  462. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  463. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  464. /*
  465. * MAC_ADDR_DW1: STA MAC register 1
  466. * UNICAST_TO_ME_MASK:
  467. * Used to mask off bits from byte 5 of the MAC address
  468. * to determine the UNICAST_TO_ME bit for RX frames.
  469. * The full mask is complemented by BSS_ID_MASK:
  470. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  471. */
  472. #define MAC_ADDR_DW1 0x100c
  473. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  474. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  475. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  476. /*
  477. * MAC_BSSID_DW0: BSSID register 0
  478. */
  479. #define MAC_BSSID_DW0 0x1010
  480. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  481. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  482. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  483. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  484. /*
  485. * MAC_BSSID_DW1: BSSID register 1
  486. * BSS_ID_MASK:
  487. * 0: 1-BSSID mode (BSS index = 0)
  488. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  489. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  490. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  491. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  492. * BSSID. This will make sure that those bits will be ignored
  493. * when determining the MY_BSS of RX frames.
  494. */
  495. #define MAC_BSSID_DW1 0x1014
  496. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  497. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  498. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  499. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  500. /*
  501. * MAX_LEN_CFG: Maximum frame length register.
  502. * MAX_MPDU: rt2860b max 16k bytes
  503. * MAX_PSDU: Maximum PSDU length
  504. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  505. */
  506. #define MAX_LEN_CFG 0x1018
  507. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  508. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  509. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  510. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  511. /*
  512. * BBP_CSR_CFG: BBP serial control register
  513. * VALUE: Register value to program into BBP
  514. * REG_NUM: Selected BBP register
  515. * READ_CONTROL: 0 write BBP, 1 read BBP
  516. * BUSY: ASIC is busy executing BBP commands
  517. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  518. * BBP_RW_MODE: 0 serial, 1 paralell
  519. */
  520. #define BBP_CSR_CFG 0x101c
  521. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  522. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  523. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  524. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  525. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  526. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  527. /*
  528. * RF_CSR_CFG0: RF control register
  529. * REGID_AND_VALUE: Register value to program into RF
  530. * BITWIDTH: Selected RF register
  531. * STANDBYMODE: 0 high when standby, 1 low when standby
  532. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  533. * BUSY: ASIC is busy executing RF commands
  534. */
  535. #define RF_CSR_CFG0 0x1020
  536. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  537. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  538. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  539. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  540. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  541. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  542. /*
  543. * RF_CSR_CFG1: RF control register
  544. * REGID_AND_VALUE: Register value to program into RF
  545. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  546. * 0: 3 system clock cycle (37.5usec)
  547. * 1: 5 system clock cycle (62.5usec)
  548. */
  549. #define RF_CSR_CFG1 0x1024
  550. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  551. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  552. /*
  553. * RF_CSR_CFG2: RF control register
  554. * VALUE: Register value to program into RF
  555. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  556. * 0: 3 system clock cycle (37.5usec)
  557. * 1: 5 system clock cycle (62.5usec)
  558. */
  559. #define RF_CSR_CFG2 0x1028
  560. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  561. /*
  562. * LED_CFG: LED control
  563. * color LED's:
  564. * 0: off
  565. * 1: blinking upon TX2
  566. * 2: periodic slow blinking
  567. * 3: always on
  568. * LED polarity:
  569. * 0: active low
  570. * 1: active high
  571. */
  572. #define LED_CFG 0x102c
  573. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  574. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  575. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  576. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  577. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  578. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  579. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  580. /*
  581. * XIFS_TIME_CFG: MAC timing
  582. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  583. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  584. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  585. * when MAC doesn't reference BBP signal BBRXEND
  586. * EIFS: unit 1us
  587. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  588. *
  589. */
  590. #define XIFS_TIME_CFG 0x1100
  591. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  592. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  593. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  594. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  595. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  596. /*
  597. * BKOFF_SLOT_CFG:
  598. */
  599. #define BKOFF_SLOT_CFG 0x1104
  600. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  601. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  602. /*
  603. * NAV_TIME_CFG:
  604. */
  605. #define NAV_TIME_CFG 0x1108
  606. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  607. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  608. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  609. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  610. /*
  611. * CH_TIME_CFG: count as channel busy
  612. */
  613. #define CH_TIME_CFG 0x110c
  614. /*
  615. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  616. */
  617. #define PBF_LIFE_TIMER 0x1110
  618. /*
  619. * BCN_TIME_CFG:
  620. * BEACON_INTERVAL: in unit of 1/16 TU
  621. * TSF_TICKING: Enable TSF auto counting
  622. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  623. * BEACON_GEN: Enable beacon generator
  624. */
  625. #define BCN_TIME_CFG 0x1114
  626. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  627. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  628. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  629. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  630. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  631. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  632. /*
  633. * TBTT_SYNC_CFG:
  634. */
  635. #define TBTT_SYNC_CFG 0x1118
  636. /*
  637. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  638. */
  639. #define TSF_TIMER_DW0 0x111c
  640. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  641. /*
  642. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  643. */
  644. #define TSF_TIMER_DW1 0x1120
  645. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  646. /*
  647. * TBTT_TIMER: TImer remains till next TBTT, read-only
  648. */
  649. #define TBTT_TIMER 0x1124
  650. /*
  651. * INT_TIMER_CFG:
  652. */
  653. #define INT_TIMER_CFG 0x1128
  654. /*
  655. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  656. */
  657. #define INT_TIMER_EN 0x112c
  658. /*
  659. * CH_IDLE_STA: channel idle time
  660. */
  661. #define CH_IDLE_STA 0x1130
  662. /*
  663. * CH_BUSY_STA: channel busy time
  664. */
  665. #define CH_BUSY_STA 0x1134
  666. /*
  667. * MAC_STATUS_CFG:
  668. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  669. * if 1 or higher one of the 2 registers is busy.
  670. */
  671. #define MAC_STATUS_CFG 0x1200
  672. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  673. /*
  674. * PWR_PIN_CFG:
  675. */
  676. #define PWR_PIN_CFG 0x1204
  677. /*
  678. * AUTOWAKEUP_CFG: Manual power control / status register
  679. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  680. * AUTOWAKE: 0:sleep, 1:awake
  681. */
  682. #define AUTOWAKEUP_CFG 0x1208
  683. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  684. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  685. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  686. /*
  687. * EDCA_AC0_CFG:
  688. */
  689. #define EDCA_AC0_CFG 0x1300
  690. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  691. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  692. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  693. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  694. /*
  695. * EDCA_AC1_CFG:
  696. */
  697. #define EDCA_AC1_CFG 0x1304
  698. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  699. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  700. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  701. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  702. /*
  703. * EDCA_AC2_CFG:
  704. */
  705. #define EDCA_AC2_CFG 0x1308
  706. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  707. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  708. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  709. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  710. /*
  711. * EDCA_AC3_CFG:
  712. */
  713. #define EDCA_AC3_CFG 0x130c
  714. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  715. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  716. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  717. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  718. /*
  719. * EDCA_TID_AC_MAP:
  720. */
  721. #define EDCA_TID_AC_MAP 0x1310
  722. /*
  723. * TX_PWR_CFG_0:
  724. */
  725. #define TX_PWR_CFG_0 0x1314
  726. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  727. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  728. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  729. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  730. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  731. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  732. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  733. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  734. /*
  735. * TX_PWR_CFG_1:
  736. */
  737. #define TX_PWR_CFG_1 0x1318
  738. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  739. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  740. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  741. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  742. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  743. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  744. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  745. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  746. /*
  747. * TX_PWR_CFG_2:
  748. */
  749. #define TX_PWR_CFG_2 0x131c
  750. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  751. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  752. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  753. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  754. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  755. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  756. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  757. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  758. /*
  759. * TX_PWR_CFG_3:
  760. */
  761. #define TX_PWR_CFG_3 0x1320
  762. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  763. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  764. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  765. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  766. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  767. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  768. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  769. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  770. /*
  771. * TX_PWR_CFG_4:
  772. */
  773. #define TX_PWR_CFG_4 0x1324
  774. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  775. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  776. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  777. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  778. /*
  779. * TX_PIN_CFG:
  780. */
  781. #define TX_PIN_CFG 0x1328
  782. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  783. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  784. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  785. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  786. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  787. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  788. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  789. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  790. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  791. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  792. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  793. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  794. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  795. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  796. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  797. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  798. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  799. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  800. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  801. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  802. /*
  803. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  804. */
  805. #define TX_BAND_CFG 0x132c
  806. #define TX_BAND_CFG_HT40_PLUS FIELD32(0x00000001)
  807. #define TX_BAND_CFG_A FIELD32(0x00000002)
  808. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  809. /*
  810. * TX_SW_CFG0:
  811. */
  812. #define TX_SW_CFG0 0x1330
  813. /*
  814. * TX_SW_CFG1:
  815. */
  816. #define TX_SW_CFG1 0x1334
  817. /*
  818. * TX_SW_CFG2:
  819. */
  820. #define TX_SW_CFG2 0x1338
  821. /*
  822. * TXOP_THRES_CFG:
  823. */
  824. #define TXOP_THRES_CFG 0x133c
  825. /*
  826. * TXOP_CTRL_CFG:
  827. */
  828. #define TXOP_CTRL_CFG 0x1340
  829. /*
  830. * TX_RTS_CFG:
  831. * RTS_THRES: unit:byte
  832. * RTS_FBK_EN: enable rts rate fallback
  833. */
  834. #define TX_RTS_CFG 0x1344
  835. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  836. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  837. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  838. /*
  839. * TX_TIMEOUT_CFG:
  840. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  841. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  842. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  843. * it is recommended that:
  844. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  845. */
  846. #define TX_TIMEOUT_CFG 0x1348
  847. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  848. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  849. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  850. /*
  851. * TX_RTY_CFG:
  852. * SHORT_RTY_LIMIT: short retry limit
  853. * LONG_RTY_LIMIT: long retry limit
  854. * LONG_RTY_THRE: Long retry threshoold
  855. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  856. * 0:expired by retry limit, 1: expired by mpdu life timer
  857. * AGG_RTY_MODE: Aggregate MPDU retry mode
  858. * 0:expired by retry limit, 1: expired by mpdu life timer
  859. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  860. */
  861. #define TX_RTY_CFG 0x134c
  862. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  863. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  864. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  865. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  866. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  867. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  868. /*
  869. * TX_LINK_CFG:
  870. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  871. * MFB_ENABLE: TX apply remote MFB 1:enable
  872. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  873. * 0: not apply remote remote unsolicit (MFS=7)
  874. * TX_MRQ_EN: MCS request TX enable
  875. * TX_RDG_EN: RDG TX enable
  876. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  877. * REMOTE_MFB: remote MCS feedback
  878. * REMOTE_MFS: remote MCS feedback sequence number
  879. */
  880. #define TX_LINK_CFG 0x1350
  881. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  882. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  883. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  884. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  885. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  886. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  887. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  888. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  889. /*
  890. * HT_FBK_CFG0:
  891. */
  892. #define HT_FBK_CFG0 0x1354
  893. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  894. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  895. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  896. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  897. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  898. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  899. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  900. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  901. /*
  902. * HT_FBK_CFG1:
  903. */
  904. #define HT_FBK_CFG1 0x1358
  905. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  906. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  907. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  908. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  909. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  910. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  911. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  912. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  913. /*
  914. * LG_FBK_CFG0:
  915. */
  916. #define LG_FBK_CFG0 0x135c
  917. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  918. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  919. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  920. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  921. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  922. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  923. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  924. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  925. /*
  926. * LG_FBK_CFG1:
  927. */
  928. #define LG_FBK_CFG1 0x1360
  929. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  930. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  931. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  932. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  933. /*
  934. * CCK_PROT_CFG: CCK Protection
  935. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  936. * PROTECT_CTRL: Protection control frame type for CCK TX
  937. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  938. * PROTECT_NAV: TXOP protection type for CCK TX
  939. * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
  940. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  941. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  942. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  943. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  944. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  945. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  946. * RTS_TH_EN: RTS threshold enable on CCK TX
  947. */
  948. #define CCK_PROT_CFG 0x1364
  949. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  950. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  951. #define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  952. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  953. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  954. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  955. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  956. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  957. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  958. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  959. /*
  960. * OFDM_PROT_CFG: OFDM Protection
  961. */
  962. #define OFDM_PROT_CFG 0x1368
  963. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  964. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  965. #define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  966. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  967. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  968. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  969. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  970. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  971. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  972. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  973. /*
  974. * MM20_PROT_CFG: MM20 Protection
  975. */
  976. #define MM20_PROT_CFG 0x136c
  977. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  978. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  979. #define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  980. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  981. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  982. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  983. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  984. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  985. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  986. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  987. /*
  988. * MM40_PROT_CFG: MM40 Protection
  989. */
  990. #define MM40_PROT_CFG 0x1370
  991. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  992. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  993. #define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  994. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  995. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  996. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  997. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  998. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  999. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1000. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1001. /*
  1002. * GF20_PROT_CFG: GF20 Protection
  1003. */
  1004. #define GF20_PROT_CFG 0x1374
  1005. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1006. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1007. #define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1008. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1009. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1010. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1011. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1012. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1013. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1014. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1015. /*
  1016. * GF40_PROT_CFG: GF40 Protection
  1017. */
  1018. #define GF40_PROT_CFG 0x1378
  1019. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1020. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1021. #define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1022. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1023. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1024. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1025. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1026. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1027. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1028. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1029. /*
  1030. * EXP_CTS_TIME:
  1031. */
  1032. #define EXP_CTS_TIME 0x137c
  1033. /*
  1034. * EXP_ACK_TIME:
  1035. */
  1036. #define EXP_ACK_TIME 0x1380
  1037. /*
  1038. * RX_FILTER_CFG: RX configuration register.
  1039. */
  1040. #define RX_FILTER_CFG 0x1400
  1041. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1042. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1043. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1044. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1045. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1046. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1047. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1048. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1049. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1050. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1051. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1052. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1053. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1054. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1055. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1056. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1057. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1058. /*
  1059. * AUTO_RSP_CFG:
  1060. * AUTORESPONDER: 0: disable, 1: enable
  1061. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1062. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1063. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1064. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1065. * DUAL_CTS_EN: Power bit value in control frame
  1066. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1067. */
  1068. #define AUTO_RSP_CFG 0x1404
  1069. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1070. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1071. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1072. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1073. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1074. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1075. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1076. /*
  1077. * LEGACY_BASIC_RATE:
  1078. */
  1079. #define LEGACY_BASIC_RATE 0x1408
  1080. /*
  1081. * HT_BASIC_RATE:
  1082. */
  1083. #define HT_BASIC_RATE 0x140c
  1084. /*
  1085. * HT_CTRL_CFG:
  1086. */
  1087. #define HT_CTRL_CFG 0x1410
  1088. /*
  1089. * SIFS_COST_CFG:
  1090. */
  1091. #define SIFS_COST_CFG 0x1414
  1092. /*
  1093. * RX_PARSER_CFG:
  1094. * Set NAV for all received frames
  1095. */
  1096. #define RX_PARSER_CFG 0x1418
  1097. /*
  1098. * TX_SEC_CNT0:
  1099. */
  1100. #define TX_SEC_CNT0 0x1500
  1101. /*
  1102. * RX_SEC_CNT0:
  1103. */
  1104. #define RX_SEC_CNT0 0x1504
  1105. /*
  1106. * CCMP_FC_MUTE:
  1107. */
  1108. #define CCMP_FC_MUTE 0x1508
  1109. /*
  1110. * TXOP_HLDR_ADDR0:
  1111. */
  1112. #define TXOP_HLDR_ADDR0 0x1600
  1113. /*
  1114. * TXOP_HLDR_ADDR1:
  1115. */
  1116. #define TXOP_HLDR_ADDR1 0x1604
  1117. /*
  1118. * TXOP_HLDR_ET:
  1119. */
  1120. #define TXOP_HLDR_ET 0x1608
  1121. /*
  1122. * QOS_CFPOLL_RA_DW0:
  1123. */
  1124. #define QOS_CFPOLL_RA_DW0 0x160c
  1125. /*
  1126. * QOS_CFPOLL_RA_DW1:
  1127. */
  1128. #define QOS_CFPOLL_RA_DW1 0x1610
  1129. /*
  1130. * QOS_CFPOLL_QC:
  1131. */
  1132. #define QOS_CFPOLL_QC 0x1614
  1133. /*
  1134. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1135. */
  1136. #define RX_STA_CNT0 0x1700
  1137. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1138. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1139. /*
  1140. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1141. */
  1142. #define RX_STA_CNT1 0x1704
  1143. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1144. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1145. /*
  1146. * RX_STA_CNT2:
  1147. */
  1148. #define RX_STA_CNT2 0x1708
  1149. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1150. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1151. /*
  1152. * TX_STA_CNT0: TX Beacon count
  1153. */
  1154. #define TX_STA_CNT0 0x170c
  1155. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1156. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1157. /*
  1158. * TX_STA_CNT1: TX tx count
  1159. */
  1160. #define TX_STA_CNT1 0x1710
  1161. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1162. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1163. /*
  1164. * TX_STA_CNT2: TX tx count
  1165. */
  1166. #define TX_STA_CNT2 0x1714
  1167. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1168. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1169. /*
  1170. * TX_STA_FIFO: TX Result for specific PID status fifo register
  1171. */
  1172. #define TX_STA_FIFO 0x1718
  1173. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1174. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1175. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1176. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1177. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1178. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1179. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1180. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1181. /*
  1182. * TX_AGG_CNT: Debug counter
  1183. */
  1184. #define TX_AGG_CNT 0x171c
  1185. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1186. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1187. /*
  1188. * TX_AGG_CNT0:
  1189. */
  1190. #define TX_AGG_CNT0 0x1720
  1191. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1192. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1193. /*
  1194. * TX_AGG_CNT1:
  1195. */
  1196. #define TX_AGG_CNT1 0x1724
  1197. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1198. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1199. /*
  1200. * TX_AGG_CNT2:
  1201. */
  1202. #define TX_AGG_CNT2 0x1728
  1203. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1204. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1205. /*
  1206. * TX_AGG_CNT3:
  1207. */
  1208. #define TX_AGG_CNT3 0x172c
  1209. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1210. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1211. /*
  1212. * TX_AGG_CNT4:
  1213. */
  1214. #define TX_AGG_CNT4 0x1730
  1215. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1216. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1217. /*
  1218. * TX_AGG_CNT5:
  1219. */
  1220. #define TX_AGG_CNT5 0x1734
  1221. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1222. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1223. /*
  1224. * TX_AGG_CNT6:
  1225. */
  1226. #define TX_AGG_CNT6 0x1738
  1227. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1228. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1229. /*
  1230. * TX_AGG_CNT7:
  1231. */
  1232. #define TX_AGG_CNT7 0x173c
  1233. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1234. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1235. /*
  1236. * MPDU_DENSITY_CNT:
  1237. * TX_ZERO_DEL: TX zero length delimiter count
  1238. * RX_ZERO_DEL: RX zero length delimiter count
  1239. */
  1240. #define MPDU_DENSITY_CNT 0x1740
  1241. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1242. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1243. /*
  1244. * Security key table memory.
  1245. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1246. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1247. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1248. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1249. * SHARED_KEY_TABLE_BASE: 32 bytes * 32-entry
  1250. * SHARED_KEY_MODE_BASE: 4 bits * 32-entry
  1251. */
  1252. #define MAC_WCID_BASE 0x1800
  1253. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1254. #define MAC_IVEIV_TABLE_BASE 0x6000
  1255. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1256. #define SHARED_KEY_TABLE_BASE 0x6c00
  1257. #define SHARED_KEY_MODE_BASE 0x7000
  1258. #define MAC_WCID_ENTRY(__idx) \
  1259. ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
  1260. #define PAIRWISE_KEY_ENTRY(__idx) \
  1261. ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1262. #define MAC_IVEIV_ENTRY(__idx) \
  1263. ( MAC_IVEIV_TABLE_BASE + ((__idx) & sizeof(struct mac_iveiv_entry)) )
  1264. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1265. ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
  1266. #define SHARED_KEY_ENTRY(__idx) \
  1267. ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1268. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1269. ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
  1270. struct mac_wcid_entry {
  1271. u8 mac[6];
  1272. u8 reserved[2];
  1273. } __attribute__ ((packed));
  1274. struct hw_key_entry {
  1275. u8 key[16];
  1276. u8 tx_mic[8];
  1277. u8 rx_mic[8];
  1278. } __attribute__ ((packed));
  1279. struct mac_iveiv_entry {
  1280. u8 iv[8];
  1281. } __attribute__ ((packed));
  1282. /*
  1283. * MAC_WCID_ATTRIBUTE:
  1284. */
  1285. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1286. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1287. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1288. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1289. /*
  1290. * SHARED_KEY_MODE:
  1291. */
  1292. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1293. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1294. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1295. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1296. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1297. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1298. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1299. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1300. /*
  1301. * HOST-MCU communication
  1302. */
  1303. /*
  1304. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1305. */
  1306. #define H2M_MAILBOX_CSR 0x7010
  1307. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1308. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1309. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1310. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1311. /*
  1312. * H2M_MAILBOX_CID:
  1313. */
  1314. #define H2M_MAILBOX_CID 0x7014
  1315. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1316. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1317. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1318. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1319. /*
  1320. * H2M_MAILBOX_STATUS:
  1321. */
  1322. #define H2M_MAILBOX_STATUS 0x701c
  1323. /*
  1324. * H2M_INT_SRC:
  1325. */
  1326. #define H2M_INT_SRC 0x7024
  1327. /*
  1328. * H2M_BBP_AGENT:
  1329. */
  1330. #define H2M_BBP_AGENT 0x7028
  1331. /*
  1332. * MCU_LEDCS: LED control for MCU Mailbox.
  1333. */
  1334. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1335. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1336. /*
  1337. * HW_CS_CTS_BASE:
  1338. * Carrier-sense CTS frame base address.
  1339. * It's where mac stores carrier-sense frame for carrier-sense function.
  1340. */
  1341. #define HW_CS_CTS_BASE 0x7700
  1342. /*
  1343. * HW_DFS_CTS_BASE:
  1344. * FS CTS frame base address. It's where mac stores CTS frame for DFS.
  1345. */
  1346. #define HW_DFS_CTS_BASE 0x7780
  1347. /*
  1348. * TXRX control registers - base address 0x3000
  1349. */
  1350. /*
  1351. * TXRX_CSR1:
  1352. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1353. */
  1354. #define TXRX_CSR1 0x77d0
  1355. /*
  1356. * HW_DEBUG_SETTING_BASE:
  1357. * since NULL frame won't be that long (256 byte)
  1358. * We steal 16 tail bytes to save debugging settings
  1359. */
  1360. #define HW_DEBUG_SETTING_BASE 0x77f0
  1361. #define HW_DEBUG_SETTING_BASE2 0x7770
  1362. /*
  1363. * HW_BEACON_BASE
  1364. * In order to support maximum 8 MBSS and its maximum length
  1365. * is 512 bytes for each beacon
  1366. * Three section discontinue memory segments will be used.
  1367. * 1. The original region for BCN 0~3
  1368. * 2. Extract memory from FCE table for BCN 4~5
  1369. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1370. * It occupied those memory of wcid 238~253 for BCN 6
  1371. * and wcid 222~237 for BCN 7
  1372. *
  1373. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1374. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1375. */
  1376. #define HW_BEACON_BASE0 0x7800
  1377. #define HW_BEACON_BASE1 0x7a00
  1378. #define HW_BEACON_BASE2 0x7c00
  1379. #define HW_BEACON_BASE3 0x7e00
  1380. #define HW_BEACON_BASE4 0x7200
  1381. #define HW_BEACON_BASE5 0x7400
  1382. #define HW_BEACON_BASE6 0x5dc0
  1383. #define HW_BEACON_BASE7 0x5bc0
  1384. #define HW_BEACON_OFFSET(__index) \
  1385. ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
  1386. (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
  1387. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
  1388. /*
  1389. * 8051 firmware image.
  1390. */
  1391. #define FIRMWARE_RT2860 "rt2860.bin"
  1392. #define FIRMWARE_IMAGE_BASE 0x2000
  1393. /*
  1394. * BBP registers.
  1395. * The wordsize of the BBP is 8 bits.
  1396. */
  1397. /*
  1398. * BBP 1: TX Antenna
  1399. */
  1400. #define BBP1_TX_POWER FIELD8(0x07)
  1401. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1402. /*
  1403. * BBP 3: RX Antenna
  1404. */
  1405. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1406. #define BBP3_HT40_PLUS FIELD8(0x20)
  1407. /*
  1408. * BBP 4: Bandwidth
  1409. */
  1410. #define BBP4_TX_BF FIELD8(0x01)
  1411. #define BBP4_BANDWIDTH FIELD8(0x18)
  1412. /*
  1413. * RFCSR registers
  1414. * The wordsize of the RFCSR is 8 bits.
  1415. */
  1416. /*
  1417. * RFCSR 6:
  1418. */
  1419. #define RFCSR6_R FIELD8(0x03)
  1420. /*
  1421. * RFCSR 7:
  1422. */
  1423. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1424. /*
  1425. * RFCSR 12:
  1426. */
  1427. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1428. /*
  1429. * RFCSR 22:
  1430. */
  1431. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1432. /*
  1433. * RFCSR 23:
  1434. */
  1435. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1436. /*
  1437. * RFCSR 30:
  1438. */
  1439. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1440. /*
  1441. * RF registers
  1442. */
  1443. /*
  1444. * RF 2
  1445. */
  1446. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1447. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1448. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1449. /*
  1450. * RF 3
  1451. */
  1452. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1453. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1454. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1455. /*
  1456. * RF 4
  1457. */
  1458. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1459. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1460. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1461. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1462. #define RF4_HT40 FIELD32(0x00200000)
  1463. /*
  1464. * EEPROM content.
  1465. * The wordsize of the EEPROM is 16 bits.
  1466. */
  1467. /*
  1468. * EEPROM Version
  1469. */
  1470. #define EEPROM_VERSION 0x0001
  1471. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1472. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1473. /*
  1474. * HW MAC address.
  1475. */
  1476. #define EEPROM_MAC_ADDR_0 0x0002
  1477. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1478. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1479. #define EEPROM_MAC_ADDR_1 0x0003
  1480. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1481. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1482. #define EEPROM_MAC_ADDR_2 0x0004
  1483. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1484. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1485. /*
  1486. * EEPROM ANTENNA config
  1487. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1488. * TXPATH: 1: 1T, 2: 2T
  1489. */
  1490. #define EEPROM_ANTENNA 0x001a
  1491. #define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
  1492. #define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
  1493. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
  1494. /*
  1495. * EEPROM NIC config
  1496. * CARDBUS_ACCEL: 0 - enable, 1 - disable
  1497. */
  1498. #define EEPROM_NIC 0x001b
  1499. #define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
  1500. #define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
  1501. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
  1502. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
  1503. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
  1504. #define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
  1505. #define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
  1506. #define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
  1507. #define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
  1508. #define EEPROM_NIC_BW40M_A FIELD16(0x0200)
  1509. /*
  1510. * EEPROM frequency
  1511. */
  1512. #define EEPROM_FREQ 0x001d
  1513. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1514. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1515. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1516. /*
  1517. * EEPROM LED
  1518. * POLARITY_RDY_G: Polarity RDY_G setting.
  1519. * POLARITY_RDY_A: Polarity RDY_A setting.
  1520. * POLARITY_ACT: Polarity ACT setting.
  1521. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1522. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1523. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1524. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1525. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1526. * LED_MODE: Led mode.
  1527. */
  1528. #define EEPROM_LED1 0x001e
  1529. #define EEPROM_LED2 0x001f
  1530. #define EEPROM_LED3 0x0020
  1531. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1532. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1533. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1534. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1535. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1536. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1537. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1538. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1539. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1540. /*
  1541. * EEPROM LNA
  1542. */
  1543. #define EEPROM_LNA 0x0022
  1544. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1545. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1546. /*
  1547. * EEPROM RSSI BG offset
  1548. */
  1549. #define EEPROM_RSSI_BG 0x0023
  1550. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1551. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1552. /*
  1553. * EEPROM RSSI BG2 offset
  1554. */
  1555. #define EEPROM_RSSI_BG2 0x0024
  1556. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1557. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1558. /*
  1559. * EEPROM RSSI A offset
  1560. */
  1561. #define EEPROM_RSSI_A 0x0025
  1562. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1563. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1564. /*
  1565. * EEPROM RSSI A2 offset
  1566. */
  1567. #define EEPROM_RSSI_A2 0x0026
  1568. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1569. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1570. /*
  1571. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1572. * This is delta in 40MHZ.
  1573. * VALUE: Tx Power dalta value (MAX=4)
  1574. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1575. * TXPOWER: Enable:
  1576. */
  1577. #define EEPROM_TXPOWER_DELTA 0x0028
  1578. #define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
  1579. #define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
  1580. #define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
  1581. /*
  1582. * EEPROM TXPOWER 802.11BG
  1583. */
  1584. #define EEPROM_TXPOWER_BG1 0x0029
  1585. #define EEPROM_TXPOWER_BG2 0x0030
  1586. #define EEPROM_TXPOWER_BG_SIZE 7
  1587. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1588. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1589. /*
  1590. * EEPROM TXPOWER 802.11A
  1591. */
  1592. #define EEPROM_TXPOWER_A1 0x003c
  1593. #define EEPROM_TXPOWER_A2 0x0053
  1594. #define EEPROM_TXPOWER_A_SIZE 6
  1595. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1596. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1597. /*
  1598. * EEPROM TXpower byrate: 20MHZ power
  1599. */
  1600. #define EEPROM_TXPOWER_BYRATE 0x006f
  1601. /*
  1602. * EEPROM BBP.
  1603. */
  1604. #define EEPROM_BBP_START 0x0078
  1605. #define EEPROM_BBP_SIZE 16
  1606. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1607. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1608. /*
  1609. * MCU mailbox commands.
  1610. */
  1611. #define MCU_SLEEP 0x30
  1612. #define MCU_WAKEUP 0x31
  1613. #define MCU_RADIO_OFF 0x35
  1614. #define MCU_CURRENT 0x36
  1615. #define MCU_LED 0x50
  1616. #define MCU_LED_STRENGTH 0x51
  1617. #define MCU_LED_1 0x52
  1618. #define MCU_LED_2 0x53
  1619. #define MCU_LED_3 0x54
  1620. #define MCU_RADAR 0x60
  1621. #define MCU_BOOT_SIGNAL 0x72
  1622. #define MCU_BBP_SIGNAL 0x80
  1623. #define MCU_POWER_SAVE 0x83
  1624. /*
  1625. * MCU mailbox tokens
  1626. */
  1627. #define TOKEN_WAKUP 3
  1628. /*
  1629. * DMA descriptor defines.
  1630. */
  1631. #define TXD_DESC_SIZE ( 4 * sizeof(__le32) )
  1632. #define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1633. #define RXD_DESC_SIZE ( 4 * sizeof(__le32) )
  1634. #define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1635. /*
  1636. * TX descriptor format for TX, PRIO and Beacon Ring.
  1637. */
  1638. /*
  1639. * Word0
  1640. */
  1641. #define TXD_W0_SD_PTR0 FIELD32(0xffffffff)
  1642. /*
  1643. * Word1
  1644. */
  1645. #define TXD_W1_SD_LEN1 FIELD32(0x00003fff)
  1646. #define TXD_W1_LAST_SEC1 FIELD32(0x00004000)
  1647. #define TXD_W1_BURST FIELD32(0x00008000)
  1648. #define TXD_W1_SD_LEN0 FIELD32(0x3fff0000)
  1649. #define TXD_W1_LAST_SEC0 FIELD32(0x40000000)
  1650. #define TXD_W1_DMA_DONE FIELD32(0x80000000)
  1651. /*
  1652. * Word2
  1653. */
  1654. #define TXD_W2_SD_PTR1 FIELD32(0xffffffff)
  1655. /*
  1656. * Word3
  1657. * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
  1658. * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
  1659. * 0:MGMT, 1:HCCA 2:EDCA
  1660. */
  1661. #define TXD_W3_WIV FIELD32(0x01000000)
  1662. #define TXD_W3_QSEL FIELD32(0x06000000)
  1663. #define TXD_W3_TCO FIELD32(0x20000000)
  1664. #define TXD_W3_UCO FIELD32(0x40000000)
  1665. #define TXD_W3_ICO FIELD32(0x80000000)
  1666. /*
  1667. * TX WI structure
  1668. */
  1669. /*
  1670. * Word0
  1671. * FRAG: 1 To inform TKIP engine this is a fragment.
  1672. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  1673. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  1674. * BW: Channel bandwidth 20MHz or 40 MHz
  1675. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  1676. */
  1677. #define TXWI_W0_FRAG FIELD32(0x00000001)
  1678. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  1679. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  1680. #define TXWI_W0_TS FIELD32(0x00000008)
  1681. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  1682. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  1683. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  1684. #define TXWI_W0_MCS FIELD32(0x007f0000)
  1685. #define TXWI_W0_BW FIELD32(0x00800000)
  1686. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  1687. #define TXWI_W0_STBC FIELD32(0x06000000)
  1688. #define TXWI_W0_IFS FIELD32(0x08000000)
  1689. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  1690. /*
  1691. * Word1
  1692. */
  1693. #define TXWI_W1_ACK FIELD32(0x00000001)
  1694. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  1695. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  1696. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  1697. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1698. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  1699. /*
  1700. * Word2
  1701. */
  1702. #define TXWI_W2_IV FIELD32(0xffffffff)
  1703. /*
  1704. * Word3
  1705. */
  1706. #define TXWI_W3_EIV FIELD32(0xffffffff)
  1707. /*
  1708. * RX descriptor format for RX Ring.
  1709. */
  1710. /*
  1711. * Word0
  1712. */
  1713. #define RXD_W0_SDP0 FIELD32(0xffffffff)
  1714. /*
  1715. * Word1
  1716. */
  1717. #define RXD_W1_SDL1 FIELD32(0x00003fff)
  1718. #define RXD_W1_SDL0 FIELD32(0x3fff0000)
  1719. #define RXD_W1_LS0 FIELD32(0x40000000)
  1720. #define RXD_W1_DMA_DONE FIELD32(0x80000000)
  1721. /*
  1722. * Word2
  1723. */
  1724. #define RXD_W2_SDP1 FIELD32(0xffffffff)
  1725. /*
  1726. * Word3
  1727. * AMSDU: RX with 802.3 header, not 802.11 header.
  1728. * DECRYPTED: This frame is being decrypted.
  1729. */
  1730. #define RXD_W3_BA FIELD32(0x00000001)
  1731. #define RXD_W3_DATA FIELD32(0x00000002)
  1732. #define RXD_W3_NULLDATA FIELD32(0x00000004)
  1733. #define RXD_W3_FRAG FIELD32(0x00000008)
  1734. #define RXD_W3_UNICAST_TO_ME FIELD32(0x00000010)
  1735. #define RXD_W3_MULTICAST FIELD32(0x00000020)
  1736. #define RXD_W3_BROADCAST FIELD32(0x00000040)
  1737. #define RXD_W3_MY_BSS FIELD32(0x00000080)
  1738. #define RXD_W3_CRC_ERROR FIELD32(0x00000100)
  1739. #define RXD_W3_CIPHER_ERROR FIELD32(0x00000600)
  1740. #define RXD_W3_AMSDU FIELD32(0x00000800)
  1741. #define RXD_W3_HTC FIELD32(0x00001000)
  1742. #define RXD_W3_RSSI FIELD32(0x00002000)
  1743. #define RXD_W3_L2PAD FIELD32(0x00004000)
  1744. #define RXD_W3_AMPDU FIELD32(0x00008000)
  1745. #define RXD_W3_DECRYPTED FIELD32(0x00010000)
  1746. #define RXD_W3_PLCP_SIGNAL FIELD32(0x00020000)
  1747. #define RXD_W3_PLCP_RSSI FIELD32(0x00040000)
  1748. /*
  1749. * RX WI structure
  1750. */
  1751. /*
  1752. * Word0
  1753. */
  1754. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  1755. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  1756. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  1757. #define RXWI_W0_UDF FIELD32(0x0000e000)
  1758. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1759. #define RXWI_W0_TID FIELD32(0xf0000000)
  1760. /*
  1761. * Word1
  1762. */
  1763. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  1764. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  1765. #define RXWI_W1_MCS FIELD32(0x007f0000)
  1766. #define RXWI_W1_BW FIELD32(0x00800000)
  1767. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  1768. #define RXWI_W1_STBC FIELD32(0x06000000)
  1769. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  1770. /*
  1771. * Word2
  1772. */
  1773. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  1774. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  1775. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  1776. /*
  1777. * Word3
  1778. */
  1779. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  1780. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  1781. /*
  1782. * Macros for converting txpower from EEPROM to mac80211 value
  1783. * and from mac80211 value to register value.
  1784. */
  1785. #define MIN_G_TXPOWER 0
  1786. #define MIN_A_TXPOWER -7
  1787. #define MAX_G_TXPOWER 31
  1788. #define MAX_A_TXPOWER 15
  1789. #define DEFAULT_TXPOWER 5
  1790. #define TXPOWER_G_FROM_DEV(__txpower) \
  1791. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1792. #define TXPOWER_G_TO_DEV(__txpower) \
  1793. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  1794. #define TXPOWER_A_FROM_DEV(__txpower) \
  1795. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1796. #define TXPOWER_A_TO_DEV(__txpower) \
  1797. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  1798. #endif /* RT2800PCI_H */