dma-coherence.h 1.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2006 Ralf Baechle <ralf@linux-mips.org>
  7. *
  8. */
  9. #ifndef __ASM_MACH_IP35_DMA_COHERENCE_H
  10. #define __ASM_MACH_IP35_DMA_COHERENCE_H
  11. #include <asm/ip32/crime.h>
  12. struct device;
  13. /*
  14. * Few notes.
  15. * 1. CPU sees memory as two chunks: 0-256M@0x0, and the rest @0x40000000+256M
  16. * 2. PCI sees memory as one big chunk @0x0 (or we could use 0x40000000 for
  17. * native-endian)
  18. * 3. All other devices see memory as one big chunk at 0x40000000
  19. * 4. Non-PCI devices will pass NULL as struct device*
  20. *
  21. * Thus we translate differently, depending on device.
  22. */
  23. #define RAM_OFFSET_MASK 0x3fffffffUL
  24. static dma_addr_t plat_map_dma_mem(struct device *dev, void *addr, size_t size)
  25. {
  26. dma_addr_t pa = virt_to_phys(addr) & RAM_OFFSET_MASK;
  27. if (dev == NULL)
  28. pa += CRIME_HI_MEM_BASE;
  29. return pa;
  30. }
  31. static dma_addr_t plat_map_dma_mem_page(struct device *dev, struct page *page)
  32. {
  33. dma_addr_t pa;
  34. pa = page_to_phys(page) & RAM_OFFSET_MASK;
  35. if (dev == NULL)
  36. pa += CRIME_HI_MEM_BASE;
  37. return pa;
  38. }
  39. /* This is almost certainly wrong but it's what dma-ip32.c used to use */
  40. static unsigned long plat_dma_addr_to_phys(dma_addr_t dma_addr)
  41. {
  42. unsigned long addr = dma_addr & RAM_OFFSET_MASK;
  43. if (dma_addr >= 256*1024*1024)
  44. addr += CRIME_HI_MEM_BASE;
  45. return addr;
  46. }
  47. static void plat_unmap_dma_mem(dma_addr_t dma_addr)
  48. {
  49. }
  50. static inline int plat_device_is_coherent(struct device *dev)
  51. {
  52. return 0; /* IP32 is non-cohernet */
  53. }
  54. #endif /* __ASM_MACH_IP35_DMA_COHERENCE_H */