driver_pci_host.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /*
  2. * Broadcom specific AMBA
  3. * PCI Core in hostmode
  4. *
  5. * Copyright 2005 - 2011, Broadcom Corporation
  6. * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
  7. * Copyright 2011, 2012, Hauke Mehrtens <hauke@hauke-m.de>
  8. *
  9. * Licensed under the GNU/GPL. See COPYING for details.
  10. */
  11. #include "bcma_private.h"
  12. #include <linux/pci.h>
  13. #include <linux/export.h>
  14. #include <linux/bcma/bcma.h>
  15. #include <asm/paccess.h>
  16. /* Probe a 32bit value on the bus and catch bus exceptions.
  17. * Returns nonzero on a bus exception.
  18. * This is MIPS specific */
  19. #define mips_busprobe32(val, addr) get_dbe((val), ((u32 *)(addr)))
  20. /* Assume one-hot slot wiring */
  21. #define BCMA_PCI_SLOT_MAX 16
  22. #define PCI_CONFIG_SPACE_SIZE 256
  23. bool __devinit bcma_core_pci_is_in_hostmode(struct bcma_drv_pci *pc)
  24. {
  25. struct bcma_bus *bus = pc->core->bus;
  26. u16 chipid_top;
  27. u32 tmp;
  28. chipid_top = (bus->chipinfo.id & 0xFF00);
  29. if (chipid_top != 0x4700 &&
  30. chipid_top != 0x5300)
  31. return false;
  32. bcma_core_enable(pc->core, 0);
  33. return !mips_busprobe32(tmp, pc->core->io_addr);
  34. }
  35. static u32 bcma_pcie_read_config(struct bcma_drv_pci *pc, u32 address)
  36. {
  37. pcicore_write32(pc, BCMA_CORE_PCI_CONFIG_ADDR, address);
  38. pcicore_read32(pc, BCMA_CORE_PCI_CONFIG_ADDR);
  39. return pcicore_read32(pc, BCMA_CORE_PCI_CONFIG_DATA);
  40. }
  41. static void bcma_pcie_write_config(struct bcma_drv_pci *pc, u32 address,
  42. u32 data)
  43. {
  44. pcicore_write32(pc, BCMA_CORE_PCI_CONFIG_ADDR, address);
  45. pcicore_read32(pc, BCMA_CORE_PCI_CONFIG_ADDR);
  46. pcicore_write32(pc, BCMA_CORE_PCI_CONFIG_DATA, data);
  47. }
  48. static u32 bcma_get_cfgspace_addr(struct bcma_drv_pci *pc, unsigned int dev,
  49. unsigned int func, unsigned int off)
  50. {
  51. u32 addr = 0;
  52. /* Issue config commands only when the data link is up (atleast
  53. * one external pcie device is present).
  54. */
  55. if (dev >= 2 || !(bcma_pcie_read(pc, BCMA_CORE_PCI_DLLP_LSREG)
  56. & BCMA_CORE_PCI_DLLP_LSREG_LINKUP))
  57. goto out;
  58. /* Type 0 transaction */
  59. /* Slide the PCI window to the appropriate slot */
  60. pcicore_write32(pc, BCMA_CORE_PCI_SBTOPCI1, BCMA_CORE_PCI_SBTOPCI_CFG0);
  61. /* Calculate the address */
  62. addr = pc->host_controller->host_cfg_addr;
  63. addr |= (dev << BCMA_CORE_PCI_CFG_SLOT_SHIFT);
  64. addr |= (func << BCMA_CORE_PCI_CFG_FUN_SHIFT);
  65. addr |= (off & ~3);
  66. out:
  67. return addr;
  68. }
  69. static int bcma_extpci_read_config(struct bcma_drv_pci *pc, unsigned int dev,
  70. unsigned int func, unsigned int off,
  71. void *buf, int len)
  72. {
  73. int err = -EINVAL;
  74. u32 addr, val;
  75. void __iomem *mmio = 0;
  76. WARN_ON(!pc->hostmode);
  77. if (unlikely(len != 1 && len != 2 && len != 4))
  78. goto out;
  79. if (dev == 0) {
  80. /* we support only two functions on device 0 */
  81. if (func > 1)
  82. return -EINVAL;
  83. /* accesses to config registers with offsets >= 256
  84. * requires indirect access.
  85. */
  86. if (off >= PCI_CONFIG_SPACE_SIZE) {
  87. addr = (func << 12);
  88. addr |= (off & 0x0FFF);
  89. val = bcma_pcie_read_config(pc, addr);
  90. } else {
  91. addr = BCMA_CORE_PCI_PCICFG0;
  92. addr |= (func << 8);
  93. addr |= (off & 0xfc);
  94. val = pcicore_read32(pc, addr);
  95. }
  96. } else {
  97. addr = bcma_get_cfgspace_addr(pc, dev, func, off);
  98. if (unlikely(!addr))
  99. goto out;
  100. err = -ENOMEM;
  101. mmio = ioremap_nocache(addr, sizeof(val));
  102. if (!mmio)
  103. goto out;
  104. if (mips_busprobe32(val, mmio)) {
  105. val = 0xffffffff;
  106. goto unmap;
  107. }
  108. val = readl(mmio);
  109. }
  110. val >>= (8 * (off & 3));
  111. switch (len) {
  112. case 1:
  113. *((u8 *)buf) = (u8)val;
  114. break;
  115. case 2:
  116. *((u16 *)buf) = (u16)val;
  117. break;
  118. case 4:
  119. *((u32 *)buf) = (u32)val;
  120. break;
  121. }
  122. err = 0;
  123. unmap:
  124. if (mmio)
  125. iounmap(mmio);
  126. out:
  127. return err;
  128. }
  129. static int bcma_extpci_write_config(struct bcma_drv_pci *pc, unsigned int dev,
  130. unsigned int func, unsigned int off,
  131. const void *buf, int len)
  132. {
  133. int err = -EINVAL;
  134. u32 addr = 0, val = 0;
  135. void __iomem *mmio = 0;
  136. u16 chipid = pc->core->bus->chipinfo.id;
  137. WARN_ON(!pc->hostmode);
  138. if (unlikely(len != 1 && len != 2 && len != 4))
  139. goto out;
  140. if (dev == 0) {
  141. /* accesses to config registers with offsets >= 256
  142. * requires indirect access.
  143. */
  144. if (off < PCI_CONFIG_SPACE_SIZE) {
  145. addr = pc->core->addr + BCMA_CORE_PCI_PCICFG0;
  146. addr |= (func << 8);
  147. addr |= (off & 0xfc);
  148. mmio = ioremap_nocache(addr, sizeof(val));
  149. if (!mmio)
  150. goto out;
  151. }
  152. } else {
  153. addr = bcma_get_cfgspace_addr(pc, dev, func, off);
  154. if (unlikely(!addr))
  155. goto out;
  156. err = -ENOMEM;
  157. mmio = ioremap_nocache(addr, sizeof(val));
  158. if (!mmio)
  159. goto out;
  160. if (mips_busprobe32(val, mmio)) {
  161. val = 0xffffffff;
  162. goto unmap;
  163. }
  164. }
  165. switch (len) {
  166. case 1:
  167. val = readl(mmio);
  168. val &= ~(0xFF << (8 * (off & 3)));
  169. val |= *((const u8 *)buf) << (8 * (off & 3));
  170. break;
  171. case 2:
  172. val = readl(mmio);
  173. val &= ~(0xFFFF << (8 * (off & 3)));
  174. val |= *((const u16 *)buf) << (8 * (off & 3));
  175. break;
  176. case 4:
  177. val = *((const u32 *)buf);
  178. break;
  179. }
  180. if (dev == 0 && !addr) {
  181. /* accesses to config registers with offsets >= 256
  182. * requires indirect access.
  183. */
  184. addr = (func << 12);
  185. addr |= (off & 0x0FFF);
  186. bcma_pcie_write_config(pc, addr, val);
  187. } else {
  188. writel(val, mmio);
  189. if (chipid == BCMA_CHIP_ID_BCM4716 ||
  190. chipid == BCMA_CHIP_ID_BCM4748)
  191. readl(mmio);
  192. }
  193. err = 0;
  194. unmap:
  195. if (mmio)
  196. iounmap(mmio);
  197. out:
  198. return err;
  199. }
  200. static int bcma_core_pci_hostmode_read_config(struct pci_bus *bus,
  201. unsigned int devfn,
  202. int reg, int size, u32 *val)
  203. {
  204. unsigned long flags;
  205. int err;
  206. struct bcma_drv_pci *pc;
  207. struct bcma_drv_pci_host *pc_host;
  208. pc_host = container_of(bus->ops, struct bcma_drv_pci_host, pci_ops);
  209. pc = pc_host->pdev;
  210. spin_lock_irqsave(&pc_host->cfgspace_lock, flags);
  211. err = bcma_extpci_read_config(pc, PCI_SLOT(devfn),
  212. PCI_FUNC(devfn), reg, val, size);
  213. spin_unlock_irqrestore(&pc_host->cfgspace_lock, flags);
  214. return err ? PCIBIOS_DEVICE_NOT_FOUND : PCIBIOS_SUCCESSFUL;
  215. }
  216. static int bcma_core_pci_hostmode_write_config(struct pci_bus *bus,
  217. unsigned int devfn,
  218. int reg, int size, u32 val)
  219. {
  220. unsigned long flags;
  221. int err;
  222. struct bcma_drv_pci *pc;
  223. struct bcma_drv_pci_host *pc_host;
  224. pc_host = container_of(bus->ops, struct bcma_drv_pci_host, pci_ops);
  225. pc = pc_host->pdev;
  226. spin_lock_irqsave(&pc_host->cfgspace_lock, flags);
  227. err = bcma_extpci_write_config(pc, PCI_SLOT(devfn),
  228. PCI_FUNC(devfn), reg, &val, size);
  229. spin_unlock_irqrestore(&pc_host->cfgspace_lock, flags);
  230. return err ? PCIBIOS_DEVICE_NOT_FOUND : PCIBIOS_SUCCESSFUL;
  231. }
  232. /* return cap_offset if requested capability exists in the PCI config space */
  233. static u8 __devinit bcma_find_pci_capability(struct bcma_drv_pci *pc,
  234. unsigned int dev,
  235. unsigned int func, u8 req_cap_id,
  236. unsigned char *buf, u32 *buflen)
  237. {
  238. u8 cap_id;
  239. u8 cap_ptr = 0;
  240. u32 bufsize;
  241. u8 byte_val;
  242. /* check for Header type 0 */
  243. bcma_extpci_read_config(pc, dev, func, PCI_HEADER_TYPE, &byte_val,
  244. sizeof(u8));
  245. if ((byte_val & 0x7f) != PCI_HEADER_TYPE_NORMAL)
  246. return cap_ptr;
  247. /* check if the capability pointer field exists */
  248. bcma_extpci_read_config(pc, dev, func, PCI_STATUS, &byte_val,
  249. sizeof(u8));
  250. if (!(byte_val & PCI_STATUS_CAP_LIST))
  251. return cap_ptr;
  252. /* check if the capability pointer is 0x00 */
  253. bcma_extpci_read_config(pc, dev, func, PCI_CAPABILITY_LIST, &cap_ptr,
  254. sizeof(u8));
  255. if (cap_ptr == 0x00)
  256. return cap_ptr;
  257. /* loop thr'u the capability list and see if the requested capabilty
  258. * exists */
  259. bcma_extpci_read_config(pc, dev, func, cap_ptr, &cap_id, sizeof(u8));
  260. while (cap_id != req_cap_id) {
  261. bcma_extpci_read_config(pc, dev, func, cap_ptr + 1, &cap_ptr,
  262. sizeof(u8));
  263. if (cap_ptr == 0x00)
  264. return cap_ptr;
  265. bcma_extpci_read_config(pc, dev, func, cap_ptr, &cap_id,
  266. sizeof(u8));
  267. }
  268. /* found the caller requested capability */
  269. if ((buf != NULL) && (buflen != NULL)) {
  270. u8 cap_data;
  271. bufsize = *buflen;
  272. if (!bufsize)
  273. return cap_ptr;
  274. *buflen = 0;
  275. /* copy the cpability data excluding cap ID and next ptr */
  276. cap_data = cap_ptr + 2;
  277. if ((bufsize + cap_data) > PCI_CONFIG_SPACE_SIZE)
  278. bufsize = PCI_CONFIG_SPACE_SIZE - cap_data;
  279. *buflen = bufsize;
  280. while (bufsize--) {
  281. bcma_extpci_read_config(pc, dev, func, cap_data, buf,
  282. sizeof(u8));
  283. cap_data++;
  284. buf++;
  285. }
  286. }
  287. return cap_ptr;
  288. }
  289. /* If the root port is capable of returning Config Request
  290. * Retry Status (CRS) Completion Status to software then
  291. * enable the feature.
  292. */
  293. static void __devinit bcma_core_pci_enable_crs(struct bcma_drv_pci *pc)
  294. {
  295. struct bcma_bus *bus = pc->core->bus;
  296. u8 cap_ptr, root_ctrl, root_cap, dev;
  297. u16 val16;
  298. int i;
  299. cap_ptr = bcma_find_pci_capability(pc, 0, 0, PCI_CAP_ID_EXP, NULL,
  300. NULL);
  301. root_cap = cap_ptr + PCI_EXP_RTCAP;
  302. bcma_extpci_read_config(pc, 0, 0, root_cap, &val16, sizeof(u16));
  303. if (val16 & BCMA_CORE_PCI_RC_CRS_VISIBILITY) {
  304. /* Enable CRS software visibility */
  305. root_ctrl = cap_ptr + PCI_EXP_RTCTL;
  306. val16 = PCI_EXP_RTCTL_CRSSVE;
  307. bcma_extpci_read_config(pc, 0, 0, root_ctrl, &val16,
  308. sizeof(u16));
  309. /* Initiate a configuration request to read the vendor id
  310. * field of the device function's config space header after
  311. * 100 ms wait time from the end of Reset. If the device is
  312. * not done with its internal initialization, it must at
  313. * least return a completion TLP, with a completion status
  314. * of "Configuration Request Retry Status (CRS)". The root
  315. * complex must complete the request to the host by returning
  316. * a read-data value of 0001h for the Vendor ID field and
  317. * all 1s for any additional bytes included in the request.
  318. * Poll using the config reads for max wait time of 1 sec or
  319. * until we receive the successful completion status. Repeat
  320. * the procedure for all the devices.
  321. */
  322. for (dev = 1; dev < BCMA_PCI_SLOT_MAX; dev++) {
  323. for (i = 0; i < 100000; i++) {
  324. bcma_extpci_read_config(pc, dev, 0,
  325. PCI_VENDOR_ID, &val16,
  326. sizeof(val16));
  327. if (val16 != 0x1)
  328. break;
  329. udelay(10);
  330. }
  331. if (val16 == 0x1)
  332. bcma_err(bus, "PCI: Broken device in slot %d\n",
  333. dev);
  334. }
  335. }
  336. }
  337. void __devinit bcma_core_pci_hostmode_init(struct bcma_drv_pci *pc)
  338. {
  339. struct bcma_bus *bus = pc->core->bus;
  340. struct bcma_drv_pci_host *pc_host;
  341. u32 tmp;
  342. u32 pci_membase_1G;
  343. unsigned long io_map_base;
  344. bcma_info(bus, "PCIEcore in host mode found\n");
  345. if (bus->sprom.boardflags_lo & BCMA_CORE_PCI_BFL_NOPCI) {
  346. bcma_info(bus, "This PCIE core is disabled and not working\n");
  347. return;
  348. }
  349. pc_host = kzalloc(sizeof(*pc_host), GFP_KERNEL);
  350. if (!pc_host) {
  351. bcma_err(bus, "can not allocate memory");
  352. return;
  353. }
  354. pc->host_controller = pc_host;
  355. pc_host->pci_controller.io_resource = &pc_host->io_resource;
  356. pc_host->pci_controller.mem_resource = &pc_host->mem_resource;
  357. pc_host->pci_controller.pci_ops = &pc_host->pci_ops;
  358. pc_host->pdev = pc;
  359. pci_membase_1G = BCMA_SOC_PCI_DMA;
  360. pc_host->host_cfg_addr = BCMA_SOC_PCI_CFG;
  361. pc_host->pci_ops.read = bcma_core_pci_hostmode_read_config;
  362. pc_host->pci_ops.write = bcma_core_pci_hostmode_write_config;
  363. pc_host->mem_resource.name = "BCMA PCIcore external memory",
  364. pc_host->mem_resource.start = BCMA_SOC_PCI_DMA;
  365. pc_host->mem_resource.end = BCMA_SOC_PCI_DMA + BCMA_SOC_PCI_DMA_SZ - 1;
  366. pc_host->mem_resource.flags = IORESOURCE_MEM | IORESOURCE_PCI_FIXED;
  367. pc_host->io_resource.name = "BCMA PCIcore external I/O",
  368. pc_host->io_resource.start = 0x100;
  369. pc_host->io_resource.end = 0x7FF;
  370. pc_host->io_resource.flags = IORESOURCE_IO | IORESOURCE_PCI_FIXED;
  371. /* Reset RC */
  372. usleep_range(3000, 5000);
  373. pcicore_write32(pc, BCMA_CORE_PCI_CTL, BCMA_CORE_PCI_CTL_RST_OE);
  374. usleep_range(1000, 2000);
  375. pcicore_write32(pc, BCMA_CORE_PCI_CTL, BCMA_CORE_PCI_CTL_RST |
  376. BCMA_CORE_PCI_CTL_RST_OE);
  377. /* 64 MB I/O access window. On 4716, use
  378. * sbtopcie0 to access the device registers. We
  379. * can't use address match 2 (1 GB window) region
  380. * as mips can't generate 64-bit address on the
  381. * backplane.
  382. */
  383. if (bus->chipinfo.id == BCMA_CHIP_ID_BCM4716 ||
  384. bus->chipinfo.id == BCMA_CHIP_ID_BCM4748) {
  385. pc_host->mem_resource.start = BCMA_SOC_PCI_MEM;
  386. pc_host->mem_resource.end = BCMA_SOC_PCI_MEM +
  387. BCMA_SOC_PCI_MEM_SZ - 1;
  388. pcicore_write32(pc, BCMA_CORE_PCI_SBTOPCI0,
  389. BCMA_CORE_PCI_SBTOPCI_MEM | BCMA_SOC_PCI_MEM);
  390. } else if (bus->chipinfo.id == BCMA_CHIP_ID_BCM4706) {
  391. tmp = BCMA_CORE_PCI_SBTOPCI_MEM;
  392. tmp |= BCMA_CORE_PCI_SBTOPCI_PREF;
  393. tmp |= BCMA_CORE_PCI_SBTOPCI_BURST;
  394. if (pc->core->core_unit == 0) {
  395. pc_host->mem_resource.start = BCMA_SOC_PCI_MEM;
  396. pc_host->mem_resource.end = BCMA_SOC_PCI_MEM +
  397. BCMA_SOC_PCI_MEM_SZ - 1;
  398. pc_host->io_resource.start = 0x100;
  399. pc_host->io_resource.end = 0x47F;
  400. pci_membase_1G = BCMA_SOC_PCIE_DMA_H32;
  401. pcicore_write32(pc, BCMA_CORE_PCI_SBTOPCI0,
  402. tmp | BCMA_SOC_PCI_MEM);
  403. } else if (pc->core->core_unit == 1) {
  404. pc_host->mem_resource.start = BCMA_SOC_PCI1_MEM;
  405. pc_host->mem_resource.end = BCMA_SOC_PCI1_MEM +
  406. BCMA_SOC_PCI_MEM_SZ - 1;
  407. pc_host->io_resource.start = 0x480;
  408. pc_host->io_resource.end = 0x7FF;
  409. pci_membase_1G = BCMA_SOC_PCIE1_DMA_H32;
  410. pc_host->host_cfg_addr = BCMA_SOC_PCI1_CFG;
  411. pcicore_write32(pc, BCMA_CORE_PCI_SBTOPCI0,
  412. tmp | BCMA_SOC_PCI1_MEM);
  413. }
  414. } else
  415. pcicore_write32(pc, BCMA_CORE_PCI_SBTOPCI0,
  416. BCMA_CORE_PCI_SBTOPCI_IO);
  417. /* 64 MB configuration access window */
  418. pcicore_write32(pc, BCMA_CORE_PCI_SBTOPCI1, BCMA_CORE_PCI_SBTOPCI_CFG0);
  419. /* 1 GB memory access window */
  420. pcicore_write32(pc, BCMA_CORE_PCI_SBTOPCI2,
  421. BCMA_CORE_PCI_SBTOPCI_MEM | pci_membase_1G);
  422. /* As per PCI Express Base Spec 1.1 we need to wait for
  423. * at least 100 ms from the end of a reset (cold/warm/hot)
  424. * before issuing configuration requests to PCI Express
  425. * devices.
  426. */
  427. msleep(100);
  428. bcma_core_pci_enable_crs(pc);
  429. /* Enable PCI bridge BAR0 memory & master access */
  430. tmp = PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
  431. bcma_extpci_write_config(pc, 0, 0, PCI_COMMAND, &tmp, sizeof(tmp));
  432. /* Enable PCI interrupts */
  433. pcicore_write32(pc, BCMA_CORE_PCI_IMASK, BCMA_CORE_PCI_IMASK_INTA);
  434. /* Ok, ready to run, register it to the system.
  435. * The following needs change, if we want to port hostmode
  436. * to non-MIPS platform. */
  437. io_map_base = (unsigned long)ioremap_nocache(pc_host->mem_resource.start,
  438. resource_size(&pc_host->mem_resource));
  439. pc_host->pci_controller.io_map_base = io_map_base;
  440. set_io_port_base(pc_host->pci_controller.io_map_base);
  441. /* Give some time to the PCI controller to configure itself with the new
  442. * values. Not waiting at this point causes crashes of the machine. */
  443. usleep_range(10000, 15000);
  444. register_pci_controller(&pc_host->pci_controller);
  445. return;
  446. }
  447. /* Early PCI fixup for a device on the PCI-core bridge. */
  448. static void bcma_core_pci_fixup_pcibridge(struct pci_dev *dev)
  449. {
  450. if (dev->bus->ops->read != bcma_core_pci_hostmode_read_config) {
  451. /* This is not a device on the PCI-core bridge. */
  452. return;
  453. }
  454. if (PCI_SLOT(dev->devfn) != 0)
  455. return;
  456. pr_info("PCI: Fixing up bridge %s\n", pci_name(dev));
  457. /* Enable PCI bridge bus mastering and memory space */
  458. pci_set_master(dev);
  459. if (pcibios_enable_device(dev, ~0) < 0) {
  460. pr_err("PCI: BCMA bridge enable failed\n");
  461. return;
  462. }
  463. /* Enable PCI bridge BAR1 prefetch and burst */
  464. pci_write_config_dword(dev, BCMA_PCI_BAR1_CONTROL, 3);
  465. }
  466. DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, bcma_core_pci_fixup_pcibridge);
  467. /* Early PCI fixup for all PCI-cores to set the correct memory address. */
  468. static void bcma_core_pci_fixup_addresses(struct pci_dev *dev)
  469. {
  470. struct resource *res;
  471. int pos;
  472. if (dev->bus->ops->read != bcma_core_pci_hostmode_read_config) {
  473. /* This is not a device on the PCI-core bridge. */
  474. return;
  475. }
  476. if (PCI_SLOT(dev->devfn) == 0)
  477. return;
  478. pr_info("PCI: Fixing up addresses %s\n", pci_name(dev));
  479. for (pos = 0; pos < 6; pos++) {
  480. res = &dev->resource[pos];
  481. if (res->flags & (IORESOURCE_IO | IORESOURCE_MEM))
  482. pci_assign_resource(dev, pos);
  483. }
  484. }
  485. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, bcma_core_pci_fixup_addresses);
  486. /* This function is called when doing a pci_enable_device().
  487. * We must first check if the device is a device on the PCI-core bridge. */
  488. int bcma_core_pci_plat_dev_init(struct pci_dev *dev)
  489. {
  490. struct bcma_drv_pci_host *pc_host;
  491. if (dev->bus->ops->read != bcma_core_pci_hostmode_read_config) {
  492. /* This is not a device on the PCI-core bridge. */
  493. return -ENODEV;
  494. }
  495. pc_host = container_of(dev->bus->ops, struct bcma_drv_pci_host,
  496. pci_ops);
  497. pr_info("PCI: Fixing up device %s\n", pci_name(dev));
  498. /* Fix up interrupt lines */
  499. dev->irq = bcma_core_mips_irq(pc_host->pdev->core) + 2;
  500. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  501. return 0;
  502. }
  503. EXPORT_SYMBOL(bcma_core_pci_plat_dev_init);
  504. /* PCI device IRQ mapping. */
  505. int bcma_core_pci_pcibios_map_irq(const struct pci_dev *dev)
  506. {
  507. struct bcma_drv_pci_host *pc_host;
  508. if (dev->bus->ops->read != bcma_core_pci_hostmode_read_config) {
  509. /* This is not a device on the PCI-core bridge. */
  510. return -ENODEV;
  511. }
  512. pc_host = container_of(dev->bus->ops, struct bcma_drv_pci_host,
  513. pci_ops);
  514. return bcma_core_mips_irq(pc_host->pdev->core) + 2;
  515. }
  516. EXPORT_SYMBOL(bcma_core_pci_pcibios_map_irq);