radeon_device.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/radeon_drm.h>
  33. #include <linux/vgaarb.h>
  34. #include <linux/vga_switcheroo.h>
  35. #include "radeon_reg.h"
  36. #include "radeon.h"
  37. #include "atom.h"
  38. static const char radeon_family_name[][16] = {
  39. "R100",
  40. "RV100",
  41. "RS100",
  42. "RV200",
  43. "RS200",
  44. "R200",
  45. "RV250",
  46. "RS300",
  47. "RV280",
  48. "R300",
  49. "R350",
  50. "RV350",
  51. "RV380",
  52. "R420",
  53. "R423",
  54. "RV410",
  55. "RS400",
  56. "RS480",
  57. "RS600",
  58. "RS690",
  59. "RS740",
  60. "RV515",
  61. "R520",
  62. "RV530",
  63. "RV560",
  64. "RV570",
  65. "R580",
  66. "R600",
  67. "RV610",
  68. "RV630",
  69. "RV670",
  70. "RV620",
  71. "RV635",
  72. "RS780",
  73. "RS880",
  74. "RV770",
  75. "RV730",
  76. "RV710",
  77. "RV740",
  78. "CEDAR",
  79. "REDWOOD",
  80. "JUNIPER",
  81. "CYPRESS",
  82. "HEMLOCK",
  83. "PALM",
  84. "LAST",
  85. };
  86. /*
  87. * Clear GPU surface registers.
  88. */
  89. void radeon_surface_init(struct radeon_device *rdev)
  90. {
  91. /* FIXME: check this out */
  92. if (rdev->family < CHIP_R600) {
  93. int i;
  94. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  95. if (rdev->surface_regs[i].bo)
  96. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  97. else
  98. radeon_clear_surface_reg(rdev, i);
  99. }
  100. /* enable surfaces */
  101. WREG32(RADEON_SURFACE_CNTL, 0);
  102. }
  103. }
  104. /*
  105. * GPU scratch registers helpers function.
  106. */
  107. void radeon_scratch_init(struct radeon_device *rdev)
  108. {
  109. int i;
  110. /* FIXME: check this out */
  111. if (rdev->family < CHIP_R300) {
  112. rdev->scratch.num_reg = 5;
  113. } else {
  114. rdev->scratch.num_reg = 7;
  115. }
  116. rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
  117. for (i = 0; i < rdev->scratch.num_reg; i++) {
  118. rdev->scratch.free[i] = true;
  119. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  120. }
  121. }
  122. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  123. {
  124. int i;
  125. for (i = 0; i < rdev->scratch.num_reg; i++) {
  126. if (rdev->scratch.free[i]) {
  127. rdev->scratch.free[i] = false;
  128. *reg = rdev->scratch.reg[i];
  129. return 0;
  130. }
  131. }
  132. return -EINVAL;
  133. }
  134. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  135. {
  136. int i;
  137. for (i = 0; i < rdev->scratch.num_reg; i++) {
  138. if (rdev->scratch.reg[i] == reg) {
  139. rdev->scratch.free[i] = true;
  140. return;
  141. }
  142. }
  143. }
  144. void radeon_wb_disable(struct radeon_device *rdev)
  145. {
  146. int r;
  147. if (rdev->wb.wb_obj) {
  148. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  149. if (unlikely(r != 0))
  150. return;
  151. radeon_bo_kunmap(rdev->wb.wb_obj);
  152. radeon_bo_unpin(rdev->wb.wb_obj);
  153. radeon_bo_unreserve(rdev->wb.wb_obj);
  154. }
  155. rdev->wb.enabled = false;
  156. }
  157. void radeon_wb_fini(struct radeon_device *rdev)
  158. {
  159. radeon_wb_disable(rdev);
  160. if (rdev->wb.wb_obj) {
  161. radeon_bo_unref(&rdev->wb.wb_obj);
  162. rdev->wb.wb = NULL;
  163. rdev->wb.wb_obj = NULL;
  164. }
  165. }
  166. int radeon_wb_init(struct radeon_device *rdev)
  167. {
  168. int r;
  169. if (rdev->wb.wb_obj == NULL) {
  170. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  171. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  172. if (r) {
  173. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  174. return r;
  175. }
  176. }
  177. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  178. if (unlikely(r != 0)) {
  179. radeon_wb_fini(rdev);
  180. return r;
  181. }
  182. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  183. &rdev->wb.gpu_addr);
  184. if (r) {
  185. radeon_bo_unreserve(rdev->wb.wb_obj);
  186. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  187. radeon_wb_fini(rdev);
  188. return r;
  189. }
  190. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  191. radeon_bo_unreserve(rdev->wb.wb_obj);
  192. if (r) {
  193. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  194. radeon_wb_fini(rdev);
  195. return r;
  196. }
  197. /* disable event_write fences */
  198. rdev->wb.use_event = false;
  199. /* disabled via module param */
  200. if (radeon_no_wb == 1)
  201. rdev->wb.enabled = false;
  202. else {
  203. /* often unreliable on AGP */
  204. if (rdev->flags & RADEON_IS_AGP) {
  205. rdev->wb.enabled = false;
  206. } else {
  207. rdev->wb.enabled = true;
  208. /* event_write fences are only available on r600+ */
  209. if (rdev->family >= CHIP_R600)
  210. rdev->wb.use_event = true;
  211. }
  212. }
  213. dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
  214. return 0;
  215. }
  216. /**
  217. * radeon_vram_location - try to find VRAM location
  218. * @rdev: radeon device structure holding all necessary informations
  219. * @mc: memory controller structure holding memory informations
  220. * @base: base address at which to put VRAM
  221. *
  222. * Function will place try to place VRAM at base address provided
  223. * as parameter (which is so far either PCI aperture address or
  224. * for IGP TOM base address).
  225. *
  226. * If there is not enough space to fit the unvisible VRAM in the 32bits
  227. * address space then we limit the VRAM size to the aperture.
  228. *
  229. * If we are using AGP and if the AGP aperture doesn't allow us to have
  230. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  231. * size and print a warning.
  232. *
  233. * This function will never fails, worst case are limiting VRAM.
  234. *
  235. * Note: GTT start, end, size should be initialized before calling this
  236. * function on AGP platform.
  237. *
  238. * Note: We don't explictly enforce VRAM start to be aligned on VRAM size,
  239. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  240. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  241. * not IGP.
  242. *
  243. * Note: we use mc_vram_size as on some board we need to program the mc to
  244. * cover the whole aperture even if VRAM size is inferior to aperture size
  245. * Novell bug 204882 + along with lots of ubuntu ones
  246. *
  247. * Note: when limiting vram it's safe to overwritte real_vram_size because
  248. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  249. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  250. * ones)
  251. *
  252. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  253. * explicitly check for that thought.
  254. *
  255. * FIXME: when reducing VRAM size align new size on power of 2.
  256. */
  257. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  258. {
  259. mc->vram_start = base;
  260. if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
  261. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  262. mc->real_vram_size = mc->aper_size;
  263. mc->mc_vram_size = mc->aper_size;
  264. }
  265. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  266. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
  267. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  268. mc->real_vram_size = mc->aper_size;
  269. mc->mc_vram_size = mc->aper_size;
  270. }
  271. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  272. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  273. mc->mc_vram_size >> 20, mc->vram_start,
  274. mc->vram_end, mc->real_vram_size >> 20);
  275. }
  276. /**
  277. * radeon_gtt_location - try to find GTT location
  278. * @rdev: radeon device structure holding all necessary informations
  279. * @mc: memory controller structure holding memory informations
  280. *
  281. * Function will place try to place GTT before or after VRAM.
  282. *
  283. * If GTT size is bigger than space left then we ajust GTT size.
  284. * Thus function will never fails.
  285. *
  286. * FIXME: when reducing GTT size align new size on power of 2.
  287. */
  288. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  289. {
  290. u64 size_af, size_bf;
  291. size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  292. size_bf = mc->vram_start & ~mc->gtt_base_align;
  293. if (size_bf > size_af) {
  294. if (mc->gtt_size > size_bf) {
  295. dev_warn(rdev->dev, "limiting GTT\n");
  296. mc->gtt_size = size_bf;
  297. }
  298. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  299. } else {
  300. if (mc->gtt_size > size_af) {
  301. dev_warn(rdev->dev, "limiting GTT\n");
  302. mc->gtt_size = size_af;
  303. }
  304. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  305. }
  306. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  307. dev_info(rdev->dev, "GTT: %lluM 0x%08llX - 0x%08llX\n",
  308. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  309. }
  310. /*
  311. * GPU helpers function.
  312. */
  313. bool radeon_card_posted(struct radeon_device *rdev)
  314. {
  315. uint32_t reg;
  316. /* first check CRTCs */
  317. if (ASIC_IS_DCE41(rdev)) {
  318. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  319. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  320. if (reg & EVERGREEN_CRTC_MASTER_EN)
  321. return true;
  322. } else if (ASIC_IS_DCE4(rdev)) {
  323. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  324. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  325. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  326. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  327. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  328. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  329. if (reg & EVERGREEN_CRTC_MASTER_EN)
  330. return true;
  331. } else if (ASIC_IS_AVIVO(rdev)) {
  332. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  333. RREG32(AVIVO_D2CRTC_CONTROL);
  334. if (reg & AVIVO_CRTC_EN) {
  335. return true;
  336. }
  337. } else {
  338. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  339. RREG32(RADEON_CRTC2_GEN_CNTL);
  340. if (reg & RADEON_CRTC_EN) {
  341. return true;
  342. }
  343. }
  344. /* then check MEM_SIZE, in case the crtcs are off */
  345. if (rdev->family >= CHIP_R600)
  346. reg = RREG32(R600_CONFIG_MEMSIZE);
  347. else
  348. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  349. if (reg)
  350. return true;
  351. return false;
  352. }
  353. void radeon_update_bandwidth_info(struct radeon_device *rdev)
  354. {
  355. fixed20_12 a;
  356. u32 sclk = rdev->pm.current_sclk;
  357. u32 mclk = rdev->pm.current_mclk;
  358. /* sclk/mclk in Mhz */
  359. a.full = dfixed_const(100);
  360. rdev->pm.sclk.full = dfixed_const(sclk);
  361. rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
  362. rdev->pm.mclk.full = dfixed_const(mclk);
  363. rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
  364. if (rdev->flags & RADEON_IS_IGP) {
  365. a.full = dfixed_const(16);
  366. /* core_bandwidth = sclk(Mhz) * 16 */
  367. rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  368. }
  369. }
  370. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  371. {
  372. if (radeon_card_posted(rdev))
  373. return true;
  374. if (rdev->bios) {
  375. DRM_INFO("GPU not posted. posting now...\n");
  376. if (rdev->is_atom_bios)
  377. atom_asic_init(rdev->mode_info.atom_context);
  378. else
  379. radeon_combios_asic_init(rdev->ddev);
  380. return true;
  381. } else {
  382. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  383. return false;
  384. }
  385. }
  386. int radeon_dummy_page_init(struct radeon_device *rdev)
  387. {
  388. if (rdev->dummy_page.page)
  389. return 0;
  390. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  391. if (rdev->dummy_page.page == NULL)
  392. return -ENOMEM;
  393. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  394. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  395. if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
  396. dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  397. __free_page(rdev->dummy_page.page);
  398. rdev->dummy_page.page = NULL;
  399. return -ENOMEM;
  400. }
  401. return 0;
  402. }
  403. void radeon_dummy_page_fini(struct radeon_device *rdev)
  404. {
  405. if (rdev->dummy_page.page == NULL)
  406. return;
  407. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  408. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  409. __free_page(rdev->dummy_page.page);
  410. rdev->dummy_page.page = NULL;
  411. }
  412. /* ATOM accessor methods */
  413. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  414. {
  415. struct radeon_device *rdev = info->dev->dev_private;
  416. uint32_t r;
  417. r = rdev->pll_rreg(rdev, reg);
  418. return r;
  419. }
  420. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  421. {
  422. struct radeon_device *rdev = info->dev->dev_private;
  423. rdev->pll_wreg(rdev, reg, val);
  424. }
  425. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  426. {
  427. struct radeon_device *rdev = info->dev->dev_private;
  428. uint32_t r;
  429. r = rdev->mc_rreg(rdev, reg);
  430. return r;
  431. }
  432. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  433. {
  434. struct radeon_device *rdev = info->dev->dev_private;
  435. rdev->mc_wreg(rdev, reg, val);
  436. }
  437. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  438. {
  439. struct radeon_device *rdev = info->dev->dev_private;
  440. WREG32(reg*4, val);
  441. }
  442. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  443. {
  444. struct radeon_device *rdev = info->dev->dev_private;
  445. uint32_t r;
  446. r = RREG32(reg*4);
  447. return r;
  448. }
  449. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  450. {
  451. struct radeon_device *rdev = info->dev->dev_private;
  452. WREG32_IO(reg*4, val);
  453. }
  454. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  455. {
  456. struct radeon_device *rdev = info->dev->dev_private;
  457. uint32_t r;
  458. r = RREG32_IO(reg*4);
  459. return r;
  460. }
  461. int radeon_atombios_init(struct radeon_device *rdev)
  462. {
  463. struct card_info *atom_card_info =
  464. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  465. if (!atom_card_info)
  466. return -ENOMEM;
  467. rdev->mode_info.atom_card_info = atom_card_info;
  468. atom_card_info->dev = rdev->ddev;
  469. atom_card_info->reg_read = cail_reg_read;
  470. atom_card_info->reg_write = cail_reg_write;
  471. /* needed for iio ops */
  472. if (rdev->rio_mem) {
  473. atom_card_info->ioreg_read = cail_ioreg_read;
  474. atom_card_info->ioreg_write = cail_ioreg_write;
  475. } else {
  476. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  477. atom_card_info->ioreg_read = cail_reg_read;
  478. atom_card_info->ioreg_write = cail_reg_write;
  479. }
  480. atom_card_info->mc_read = cail_mc_read;
  481. atom_card_info->mc_write = cail_mc_write;
  482. atom_card_info->pll_read = cail_pll_read;
  483. atom_card_info->pll_write = cail_pll_write;
  484. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  485. mutex_init(&rdev->mode_info.atom_context->mutex);
  486. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  487. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  488. return 0;
  489. }
  490. void radeon_atombios_fini(struct radeon_device *rdev)
  491. {
  492. if (rdev->mode_info.atom_context) {
  493. kfree(rdev->mode_info.atom_context->scratch);
  494. kfree(rdev->mode_info.atom_context);
  495. }
  496. kfree(rdev->mode_info.atom_card_info);
  497. }
  498. int radeon_combios_init(struct radeon_device *rdev)
  499. {
  500. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  501. return 0;
  502. }
  503. void radeon_combios_fini(struct radeon_device *rdev)
  504. {
  505. }
  506. /* if we get transitioned to only one device, tak VGA back */
  507. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  508. {
  509. struct radeon_device *rdev = cookie;
  510. radeon_vga_set_state(rdev, state);
  511. if (state)
  512. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  513. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  514. else
  515. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  516. }
  517. void radeon_check_arguments(struct radeon_device *rdev)
  518. {
  519. /* vramlimit must be a power of two */
  520. switch (radeon_vram_limit) {
  521. case 0:
  522. case 4:
  523. case 8:
  524. case 16:
  525. case 32:
  526. case 64:
  527. case 128:
  528. case 256:
  529. case 512:
  530. case 1024:
  531. case 2048:
  532. case 4096:
  533. break;
  534. default:
  535. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  536. radeon_vram_limit);
  537. radeon_vram_limit = 0;
  538. break;
  539. }
  540. radeon_vram_limit = radeon_vram_limit << 20;
  541. /* gtt size must be power of two and greater or equal to 32M */
  542. switch (radeon_gart_size) {
  543. case 4:
  544. case 8:
  545. case 16:
  546. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  547. radeon_gart_size);
  548. radeon_gart_size = 512;
  549. break;
  550. case 32:
  551. case 64:
  552. case 128:
  553. case 256:
  554. case 512:
  555. case 1024:
  556. case 2048:
  557. case 4096:
  558. break;
  559. default:
  560. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  561. radeon_gart_size);
  562. radeon_gart_size = 512;
  563. break;
  564. }
  565. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  566. /* AGP mode can only be -1, 1, 2, 4, 8 */
  567. switch (radeon_agpmode) {
  568. case -1:
  569. case 0:
  570. case 1:
  571. case 2:
  572. case 4:
  573. case 8:
  574. break;
  575. default:
  576. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  577. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  578. radeon_agpmode = 0;
  579. break;
  580. }
  581. }
  582. static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  583. {
  584. struct drm_device *dev = pci_get_drvdata(pdev);
  585. struct radeon_device *rdev = dev->dev_private;
  586. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  587. if (state == VGA_SWITCHEROO_ON) {
  588. printk(KERN_INFO "radeon: switched on\n");
  589. /* don't suspend or resume card normally */
  590. rdev->powered_down = false;
  591. radeon_resume_kms(dev);
  592. drm_kms_helper_poll_enable(dev);
  593. } else {
  594. printk(KERN_INFO "radeon: switched off\n");
  595. drm_kms_helper_poll_disable(dev);
  596. radeon_suspend_kms(dev, pmm);
  597. /* don't suspend or resume card normally */
  598. rdev->powered_down = true;
  599. }
  600. }
  601. static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
  602. {
  603. struct drm_device *dev = pci_get_drvdata(pdev);
  604. bool can_switch;
  605. spin_lock(&dev->count_lock);
  606. can_switch = (dev->open_count == 0);
  607. spin_unlock(&dev->count_lock);
  608. return can_switch;
  609. }
  610. int radeon_device_init(struct radeon_device *rdev,
  611. struct drm_device *ddev,
  612. struct pci_dev *pdev,
  613. uint32_t flags)
  614. {
  615. int r, i;
  616. int dma_bits;
  617. rdev->shutdown = false;
  618. rdev->dev = &pdev->dev;
  619. rdev->ddev = ddev;
  620. rdev->pdev = pdev;
  621. rdev->flags = flags;
  622. rdev->family = flags & RADEON_FAMILY_MASK;
  623. rdev->is_atom_bios = false;
  624. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  625. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  626. rdev->gpu_lockup = false;
  627. rdev->accel_working = false;
  628. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X).\n",
  629. radeon_family_name[rdev->family], pdev->vendor, pdev->device);
  630. /* mutex initialization are all done here so we
  631. * can recall function without having locking issues */
  632. mutex_init(&rdev->cs_mutex);
  633. mutex_init(&rdev->ib_pool.mutex);
  634. mutex_init(&rdev->cp.mutex);
  635. mutex_init(&rdev->dc_hw_i2c_mutex);
  636. if (rdev->family >= CHIP_R600)
  637. spin_lock_init(&rdev->ih.lock);
  638. mutex_init(&rdev->gem.mutex);
  639. mutex_init(&rdev->pm.mutex);
  640. mutex_init(&rdev->vram_mutex);
  641. rwlock_init(&rdev->fence_drv.lock);
  642. INIT_LIST_HEAD(&rdev->gem.objects);
  643. init_waitqueue_head(&rdev->irq.vblank_queue);
  644. init_waitqueue_head(&rdev->irq.idle_queue);
  645. /* setup workqueue */
  646. rdev->wq = create_workqueue("radeon");
  647. if (rdev->wq == NULL)
  648. return -ENOMEM;
  649. /* Set asic functions */
  650. r = radeon_asic_init(rdev);
  651. if (r)
  652. return r;
  653. radeon_check_arguments(rdev);
  654. /* all of the newer IGP chips have an internal gart
  655. * However some rs4xx report as AGP, so remove that here.
  656. */
  657. if ((rdev->family >= CHIP_RS400) &&
  658. (rdev->flags & RADEON_IS_IGP)) {
  659. rdev->flags &= ~RADEON_IS_AGP;
  660. }
  661. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  662. radeon_agp_disable(rdev);
  663. }
  664. /* set DMA mask + need_dma32 flags.
  665. * PCIE - can handle 40-bits.
  666. * IGP - can handle 40-bits (in theory)
  667. * AGP - generally dma32 is safest
  668. * PCI - only dma32
  669. */
  670. rdev->need_dma32 = false;
  671. if (rdev->flags & RADEON_IS_AGP)
  672. rdev->need_dma32 = true;
  673. if (rdev->flags & RADEON_IS_PCI)
  674. rdev->need_dma32 = true;
  675. dma_bits = rdev->need_dma32 ? 32 : 40;
  676. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  677. if (r) {
  678. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  679. }
  680. /* Registers mapping */
  681. /* TODO: block userspace mapping of io register */
  682. rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
  683. rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
  684. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  685. if (rdev->rmmio == NULL) {
  686. return -ENOMEM;
  687. }
  688. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  689. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  690. /* io port mapping */
  691. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  692. if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
  693. rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
  694. rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
  695. break;
  696. }
  697. }
  698. if (rdev->rio_mem == NULL)
  699. DRM_ERROR("Unable to find PCI I/O BAR\n");
  700. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  701. /* this will fail for cards that aren't VGA class devices, just
  702. * ignore it */
  703. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  704. vga_switcheroo_register_client(rdev->pdev,
  705. radeon_switcheroo_set_state,
  706. radeon_switcheroo_can_switch);
  707. r = radeon_init(rdev);
  708. if (r)
  709. return r;
  710. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  711. /* Acceleration not working on AGP card try again
  712. * with fallback to PCI or PCIE GART
  713. */
  714. radeon_asic_reset(rdev);
  715. radeon_fini(rdev);
  716. radeon_agp_disable(rdev);
  717. r = radeon_init(rdev);
  718. if (r)
  719. return r;
  720. }
  721. if (radeon_testing) {
  722. radeon_test_moves(rdev);
  723. }
  724. if (radeon_benchmarking) {
  725. radeon_benchmark(rdev);
  726. }
  727. return 0;
  728. }
  729. void radeon_device_fini(struct radeon_device *rdev)
  730. {
  731. DRM_INFO("radeon: finishing device.\n");
  732. rdev->shutdown = true;
  733. /* evict vram memory */
  734. radeon_bo_evict_vram(rdev);
  735. radeon_fini(rdev);
  736. destroy_workqueue(rdev->wq);
  737. vga_switcheroo_unregister_client(rdev->pdev);
  738. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  739. if (rdev->rio_mem)
  740. pci_iounmap(rdev->pdev, rdev->rio_mem);
  741. rdev->rio_mem = NULL;
  742. iounmap(rdev->rmmio);
  743. rdev->rmmio = NULL;
  744. }
  745. /*
  746. * Suspend & resume.
  747. */
  748. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  749. {
  750. struct radeon_device *rdev;
  751. struct drm_crtc *crtc;
  752. struct drm_connector *connector;
  753. int r;
  754. if (dev == NULL || dev->dev_private == NULL) {
  755. return -ENODEV;
  756. }
  757. if (state.event == PM_EVENT_PRETHAW) {
  758. return 0;
  759. }
  760. rdev = dev->dev_private;
  761. if (rdev->powered_down)
  762. return 0;
  763. /* turn off display hw */
  764. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  765. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  766. }
  767. /* unpin the front buffers */
  768. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  769. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  770. struct radeon_bo *robj;
  771. if (rfb == NULL || rfb->obj == NULL) {
  772. continue;
  773. }
  774. robj = rfb->obj->driver_private;
  775. /* don't unpin kernel fb objects */
  776. if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
  777. r = radeon_bo_reserve(robj, false);
  778. if (r == 0) {
  779. radeon_bo_unpin(robj);
  780. radeon_bo_unreserve(robj);
  781. }
  782. }
  783. }
  784. /* evict vram memory */
  785. radeon_bo_evict_vram(rdev);
  786. /* wait for gpu to finish processing current batch */
  787. radeon_fence_wait_last(rdev);
  788. radeon_save_bios_scratch_regs(rdev);
  789. radeon_pm_suspend(rdev);
  790. radeon_suspend(rdev);
  791. radeon_hpd_fini(rdev);
  792. /* evict remaining vram memory */
  793. radeon_bo_evict_vram(rdev);
  794. radeon_agp_suspend(rdev);
  795. pci_save_state(dev->pdev);
  796. if (state.event == PM_EVENT_SUSPEND) {
  797. /* Shut down the device */
  798. pci_disable_device(dev->pdev);
  799. pci_set_power_state(dev->pdev, PCI_D3hot);
  800. }
  801. acquire_console_sem();
  802. radeon_fbdev_set_suspend(rdev, 1);
  803. release_console_sem();
  804. return 0;
  805. }
  806. int radeon_resume_kms(struct drm_device *dev)
  807. {
  808. struct drm_connector *connector;
  809. struct radeon_device *rdev = dev->dev_private;
  810. if (rdev->powered_down)
  811. return 0;
  812. acquire_console_sem();
  813. pci_set_power_state(dev->pdev, PCI_D0);
  814. pci_restore_state(dev->pdev);
  815. if (pci_enable_device(dev->pdev)) {
  816. release_console_sem();
  817. return -1;
  818. }
  819. pci_set_master(dev->pdev);
  820. /* resume AGP if in use */
  821. radeon_agp_resume(rdev);
  822. radeon_resume(rdev);
  823. radeon_pm_resume(rdev);
  824. radeon_restore_bios_scratch_regs(rdev);
  825. /* turn on display hw */
  826. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  827. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  828. }
  829. radeon_fbdev_set_suspend(rdev, 0);
  830. release_console_sem();
  831. /* reset hpd state */
  832. radeon_hpd_init(rdev);
  833. /* blat the mode back in */
  834. drm_helper_resume_force_mode(dev);
  835. return 0;
  836. }
  837. int radeon_gpu_reset(struct radeon_device *rdev)
  838. {
  839. int r;
  840. radeon_save_bios_scratch_regs(rdev);
  841. radeon_suspend(rdev);
  842. r = radeon_asic_reset(rdev);
  843. if (!r) {
  844. dev_info(rdev->dev, "GPU reset succeed\n");
  845. radeon_resume(rdev);
  846. radeon_restore_bios_scratch_regs(rdev);
  847. drm_helper_resume_force_mode(rdev->ddev);
  848. return 0;
  849. }
  850. /* bad news, how to tell it to userspace ? */
  851. dev_info(rdev->dev, "GPU reset failed\n");
  852. return r;
  853. }
  854. /*
  855. * Debugfs
  856. */
  857. struct radeon_debugfs {
  858. struct drm_info_list *files;
  859. unsigned num_files;
  860. };
  861. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  862. static unsigned _radeon_debugfs_count = 0;
  863. int radeon_debugfs_add_files(struct radeon_device *rdev,
  864. struct drm_info_list *files,
  865. unsigned nfiles)
  866. {
  867. unsigned i;
  868. for (i = 0; i < _radeon_debugfs_count; i++) {
  869. if (_radeon_debugfs[i].files == files) {
  870. /* Already registered */
  871. return 0;
  872. }
  873. }
  874. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  875. DRM_ERROR("Reached maximum number of debugfs files.\n");
  876. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  877. return -EINVAL;
  878. }
  879. _radeon_debugfs[_radeon_debugfs_count].files = files;
  880. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  881. _radeon_debugfs_count++;
  882. #if defined(CONFIG_DEBUG_FS)
  883. drm_debugfs_create_files(files, nfiles,
  884. rdev->ddev->control->debugfs_root,
  885. rdev->ddev->control);
  886. drm_debugfs_create_files(files, nfiles,
  887. rdev->ddev->primary->debugfs_root,
  888. rdev->ddev->primary);
  889. #endif
  890. return 0;
  891. }
  892. #if defined(CONFIG_DEBUG_FS)
  893. int radeon_debugfs_init(struct drm_minor *minor)
  894. {
  895. return 0;
  896. }
  897. void radeon_debugfs_cleanup(struct drm_minor *minor)
  898. {
  899. unsigned i;
  900. for (i = 0; i < _radeon_debugfs_count; i++) {
  901. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  902. _radeon_debugfs[i].num_files, minor);
  903. }
  904. }
  905. #endif