radeon_cp.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. #include "r300_reg.h"
  37. #include "radeon_microcode.h"
  38. #define RADEON_FIFO_DEBUG 0
  39. static int radeon_do_cleanup_cp(struct drm_device * dev);
  40. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  41. static u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
  42. {
  43. u32 val;
  44. if (dev_priv->flags & RADEON_IS_AGP) {
  45. val = DRM_READ32(dev_priv->ring_rptr, off);
  46. } else {
  47. val = *(((volatile u32 *)
  48. dev_priv->ring_rptr->handle) +
  49. (off / sizeof(u32)));
  50. val = le32_to_cpu(val);
  51. }
  52. return val;
  53. }
  54. u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
  55. {
  56. if (dev_priv->writeback_works)
  57. return radeon_read_ring_rptr(dev_priv, 0);
  58. else
  59. return RADEON_READ(RADEON_CP_RB_RPTR);
  60. }
  61. static void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
  62. {
  63. if (dev_priv->flags & RADEON_IS_AGP)
  64. DRM_WRITE32(dev_priv->ring_rptr, off, val);
  65. else
  66. *(((volatile u32 *) dev_priv->ring_rptr->handle) +
  67. (off / sizeof(u32))) = cpu_to_le32(val);
  68. }
  69. void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
  70. {
  71. radeon_write_ring_rptr(dev_priv, 0, val);
  72. }
  73. u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
  74. {
  75. if (dev_priv->writeback_works)
  76. return radeon_read_ring_rptr(dev_priv,
  77. RADEON_SCRATCHOFF(index));
  78. else
  79. return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
  80. }
  81. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  82. {
  83. u32 ret;
  84. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  85. ret = RADEON_READ(R520_MC_IND_DATA);
  86. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  87. return ret;
  88. }
  89. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  90. {
  91. u32 ret;
  92. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  93. ret = RADEON_READ(RS480_NB_MC_DATA);
  94. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  95. return ret;
  96. }
  97. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  98. {
  99. u32 ret;
  100. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  101. ret = RADEON_READ(RS690_MC_DATA);
  102. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  103. return ret;
  104. }
  105. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  106. {
  107. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  108. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  109. return RS690_READ_MCIND(dev_priv, addr);
  110. else
  111. return RS480_READ_MCIND(dev_priv, addr);
  112. }
  113. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  114. {
  115. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  116. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  117. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  118. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  119. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  120. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  121. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  122. else
  123. return RADEON_READ(RADEON_MC_FB_LOCATION);
  124. }
  125. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  126. {
  127. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  128. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  129. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  130. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  131. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  132. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  133. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  134. else
  135. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  136. }
  137. static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  138. {
  139. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  140. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  141. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  142. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  143. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  144. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  145. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  146. else
  147. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  148. }
  149. static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  150. {
  151. u32 agp_base_hi = upper_32_bits(agp_base);
  152. u32 agp_base_lo = agp_base & 0xffffffff;
  153. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  154. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  155. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  156. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  157. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  158. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  159. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  160. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  161. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  162. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  163. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  164. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  165. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  166. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  167. } else {
  168. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  169. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  170. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  171. }
  172. }
  173. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  174. {
  175. drm_radeon_private_t *dev_priv = dev->dev_private;
  176. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  177. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  178. }
  179. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  180. {
  181. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  182. return RADEON_READ(RADEON_PCIE_DATA);
  183. }
  184. #if RADEON_FIFO_DEBUG
  185. static void radeon_status(drm_radeon_private_t * dev_priv)
  186. {
  187. printk("%s:\n", __func__);
  188. printk("RBBM_STATUS = 0x%08x\n",
  189. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  190. printk("CP_RB_RTPR = 0x%08x\n",
  191. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  192. printk("CP_RB_WTPR = 0x%08x\n",
  193. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  194. printk("AIC_CNTL = 0x%08x\n",
  195. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  196. printk("AIC_STAT = 0x%08x\n",
  197. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  198. printk("AIC_PT_BASE = 0x%08x\n",
  199. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  200. printk("TLB_ADDR = 0x%08x\n",
  201. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  202. printk("TLB_DATA = 0x%08x\n",
  203. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  204. }
  205. #endif
  206. /* ================================================================
  207. * Engine, FIFO control
  208. */
  209. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  210. {
  211. u32 tmp;
  212. int i;
  213. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  214. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  215. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  216. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  217. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  218. for (i = 0; i < dev_priv->usec_timeout; i++) {
  219. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  220. & RADEON_RB3D_DC_BUSY)) {
  221. return 0;
  222. }
  223. DRM_UDELAY(1);
  224. }
  225. } else {
  226. /* don't flush or purge cache here or lockup */
  227. return 0;
  228. }
  229. #if RADEON_FIFO_DEBUG
  230. DRM_ERROR("failed!\n");
  231. radeon_status(dev_priv);
  232. #endif
  233. return -EBUSY;
  234. }
  235. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  236. {
  237. int i;
  238. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  239. for (i = 0; i < dev_priv->usec_timeout; i++) {
  240. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  241. & RADEON_RBBM_FIFOCNT_MASK);
  242. if (slots >= entries)
  243. return 0;
  244. DRM_UDELAY(1);
  245. }
  246. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  247. RADEON_READ(RADEON_RBBM_STATUS),
  248. RADEON_READ(R300_VAP_CNTL_STATUS));
  249. #if RADEON_FIFO_DEBUG
  250. DRM_ERROR("failed!\n");
  251. radeon_status(dev_priv);
  252. #endif
  253. return -EBUSY;
  254. }
  255. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  256. {
  257. int i, ret;
  258. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  259. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  260. if (ret)
  261. return ret;
  262. for (i = 0; i < dev_priv->usec_timeout; i++) {
  263. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  264. & RADEON_RBBM_ACTIVE)) {
  265. radeon_do_pixcache_flush(dev_priv);
  266. return 0;
  267. }
  268. DRM_UDELAY(1);
  269. }
  270. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  271. RADEON_READ(RADEON_RBBM_STATUS),
  272. RADEON_READ(R300_VAP_CNTL_STATUS));
  273. #if RADEON_FIFO_DEBUG
  274. DRM_ERROR("failed!\n");
  275. radeon_status(dev_priv);
  276. #endif
  277. return -EBUSY;
  278. }
  279. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  280. {
  281. uint32_t gb_tile_config, gb_pipe_sel = 0;
  282. /* RS4xx/RS6xx/R4xx/R5xx */
  283. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  284. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  285. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  286. } else {
  287. /* R3xx */
  288. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  289. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  290. dev_priv->num_gb_pipes = 2;
  291. } else {
  292. /* R3Vxx */
  293. dev_priv->num_gb_pipes = 1;
  294. }
  295. }
  296. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  297. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  298. switch (dev_priv->num_gb_pipes) {
  299. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  300. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  301. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  302. default:
  303. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  304. }
  305. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  306. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  307. RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  308. }
  309. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  310. radeon_do_wait_for_idle(dev_priv);
  311. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  312. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  313. R300_DC_AUTOFLUSH_ENABLE |
  314. R300_DC_DC_DISABLE_IGNORE_PE));
  315. }
  316. /* ================================================================
  317. * CP control, initialization
  318. */
  319. /* Load the microcode for the CP */
  320. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  321. {
  322. int i;
  323. DRM_DEBUG("\n");
  324. radeon_do_wait_for_idle(dev_priv);
  325. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  326. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  327. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  328. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  329. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  330. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  331. DRM_INFO("Loading R100 Microcode\n");
  332. for (i = 0; i < 256; i++) {
  333. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  334. R100_cp_microcode[i][1]);
  335. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  336. R100_cp_microcode[i][0]);
  337. }
  338. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  339. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  340. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  341. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  342. DRM_INFO("Loading R200 Microcode\n");
  343. for (i = 0; i < 256; i++) {
  344. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  345. R200_cp_microcode[i][1]);
  346. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  347. R200_cp_microcode[i][0]);
  348. }
  349. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  350. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  351. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  352. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  353. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  354. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  355. DRM_INFO("Loading R300 Microcode\n");
  356. for (i = 0; i < 256; i++) {
  357. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  358. R300_cp_microcode[i][1]);
  359. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  360. R300_cp_microcode[i][0]);
  361. }
  362. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  363. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  364. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  365. DRM_INFO("Loading R400 Microcode\n");
  366. for (i = 0; i < 256; i++) {
  367. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  368. R420_cp_microcode[i][1]);
  369. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  370. R420_cp_microcode[i][0]);
  371. }
  372. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  373. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  374. DRM_INFO("Loading RS690/RS740 Microcode\n");
  375. for (i = 0; i < 256; i++) {
  376. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  377. RS690_cp_microcode[i][1]);
  378. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  379. RS690_cp_microcode[i][0]);
  380. }
  381. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  382. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  383. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  384. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  385. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  386. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  387. DRM_INFO("Loading R500 Microcode\n");
  388. for (i = 0; i < 256; i++) {
  389. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  390. R520_cp_microcode[i][1]);
  391. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  392. R520_cp_microcode[i][0]);
  393. }
  394. }
  395. }
  396. /* Flush any pending commands to the CP. This should only be used just
  397. * prior to a wait for idle, as it informs the engine that the command
  398. * stream is ending.
  399. */
  400. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  401. {
  402. DRM_DEBUG("\n");
  403. #if 0
  404. u32 tmp;
  405. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  406. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  407. #endif
  408. }
  409. /* Wait for the CP to go idle.
  410. */
  411. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  412. {
  413. RING_LOCALS;
  414. DRM_DEBUG("\n");
  415. BEGIN_RING(6);
  416. RADEON_PURGE_CACHE();
  417. RADEON_PURGE_ZCACHE();
  418. RADEON_WAIT_UNTIL_IDLE();
  419. ADVANCE_RING();
  420. COMMIT_RING();
  421. return radeon_do_wait_for_idle(dev_priv);
  422. }
  423. /* Start the Command Processor.
  424. */
  425. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  426. {
  427. RING_LOCALS;
  428. DRM_DEBUG("\n");
  429. radeon_do_wait_for_idle(dev_priv);
  430. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  431. dev_priv->cp_running = 1;
  432. BEGIN_RING(8);
  433. /* isync can only be written through cp on r5xx write it here */
  434. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  435. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  436. RADEON_ISYNC_ANY3D_IDLE2D |
  437. RADEON_ISYNC_WAIT_IDLEGUI |
  438. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  439. RADEON_PURGE_CACHE();
  440. RADEON_PURGE_ZCACHE();
  441. RADEON_WAIT_UNTIL_IDLE();
  442. ADVANCE_RING();
  443. COMMIT_RING();
  444. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  445. }
  446. /* Reset the Command Processor. This will not flush any pending
  447. * commands, so you must wait for the CP command stream to complete
  448. * before calling this routine.
  449. */
  450. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  451. {
  452. u32 cur_read_ptr;
  453. DRM_DEBUG("\n");
  454. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  455. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  456. SET_RING_HEAD(dev_priv, cur_read_ptr);
  457. dev_priv->ring.tail = cur_read_ptr;
  458. }
  459. /* Stop the Command Processor. This will not flush any pending
  460. * commands, so you must flush the command stream and wait for the CP
  461. * to go idle before calling this routine.
  462. */
  463. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  464. {
  465. DRM_DEBUG("\n");
  466. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  467. dev_priv->cp_running = 0;
  468. }
  469. /* Reset the engine. This will stop the CP if it is running.
  470. */
  471. static int radeon_do_engine_reset(struct drm_device * dev)
  472. {
  473. drm_radeon_private_t *dev_priv = dev->dev_private;
  474. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  475. DRM_DEBUG("\n");
  476. radeon_do_pixcache_flush(dev_priv);
  477. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  478. /* may need something similar for newer chips */
  479. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  480. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  481. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  482. RADEON_FORCEON_MCLKA |
  483. RADEON_FORCEON_MCLKB |
  484. RADEON_FORCEON_YCLKA |
  485. RADEON_FORCEON_YCLKB |
  486. RADEON_FORCEON_MC |
  487. RADEON_FORCEON_AIC));
  488. }
  489. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  490. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  491. RADEON_SOFT_RESET_CP |
  492. RADEON_SOFT_RESET_HI |
  493. RADEON_SOFT_RESET_SE |
  494. RADEON_SOFT_RESET_RE |
  495. RADEON_SOFT_RESET_PP |
  496. RADEON_SOFT_RESET_E2 |
  497. RADEON_SOFT_RESET_RB));
  498. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  499. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  500. ~(RADEON_SOFT_RESET_CP |
  501. RADEON_SOFT_RESET_HI |
  502. RADEON_SOFT_RESET_SE |
  503. RADEON_SOFT_RESET_RE |
  504. RADEON_SOFT_RESET_PP |
  505. RADEON_SOFT_RESET_E2 |
  506. RADEON_SOFT_RESET_RB)));
  507. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  508. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  509. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  510. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  511. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  512. }
  513. /* setup the raster pipes */
  514. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  515. radeon_init_pipes(dev_priv);
  516. /* Reset the CP ring */
  517. radeon_do_cp_reset(dev_priv);
  518. /* The CP is no longer running after an engine reset */
  519. dev_priv->cp_running = 0;
  520. /* Reset any pending vertex, indirect buffers */
  521. radeon_freelist_reset(dev);
  522. return 0;
  523. }
  524. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  525. drm_radeon_private_t *dev_priv,
  526. struct drm_file *file_priv)
  527. {
  528. struct drm_radeon_master_private *master_priv;
  529. u32 ring_start, cur_read_ptr;
  530. u32 tmp;
  531. /* Initialize the memory controller. With new memory map, the fb location
  532. * is not changed, it should have been properly initialized already. Part
  533. * of the problem is that the code below is bogus, assuming the GART is
  534. * always appended to the fb which is not necessarily the case
  535. */
  536. if (!dev_priv->new_memmap)
  537. radeon_write_fb_location(dev_priv,
  538. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  539. | (dev_priv->fb_location >> 16));
  540. #if __OS_HAS_AGP
  541. if (dev_priv->flags & RADEON_IS_AGP) {
  542. radeon_write_agp_base(dev_priv, dev->agp->base);
  543. radeon_write_agp_location(dev_priv,
  544. (((dev_priv->gart_vm_start - 1 +
  545. dev_priv->gart_size) & 0xffff0000) |
  546. (dev_priv->gart_vm_start >> 16)));
  547. ring_start = (dev_priv->cp_ring->offset
  548. - dev->agp->base
  549. + dev_priv->gart_vm_start);
  550. } else
  551. #endif
  552. ring_start = (dev_priv->cp_ring->offset
  553. - (unsigned long)dev->sg->virtual
  554. + dev_priv->gart_vm_start);
  555. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  556. /* Set the write pointer delay */
  557. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  558. /* Initialize the ring buffer's read and write pointers */
  559. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  560. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  561. SET_RING_HEAD(dev_priv, cur_read_ptr);
  562. dev_priv->ring.tail = cur_read_ptr;
  563. #if __OS_HAS_AGP
  564. if (dev_priv->flags & RADEON_IS_AGP) {
  565. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  566. dev_priv->ring_rptr->offset
  567. - dev->agp->base + dev_priv->gart_vm_start);
  568. } else
  569. #endif
  570. {
  571. struct drm_sg_mem *entry = dev->sg;
  572. unsigned long tmp_ofs, page_ofs;
  573. tmp_ofs = dev_priv->ring_rptr->offset -
  574. (unsigned long)dev->sg->virtual;
  575. page_ofs = tmp_ofs >> PAGE_SHIFT;
  576. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
  577. DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
  578. (unsigned long)entry->busaddr[page_ofs],
  579. entry->handle + tmp_ofs);
  580. }
  581. /* Set ring buffer size */
  582. #ifdef __BIG_ENDIAN
  583. RADEON_WRITE(RADEON_CP_RB_CNTL,
  584. RADEON_BUF_SWAP_32BIT |
  585. (dev_priv->ring.fetch_size_l2ow << 18) |
  586. (dev_priv->ring.rptr_update_l2qw << 8) |
  587. dev_priv->ring.size_l2qw);
  588. #else
  589. RADEON_WRITE(RADEON_CP_RB_CNTL,
  590. (dev_priv->ring.fetch_size_l2ow << 18) |
  591. (dev_priv->ring.rptr_update_l2qw << 8) |
  592. dev_priv->ring.size_l2qw);
  593. #endif
  594. /* Initialize the scratch register pointer. This will cause
  595. * the scratch register values to be written out to memory
  596. * whenever they are updated.
  597. *
  598. * We simply put this behind the ring read pointer, this works
  599. * with PCI GART as well as (whatever kind of) AGP GART
  600. */
  601. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  602. + RADEON_SCRATCH_REG_OFFSET);
  603. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  604. /* Turn on bus mastering */
  605. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  606. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  607. /* rs600/rs690/rs740 */
  608. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  609. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  610. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  611. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  612. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  613. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  614. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  615. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  616. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  617. } /* PCIE cards appears to not need this */
  618. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
  619. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  620. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  621. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  622. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
  623. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  624. /* reset sarea copies of these */
  625. master_priv = file_priv->master->driver_priv;
  626. if (master_priv->sarea_priv) {
  627. master_priv->sarea_priv->last_frame = 0;
  628. master_priv->sarea_priv->last_dispatch = 0;
  629. master_priv->sarea_priv->last_clear = 0;
  630. }
  631. radeon_do_wait_for_idle(dev_priv);
  632. /* Sync everything up */
  633. RADEON_WRITE(RADEON_ISYNC_CNTL,
  634. (RADEON_ISYNC_ANY2D_IDLE3D |
  635. RADEON_ISYNC_ANY3D_IDLE2D |
  636. RADEON_ISYNC_WAIT_IDLEGUI |
  637. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  638. }
  639. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  640. {
  641. u32 tmp;
  642. /* Start with assuming that writeback doesn't work */
  643. dev_priv->writeback_works = 0;
  644. /* Writeback doesn't seem to work everywhere, test it here and possibly
  645. * enable it if it appears to work
  646. */
  647. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  648. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  649. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  650. u32 val;
  651. val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  652. if (val == 0xdeadbeef)
  653. break;
  654. DRM_UDELAY(1);
  655. }
  656. if (tmp < dev_priv->usec_timeout) {
  657. dev_priv->writeback_works = 1;
  658. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  659. } else {
  660. dev_priv->writeback_works = 0;
  661. DRM_INFO("writeback test failed\n");
  662. }
  663. if (radeon_no_wb == 1) {
  664. dev_priv->writeback_works = 0;
  665. DRM_INFO("writeback forced off\n");
  666. }
  667. if (!dev_priv->writeback_works) {
  668. /* Disable writeback to avoid unnecessary bus master transfer */
  669. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  670. RADEON_RB_NO_UPDATE);
  671. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  672. }
  673. }
  674. /* Enable or disable IGP GART on the chip */
  675. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  676. {
  677. u32 temp;
  678. if (on) {
  679. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  680. dev_priv->gart_vm_start,
  681. (long)dev_priv->gart_info.bus_addr,
  682. dev_priv->gart_size);
  683. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  684. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  685. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  686. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  687. RS690_BLOCK_GFX_D3_EN));
  688. else
  689. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  690. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  691. RS480_VA_SIZE_32MB));
  692. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  693. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  694. RS480_TLB_ENABLE |
  695. RS480_GTW_LAC_EN |
  696. RS480_1LEVEL_GART));
  697. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  698. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  699. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  700. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  701. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  702. RS480_REQ_TYPE_SNOOP_DIS));
  703. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  704. dev_priv->gart_size = 32*1024*1024;
  705. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  706. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  707. radeon_write_agp_location(dev_priv, temp);
  708. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  709. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  710. RS480_VA_SIZE_32MB));
  711. do {
  712. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  713. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  714. break;
  715. DRM_UDELAY(1);
  716. } while (1);
  717. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  718. RS480_GART_CACHE_INVALIDATE);
  719. do {
  720. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  721. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  722. break;
  723. DRM_UDELAY(1);
  724. } while (1);
  725. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  726. } else {
  727. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  728. }
  729. }
  730. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  731. {
  732. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  733. if (on) {
  734. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  735. dev_priv->gart_vm_start,
  736. (long)dev_priv->gart_info.bus_addr,
  737. dev_priv->gart_size);
  738. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  739. dev_priv->gart_vm_start);
  740. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  741. dev_priv->gart_info.bus_addr);
  742. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  743. dev_priv->gart_vm_start);
  744. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  745. dev_priv->gart_vm_start +
  746. dev_priv->gart_size - 1);
  747. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  748. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  749. RADEON_PCIE_TX_GART_EN);
  750. } else {
  751. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  752. tmp & ~RADEON_PCIE_TX_GART_EN);
  753. }
  754. }
  755. /* Enable or disable PCI GART on the chip */
  756. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  757. {
  758. u32 tmp;
  759. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  760. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  761. (dev_priv->flags & RADEON_IS_IGPGART)) {
  762. radeon_set_igpgart(dev_priv, on);
  763. return;
  764. }
  765. if (dev_priv->flags & RADEON_IS_PCIE) {
  766. radeon_set_pciegart(dev_priv, on);
  767. return;
  768. }
  769. tmp = RADEON_READ(RADEON_AIC_CNTL);
  770. if (on) {
  771. RADEON_WRITE(RADEON_AIC_CNTL,
  772. tmp | RADEON_PCIGART_TRANSLATE_EN);
  773. /* set PCI GART page-table base address
  774. */
  775. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  776. /* set address range for PCI address translate
  777. */
  778. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  779. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  780. + dev_priv->gart_size - 1);
  781. /* Turn off AGP aperture -- is this required for PCI GART?
  782. */
  783. radeon_write_agp_location(dev_priv, 0xffffffc0);
  784. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  785. } else {
  786. RADEON_WRITE(RADEON_AIC_CNTL,
  787. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  788. }
  789. }
  790. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  791. struct drm_file *file_priv)
  792. {
  793. drm_radeon_private_t *dev_priv = dev->dev_private;
  794. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  795. DRM_DEBUG("\n");
  796. /* if we require new memory map but we don't have it fail */
  797. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  798. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  799. radeon_do_cleanup_cp(dev);
  800. return -EINVAL;
  801. }
  802. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  803. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  804. dev_priv->flags &= ~RADEON_IS_AGP;
  805. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  806. && !init->is_pci) {
  807. DRM_DEBUG("Restoring AGP flag\n");
  808. dev_priv->flags |= RADEON_IS_AGP;
  809. }
  810. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  811. DRM_ERROR("PCI GART memory not allocated!\n");
  812. radeon_do_cleanup_cp(dev);
  813. return -EINVAL;
  814. }
  815. dev_priv->usec_timeout = init->usec_timeout;
  816. if (dev_priv->usec_timeout < 1 ||
  817. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  818. DRM_DEBUG("TIMEOUT problem!\n");
  819. radeon_do_cleanup_cp(dev);
  820. return -EINVAL;
  821. }
  822. /* Enable vblank on CRTC1 for older X servers
  823. */
  824. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  825. switch(init->func) {
  826. case RADEON_INIT_R200_CP:
  827. dev_priv->microcode_version = UCODE_R200;
  828. break;
  829. case RADEON_INIT_R300_CP:
  830. dev_priv->microcode_version = UCODE_R300;
  831. break;
  832. default:
  833. dev_priv->microcode_version = UCODE_R100;
  834. }
  835. dev_priv->do_boxes = 0;
  836. dev_priv->cp_mode = init->cp_mode;
  837. /* We don't support anything other than bus-mastering ring mode,
  838. * but the ring can be in either AGP or PCI space for the ring
  839. * read pointer.
  840. */
  841. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  842. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  843. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  844. radeon_do_cleanup_cp(dev);
  845. return -EINVAL;
  846. }
  847. switch (init->fb_bpp) {
  848. case 16:
  849. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  850. break;
  851. case 32:
  852. default:
  853. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  854. break;
  855. }
  856. dev_priv->front_offset = init->front_offset;
  857. dev_priv->front_pitch = init->front_pitch;
  858. dev_priv->back_offset = init->back_offset;
  859. dev_priv->back_pitch = init->back_pitch;
  860. switch (init->depth_bpp) {
  861. case 16:
  862. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  863. break;
  864. case 32:
  865. default:
  866. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  867. break;
  868. }
  869. dev_priv->depth_offset = init->depth_offset;
  870. dev_priv->depth_pitch = init->depth_pitch;
  871. /* Hardware state for depth clears. Remove this if/when we no
  872. * longer clear the depth buffer with a 3D rectangle. Hard-code
  873. * all values to prevent unwanted 3D state from slipping through
  874. * and screwing with the clear operation.
  875. */
  876. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  877. (dev_priv->color_fmt << 10) |
  878. (dev_priv->microcode_version ==
  879. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  880. dev_priv->depth_clear.rb3d_zstencilcntl =
  881. (dev_priv->depth_fmt |
  882. RADEON_Z_TEST_ALWAYS |
  883. RADEON_STENCIL_TEST_ALWAYS |
  884. RADEON_STENCIL_S_FAIL_REPLACE |
  885. RADEON_STENCIL_ZPASS_REPLACE |
  886. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  887. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  888. RADEON_BFACE_SOLID |
  889. RADEON_FFACE_SOLID |
  890. RADEON_FLAT_SHADE_VTX_LAST |
  891. RADEON_DIFFUSE_SHADE_FLAT |
  892. RADEON_ALPHA_SHADE_FLAT |
  893. RADEON_SPECULAR_SHADE_FLAT |
  894. RADEON_FOG_SHADE_FLAT |
  895. RADEON_VTX_PIX_CENTER_OGL |
  896. RADEON_ROUND_MODE_TRUNC |
  897. RADEON_ROUND_PREC_8TH_PIX);
  898. dev_priv->ring_offset = init->ring_offset;
  899. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  900. dev_priv->buffers_offset = init->buffers_offset;
  901. dev_priv->gart_textures_offset = init->gart_textures_offset;
  902. master_priv->sarea = drm_getsarea(dev);
  903. if (!master_priv->sarea) {
  904. DRM_ERROR("could not find sarea!\n");
  905. radeon_do_cleanup_cp(dev);
  906. return -EINVAL;
  907. }
  908. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  909. if (!dev_priv->cp_ring) {
  910. DRM_ERROR("could not find cp ring region!\n");
  911. radeon_do_cleanup_cp(dev);
  912. return -EINVAL;
  913. }
  914. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  915. if (!dev_priv->ring_rptr) {
  916. DRM_ERROR("could not find ring read pointer!\n");
  917. radeon_do_cleanup_cp(dev);
  918. return -EINVAL;
  919. }
  920. dev->agp_buffer_token = init->buffers_offset;
  921. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  922. if (!dev->agp_buffer_map) {
  923. DRM_ERROR("could not find dma buffer region!\n");
  924. radeon_do_cleanup_cp(dev);
  925. return -EINVAL;
  926. }
  927. if (init->gart_textures_offset) {
  928. dev_priv->gart_textures =
  929. drm_core_findmap(dev, init->gart_textures_offset);
  930. if (!dev_priv->gart_textures) {
  931. DRM_ERROR("could not find GART texture region!\n");
  932. radeon_do_cleanup_cp(dev);
  933. return -EINVAL;
  934. }
  935. }
  936. #if __OS_HAS_AGP
  937. if (dev_priv->flags & RADEON_IS_AGP) {
  938. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  939. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  940. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  941. if (!dev_priv->cp_ring->handle ||
  942. !dev_priv->ring_rptr->handle ||
  943. !dev->agp_buffer_map->handle) {
  944. DRM_ERROR("could not find ioremap agp regions!\n");
  945. radeon_do_cleanup_cp(dev);
  946. return -EINVAL;
  947. }
  948. } else
  949. #endif
  950. {
  951. dev_priv->cp_ring->handle =
  952. (void *)(unsigned long)dev_priv->cp_ring->offset;
  953. dev_priv->ring_rptr->handle =
  954. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  955. dev->agp_buffer_map->handle =
  956. (void *)(unsigned long)dev->agp_buffer_map->offset;
  957. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  958. dev_priv->cp_ring->handle);
  959. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  960. dev_priv->ring_rptr->handle);
  961. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  962. dev->agp_buffer_map->handle);
  963. }
  964. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  965. dev_priv->fb_size =
  966. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  967. - dev_priv->fb_location;
  968. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  969. ((dev_priv->front_offset
  970. + dev_priv->fb_location) >> 10));
  971. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  972. ((dev_priv->back_offset
  973. + dev_priv->fb_location) >> 10));
  974. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  975. ((dev_priv->depth_offset
  976. + dev_priv->fb_location) >> 10));
  977. dev_priv->gart_size = init->gart_size;
  978. /* New let's set the memory map ... */
  979. if (dev_priv->new_memmap) {
  980. u32 base = 0;
  981. DRM_INFO("Setting GART location based on new memory map\n");
  982. /* If using AGP, try to locate the AGP aperture at the same
  983. * location in the card and on the bus, though we have to
  984. * align it down.
  985. */
  986. #if __OS_HAS_AGP
  987. if (dev_priv->flags & RADEON_IS_AGP) {
  988. base = dev->agp->base;
  989. /* Check if valid */
  990. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  991. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  992. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  993. dev->agp->base);
  994. base = 0;
  995. }
  996. }
  997. #endif
  998. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  999. if (base == 0) {
  1000. base = dev_priv->fb_location + dev_priv->fb_size;
  1001. if (base < dev_priv->fb_location ||
  1002. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1003. base = dev_priv->fb_location
  1004. - dev_priv->gart_size;
  1005. }
  1006. dev_priv->gart_vm_start = base & 0xffc00000u;
  1007. if (dev_priv->gart_vm_start != base)
  1008. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1009. base, dev_priv->gart_vm_start);
  1010. } else {
  1011. DRM_INFO("Setting GART location based on old memory map\n");
  1012. dev_priv->gart_vm_start = dev_priv->fb_location +
  1013. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  1014. }
  1015. #if __OS_HAS_AGP
  1016. if (dev_priv->flags & RADEON_IS_AGP)
  1017. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1018. - dev->agp->base
  1019. + dev_priv->gart_vm_start);
  1020. else
  1021. #endif
  1022. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1023. - (unsigned long)dev->sg->virtual
  1024. + dev_priv->gart_vm_start);
  1025. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1026. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  1027. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  1028. dev_priv->gart_buffers_offset);
  1029. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1030. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1031. + init->ring_size / sizeof(u32));
  1032. dev_priv->ring.size = init->ring_size;
  1033. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1034. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1035. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  1036. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1037. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1038. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1039. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1040. #if __OS_HAS_AGP
  1041. if (dev_priv->flags & RADEON_IS_AGP) {
  1042. /* Turn off PCI GART */
  1043. radeon_set_pcigart(dev_priv, 0);
  1044. } else
  1045. #endif
  1046. {
  1047. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1048. /* if we have an offset set from userspace */
  1049. if (dev_priv->pcigart_offset_set) {
  1050. dev_priv->gart_info.bus_addr =
  1051. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1052. dev_priv->gart_info.mapping.offset =
  1053. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1054. dev_priv->gart_info.mapping.size =
  1055. dev_priv->gart_info.table_size;
  1056. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1057. dev_priv->gart_info.addr =
  1058. dev_priv->gart_info.mapping.handle;
  1059. if (dev_priv->flags & RADEON_IS_PCIE)
  1060. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1061. else
  1062. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1063. dev_priv->gart_info.gart_table_location =
  1064. DRM_ATI_GART_FB;
  1065. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1066. dev_priv->gart_info.addr,
  1067. dev_priv->pcigart_offset);
  1068. } else {
  1069. if (dev_priv->flags & RADEON_IS_IGPGART)
  1070. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1071. else
  1072. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1073. dev_priv->gart_info.gart_table_location =
  1074. DRM_ATI_GART_MAIN;
  1075. dev_priv->gart_info.addr = NULL;
  1076. dev_priv->gart_info.bus_addr = 0;
  1077. if (dev_priv->flags & RADEON_IS_PCIE) {
  1078. DRM_ERROR
  1079. ("Cannot use PCI Express without GART in FB memory\n");
  1080. radeon_do_cleanup_cp(dev);
  1081. return -EINVAL;
  1082. }
  1083. }
  1084. if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
  1085. DRM_ERROR("failed to init PCI GART!\n");
  1086. radeon_do_cleanup_cp(dev);
  1087. return -ENOMEM;
  1088. }
  1089. /* Turn on PCI GART */
  1090. radeon_set_pcigart(dev_priv, 1);
  1091. }
  1092. radeon_cp_load_microcode(dev_priv);
  1093. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1094. dev_priv->last_buf = 0;
  1095. radeon_do_engine_reset(dev);
  1096. radeon_test_writeback(dev_priv);
  1097. return 0;
  1098. }
  1099. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1100. {
  1101. drm_radeon_private_t *dev_priv = dev->dev_private;
  1102. DRM_DEBUG("\n");
  1103. /* Make sure interrupts are disabled here because the uninstall ioctl
  1104. * may not have been called from userspace and after dev_private
  1105. * is freed, it's too late.
  1106. */
  1107. if (dev->irq_enabled)
  1108. drm_irq_uninstall(dev);
  1109. #if __OS_HAS_AGP
  1110. if (dev_priv->flags & RADEON_IS_AGP) {
  1111. if (dev_priv->cp_ring != NULL) {
  1112. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1113. dev_priv->cp_ring = NULL;
  1114. }
  1115. if (dev_priv->ring_rptr != NULL) {
  1116. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1117. dev_priv->ring_rptr = NULL;
  1118. }
  1119. if (dev->agp_buffer_map != NULL) {
  1120. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1121. dev->agp_buffer_map = NULL;
  1122. }
  1123. } else
  1124. #endif
  1125. {
  1126. if (dev_priv->gart_info.bus_addr) {
  1127. /* Turn off PCI GART */
  1128. radeon_set_pcigart(dev_priv, 0);
  1129. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1130. DRM_ERROR("failed to cleanup PCI GART!\n");
  1131. }
  1132. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1133. {
  1134. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1135. dev_priv->gart_info.addr = 0;
  1136. }
  1137. }
  1138. /* only clear to the start of flags */
  1139. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1140. return 0;
  1141. }
  1142. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1143. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1144. * here we make sure that all Radeon hardware initialisation is re-done without
  1145. * affecting running applications.
  1146. *
  1147. * Charl P. Botha <http://cpbotha.net>
  1148. */
  1149. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1150. {
  1151. drm_radeon_private_t *dev_priv = dev->dev_private;
  1152. if (!dev_priv) {
  1153. DRM_ERROR("Called with no initialization\n");
  1154. return -EINVAL;
  1155. }
  1156. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1157. #if __OS_HAS_AGP
  1158. if (dev_priv->flags & RADEON_IS_AGP) {
  1159. /* Turn off PCI GART */
  1160. radeon_set_pcigart(dev_priv, 0);
  1161. } else
  1162. #endif
  1163. {
  1164. /* Turn on PCI GART */
  1165. radeon_set_pcigart(dev_priv, 1);
  1166. }
  1167. radeon_cp_load_microcode(dev_priv);
  1168. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1169. radeon_do_engine_reset(dev);
  1170. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1171. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1172. return 0;
  1173. }
  1174. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1175. {
  1176. drm_radeon_init_t *init = data;
  1177. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1178. if (init->func == RADEON_INIT_R300_CP)
  1179. r300_init_reg_flags(dev);
  1180. switch (init->func) {
  1181. case RADEON_INIT_CP:
  1182. case RADEON_INIT_R200_CP:
  1183. case RADEON_INIT_R300_CP:
  1184. return radeon_do_init_cp(dev, init, file_priv);
  1185. case RADEON_CLEANUP_CP:
  1186. return radeon_do_cleanup_cp(dev);
  1187. }
  1188. return -EINVAL;
  1189. }
  1190. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1191. {
  1192. drm_radeon_private_t *dev_priv = dev->dev_private;
  1193. DRM_DEBUG("\n");
  1194. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1195. if (dev_priv->cp_running) {
  1196. DRM_DEBUG("while CP running\n");
  1197. return 0;
  1198. }
  1199. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1200. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1201. dev_priv->cp_mode);
  1202. return 0;
  1203. }
  1204. radeon_do_cp_start(dev_priv);
  1205. return 0;
  1206. }
  1207. /* Stop the CP. The engine must have been idled before calling this
  1208. * routine.
  1209. */
  1210. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1211. {
  1212. drm_radeon_private_t *dev_priv = dev->dev_private;
  1213. drm_radeon_cp_stop_t *stop = data;
  1214. int ret;
  1215. DRM_DEBUG("\n");
  1216. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1217. if (!dev_priv->cp_running)
  1218. return 0;
  1219. /* Flush any pending CP commands. This ensures any outstanding
  1220. * commands are exectuted by the engine before we turn it off.
  1221. */
  1222. if (stop->flush) {
  1223. radeon_do_cp_flush(dev_priv);
  1224. }
  1225. /* If we fail to make the engine go idle, we return an error
  1226. * code so that the DRM ioctl wrapper can try again.
  1227. */
  1228. if (stop->idle) {
  1229. ret = radeon_do_cp_idle(dev_priv);
  1230. if (ret)
  1231. return ret;
  1232. }
  1233. /* Finally, we can turn off the CP. If the engine isn't idle,
  1234. * we will get some dropped triangles as they won't be fully
  1235. * rendered before the CP is shut down.
  1236. */
  1237. radeon_do_cp_stop(dev_priv);
  1238. /* Reset the engine */
  1239. radeon_do_engine_reset(dev);
  1240. return 0;
  1241. }
  1242. void radeon_do_release(struct drm_device * dev)
  1243. {
  1244. drm_radeon_private_t *dev_priv = dev->dev_private;
  1245. int i, ret;
  1246. if (dev_priv) {
  1247. if (dev_priv->cp_running) {
  1248. /* Stop the cp */
  1249. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1250. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1251. #ifdef __linux__
  1252. schedule();
  1253. #else
  1254. tsleep(&ret, PZERO, "rdnrel", 1);
  1255. #endif
  1256. }
  1257. radeon_do_cp_stop(dev_priv);
  1258. radeon_do_engine_reset(dev);
  1259. }
  1260. /* Disable *all* interrupts */
  1261. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1262. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1263. if (dev_priv->mmio) { /* remove all surfaces */
  1264. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1265. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1266. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1267. 16 * i, 0);
  1268. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1269. 16 * i, 0);
  1270. }
  1271. }
  1272. /* Free memory heap structures */
  1273. radeon_mem_takedown(&(dev_priv->gart_heap));
  1274. radeon_mem_takedown(&(dev_priv->fb_heap));
  1275. /* deallocate kernel resources */
  1276. radeon_do_cleanup_cp(dev);
  1277. }
  1278. }
  1279. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1280. */
  1281. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1282. {
  1283. drm_radeon_private_t *dev_priv = dev->dev_private;
  1284. DRM_DEBUG("\n");
  1285. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1286. if (!dev_priv) {
  1287. DRM_DEBUG("called before init done\n");
  1288. return -EINVAL;
  1289. }
  1290. radeon_do_cp_reset(dev_priv);
  1291. /* The CP is no longer running after an engine reset */
  1292. dev_priv->cp_running = 0;
  1293. return 0;
  1294. }
  1295. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1296. {
  1297. drm_radeon_private_t *dev_priv = dev->dev_private;
  1298. DRM_DEBUG("\n");
  1299. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1300. return radeon_do_cp_idle(dev_priv);
  1301. }
  1302. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1303. */
  1304. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1305. {
  1306. return radeon_do_resume_cp(dev, file_priv);
  1307. }
  1308. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1309. {
  1310. DRM_DEBUG("\n");
  1311. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1312. return radeon_do_engine_reset(dev);
  1313. }
  1314. /* ================================================================
  1315. * Fullscreen mode
  1316. */
  1317. /* KW: Deprecated to say the least:
  1318. */
  1319. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1320. {
  1321. return 0;
  1322. }
  1323. /* ================================================================
  1324. * Freelist management
  1325. */
  1326. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1327. * bufs until freelist code is used. Note this hides a problem with
  1328. * the scratch register * (used to keep track of last buffer
  1329. * completed) being written to before * the last buffer has actually
  1330. * completed rendering.
  1331. *
  1332. * KW: It's also a good way to find free buffers quickly.
  1333. *
  1334. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1335. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1336. * we essentially have to do this, else old clients will break.
  1337. *
  1338. * However, it does leave open a potential deadlock where all the
  1339. * buffers are held by other clients, which can't release them because
  1340. * they can't get the lock.
  1341. */
  1342. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1343. {
  1344. struct drm_device_dma *dma = dev->dma;
  1345. drm_radeon_private_t *dev_priv = dev->dev_private;
  1346. drm_radeon_buf_priv_t *buf_priv;
  1347. struct drm_buf *buf;
  1348. int i, t;
  1349. int start;
  1350. if (++dev_priv->last_buf >= dma->buf_count)
  1351. dev_priv->last_buf = 0;
  1352. start = dev_priv->last_buf;
  1353. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1354. u32 done_age = GET_SCRATCH(dev_priv, 1);
  1355. DRM_DEBUG("done_age = %d\n", done_age);
  1356. for (i = start; i < dma->buf_count; i++) {
  1357. buf = dma->buflist[i];
  1358. buf_priv = buf->dev_private;
  1359. if (buf->file_priv == NULL || (buf->pending &&
  1360. buf_priv->age <=
  1361. done_age)) {
  1362. dev_priv->stats.requested_bufs++;
  1363. buf->pending = 0;
  1364. return buf;
  1365. }
  1366. start = 0;
  1367. }
  1368. if (t) {
  1369. DRM_UDELAY(1);
  1370. dev_priv->stats.freelist_loops++;
  1371. }
  1372. }
  1373. DRM_DEBUG("returning NULL!\n");
  1374. return NULL;
  1375. }
  1376. #if 0
  1377. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1378. {
  1379. struct drm_device_dma *dma = dev->dma;
  1380. drm_radeon_private_t *dev_priv = dev->dev_private;
  1381. drm_radeon_buf_priv_t *buf_priv;
  1382. struct drm_buf *buf;
  1383. int i, t;
  1384. int start;
  1385. u32 done_age;
  1386. done_age = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  1387. if (++dev_priv->last_buf >= dma->buf_count)
  1388. dev_priv->last_buf = 0;
  1389. start = dev_priv->last_buf;
  1390. dev_priv->stats.freelist_loops++;
  1391. for (t = 0; t < 2; t++) {
  1392. for (i = start; i < dma->buf_count; i++) {
  1393. buf = dma->buflist[i];
  1394. buf_priv = buf->dev_private;
  1395. if (buf->file_priv == 0 || (buf->pending &&
  1396. buf_priv->age <=
  1397. done_age)) {
  1398. dev_priv->stats.requested_bufs++;
  1399. buf->pending = 0;
  1400. return buf;
  1401. }
  1402. }
  1403. start = 0;
  1404. }
  1405. return NULL;
  1406. }
  1407. #endif
  1408. void radeon_freelist_reset(struct drm_device * dev)
  1409. {
  1410. struct drm_device_dma *dma = dev->dma;
  1411. drm_radeon_private_t *dev_priv = dev->dev_private;
  1412. int i;
  1413. dev_priv->last_buf = 0;
  1414. for (i = 0; i < dma->buf_count; i++) {
  1415. struct drm_buf *buf = dma->buflist[i];
  1416. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1417. buf_priv->age = 0;
  1418. }
  1419. }
  1420. /* ================================================================
  1421. * CP command submission
  1422. */
  1423. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1424. {
  1425. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1426. int i;
  1427. u32 last_head = GET_RING_HEAD(dev_priv);
  1428. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1429. u32 head = GET_RING_HEAD(dev_priv);
  1430. ring->space = (head - ring->tail) * sizeof(u32);
  1431. if (ring->space <= 0)
  1432. ring->space += ring->size;
  1433. if (ring->space > n)
  1434. return 0;
  1435. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1436. if (head != last_head)
  1437. i = 0;
  1438. last_head = head;
  1439. DRM_UDELAY(1);
  1440. }
  1441. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1442. #if RADEON_FIFO_DEBUG
  1443. radeon_status(dev_priv);
  1444. DRM_ERROR("failed!\n");
  1445. #endif
  1446. return -EBUSY;
  1447. }
  1448. static int radeon_cp_get_buffers(struct drm_device *dev,
  1449. struct drm_file *file_priv,
  1450. struct drm_dma * d)
  1451. {
  1452. int i;
  1453. struct drm_buf *buf;
  1454. for (i = d->granted_count; i < d->request_count; i++) {
  1455. buf = radeon_freelist_get(dev);
  1456. if (!buf)
  1457. return -EBUSY; /* NOTE: broken client */
  1458. buf->file_priv = file_priv;
  1459. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1460. sizeof(buf->idx)))
  1461. return -EFAULT;
  1462. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1463. sizeof(buf->total)))
  1464. return -EFAULT;
  1465. d->granted_count++;
  1466. }
  1467. return 0;
  1468. }
  1469. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1470. {
  1471. struct drm_device_dma *dma = dev->dma;
  1472. int ret = 0;
  1473. struct drm_dma *d = data;
  1474. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1475. /* Please don't send us buffers.
  1476. */
  1477. if (d->send_count != 0) {
  1478. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1479. DRM_CURRENTPID, d->send_count);
  1480. return -EINVAL;
  1481. }
  1482. /* We'll send you buffers.
  1483. */
  1484. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1485. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1486. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1487. return -EINVAL;
  1488. }
  1489. d->granted_count = 0;
  1490. if (d->request_count) {
  1491. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1492. }
  1493. return ret;
  1494. }
  1495. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1496. {
  1497. drm_radeon_private_t *dev_priv;
  1498. int ret = 0;
  1499. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1500. if (dev_priv == NULL)
  1501. return -ENOMEM;
  1502. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1503. dev->dev_private = (void *)dev_priv;
  1504. dev_priv->flags = flags;
  1505. switch (flags & RADEON_FAMILY_MASK) {
  1506. case CHIP_R100:
  1507. case CHIP_RV200:
  1508. case CHIP_R200:
  1509. case CHIP_R300:
  1510. case CHIP_R350:
  1511. case CHIP_R420:
  1512. case CHIP_R423:
  1513. case CHIP_RV410:
  1514. case CHIP_RV515:
  1515. case CHIP_R520:
  1516. case CHIP_RV570:
  1517. case CHIP_R580:
  1518. dev_priv->flags |= RADEON_HAS_HIERZ;
  1519. break;
  1520. default:
  1521. /* all other chips have no hierarchical z buffer */
  1522. break;
  1523. }
  1524. if (drm_device_is_agp(dev))
  1525. dev_priv->flags |= RADEON_IS_AGP;
  1526. else if (drm_device_is_pcie(dev))
  1527. dev_priv->flags |= RADEON_IS_PCIE;
  1528. else
  1529. dev_priv->flags |= RADEON_IS_PCI;
  1530. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1531. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1532. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1533. if (ret != 0)
  1534. return ret;
  1535. ret = drm_vblank_init(dev, 2);
  1536. if (ret) {
  1537. radeon_driver_unload(dev);
  1538. return ret;
  1539. }
  1540. DRM_DEBUG("%s card detected\n",
  1541. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1542. return ret;
  1543. }
  1544. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1545. {
  1546. struct drm_radeon_master_private *master_priv;
  1547. unsigned long sareapage;
  1548. int ret;
  1549. master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
  1550. if (!master_priv)
  1551. return -ENOMEM;
  1552. /* prebuild the SAREA */
  1553. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1554. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
  1555. &master_priv->sarea);
  1556. if (ret) {
  1557. DRM_ERROR("SAREA setup failed\n");
  1558. return ret;
  1559. }
  1560. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1561. master_priv->sarea_priv->pfCurrentPage = 0;
  1562. master->driver_priv = master_priv;
  1563. return 0;
  1564. }
  1565. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1566. {
  1567. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1568. if (!master_priv)
  1569. return;
  1570. if (master_priv->sarea_priv &&
  1571. master_priv->sarea_priv->pfCurrentPage != 0)
  1572. radeon_cp_dispatch_flip(dev, master);
  1573. master_priv->sarea_priv = NULL;
  1574. if (master_priv->sarea)
  1575. drm_rmmap_locked(dev, master_priv->sarea);
  1576. drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
  1577. master->driver_priv = NULL;
  1578. }
  1579. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1580. * have to find them.
  1581. */
  1582. int radeon_driver_firstopen(struct drm_device *dev)
  1583. {
  1584. int ret;
  1585. drm_local_map_t *map;
  1586. drm_radeon_private_t *dev_priv = dev->dev_private;
  1587. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1588. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1589. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1590. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1591. _DRM_WRITE_COMBINING, &map);
  1592. if (ret != 0)
  1593. return ret;
  1594. return 0;
  1595. }
  1596. int radeon_driver_unload(struct drm_device *dev)
  1597. {
  1598. drm_radeon_private_t *dev_priv = dev->dev_private;
  1599. DRM_DEBUG("\n");
  1600. drm_rmmap(dev, dev_priv->mmio);
  1601. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1602. dev->dev_private = NULL;
  1603. return 0;
  1604. }