dhd_sdio.c 105 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/vmalloc.h>
  33. #include <linux/platform_data/brcmfmac-sdio.h>
  34. #include <asm/unaligned.h>
  35. #include <defs.h>
  36. #include <brcmu_wifi.h>
  37. #include <brcmu_utils.h>
  38. #include <brcm_hw_ids.h>
  39. #include <soc.h>
  40. #include "sdio_host.h"
  41. #include "sdio_chip.h"
  42. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  43. #ifdef DEBUG
  44. #define BRCMF_TRAP_INFO_SIZE 80
  45. #define CBUF_LEN (128)
  46. /* Device console log buffer state */
  47. #define CONSOLE_BUFFER_MAX 2024
  48. struct rte_log_le {
  49. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  50. __le32 buf_size;
  51. __le32 idx;
  52. char *_buf_compat; /* Redundant pointer for backward compat. */
  53. };
  54. struct rte_console {
  55. /* Virtual UART
  56. * When there is no UART (e.g. Quickturn),
  57. * the host should write a complete
  58. * input line directly into cbuf and then write
  59. * the length into vcons_in.
  60. * This may also be used when there is a real UART
  61. * (at risk of conflicting with
  62. * the real UART). vcons_out is currently unused.
  63. */
  64. uint vcons_in;
  65. uint vcons_out;
  66. /* Output (logging) buffer
  67. * Console output is written to a ring buffer log_buf at index log_idx.
  68. * The host may read the output when it sees log_idx advance.
  69. * Output will be lost if the output wraps around faster than the host
  70. * polls.
  71. */
  72. struct rte_log_le log_le;
  73. /* Console input line buffer
  74. * Characters are read one at a time into cbuf
  75. * until <CR> is received, then
  76. * the buffer is processed as a command line.
  77. * Also used for virtual UART.
  78. */
  79. uint cbuf_idx;
  80. char cbuf[CBUF_LEN];
  81. };
  82. #endif /* DEBUG */
  83. #include <chipcommon.h>
  84. #include "dhd_bus.h"
  85. #include "dhd_dbg.h"
  86. #include "tracepoint.h"
  87. #define TXQLEN 2048 /* bulk tx queue length */
  88. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  89. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  90. #define PRIOMASK 7
  91. #define TXRETRIES 2 /* # of retries for tx frames */
  92. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  93. one scheduling */
  94. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  95. one scheduling */
  96. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  97. #define MEMBLOCK 2048 /* Block size used for downloading
  98. of dongle image */
  99. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  100. biggest possible glom */
  101. #define BRCMF_FIRSTREAD (1 << 6)
  102. /* SBSDIO_DEVICE_CTL */
  103. /* 1: device will assert busy signal when receiving CMD53 */
  104. #define SBSDIO_DEVCTL_SETBUSY 0x01
  105. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  106. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  107. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  108. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  109. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  110. * sdio bus power cycle to clear (rev 9) */
  111. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  112. /* Force SD->SB reset mapping (rev 11) */
  113. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  114. /* Determined by CoreControl bit */
  115. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  116. /* Force backplane reset */
  117. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  118. /* Force no backplane reset */
  119. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  120. /* direct(mapped) cis space */
  121. /* MAPPED common CIS address */
  122. #define SBSDIO_CIS_BASE_COMMON 0x1000
  123. /* maximum bytes in one CIS */
  124. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  125. /* cis offset addr is < 17 bits */
  126. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  127. /* manfid tuple length, include tuple, link bytes */
  128. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  129. /* intstatus */
  130. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  131. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  132. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  133. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  134. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  135. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  136. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  137. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  138. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  139. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  140. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  141. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  142. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  143. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  144. #define I_PC (1 << 10) /* descriptor error */
  145. #define I_PD (1 << 11) /* data error */
  146. #define I_DE (1 << 12) /* Descriptor protocol Error */
  147. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  148. #define I_RO (1 << 14) /* Receive fifo Overflow */
  149. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  150. #define I_RI (1 << 16) /* Receive Interrupt */
  151. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  152. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  153. #define I_XI (1 << 24) /* Transmit Interrupt */
  154. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  155. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  156. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  157. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  158. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  159. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  160. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  161. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  162. #define I_DMA (I_RI | I_XI | I_ERRORS)
  163. /* corecontrol */
  164. #define CC_CISRDY (1 << 0) /* CIS Ready */
  165. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  166. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  167. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  168. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  169. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  170. /* SDA_FRAMECTRL */
  171. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  172. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  173. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  174. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  175. /* HW frame tag */
  176. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  177. /* Total length of frame header for dongle protocol */
  178. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  179. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  180. /*
  181. * Software allocation of To SB Mailbox resources
  182. */
  183. /* tosbmailbox bits corresponding to intstatus bits */
  184. #define SMB_NAK (1 << 0) /* Frame NAK */
  185. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  186. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  187. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  188. /* tosbmailboxdata */
  189. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  190. /*
  191. * Software allocation of To Host Mailbox resources
  192. */
  193. /* intstatus bits */
  194. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  195. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  196. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  197. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  198. /* tohostmailboxdata */
  199. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  200. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  201. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  202. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  203. #define HMB_DATA_FCDATA_MASK 0xff000000
  204. #define HMB_DATA_FCDATA_SHIFT 24
  205. #define HMB_DATA_VERSION_MASK 0x00ff0000
  206. #define HMB_DATA_VERSION_SHIFT 16
  207. /*
  208. * Software-defined protocol header
  209. */
  210. /* Current protocol version */
  211. #define SDPCM_PROT_VERSION 4
  212. /* SW frame header */
  213. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  214. #define SDPCM_CHANNEL_MASK 0x00000f00
  215. #define SDPCM_CHANNEL_SHIFT 8
  216. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  217. #define SDPCM_NEXTLEN_OFFSET 2
  218. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  219. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  220. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  221. #define SDPCM_DOFFSET_MASK 0xff000000
  222. #define SDPCM_DOFFSET_SHIFT 24
  223. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  224. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  225. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  226. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  227. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  228. /* logical channel numbers */
  229. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  230. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  231. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  232. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  233. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  234. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  235. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  236. /*
  237. * Shared structure between dongle and the host.
  238. * The structure contains pointers to trap or assert information.
  239. */
  240. #define SDPCM_SHARED_VERSION 0x0003
  241. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  242. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  243. #define SDPCM_SHARED_ASSERT 0x0200
  244. #define SDPCM_SHARED_TRAP 0x0400
  245. /* Space for header read, limit for data packets */
  246. #define MAX_HDR_READ (1 << 6)
  247. #define MAX_RX_DATASZ 2048
  248. /* Maximum milliseconds to wait for F2 to come up */
  249. #define BRCMF_WAIT_F2RDY 3000
  250. /* Bump up limit on waiting for HT to account for first startup;
  251. * if the image is doing a CRC calculation before programming the PMU
  252. * for HT availability, it could take a couple hundred ms more, so
  253. * max out at a 1 second (1000000us).
  254. */
  255. #undef PMU_MAX_TRANSITION_DLY
  256. #define PMU_MAX_TRANSITION_DLY 1000000
  257. /* Value for ChipClockCSR during initial setup */
  258. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  259. SBSDIO_ALP_AVAIL_REQ)
  260. /* Flags for SDH calls */
  261. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  262. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  263. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  264. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  265. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  266. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  267. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  268. * when idle
  269. */
  270. #define BRCMF_IDLE_INTERVAL 1
  271. #define KSO_WAIT_US 50
  272. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  273. /*
  274. * Conversion of 802.1D priority to precedence level
  275. */
  276. static uint prio2prec(u32 prio)
  277. {
  278. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  279. (prio^2) : prio;
  280. }
  281. #ifdef DEBUG
  282. /* Device console log buffer state */
  283. struct brcmf_console {
  284. uint count; /* Poll interval msec counter */
  285. uint log_addr; /* Log struct address (fixed) */
  286. struct rte_log_le log_le; /* Log struct (host copy) */
  287. uint bufsize; /* Size of log buffer */
  288. u8 *buf; /* Log buffer (host copy) */
  289. uint last; /* Last buffer read index */
  290. };
  291. struct brcmf_trap_info {
  292. __le32 type;
  293. __le32 epc;
  294. __le32 cpsr;
  295. __le32 spsr;
  296. __le32 r0; /* a1 */
  297. __le32 r1; /* a2 */
  298. __le32 r2; /* a3 */
  299. __le32 r3; /* a4 */
  300. __le32 r4; /* v1 */
  301. __le32 r5; /* v2 */
  302. __le32 r6; /* v3 */
  303. __le32 r7; /* v4 */
  304. __le32 r8; /* v5 */
  305. __le32 r9; /* sb/v6 */
  306. __le32 r10; /* sl/v7 */
  307. __le32 r11; /* fp/v8 */
  308. __le32 r12; /* ip */
  309. __le32 r13; /* sp */
  310. __le32 r14; /* lr */
  311. __le32 pc; /* r15 */
  312. };
  313. #endif /* DEBUG */
  314. struct sdpcm_shared {
  315. u32 flags;
  316. u32 trap_addr;
  317. u32 assert_exp_addr;
  318. u32 assert_file_addr;
  319. u32 assert_line;
  320. u32 console_addr; /* Address of struct rte_console */
  321. u32 msgtrace_addr;
  322. u8 tag[32];
  323. u32 brpt_addr;
  324. };
  325. struct sdpcm_shared_le {
  326. __le32 flags;
  327. __le32 trap_addr;
  328. __le32 assert_exp_addr;
  329. __le32 assert_file_addr;
  330. __le32 assert_line;
  331. __le32 console_addr; /* Address of struct rte_console */
  332. __le32 msgtrace_addr;
  333. u8 tag[32];
  334. __le32 brpt_addr;
  335. };
  336. /* SDIO read frame info */
  337. struct brcmf_sdio_read {
  338. u8 seq_num;
  339. u8 channel;
  340. u16 len;
  341. u16 len_left;
  342. u16 len_nxtfrm;
  343. u8 dat_offset;
  344. };
  345. /* misc chip info needed by some of the routines */
  346. /* Private data for SDIO bus interaction */
  347. struct brcmf_sdio {
  348. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  349. struct chip_info *ci; /* Chip info struct */
  350. char *vars; /* Variables (from CIS and/or other) */
  351. uint varsz; /* Size of variables buffer */
  352. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  353. u32 hostintmask; /* Copy of Host Interrupt Mask */
  354. atomic_t intstatus; /* Intstatus bits (events) pending */
  355. atomic_t fcstate; /* State of dongle flow-control */
  356. uint blocksize; /* Block size of SDIO transfers */
  357. uint roundup; /* Max roundup limit */
  358. struct pktq txq; /* Queue length used for flow-control */
  359. u8 flowcontrol; /* per prio flow control bitmask */
  360. u8 tx_seq; /* Transmit sequence number (next) */
  361. u8 tx_max; /* Maximum transmit sequence allowed */
  362. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  363. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  364. u8 rx_seq; /* Receive sequence number (expected) */
  365. struct brcmf_sdio_read cur_read;
  366. /* info of current read frame */
  367. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  368. bool rxpending; /* Data frame pending in dongle */
  369. uint rxbound; /* Rx frames to read before resched */
  370. uint txbound; /* Tx frames to send before resched */
  371. uint txminmax;
  372. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  373. struct sk_buff_head glom; /* Packet list for glommed superframe */
  374. uint glomerr; /* Glom packet read errors */
  375. u8 *rxbuf; /* Buffer for receiving control packets */
  376. uint rxblen; /* Allocated length of rxbuf */
  377. u8 *rxctl; /* Aligned pointer into rxbuf */
  378. u8 *rxctl_orig; /* pointer for freeing rxctl */
  379. uint rxlen; /* Length of valid data in buffer */
  380. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  381. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  382. bool intr; /* Use interrupts */
  383. bool poll; /* Use polling */
  384. atomic_t ipend; /* Device interrupt is pending */
  385. uint spurious; /* Count of spurious interrupts */
  386. uint pollrate; /* Ticks between device polls */
  387. uint polltick; /* Tick counter */
  388. #ifdef DEBUG
  389. uint console_interval;
  390. struct brcmf_console console; /* Console output polling support */
  391. uint console_addr; /* Console address from shared struct */
  392. #endif /* DEBUG */
  393. uint clkstate; /* State of sd and backplane clock(s) */
  394. bool activity; /* Activity flag for clock down */
  395. s32 idletime; /* Control for activity timeout */
  396. s32 idlecount; /* Activity timeout counter */
  397. s32 idleclock; /* How to set bus driver when idle */
  398. bool rxflow_mode; /* Rx flow control mode */
  399. bool rxflow; /* Is rx flow control on */
  400. bool alp_only; /* Don't use HT clock (ALP only) */
  401. u8 *ctrl_frame_buf;
  402. u32 ctrl_frame_len;
  403. bool ctrl_frame_stat;
  404. spinlock_t txqlock;
  405. wait_queue_head_t ctrl_wait;
  406. wait_queue_head_t dcmd_resp_wait;
  407. struct timer_list timer;
  408. struct completion watchdog_wait;
  409. struct task_struct *watchdog_tsk;
  410. bool wd_timer_valid;
  411. uint save_ms;
  412. struct workqueue_struct *brcmf_wq;
  413. struct work_struct datawork;
  414. atomic_t dpc_tskcnt;
  415. const struct firmware *firmware;
  416. u32 fw_ptr;
  417. bool txoff; /* Transmit flow-controlled */
  418. struct brcmf_sdio_count sdcnt;
  419. bool sr_enabled; /* SaveRestore enabled */
  420. bool sleeping; /* SDIO bus sleeping */
  421. };
  422. /* clkstate */
  423. #define CLK_NONE 0
  424. #define CLK_SDONLY 1
  425. #define CLK_PENDING 2
  426. #define CLK_AVAIL 3
  427. #ifdef DEBUG
  428. static int qcount[NUMPRIO];
  429. #endif /* DEBUG */
  430. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  431. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  432. /* Retry count for register access failures */
  433. static const uint retry_limit = 2;
  434. /* Limit on rounding up frames */
  435. static const uint max_roundup = 512;
  436. #define ALIGNMENT 4
  437. enum brcmf_sdio_frmtype {
  438. BRCMF_SDIO_FT_NORMAL,
  439. BRCMF_SDIO_FT_SUPER,
  440. BRCMF_SDIO_FT_SUB,
  441. };
  442. static void pkt_align(struct sk_buff *p, int len, int align)
  443. {
  444. uint datalign;
  445. datalign = (unsigned long)(p->data);
  446. datalign = roundup(datalign, (align)) - datalign;
  447. if (datalign)
  448. skb_pull(p, datalign);
  449. __skb_trim(p, len);
  450. }
  451. /* To check if there's window offered */
  452. static bool data_ok(struct brcmf_sdio *bus)
  453. {
  454. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  455. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  456. }
  457. /*
  458. * Reads a register in the SDIO hardware block. This block occupies a series of
  459. * adresses on the 32 bit backplane bus.
  460. */
  461. static int
  462. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  463. {
  464. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  465. int ret;
  466. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  467. bus->ci->c_inf[idx].base + offset, &ret);
  468. return ret;
  469. }
  470. static int
  471. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  472. {
  473. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  474. int ret;
  475. brcmf_sdio_regwl(bus->sdiodev,
  476. bus->ci->c_inf[idx].base + reg_offset,
  477. regval, &ret);
  478. return ret;
  479. }
  480. static int
  481. brcmf_sdbrcm_kso_control(struct brcmf_sdio *bus, bool on)
  482. {
  483. u8 wr_val = 0, rd_val, cmp_val, bmask;
  484. int err = 0;
  485. int try_cnt = 0;
  486. brcmf_dbg(TRACE, "Enter\n");
  487. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  488. /* 1st KSO write goes to AOS wake up core if device is asleep */
  489. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  490. wr_val, &err);
  491. if (err) {
  492. brcmf_err("SDIO_AOS KSO write error: %d\n", err);
  493. return err;
  494. }
  495. if (on) {
  496. /* device WAKEUP through KSO:
  497. * write bit 0 & read back until
  498. * both bits 0 (kso bit) & 1 (dev on status) are set
  499. */
  500. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  501. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  502. bmask = cmp_val;
  503. usleep_range(2000, 3000);
  504. } else {
  505. /* Put device to sleep, turn off KSO */
  506. cmp_val = 0;
  507. /* only check for bit0, bit1(dev on status) may not
  508. * get cleared right away
  509. */
  510. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  511. }
  512. do {
  513. /* reliable KSO bit set/clr:
  514. * the sdiod sleep write access is synced to PMU 32khz clk
  515. * just one write attempt may fail,
  516. * read it back until it matches written value
  517. */
  518. rd_val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  519. &err);
  520. if (((rd_val & bmask) == cmp_val) && !err)
  521. break;
  522. brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
  523. try_cnt, MAX_KSO_ATTEMPTS, err);
  524. udelay(KSO_WAIT_US);
  525. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  526. wr_val, &err);
  527. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  528. return err;
  529. }
  530. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  531. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  532. /* Turn backplane clock on or off */
  533. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  534. {
  535. int err;
  536. u8 clkctl, clkreq, devctl;
  537. unsigned long timeout;
  538. brcmf_dbg(SDIO, "Enter\n");
  539. clkctl = 0;
  540. if (bus->sr_enabled) {
  541. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  542. return 0;
  543. }
  544. if (on) {
  545. /* Request HT Avail */
  546. clkreq =
  547. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  548. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  549. clkreq, &err);
  550. if (err) {
  551. brcmf_err("HT Avail request error: %d\n", err);
  552. return -EBADE;
  553. }
  554. /* Check current status */
  555. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  556. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  557. if (err) {
  558. brcmf_err("HT Avail read error: %d\n", err);
  559. return -EBADE;
  560. }
  561. /* Go to pending and await interrupt if appropriate */
  562. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  563. /* Allow only clock-available interrupt */
  564. devctl = brcmf_sdio_regrb(bus->sdiodev,
  565. SBSDIO_DEVICE_CTL, &err);
  566. if (err) {
  567. brcmf_err("Devctl error setting CA: %d\n",
  568. err);
  569. return -EBADE;
  570. }
  571. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  572. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  573. devctl, &err);
  574. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  575. bus->clkstate = CLK_PENDING;
  576. return 0;
  577. } else if (bus->clkstate == CLK_PENDING) {
  578. /* Cancel CA-only interrupt filter */
  579. devctl = brcmf_sdio_regrb(bus->sdiodev,
  580. SBSDIO_DEVICE_CTL, &err);
  581. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  582. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  583. devctl, &err);
  584. }
  585. /* Otherwise, wait here (polling) for HT Avail */
  586. timeout = jiffies +
  587. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  588. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  589. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  590. SBSDIO_FUNC1_CHIPCLKCSR,
  591. &err);
  592. if (time_after(jiffies, timeout))
  593. break;
  594. else
  595. usleep_range(5000, 10000);
  596. }
  597. if (err) {
  598. brcmf_err("HT Avail request error: %d\n", err);
  599. return -EBADE;
  600. }
  601. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  602. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  603. PMU_MAX_TRANSITION_DLY, clkctl);
  604. return -EBADE;
  605. }
  606. /* Mark clock available */
  607. bus->clkstate = CLK_AVAIL;
  608. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  609. #if defined(DEBUG)
  610. if (!bus->alp_only) {
  611. if (SBSDIO_ALPONLY(clkctl))
  612. brcmf_err("HT Clock should be on\n");
  613. }
  614. #endif /* defined (DEBUG) */
  615. bus->activity = true;
  616. } else {
  617. clkreq = 0;
  618. if (bus->clkstate == CLK_PENDING) {
  619. /* Cancel CA-only interrupt filter */
  620. devctl = brcmf_sdio_regrb(bus->sdiodev,
  621. SBSDIO_DEVICE_CTL, &err);
  622. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  623. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  624. devctl, &err);
  625. }
  626. bus->clkstate = CLK_SDONLY;
  627. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  628. clkreq, &err);
  629. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  630. if (err) {
  631. brcmf_err("Failed access turning clock off: %d\n",
  632. err);
  633. return -EBADE;
  634. }
  635. }
  636. return 0;
  637. }
  638. /* Change idle/active SD state */
  639. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  640. {
  641. brcmf_dbg(SDIO, "Enter\n");
  642. if (on)
  643. bus->clkstate = CLK_SDONLY;
  644. else
  645. bus->clkstate = CLK_NONE;
  646. return 0;
  647. }
  648. /* Transition SD and backplane clock readiness */
  649. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  650. {
  651. #ifdef DEBUG
  652. uint oldstate = bus->clkstate;
  653. #endif /* DEBUG */
  654. brcmf_dbg(SDIO, "Enter\n");
  655. /* Early exit if we're already there */
  656. if (bus->clkstate == target) {
  657. if (target == CLK_AVAIL) {
  658. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  659. bus->activity = true;
  660. }
  661. return 0;
  662. }
  663. switch (target) {
  664. case CLK_AVAIL:
  665. /* Make sure SD clock is available */
  666. if (bus->clkstate == CLK_NONE)
  667. brcmf_sdbrcm_sdclk(bus, true);
  668. /* Now request HT Avail on the backplane */
  669. brcmf_sdbrcm_htclk(bus, true, pendok);
  670. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  671. bus->activity = true;
  672. break;
  673. case CLK_SDONLY:
  674. /* Remove HT request, or bring up SD clock */
  675. if (bus->clkstate == CLK_NONE)
  676. brcmf_sdbrcm_sdclk(bus, true);
  677. else if (bus->clkstate == CLK_AVAIL)
  678. brcmf_sdbrcm_htclk(bus, false, false);
  679. else
  680. brcmf_err("request for %d -> %d\n",
  681. bus->clkstate, target);
  682. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  683. break;
  684. case CLK_NONE:
  685. /* Make sure to remove HT request */
  686. if (bus->clkstate == CLK_AVAIL)
  687. brcmf_sdbrcm_htclk(bus, false, false);
  688. /* Now remove the SD clock */
  689. brcmf_sdbrcm_sdclk(bus, false);
  690. brcmf_sdbrcm_wd_timer(bus, 0);
  691. break;
  692. }
  693. #ifdef DEBUG
  694. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  695. #endif /* DEBUG */
  696. return 0;
  697. }
  698. static int
  699. brcmf_sdbrcm_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  700. {
  701. int err = 0;
  702. brcmf_dbg(TRACE, "Enter\n");
  703. brcmf_dbg(SDIO, "request %s currently %s\n",
  704. (sleep ? "SLEEP" : "WAKE"),
  705. (bus->sleeping ? "SLEEP" : "WAKE"));
  706. /* If SR is enabled control bus state with KSO */
  707. if (bus->sr_enabled) {
  708. /* Done if we're already in the requested state */
  709. if (sleep == bus->sleeping)
  710. goto end;
  711. /* Going to sleep */
  712. if (sleep) {
  713. /* Don't sleep if something is pending */
  714. if (atomic_read(&bus->intstatus) ||
  715. atomic_read(&bus->ipend) > 0 ||
  716. (!atomic_read(&bus->fcstate) &&
  717. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  718. data_ok(bus)))
  719. return -EBUSY;
  720. err = brcmf_sdbrcm_kso_control(bus, false);
  721. /* disable watchdog */
  722. if (!err)
  723. brcmf_sdbrcm_wd_timer(bus, 0);
  724. } else {
  725. bus->idlecount = 0;
  726. err = brcmf_sdbrcm_kso_control(bus, true);
  727. }
  728. if (!err) {
  729. /* Change state */
  730. bus->sleeping = sleep;
  731. brcmf_dbg(SDIO, "new state %s\n",
  732. (sleep ? "SLEEP" : "WAKE"));
  733. } else {
  734. brcmf_err("error while changing bus sleep state %d\n",
  735. err);
  736. return err;
  737. }
  738. }
  739. end:
  740. /* control clocks */
  741. if (sleep) {
  742. if (!bus->sr_enabled)
  743. brcmf_sdbrcm_clkctl(bus, CLK_NONE, pendok);
  744. } else {
  745. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, pendok);
  746. }
  747. return err;
  748. }
  749. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  750. {
  751. u32 intstatus = 0;
  752. u32 hmb_data;
  753. u8 fcbits;
  754. int ret;
  755. brcmf_dbg(SDIO, "Enter\n");
  756. /* Read mailbox data and ack that we did so */
  757. ret = r_sdreg32(bus, &hmb_data,
  758. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  759. if (ret == 0)
  760. w_sdreg32(bus, SMB_INT_ACK,
  761. offsetof(struct sdpcmd_regs, tosbmailbox));
  762. bus->sdcnt.f1regdata += 2;
  763. /* Dongle recomposed rx frames, accept them again */
  764. if (hmb_data & HMB_DATA_NAKHANDLED) {
  765. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  766. bus->rx_seq);
  767. if (!bus->rxskip)
  768. brcmf_err("unexpected NAKHANDLED!\n");
  769. bus->rxskip = false;
  770. intstatus |= I_HMB_FRAME_IND;
  771. }
  772. /*
  773. * DEVREADY does not occur with gSPI.
  774. */
  775. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  776. bus->sdpcm_ver =
  777. (hmb_data & HMB_DATA_VERSION_MASK) >>
  778. HMB_DATA_VERSION_SHIFT;
  779. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  780. brcmf_err("Version mismatch, dongle reports %d, "
  781. "expecting %d\n",
  782. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  783. else
  784. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  785. bus->sdpcm_ver);
  786. }
  787. /*
  788. * Flow Control has been moved into the RX headers and this out of band
  789. * method isn't used any more.
  790. * remaining backward compatible with older dongles.
  791. */
  792. if (hmb_data & HMB_DATA_FC) {
  793. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  794. HMB_DATA_FCDATA_SHIFT;
  795. if (fcbits & ~bus->flowcontrol)
  796. bus->sdcnt.fc_xoff++;
  797. if (bus->flowcontrol & ~fcbits)
  798. bus->sdcnt.fc_xon++;
  799. bus->sdcnt.fc_rcvd++;
  800. bus->flowcontrol = fcbits;
  801. }
  802. /* Shouldn't be any others */
  803. if (hmb_data & ~(HMB_DATA_DEVREADY |
  804. HMB_DATA_NAKHANDLED |
  805. HMB_DATA_FC |
  806. HMB_DATA_FWREADY |
  807. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  808. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  809. hmb_data);
  810. return intstatus;
  811. }
  812. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  813. {
  814. uint retries = 0;
  815. u16 lastrbc;
  816. u8 hi, lo;
  817. int err;
  818. brcmf_err("%sterminate frame%s\n",
  819. abort ? "abort command, " : "",
  820. rtx ? ", send NAK" : "");
  821. if (abort)
  822. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  823. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  824. SFC_RF_TERM, &err);
  825. bus->sdcnt.f1regdata++;
  826. /* Wait until the packet has been flushed (device/FIFO stable) */
  827. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  828. hi = brcmf_sdio_regrb(bus->sdiodev,
  829. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  830. lo = brcmf_sdio_regrb(bus->sdiodev,
  831. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  832. bus->sdcnt.f1regdata += 2;
  833. if ((hi == 0) && (lo == 0))
  834. break;
  835. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  836. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  837. lastrbc, (hi << 8) + lo);
  838. }
  839. lastrbc = (hi << 8) + lo;
  840. }
  841. if (!retries)
  842. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  843. else
  844. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  845. if (rtx) {
  846. bus->sdcnt.rxrtx++;
  847. err = w_sdreg32(bus, SMB_NAK,
  848. offsetof(struct sdpcmd_regs, tosbmailbox));
  849. bus->sdcnt.f1regdata++;
  850. if (err == 0)
  851. bus->rxskip = true;
  852. }
  853. /* Clear partial in any case */
  854. bus->cur_read.len = 0;
  855. /* If we can't reach the device, signal failure */
  856. if (err)
  857. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  858. }
  859. /* return total length of buffer chain */
  860. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  861. {
  862. struct sk_buff *p;
  863. uint total;
  864. total = 0;
  865. skb_queue_walk(&bus->glom, p)
  866. total += p->len;
  867. return total;
  868. }
  869. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  870. {
  871. struct sk_buff *cur, *next;
  872. skb_queue_walk_safe(&bus->glom, cur, next) {
  873. skb_unlink(cur, &bus->glom);
  874. brcmu_pkt_buf_free_skb(cur);
  875. }
  876. }
  877. static int brcmf_sdio_hdparser(struct brcmf_sdio *bus, u8 *header,
  878. struct brcmf_sdio_read *rd,
  879. enum brcmf_sdio_frmtype type)
  880. {
  881. u16 len, checksum;
  882. u8 rx_seq, fc, tx_seq_max;
  883. /*
  884. * 4 bytes hardware header (frame tag)
  885. * Byte 0~1: Frame length
  886. * Byte 2~3: Checksum, bit-wise inverse of frame length
  887. */
  888. len = get_unaligned_le16(header);
  889. checksum = get_unaligned_le16(header + sizeof(u16));
  890. /* All zero means no more to read */
  891. if (!(len | checksum)) {
  892. bus->rxpending = false;
  893. return -ENODATA;
  894. }
  895. if ((u16)(~(len ^ checksum))) {
  896. brcmf_err("HW header checksum error\n");
  897. bus->sdcnt.rx_badhdr++;
  898. brcmf_sdbrcm_rxfail(bus, false, false);
  899. return -EIO;
  900. }
  901. if (len < SDPCM_HDRLEN) {
  902. brcmf_err("HW header length error\n");
  903. return -EPROTO;
  904. }
  905. if (type == BRCMF_SDIO_FT_SUPER &&
  906. (roundup(len, bus->blocksize) != rd->len)) {
  907. brcmf_err("HW superframe header length error\n");
  908. return -EPROTO;
  909. }
  910. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  911. brcmf_err("HW subframe header length error\n");
  912. return -EPROTO;
  913. }
  914. rd->len = len;
  915. /*
  916. * 8 bytes hardware header
  917. * Byte 0: Rx sequence number
  918. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  919. * Byte 2: Length of next data frame
  920. * Byte 3: Data offset
  921. * Byte 4: Flow control bits
  922. * Byte 5: Maximum Sequence number allow for Tx
  923. * Byte 6~7: Reserved
  924. */
  925. if (type == BRCMF_SDIO_FT_SUPER &&
  926. SDPCM_GLOMDESC(&header[SDPCM_FRAMETAG_LEN])) {
  927. brcmf_err("Glom descriptor found in superframe head\n");
  928. rd->len = 0;
  929. return -EINVAL;
  930. }
  931. rx_seq = SDPCM_PACKET_SEQUENCE(&header[SDPCM_FRAMETAG_LEN]);
  932. rd->channel = SDPCM_PACKET_CHANNEL(&header[SDPCM_FRAMETAG_LEN]);
  933. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  934. type != BRCMF_SDIO_FT_SUPER) {
  935. brcmf_err("HW header length too long\n");
  936. bus->sdcnt.rx_toolong++;
  937. brcmf_sdbrcm_rxfail(bus, false, false);
  938. rd->len = 0;
  939. return -EPROTO;
  940. }
  941. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  942. brcmf_err("Wrong channel for superframe\n");
  943. rd->len = 0;
  944. return -EINVAL;
  945. }
  946. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  947. rd->channel != SDPCM_EVENT_CHANNEL) {
  948. brcmf_err("Wrong channel for subframe\n");
  949. rd->len = 0;
  950. return -EINVAL;
  951. }
  952. rd->dat_offset = SDPCM_DOFFSET_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  953. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  954. brcmf_err("seq %d: bad data offset\n", rx_seq);
  955. bus->sdcnt.rx_badhdr++;
  956. brcmf_sdbrcm_rxfail(bus, false, false);
  957. rd->len = 0;
  958. return -ENXIO;
  959. }
  960. if (rd->seq_num != rx_seq) {
  961. brcmf_err("seq %d: sequence number error, expect %d\n",
  962. rx_seq, rd->seq_num);
  963. bus->sdcnt.rx_badseq++;
  964. rd->seq_num = rx_seq;
  965. }
  966. /* no need to check the reset for subframe */
  967. if (type == BRCMF_SDIO_FT_SUB)
  968. return 0;
  969. rd->len_nxtfrm = header[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  970. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  971. /* only warm for NON glom packet */
  972. if (rd->channel != SDPCM_GLOM_CHANNEL)
  973. brcmf_err("seq %d: next length error\n", rx_seq);
  974. rd->len_nxtfrm = 0;
  975. }
  976. fc = SDPCM_FCMASK_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  977. if (bus->flowcontrol != fc) {
  978. if (~bus->flowcontrol & fc)
  979. bus->sdcnt.fc_xoff++;
  980. if (bus->flowcontrol & ~fc)
  981. bus->sdcnt.fc_xon++;
  982. bus->sdcnt.fc_rcvd++;
  983. bus->flowcontrol = fc;
  984. }
  985. tx_seq_max = SDPCM_WINDOW_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  986. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  987. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  988. tx_seq_max = bus->tx_seq + 2;
  989. }
  990. bus->tx_max = tx_seq_max;
  991. return 0;
  992. }
  993. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  994. {
  995. u16 dlen, totlen;
  996. u8 *dptr, num = 0;
  997. u16 sublen;
  998. struct sk_buff *pfirst, *pnext;
  999. int errcode;
  1000. u8 doff, sfdoff;
  1001. struct brcmf_sdio_read rd_new;
  1002. /* If packets, issue read(s) and send up packet chain */
  1003. /* Return sequence numbers consumed? */
  1004. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1005. bus->glomd, skb_peek(&bus->glom));
  1006. /* If there's a descriptor, generate the packet chain */
  1007. if (bus->glomd) {
  1008. pfirst = pnext = NULL;
  1009. dlen = (u16) (bus->glomd->len);
  1010. dptr = bus->glomd->data;
  1011. if (!dlen || (dlen & 1)) {
  1012. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1013. dlen);
  1014. dlen = 0;
  1015. }
  1016. for (totlen = num = 0; dlen; num++) {
  1017. /* Get (and move past) next length */
  1018. sublen = get_unaligned_le16(dptr);
  1019. dlen -= sizeof(u16);
  1020. dptr += sizeof(u16);
  1021. if ((sublen < SDPCM_HDRLEN) ||
  1022. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1023. brcmf_err("descriptor len %d bad: %d\n",
  1024. num, sublen);
  1025. pnext = NULL;
  1026. break;
  1027. }
  1028. if (sublen % BRCMF_SDALIGN) {
  1029. brcmf_err("sublen %d not multiple of %d\n",
  1030. sublen, BRCMF_SDALIGN);
  1031. }
  1032. totlen += sublen;
  1033. /* For last frame, adjust read len so total
  1034. is a block multiple */
  1035. if (!dlen) {
  1036. sublen +=
  1037. (roundup(totlen, bus->blocksize) - totlen);
  1038. totlen = roundup(totlen, bus->blocksize);
  1039. }
  1040. /* Allocate/chain packet for next subframe */
  1041. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  1042. if (pnext == NULL) {
  1043. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1044. num, sublen);
  1045. break;
  1046. }
  1047. skb_queue_tail(&bus->glom, pnext);
  1048. /* Adhere to start alignment requirements */
  1049. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  1050. }
  1051. /* If all allocations succeeded, save packet chain
  1052. in bus structure */
  1053. if (pnext) {
  1054. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1055. totlen, num);
  1056. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1057. totlen != bus->cur_read.len) {
  1058. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1059. bus->cur_read.len, totlen, rxseq);
  1060. }
  1061. pfirst = pnext = NULL;
  1062. } else {
  1063. brcmf_sdbrcm_free_glom(bus);
  1064. num = 0;
  1065. }
  1066. /* Done with descriptor packet */
  1067. brcmu_pkt_buf_free_skb(bus->glomd);
  1068. bus->glomd = NULL;
  1069. bus->cur_read.len = 0;
  1070. }
  1071. /* Ok -- either we just generated a packet chain,
  1072. or had one from before */
  1073. if (!skb_queue_empty(&bus->glom)) {
  1074. if (BRCMF_GLOM_ON()) {
  1075. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1076. skb_queue_walk(&bus->glom, pnext) {
  1077. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1078. pnext, (u8 *) (pnext->data),
  1079. pnext->len, pnext->len);
  1080. }
  1081. }
  1082. pfirst = skb_peek(&bus->glom);
  1083. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1084. /* Do an SDIO read for the superframe. Configurable iovar to
  1085. * read directly into the chained packet, or allocate a large
  1086. * packet and and copy into the chain.
  1087. */
  1088. sdio_claim_host(bus->sdiodev->func[1]);
  1089. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1090. bus->sdiodev->sbwad,
  1091. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1092. sdio_release_host(bus->sdiodev->func[1]);
  1093. bus->sdcnt.f2rxdata++;
  1094. /* On failure, kill the superframe, allow a couple retries */
  1095. if (errcode < 0) {
  1096. brcmf_err("glom read of %d bytes failed: %d\n",
  1097. dlen, errcode);
  1098. sdio_claim_host(bus->sdiodev->func[1]);
  1099. if (bus->glomerr++ < 3) {
  1100. brcmf_sdbrcm_rxfail(bus, true, true);
  1101. } else {
  1102. bus->glomerr = 0;
  1103. brcmf_sdbrcm_rxfail(bus, true, false);
  1104. bus->sdcnt.rxglomfail++;
  1105. brcmf_sdbrcm_free_glom(bus);
  1106. }
  1107. sdio_release_host(bus->sdiodev->func[1]);
  1108. return 0;
  1109. }
  1110. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1111. pfirst->data, min_t(int, pfirst->len, 48),
  1112. "SUPERFRAME:\n");
  1113. rd_new.seq_num = rxseq;
  1114. rd_new.len = dlen;
  1115. sdio_claim_host(bus->sdiodev->func[1]);
  1116. errcode = brcmf_sdio_hdparser(bus, pfirst->data, &rd_new,
  1117. BRCMF_SDIO_FT_SUPER);
  1118. sdio_release_host(bus->sdiodev->func[1]);
  1119. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1120. /* Remove superframe header, remember offset */
  1121. skb_pull(pfirst, rd_new.dat_offset);
  1122. sfdoff = rd_new.dat_offset;
  1123. num = 0;
  1124. /* Validate all the subframe headers */
  1125. skb_queue_walk(&bus->glom, pnext) {
  1126. /* leave when invalid subframe is found */
  1127. if (errcode)
  1128. break;
  1129. rd_new.len = pnext->len;
  1130. rd_new.seq_num = rxseq++;
  1131. sdio_claim_host(bus->sdiodev->func[1]);
  1132. errcode = brcmf_sdio_hdparser(bus, pnext->data, &rd_new,
  1133. BRCMF_SDIO_FT_SUB);
  1134. sdio_release_host(bus->sdiodev->func[1]);
  1135. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1136. pnext->data, 32, "subframe:\n");
  1137. num++;
  1138. }
  1139. if (errcode) {
  1140. /* Terminate frame on error, request
  1141. a couple retries */
  1142. sdio_claim_host(bus->sdiodev->func[1]);
  1143. if (bus->glomerr++ < 3) {
  1144. /* Restore superframe header space */
  1145. skb_push(pfirst, sfdoff);
  1146. brcmf_sdbrcm_rxfail(bus, true, true);
  1147. } else {
  1148. bus->glomerr = 0;
  1149. brcmf_sdbrcm_rxfail(bus, true, false);
  1150. bus->sdcnt.rxglomfail++;
  1151. brcmf_sdbrcm_free_glom(bus);
  1152. }
  1153. sdio_release_host(bus->sdiodev->func[1]);
  1154. bus->cur_read.len = 0;
  1155. return 0;
  1156. }
  1157. /* Basic SD framing looks ok - process each packet (header) */
  1158. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1159. dptr = (u8 *) (pfirst->data);
  1160. sublen = get_unaligned_le16(dptr);
  1161. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1162. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1163. dptr, pfirst->len,
  1164. "Rx Subframe Data:\n");
  1165. __skb_trim(pfirst, sublen);
  1166. skb_pull(pfirst, doff);
  1167. if (pfirst->len == 0) {
  1168. skb_unlink(pfirst, &bus->glom);
  1169. brcmu_pkt_buf_free_skb(pfirst);
  1170. continue;
  1171. }
  1172. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1173. pfirst->data,
  1174. min_t(int, pfirst->len, 32),
  1175. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1176. bus->glom.qlen, pfirst, pfirst->data,
  1177. pfirst->len, pfirst->next,
  1178. pfirst->prev);
  1179. }
  1180. /* sent any remaining packets up */
  1181. if (bus->glom.qlen)
  1182. brcmf_rx_frames(bus->sdiodev->dev, &bus->glom);
  1183. bus->sdcnt.rxglomframes++;
  1184. bus->sdcnt.rxglompkts += bus->glom.qlen;
  1185. }
  1186. return num;
  1187. }
  1188. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1189. bool *pending)
  1190. {
  1191. DECLARE_WAITQUEUE(wait, current);
  1192. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1193. /* Wait until control frame is available */
  1194. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1195. set_current_state(TASK_INTERRUPTIBLE);
  1196. while (!(*condition) && (!signal_pending(current) && timeout))
  1197. timeout = schedule_timeout(timeout);
  1198. if (signal_pending(current))
  1199. *pending = true;
  1200. set_current_state(TASK_RUNNING);
  1201. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1202. return timeout;
  1203. }
  1204. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1205. {
  1206. if (waitqueue_active(&bus->dcmd_resp_wait))
  1207. wake_up_interruptible(&bus->dcmd_resp_wait);
  1208. return 0;
  1209. }
  1210. static void
  1211. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1212. {
  1213. uint rdlen, pad;
  1214. u8 *buf = NULL, *rbuf;
  1215. int sdret;
  1216. brcmf_dbg(TRACE, "Enter\n");
  1217. if (bus->rxblen)
  1218. buf = vzalloc(bus->rxblen);
  1219. if (!buf)
  1220. goto done;
  1221. rbuf = bus->rxbuf;
  1222. pad = ((unsigned long)rbuf % BRCMF_SDALIGN);
  1223. if (pad)
  1224. rbuf += (BRCMF_SDALIGN - pad);
  1225. /* Copy the already-read portion over */
  1226. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1227. if (len <= BRCMF_FIRSTREAD)
  1228. goto gotpkt;
  1229. /* Raise rdlen to next SDIO block to avoid tail command */
  1230. rdlen = len - BRCMF_FIRSTREAD;
  1231. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1232. pad = bus->blocksize - (rdlen % bus->blocksize);
  1233. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1234. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1235. rdlen += pad;
  1236. } else if (rdlen % BRCMF_SDALIGN) {
  1237. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1238. }
  1239. /* Satisfy length-alignment requirements */
  1240. if (rdlen & (ALIGNMENT - 1))
  1241. rdlen = roundup(rdlen, ALIGNMENT);
  1242. /* Drop if the read is too big or it exceeds our maximum */
  1243. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1244. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1245. rdlen, bus->sdiodev->bus_if->maxctl);
  1246. brcmf_sdbrcm_rxfail(bus, false, false);
  1247. goto done;
  1248. }
  1249. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1250. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1251. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1252. bus->sdcnt.rx_toolong++;
  1253. brcmf_sdbrcm_rxfail(bus, false, false);
  1254. goto done;
  1255. }
  1256. /* Read remain of frame body */
  1257. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1258. bus->sdiodev->sbwad,
  1259. SDIO_FUNC_2,
  1260. F2SYNC, rbuf, rdlen);
  1261. bus->sdcnt.f2rxdata++;
  1262. /* Control frame failures need retransmission */
  1263. if (sdret < 0) {
  1264. brcmf_err("read %d control bytes failed: %d\n",
  1265. rdlen, sdret);
  1266. bus->sdcnt.rxc_errors++;
  1267. brcmf_sdbrcm_rxfail(bus, true, true);
  1268. goto done;
  1269. } else
  1270. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1271. gotpkt:
  1272. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1273. buf, len, "RxCtrl:\n");
  1274. /* Point to valid data and indicate its length */
  1275. spin_lock_bh(&bus->rxctl_lock);
  1276. if (bus->rxctl) {
  1277. brcmf_err("last control frame is being processed.\n");
  1278. spin_unlock_bh(&bus->rxctl_lock);
  1279. vfree(buf);
  1280. goto done;
  1281. }
  1282. bus->rxctl = buf + doff;
  1283. bus->rxctl_orig = buf;
  1284. bus->rxlen = len - doff;
  1285. spin_unlock_bh(&bus->rxctl_lock);
  1286. done:
  1287. /* Awake any waiters */
  1288. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1289. }
  1290. /* Pad read to blocksize for efficiency */
  1291. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1292. {
  1293. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1294. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1295. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1296. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1297. *rdlen += *pad;
  1298. } else if (*rdlen % BRCMF_SDALIGN) {
  1299. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1300. }
  1301. }
  1302. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1303. {
  1304. struct sk_buff *pkt; /* Packet for event or data frames */
  1305. struct sk_buff_head pktlist; /* needed for bus interface */
  1306. u16 pad; /* Number of pad bytes to read */
  1307. uint rxleft = 0; /* Remaining number of frames allowed */
  1308. int ret; /* Return code from calls */
  1309. uint rxcount = 0; /* Total frames read */
  1310. struct brcmf_sdio_read *rd = &bus->cur_read, rd_new;
  1311. u8 head_read = 0;
  1312. brcmf_dbg(TRACE, "Enter\n");
  1313. /* Not finished unless we encounter no more frames indication */
  1314. bus->rxpending = true;
  1315. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1316. !bus->rxskip && rxleft &&
  1317. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1318. rd->seq_num++, rxleft--) {
  1319. /* Handle glomming separately */
  1320. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1321. u8 cnt;
  1322. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1323. bus->glomd, skb_peek(&bus->glom));
  1324. cnt = brcmf_sdbrcm_rxglom(bus, rd->seq_num);
  1325. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1326. rd->seq_num += cnt - 1;
  1327. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1328. continue;
  1329. }
  1330. rd->len_left = rd->len;
  1331. /* read header first for unknow frame length */
  1332. sdio_claim_host(bus->sdiodev->func[1]);
  1333. if (!rd->len) {
  1334. ret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1335. bus->sdiodev->sbwad,
  1336. SDIO_FUNC_2, F2SYNC,
  1337. bus->rxhdr,
  1338. BRCMF_FIRSTREAD);
  1339. bus->sdcnt.f2rxhdrs++;
  1340. if (ret < 0) {
  1341. brcmf_err("RXHEADER FAILED: %d\n",
  1342. ret);
  1343. bus->sdcnt.rx_hdrfail++;
  1344. brcmf_sdbrcm_rxfail(bus, true, true);
  1345. sdio_release_host(bus->sdiodev->func[1]);
  1346. continue;
  1347. }
  1348. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1349. bus->rxhdr, SDPCM_HDRLEN,
  1350. "RxHdr:\n");
  1351. if (brcmf_sdio_hdparser(bus, bus->rxhdr, rd,
  1352. BRCMF_SDIO_FT_NORMAL)) {
  1353. sdio_release_host(bus->sdiodev->func[1]);
  1354. if (!bus->rxpending)
  1355. break;
  1356. else
  1357. continue;
  1358. }
  1359. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1360. brcmf_sdbrcm_read_control(bus, bus->rxhdr,
  1361. rd->len,
  1362. rd->dat_offset);
  1363. /* prepare the descriptor for the next read */
  1364. rd->len = rd->len_nxtfrm << 4;
  1365. rd->len_nxtfrm = 0;
  1366. /* treat all packet as event if we don't know */
  1367. rd->channel = SDPCM_EVENT_CHANNEL;
  1368. sdio_release_host(bus->sdiodev->func[1]);
  1369. continue;
  1370. }
  1371. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1372. rd->len - BRCMF_FIRSTREAD : 0;
  1373. head_read = BRCMF_FIRSTREAD;
  1374. }
  1375. brcmf_pad(bus, &pad, &rd->len_left);
  1376. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1377. BRCMF_SDALIGN);
  1378. if (!pkt) {
  1379. /* Give up on data, request rtx of events */
  1380. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1381. brcmf_sdbrcm_rxfail(bus, false,
  1382. RETRYCHAN(rd->channel));
  1383. sdio_release_host(bus->sdiodev->func[1]);
  1384. continue;
  1385. }
  1386. skb_pull(pkt, head_read);
  1387. pkt_align(pkt, rd->len_left, BRCMF_SDALIGN);
  1388. ret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1389. SDIO_FUNC_2, F2SYNC, pkt);
  1390. bus->sdcnt.f2rxdata++;
  1391. sdio_release_host(bus->sdiodev->func[1]);
  1392. if (ret < 0) {
  1393. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1394. rd->len, rd->channel, ret);
  1395. brcmu_pkt_buf_free_skb(pkt);
  1396. sdio_claim_host(bus->sdiodev->func[1]);
  1397. brcmf_sdbrcm_rxfail(bus, true,
  1398. RETRYCHAN(rd->channel));
  1399. sdio_release_host(bus->sdiodev->func[1]);
  1400. continue;
  1401. }
  1402. if (head_read) {
  1403. skb_push(pkt, head_read);
  1404. memcpy(pkt->data, bus->rxhdr, head_read);
  1405. head_read = 0;
  1406. } else {
  1407. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1408. rd_new.seq_num = rd->seq_num;
  1409. sdio_claim_host(bus->sdiodev->func[1]);
  1410. if (brcmf_sdio_hdparser(bus, bus->rxhdr, &rd_new,
  1411. BRCMF_SDIO_FT_NORMAL)) {
  1412. rd->len = 0;
  1413. brcmu_pkt_buf_free_skb(pkt);
  1414. }
  1415. bus->sdcnt.rx_readahead_cnt++;
  1416. if (rd->len != roundup(rd_new.len, 16)) {
  1417. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1418. rd->len,
  1419. roundup(rd_new.len, 16) >> 4);
  1420. rd->len = 0;
  1421. brcmf_sdbrcm_rxfail(bus, true, true);
  1422. sdio_release_host(bus->sdiodev->func[1]);
  1423. brcmu_pkt_buf_free_skb(pkt);
  1424. continue;
  1425. }
  1426. sdio_release_host(bus->sdiodev->func[1]);
  1427. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1428. rd->channel = rd_new.channel;
  1429. rd->dat_offset = rd_new.dat_offset;
  1430. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1431. BRCMF_DATA_ON()) &&
  1432. BRCMF_HDRS_ON(),
  1433. bus->rxhdr, SDPCM_HDRLEN,
  1434. "RxHdr:\n");
  1435. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1436. brcmf_err("readahead on control packet %d?\n",
  1437. rd_new.seq_num);
  1438. /* Force retry w/normal header read */
  1439. rd->len = 0;
  1440. sdio_claim_host(bus->sdiodev->func[1]);
  1441. brcmf_sdbrcm_rxfail(bus, false, true);
  1442. sdio_release_host(bus->sdiodev->func[1]);
  1443. brcmu_pkt_buf_free_skb(pkt);
  1444. continue;
  1445. }
  1446. }
  1447. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1448. pkt->data, rd->len, "Rx Data:\n");
  1449. /* Save superframe descriptor and allocate packet frame */
  1450. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1451. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1452. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1453. rd->len);
  1454. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1455. pkt->data, rd->len,
  1456. "Glom Data:\n");
  1457. __skb_trim(pkt, rd->len);
  1458. skb_pull(pkt, SDPCM_HDRLEN);
  1459. bus->glomd = pkt;
  1460. } else {
  1461. brcmf_err("%s: glom superframe w/o "
  1462. "descriptor!\n", __func__);
  1463. sdio_claim_host(bus->sdiodev->func[1]);
  1464. brcmf_sdbrcm_rxfail(bus, false, false);
  1465. sdio_release_host(bus->sdiodev->func[1]);
  1466. }
  1467. /* prepare the descriptor for the next read */
  1468. rd->len = rd->len_nxtfrm << 4;
  1469. rd->len_nxtfrm = 0;
  1470. /* treat all packet as event if we don't know */
  1471. rd->channel = SDPCM_EVENT_CHANNEL;
  1472. continue;
  1473. }
  1474. /* Fill in packet len and prio, deliver upward */
  1475. __skb_trim(pkt, rd->len);
  1476. skb_pull(pkt, rd->dat_offset);
  1477. /* prepare the descriptor for the next read */
  1478. rd->len = rd->len_nxtfrm << 4;
  1479. rd->len_nxtfrm = 0;
  1480. /* treat all packet as event if we don't know */
  1481. rd->channel = SDPCM_EVENT_CHANNEL;
  1482. if (pkt->len == 0) {
  1483. brcmu_pkt_buf_free_skb(pkt);
  1484. continue;
  1485. }
  1486. skb_queue_head_init(&pktlist);
  1487. skb_queue_tail(&pktlist, pkt);
  1488. brcmf_rx_frames(bus->sdiodev->dev, &pktlist);
  1489. }
  1490. rxcount = maxframes - rxleft;
  1491. /* Message if we hit the limit */
  1492. if (!rxleft)
  1493. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1494. else
  1495. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1496. /* Back off rxseq if awaiting rtx, update rx_seq */
  1497. if (bus->rxskip)
  1498. rd->seq_num--;
  1499. bus->rx_seq = rd->seq_num;
  1500. return rxcount;
  1501. }
  1502. static void
  1503. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1504. {
  1505. if (waitqueue_active(&bus->ctrl_wait))
  1506. wake_up_interruptible(&bus->ctrl_wait);
  1507. return;
  1508. }
  1509. /* flag marking a dummy skb added for DMA alignment requirement */
  1510. #define DUMMY_SKB_FLAG 0x10000
  1511. /* bit mask of data length chopped from the previous packet */
  1512. #define DUMMY_SKB_CHOP_LEN_MASK 0xffff
  1513. /**
  1514. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1515. * @bus: brcmf_sdio structure pointer
  1516. * @pktq: packet list pointer
  1517. * @chan: virtual channel to transmit the packet
  1518. *
  1519. * Processes to be applied to the packet
  1520. * - Align data buffer pointer
  1521. * - Align data buffer length
  1522. * - Prepare header
  1523. * Return: negative value if there is error
  1524. */
  1525. static int
  1526. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1527. uint chan)
  1528. {
  1529. u16 head_pad, tail_pad, tail_chop, pkt_len;
  1530. u16 head_align, sg_align;
  1531. u32 sw_header;
  1532. int ntail;
  1533. struct sk_buff *pkt_next, *pkt_new;
  1534. u8 *dat_buf;
  1535. unsigned blksize = bus->sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1536. /* SDIO ADMA requires at least 32 bit alignment */
  1537. head_align = 4;
  1538. sg_align = 4;
  1539. if (bus->sdiodev->pdata) {
  1540. head_align = bus->sdiodev->pdata->sd_head_align > 4 ?
  1541. bus->sdiodev->pdata->sd_head_align : 4;
  1542. sg_align = bus->sdiodev->pdata->sd_sgentry_align > 4 ?
  1543. bus->sdiodev->pdata->sd_sgentry_align : 4;
  1544. }
  1545. /* sg entry alignment should be a divisor of block size */
  1546. WARN_ON(blksize % sg_align);
  1547. pkt_next = pktq->next;
  1548. dat_buf = (u8 *)(pkt_next->data);
  1549. /* Check head padding */
  1550. head_pad = ((unsigned long)dat_buf % head_align);
  1551. if (head_pad) {
  1552. if (skb_headroom(pkt_next) < head_pad) {
  1553. bus->sdiodev->bus_if->tx_realloc++;
  1554. head_pad = 0;
  1555. if (skb_cow(pkt_next, head_pad))
  1556. return -ENOMEM;
  1557. }
  1558. skb_push(pkt_next, head_pad);
  1559. dat_buf = (u8 *)(pkt_next->data);
  1560. memset(dat_buf, 0, head_pad + SDPCM_HDRLEN);
  1561. }
  1562. /* Check tail padding */
  1563. pkt_new = NULL;
  1564. tail_chop = pkt_next->len % sg_align;
  1565. tail_pad = sg_align - tail_chop;
  1566. tail_pad += blksize - (pkt_next->len + tail_pad) % blksize;
  1567. if (skb_tailroom(pkt_next) < tail_pad && pkt_next->len > blksize) {
  1568. pkt_new = brcmu_pkt_buf_get_skb(tail_pad + tail_chop);
  1569. if (pkt_new == NULL)
  1570. return -ENOMEM;
  1571. memcpy(pkt_new->data,
  1572. pkt_next->data + pkt_next->len - tail_chop,
  1573. tail_chop);
  1574. *(u32 *)(pkt_new->cb) = DUMMY_SKB_FLAG + tail_chop;
  1575. skb_trim(pkt_next, pkt_next->len - tail_chop);
  1576. __skb_queue_after(pktq, pkt_next, pkt_new);
  1577. } else {
  1578. ntail = pkt_next->data_len + tail_pad -
  1579. (pkt_next->end - pkt_next->tail);
  1580. if (skb_cloned(pkt_next) || ntail > 0)
  1581. if (pskb_expand_head(pkt_next, 0, ntail, GFP_ATOMIC))
  1582. return -ENOMEM;
  1583. if (skb_linearize(pkt_next))
  1584. return -ENOMEM;
  1585. dat_buf = (u8 *)(pkt_next->data);
  1586. __skb_put(pkt_next, tail_pad);
  1587. }
  1588. /* Now prep the header */
  1589. /* 4 bytes hardware header (frame tag)
  1590. * Byte 0~1: Frame length
  1591. * Byte 2~3: Checksum, bit-wise inverse of frame length
  1592. */
  1593. if (pkt_new)
  1594. pkt_len = pkt_next->len + tail_chop;
  1595. else
  1596. pkt_len = pkt_next->len - tail_pad;
  1597. *(__le16 *)dat_buf = cpu_to_le16(pkt_len);
  1598. *(((__le16 *)dat_buf) + 1) = cpu_to_le16(~pkt_len);
  1599. /* 8 bytes software header
  1600. * Byte 0: Tx sequence number
  1601. * Byte 1: 4 MSB Channel number
  1602. * Byte 2: Reserved
  1603. * Byte 3: Data offset
  1604. * Byte 4~7: Reserved
  1605. */
  1606. sw_header = bus->tx_seq;
  1607. sw_header |= ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK);
  1608. sw_header |= ((head_pad + SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) &
  1609. SDPCM_DOFFSET_MASK;
  1610. *(((__le32 *)dat_buf) + 1) = cpu_to_le32(sw_header);
  1611. *(((__le32 *)dat_buf) + 2) = 0;
  1612. if (BRCMF_BYTES_ON() &&
  1613. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1614. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1615. brcmf_dbg_hex_dump(true, pkt_next, pkt_len, "Tx Frame:\n");
  1616. else if (BRCMF_HDRS_ON())
  1617. brcmf_dbg_hex_dump(true, pkt_next, head_pad + SDPCM_HDRLEN,
  1618. "Tx Header:\n");
  1619. return 0;
  1620. }
  1621. /**
  1622. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1623. * @bus: brcmf_sdio structure pointer
  1624. * @pktq: packet list pointer
  1625. *
  1626. * Processes to be applied to the packet
  1627. * - Remove head padding
  1628. * - Remove tail padding
  1629. */
  1630. static void
  1631. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1632. {
  1633. u8 *hdr;
  1634. u32 dat_offset;
  1635. u32 dummy_flags, chop_len;
  1636. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1637. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1638. dummy_flags = *(u32 *)(pkt_next->cb);
  1639. if (dummy_flags & DUMMY_SKB_FLAG) {
  1640. chop_len = dummy_flags & DUMMY_SKB_CHOP_LEN_MASK;
  1641. if (chop_len) {
  1642. pkt_prev = pkt_next->prev;
  1643. memcpy(pkt_prev->data + pkt_prev->len,
  1644. pkt_next->data, chop_len);
  1645. skb_put(pkt_prev, chop_len);
  1646. }
  1647. __skb_unlink(pkt_next, pktq);
  1648. brcmu_pkt_buf_free_skb(pkt_next);
  1649. } else {
  1650. hdr = pkt_next->data + SDPCM_FRAMETAG_LEN;
  1651. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  1652. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  1653. SDPCM_DOFFSET_SHIFT;
  1654. skb_pull(pkt_next, dat_offset);
  1655. }
  1656. }
  1657. }
  1658. /* Writes a HW/SW header into the packet and sends it. */
  1659. /* Assumes: (a) header space already there, (b) caller holds lock */
  1660. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1661. uint chan)
  1662. {
  1663. int ret;
  1664. int i;
  1665. struct sk_buff_head localq;
  1666. brcmf_dbg(TRACE, "Enter\n");
  1667. __skb_queue_head_init(&localq);
  1668. __skb_queue_tail(&localq, pkt);
  1669. ret = brcmf_sdio_txpkt_prep(bus, &localq, chan);
  1670. if (ret)
  1671. goto done;
  1672. sdio_claim_host(bus->sdiodev->func[1]);
  1673. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1674. SDIO_FUNC_2, F2SYNC, &localq);
  1675. bus->sdcnt.f2txdata++;
  1676. if (ret < 0) {
  1677. /* On failure, abort the command and terminate the frame */
  1678. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1679. ret);
  1680. bus->sdcnt.tx_sderrs++;
  1681. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1682. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1683. SFC_WF_TERM, NULL);
  1684. bus->sdcnt.f1regdata++;
  1685. for (i = 0; i < 3; i++) {
  1686. u8 hi, lo;
  1687. hi = brcmf_sdio_regrb(bus->sdiodev,
  1688. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1689. lo = brcmf_sdio_regrb(bus->sdiodev,
  1690. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1691. bus->sdcnt.f1regdata += 2;
  1692. if ((hi == 0) && (lo == 0))
  1693. break;
  1694. }
  1695. }
  1696. sdio_release_host(bus->sdiodev->func[1]);
  1697. if (ret == 0)
  1698. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1699. done:
  1700. brcmf_sdio_txpkt_postp(bus, &localq);
  1701. __skb_dequeue_tail(&localq);
  1702. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret == 0);
  1703. return ret;
  1704. }
  1705. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1706. {
  1707. struct sk_buff *pkt;
  1708. u32 intstatus = 0;
  1709. int ret = 0, prec_out;
  1710. uint cnt = 0;
  1711. uint datalen;
  1712. u8 tx_prec_map;
  1713. brcmf_dbg(TRACE, "Enter\n");
  1714. tx_prec_map = ~bus->flowcontrol;
  1715. /* Send frames until the limit or some other event */
  1716. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1717. spin_lock_bh(&bus->txqlock);
  1718. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1719. if (pkt == NULL) {
  1720. spin_unlock_bh(&bus->txqlock);
  1721. break;
  1722. }
  1723. spin_unlock_bh(&bus->txqlock);
  1724. datalen = pkt->len - SDPCM_HDRLEN;
  1725. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL);
  1726. /* In poll mode, need to check for other events */
  1727. if (!bus->intr && cnt) {
  1728. /* Check device status, signal pending interrupt */
  1729. sdio_claim_host(bus->sdiodev->func[1]);
  1730. ret = r_sdreg32(bus, &intstatus,
  1731. offsetof(struct sdpcmd_regs,
  1732. intstatus));
  1733. sdio_release_host(bus->sdiodev->func[1]);
  1734. bus->sdcnt.f2txdata++;
  1735. if (ret != 0)
  1736. break;
  1737. if (intstatus & bus->hostintmask)
  1738. atomic_set(&bus->ipend, 1);
  1739. }
  1740. }
  1741. /* Deflow-control stack if needed */
  1742. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1743. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1744. bus->txoff = false;
  1745. brcmf_txflowblock(bus->sdiodev->dev, false);
  1746. }
  1747. return cnt;
  1748. }
  1749. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1750. {
  1751. u32 local_hostintmask;
  1752. u8 saveclk;
  1753. int err;
  1754. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1755. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1756. struct brcmf_sdio *bus = sdiodev->bus;
  1757. brcmf_dbg(TRACE, "Enter\n");
  1758. if (bus->watchdog_tsk) {
  1759. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1760. kthread_stop(bus->watchdog_tsk);
  1761. bus->watchdog_tsk = NULL;
  1762. }
  1763. sdio_claim_host(bus->sdiodev->func[1]);
  1764. /* Enable clock for device interrupts */
  1765. brcmf_sdbrcm_bus_sleep(bus, false, false);
  1766. /* Disable and clear interrupts at the chip level also */
  1767. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1768. local_hostintmask = bus->hostintmask;
  1769. bus->hostintmask = 0;
  1770. /* Change our idea of bus state */
  1771. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1772. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1773. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1774. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1775. if (!err) {
  1776. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1777. (saveclk | SBSDIO_FORCE_HT), &err);
  1778. }
  1779. if (err)
  1780. brcmf_err("Failed to force clock for F2: err %d\n", err);
  1781. /* Turn off the bus (F2), free any pending packets */
  1782. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1783. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1784. NULL);
  1785. /* Clear any pending interrupts now that F2 is disabled */
  1786. w_sdreg32(bus, local_hostintmask,
  1787. offsetof(struct sdpcmd_regs, intstatus));
  1788. /* Turn off the backplane clock (only) */
  1789. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1790. sdio_release_host(bus->sdiodev->func[1]);
  1791. /* Clear the data packet queues */
  1792. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1793. /* Clear any held glomming stuff */
  1794. if (bus->glomd)
  1795. brcmu_pkt_buf_free_skb(bus->glomd);
  1796. brcmf_sdbrcm_free_glom(bus);
  1797. /* Clear rx control and wake any waiters */
  1798. spin_lock_bh(&bus->rxctl_lock);
  1799. bus->rxlen = 0;
  1800. spin_unlock_bh(&bus->rxctl_lock);
  1801. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1802. /* Reset some F2 state stuff */
  1803. bus->rxskip = false;
  1804. bus->tx_seq = bus->rx_seq = 0;
  1805. }
  1806. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1807. {
  1808. unsigned long flags;
  1809. if (bus->sdiodev->oob_irq_requested) {
  1810. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1811. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1812. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  1813. bus->sdiodev->irq_en = true;
  1814. }
  1815. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1816. }
  1817. }
  1818. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  1819. {
  1820. u8 idx;
  1821. u32 addr;
  1822. unsigned long val;
  1823. int n, ret;
  1824. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  1825. addr = bus->ci->c_inf[idx].base +
  1826. offsetof(struct sdpcmd_regs, intstatus);
  1827. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, false);
  1828. bus->sdcnt.f1regdata++;
  1829. if (ret != 0)
  1830. val = 0;
  1831. val &= bus->hostintmask;
  1832. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  1833. /* Clear interrupts */
  1834. if (val) {
  1835. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, true);
  1836. bus->sdcnt.f1regdata++;
  1837. }
  1838. if (ret) {
  1839. atomic_set(&bus->intstatus, 0);
  1840. } else if (val) {
  1841. for_each_set_bit(n, &val, 32)
  1842. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1843. }
  1844. return ret;
  1845. }
  1846. static void brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1847. {
  1848. u32 newstatus = 0;
  1849. unsigned long intstatus;
  1850. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1851. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1852. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1853. int err = 0, n;
  1854. brcmf_dbg(TRACE, "Enter\n");
  1855. sdio_claim_host(bus->sdiodev->func[1]);
  1856. /* If waiting for HTAVAIL, check status */
  1857. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  1858. u8 clkctl, devctl = 0;
  1859. #ifdef DEBUG
  1860. /* Check for inconsistent device control */
  1861. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1862. SBSDIO_DEVICE_CTL, &err);
  1863. if (err) {
  1864. brcmf_err("error reading DEVCTL: %d\n", err);
  1865. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1866. }
  1867. #endif /* DEBUG */
  1868. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1869. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1870. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1871. if (err) {
  1872. brcmf_err("error reading CSR: %d\n",
  1873. err);
  1874. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1875. }
  1876. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  1877. devctl, clkctl);
  1878. if (SBSDIO_HTAV(clkctl)) {
  1879. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1880. SBSDIO_DEVICE_CTL, &err);
  1881. if (err) {
  1882. brcmf_err("error reading DEVCTL: %d\n",
  1883. err);
  1884. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1885. }
  1886. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  1887. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  1888. devctl, &err);
  1889. if (err) {
  1890. brcmf_err("error writing DEVCTL: %d\n",
  1891. err);
  1892. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1893. }
  1894. bus->clkstate = CLK_AVAIL;
  1895. }
  1896. }
  1897. /* Make sure backplane clock is on */
  1898. brcmf_sdbrcm_bus_sleep(bus, false, true);
  1899. /* Pending interrupt indicates new device status */
  1900. if (atomic_read(&bus->ipend) > 0) {
  1901. atomic_set(&bus->ipend, 0);
  1902. err = brcmf_sdio_intr_rstatus(bus);
  1903. }
  1904. /* Start with leftover status bits */
  1905. intstatus = atomic_xchg(&bus->intstatus, 0);
  1906. /* Handle flow-control change: read new state in case our ack
  1907. * crossed another change interrupt. If change still set, assume
  1908. * FC ON for safety, let next loop through do the debounce.
  1909. */
  1910. if (intstatus & I_HMB_FC_CHANGE) {
  1911. intstatus &= ~I_HMB_FC_CHANGE;
  1912. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  1913. offsetof(struct sdpcmd_regs, intstatus));
  1914. err = r_sdreg32(bus, &newstatus,
  1915. offsetof(struct sdpcmd_regs, intstatus));
  1916. bus->sdcnt.f1regdata += 2;
  1917. atomic_set(&bus->fcstate,
  1918. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  1919. intstatus |= (newstatus & bus->hostintmask);
  1920. }
  1921. /* Handle host mailbox indication */
  1922. if (intstatus & I_HMB_HOST_INT) {
  1923. intstatus &= ~I_HMB_HOST_INT;
  1924. intstatus |= brcmf_sdbrcm_hostmail(bus);
  1925. }
  1926. sdio_release_host(bus->sdiodev->func[1]);
  1927. /* Generally don't ask for these, can get CRC errors... */
  1928. if (intstatus & I_WR_OOSYNC) {
  1929. brcmf_err("Dongle reports WR_OOSYNC\n");
  1930. intstatus &= ~I_WR_OOSYNC;
  1931. }
  1932. if (intstatus & I_RD_OOSYNC) {
  1933. brcmf_err("Dongle reports RD_OOSYNC\n");
  1934. intstatus &= ~I_RD_OOSYNC;
  1935. }
  1936. if (intstatus & I_SBINT) {
  1937. brcmf_err("Dongle reports SBINT\n");
  1938. intstatus &= ~I_SBINT;
  1939. }
  1940. /* Would be active due to wake-wlan in gSPI */
  1941. if (intstatus & I_CHIPACTIVE) {
  1942. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  1943. intstatus &= ~I_CHIPACTIVE;
  1944. }
  1945. /* Ignore frame indications if rxskip is set */
  1946. if (bus->rxskip)
  1947. intstatus &= ~I_HMB_FRAME_IND;
  1948. /* On frame indication, read available frames */
  1949. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  1950. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  1951. if (!bus->rxpending)
  1952. intstatus &= ~I_HMB_FRAME_IND;
  1953. rxlimit -= min(framecnt, rxlimit);
  1954. }
  1955. /* Keep still-pending events for next scheduling */
  1956. if (intstatus) {
  1957. for_each_set_bit(n, &intstatus, 32)
  1958. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1959. }
  1960. brcmf_sdbrcm_clrintr(bus);
  1961. if (data_ok(bus) && bus->ctrl_frame_stat &&
  1962. (bus->clkstate == CLK_AVAIL)) {
  1963. int i;
  1964. sdio_claim_host(bus->sdiodev->func[1]);
  1965. err = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1966. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  1967. (u32) bus->ctrl_frame_len);
  1968. if (err < 0) {
  1969. /* On failure, abort the command and
  1970. terminate the frame */
  1971. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1972. err);
  1973. bus->sdcnt.tx_sderrs++;
  1974. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1975. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1976. SFC_WF_TERM, &err);
  1977. bus->sdcnt.f1regdata++;
  1978. for (i = 0; i < 3; i++) {
  1979. u8 hi, lo;
  1980. hi = brcmf_sdio_regrb(bus->sdiodev,
  1981. SBSDIO_FUNC1_WFRAMEBCHI,
  1982. &err);
  1983. lo = brcmf_sdio_regrb(bus->sdiodev,
  1984. SBSDIO_FUNC1_WFRAMEBCLO,
  1985. &err);
  1986. bus->sdcnt.f1regdata += 2;
  1987. if ((hi == 0) && (lo == 0))
  1988. break;
  1989. }
  1990. } else {
  1991. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1992. }
  1993. sdio_release_host(bus->sdiodev->func[1]);
  1994. bus->ctrl_frame_stat = false;
  1995. brcmf_sdbrcm_wait_event_wakeup(bus);
  1996. }
  1997. /* Send queued frames (limit 1 if rx may still be pending) */
  1998. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  1999. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2000. && data_ok(bus)) {
  2001. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2002. txlimit;
  2003. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2004. txlimit -= framecnt;
  2005. }
  2006. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  2007. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2008. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2009. atomic_set(&bus->intstatus, 0);
  2010. } else if (atomic_read(&bus->intstatus) ||
  2011. atomic_read(&bus->ipend) > 0 ||
  2012. (!atomic_read(&bus->fcstate) &&
  2013. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2014. data_ok(bus)) || PKT_AVAILABLE()) {
  2015. atomic_inc(&bus->dpc_tskcnt);
  2016. }
  2017. /* If we're done for now, turn off clock request. */
  2018. if ((bus->clkstate != CLK_PENDING)
  2019. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2020. bus->activity = false;
  2021. brcmf_dbg(SDIO, "idle state\n");
  2022. sdio_claim_host(bus->sdiodev->func[1]);
  2023. brcmf_sdbrcm_bus_sleep(bus, true, false);
  2024. sdio_release_host(bus->sdiodev->func[1]);
  2025. }
  2026. }
  2027. static struct pktq *brcmf_sdbrcm_bus_gettxq(struct device *dev)
  2028. {
  2029. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2030. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2031. struct brcmf_sdio *bus = sdiodev->bus;
  2032. return &bus->txq;
  2033. }
  2034. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2035. {
  2036. int ret = -EBADE;
  2037. uint datalen, prec;
  2038. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2039. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2040. struct brcmf_sdio *bus = sdiodev->bus;
  2041. ulong flags;
  2042. brcmf_dbg(TRACE, "Enter\n");
  2043. datalen = pkt->len;
  2044. /* Add space for the header */
  2045. skb_push(pkt, SDPCM_HDRLEN);
  2046. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2047. prec = prio2prec((pkt->priority & PRIOMASK));
  2048. /* Check for existing queue, current flow-control,
  2049. pending event, or pending clock */
  2050. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2051. bus->sdcnt.fcqueued++;
  2052. /* Priority based enq */
  2053. spin_lock_irqsave(&bus->txqlock, flags);
  2054. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2055. skb_pull(pkt, SDPCM_HDRLEN);
  2056. brcmf_err("out of bus->txq !!!\n");
  2057. ret = -ENOSR;
  2058. } else {
  2059. ret = 0;
  2060. }
  2061. if (pktq_len(&bus->txq) >= TXHI) {
  2062. bus->txoff = true;
  2063. brcmf_txflowblock(bus->sdiodev->dev, true);
  2064. }
  2065. spin_unlock_irqrestore(&bus->txqlock, flags);
  2066. #ifdef DEBUG
  2067. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2068. qcount[prec] = pktq_plen(&bus->txq, prec);
  2069. #endif
  2070. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2071. atomic_inc(&bus->dpc_tskcnt);
  2072. queue_work(bus->brcmf_wq, &bus->datawork);
  2073. }
  2074. return ret;
  2075. }
  2076. #ifdef DEBUG
  2077. #define CONSOLE_LINE_MAX 192
  2078. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2079. {
  2080. struct brcmf_console *c = &bus->console;
  2081. u8 line[CONSOLE_LINE_MAX], ch;
  2082. u32 n, idx, addr;
  2083. int rv;
  2084. /* Don't do anything until FWREADY updates console address */
  2085. if (bus->console_addr == 0)
  2086. return 0;
  2087. /* Read console log struct */
  2088. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2089. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2090. sizeof(c->log_le));
  2091. if (rv < 0)
  2092. return rv;
  2093. /* Allocate console buffer (one time only) */
  2094. if (c->buf == NULL) {
  2095. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2096. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2097. if (c->buf == NULL)
  2098. return -ENOMEM;
  2099. }
  2100. idx = le32_to_cpu(c->log_le.idx);
  2101. /* Protect against corrupt value */
  2102. if (idx > c->bufsize)
  2103. return -EBADE;
  2104. /* Skip reading the console buffer if the index pointer
  2105. has not moved */
  2106. if (idx == c->last)
  2107. return 0;
  2108. /* Read the console buffer */
  2109. addr = le32_to_cpu(c->log_le.buf);
  2110. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2111. if (rv < 0)
  2112. return rv;
  2113. while (c->last != idx) {
  2114. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2115. if (c->last == idx) {
  2116. /* This would output a partial line.
  2117. * Instead, back up
  2118. * the buffer pointer and output this
  2119. * line next time around.
  2120. */
  2121. if (c->last >= n)
  2122. c->last -= n;
  2123. else
  2124. c->last = c->bufsize - n;
  2125. goto break2;
  2126. }
  2127. ch = c->buf[c->last];
  2128. c->last = (c->last + 1) % c->bufsize;
  2129. if (ch == '\n')
  2130. break;
  2131. line[n] = ch;
  2132. }
  2133. if (n > 0) {
  2134. if (line[n - 1] == '\r')
  2135. n--;
  2136. line[n] = 0;
  2137. pr_debug("CONSOLE: %s\n", line);
  2138. }
  2139. }
  2140. break2:
  2141. return 0;
  2142. }
  2143. #endif /* DEBUG */
  2144. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2145. {
  2146. int i;
  2147. int ret;
  2148. bus->ctrl_frame_stat = false;
  2149. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2150. SDIO_FUNC_2, F2SYNC, frame, len);
  2151. if (ret < 0) {
  2152. /* On failure, abort the command and terminate the frame */
  2153. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2154. ret);
  2155. bus->sdcnt.tx_sderrs++;
  2156. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2157. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2158. SFC_WF_TERM, NULL);
  2159. bus->sdcnt.f1regdata++;
  2160. for (i = 0; i < 3; i++) {
  2161. u8 hi, lo;
  2162. hi = brcmf_sdio_regrb(bus->sdiodev,
  2163. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2164. lo = brcmf_sdio_regrb(bus->sdiodev,
  2165. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2166. bus->sdcnt.f1regdata += 2;
  2167. if (hi == 0 && lo == 0)
  2168. break;
  2169. }
  2170. return ret;
  2171. }
  2172. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2173. return ret;
  2174. }
  2175. static int
  2176. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2177. {
  2178. u8 *frame;
  2179. u16 len;
  2180. u32 swheader;
  2181. uint retries = 0;
  2182. u8 doff = 0;
  2183. int ret = -1;
  2184. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2185. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2186. struct brcmf_sdio *bus = sdiodev->bus;
  2187. brcmf_dbg(TRACE, "Enter\n");
  2188. /* Back the pointer to make a room for bus header */
  2189. frame = msg - SDPCM_HDRLEN;
  2190. len = (msglen += SDPCM_HDRLEN);
  2191. /* Add alignment padding (optional for ctl frames) */
  2192. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2193. if (doff) {
  2194. frame -= doff;
  2195. len += doff;
  2196. msglen += doff;
  2197. memset(frame, 0, doff + SDPCM_HDRLEN);
  2198. }
  2199. /* precondition: doff < BRCMF_SDALIGN */
  2200. doff += SDPCM_HDRLEN;
  2201. /* Round send length to next SDIO block */
  2202. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2203. u16 pad = bus->blocksize - (len % bus->blocksize);
  2204. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2205. len += pad;
  2206. } else if (len % BRCMF_SDALIGN) {
  2207. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2208. }
  2209. /* Satisfy length-alignment requirements */
  2210. if (len & (ALIGNMENT - 1))
  2211. len = roundup(len, ALIGNMENT);
  2212. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2213. /* Make sure backplane clock is on */
  2214. sdio_claim_host(bus->sdiodev->func[1]);
  2215. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2216. sdio_release_host(bus->sdiodev->func[1]);
  2217. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2218. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2219. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2220. /* Software tag: channel, sequence number, data offset */
  2221. swheader =
  2222. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2223. SDPCM_CHANNEL_MASK)
  2224. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2225. SDPCM_DOFFSET_MASK);
  2226. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2227. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2228. if (!data_ok(bus)) {
  2229. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2230. bus->tx_max, bus->tx_seq);
  2231. bus->ctrl_frame_stat = true;
  2232. /* Send from dpc */
  2233. bus->ctrl_frame_buf = frame;
  2234. bus->ctrl_frame_len = len;
  2235. wait_event_interruptible_timeout(bus->ctrl_wait,
  2236. !bus->ctrl_frame_stat,
  2237. msecs_to_jiffies(2000));
  2238. if (!bus->ctrl_frame_stat) {
  2239. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2240. ret = 0;
  2241. } else {
  2242. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2243. ret = -1;
  2244. }
  2245. }
  2246. if (ret == -1) {
  2247. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2248. frame, len, "Tx Frame:\n");
  2249. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2250. BRCMF_HDRS_ON(),
  2251. frame, min_t(u16, len, 16), "TxHdr:\n");
  2252. do {
  2253. sdio_claim_host(bus->sdiodev->func[1]);
  2254. ret = brcmf_tx_frame(bus, frame, len);
  2255. sdio_release_host(bus->sdiodev->func[1]);
  2256. } while (ret < 0 && retries++ < TXRETRIES);
  2257. }
  2258. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2259. atomic_read(&bus->dpc_tskcnt) == 0) {
  2260. bus->activity = false;
  2261. sdio_claim_host(bus->sdiodev->func[1]);
  2262. brcmf_dbg(INFO, "idle\n");
  2263. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2264. sdio_release_host(bus->sdiodev->func[1]);
  2265. }
  2266. if (ret)
  2267. bus->sdcnt.tx_ctlerrs++;
  2268. else
  2269. bus->sdcnt.tx_ctlpkts++;
  2270. return ret ? -EIO : 0;
  2271. }
  2272. #ifdef DEBUG
  2273. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2274. {
  2275. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2276. }
  2277. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2278. struct sdpcm_shared *sh)
  2279. {
  2280. u32 addr;
  2281. int rv;
  2282. u32 shaddr = 0;
  2283. struct sdpcm_shared_le sh_le;
  2284. __le32 addr_le;
  2285. shaddr = bus->ci->rambase + bus->ramsize - 4;
  2286. /*
  2287. * Read last word in socram to determine
  2288. * address of sdpcm_shared structure
  2289. */
  2290. sdio_claim_host(bus->sdiodev->func[1]);
  2291. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2292. rv = brcmf_sdio_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
  2293. sdio_release_host(bus->sdiodev->func[1]);
  2294. if (rv < 0)
  2295. return rv;
  2296. addr = le32_to_cpu(addr_le);
  2297. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  2298. /*
  2299. * Check if addr is valid.
  2300. * NVRAM length at the end of memory should have been overwritten.
  2301. */
  2302. if (!brcmf_sdio_valid_shared_address(addr)) {
  2303. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  2304. addr);
  2305. return -EINVAL;
  2306. }
  2307. /* Read hndrte_shared structure */
  2308. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  2309. sizeof(struct sdpcm_shared_le));
  2310. if (rv < 0)
  2311. return rv;
  2312. /* Endianness */
  2313. sh->flags = le32_to_cpu(sh_le.flags);
  2314. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2315. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2316. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2317. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2318. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2319. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2320. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  2321. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  2322. SDPCM_SHARED_VERSION,
  2323. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2324. return -EPROTO;
  2325. }
  2326. return 0;
  2327. }
  2328. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2329. struct sdpcm_shared *sh, char __user *data,
  2330. size_t count)
  2331. {
  2332. u32 addr, console_ptr, console_size, console_index;
  2333. char *conbuf = NULL;
  2334. __le32 sh_val;
  2335. int rv;
  2336. loff_t pos = 0;
  2337. int nbytes = 0;
  2338. /* obtain console information from device memory */
  2339. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2340. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2341. (u8 *)&sh_val, sizeof(u32));
  2342. if (rv < 0)
  2343. return rv;
  2344. console_ptr = le32_to_cpu(sh_val);
  2345. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2346. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2347. (u8 *)&sh_val, sizeof(u32));
  2348. if (rv < 0)
  2349. return rv;
  2350. console_size = le32_to_cpu(sh_val);
  2351. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2352. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2353. (u8 *)&sh_val, sizeof(u32));
  2354. if (rv < 0)
  2355. return rv;
  2356. console_index = le32_to_cpu(sh_val);
  2357. /* allocate buffer for console data */
  2358. if (console_size <= CONSOLE_BUFFER_MAX)
  2359. conbuf = vzalloc(console_size+1);
  2360. if (!conbuf)
  2361. return -ENOMEM;
  2362. /* obtain the console data from device */
  2363. conbuf[console_size] = '\0';
  2364. rv = brcmf_sdio_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2365. console_size);
  2366. if (rv < 0)
  2367. goto done;
  2368. rv = simple_read_from_buffer(data, count, &pos,
  2369. conbuf + console_index,
  2370. console_size - console_index);
  2371. if (rv < 0)
  2372. goto done;
  2373. nbytes = rv;
  2374. if (console_index > 0) {
  2375. pos = 0;
  2376. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2377. conbuf, console_index - 1);
  2378. if (rv < 0)
  2379. goto done;
  2380. rv += nbytes;
  2381. }
  2382. done:
  2383. vfree(conbuf);
  2384. return rv;
  2385. }
  2386. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2387. char __user *data, size_t count)
  2388. {
  2389. int error, res;
  2390. char buf[350];
  2391. struct brcmf_trap_info tr;
  2392. loff_t pos = 0;
  2393. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2394. brcmf_dbg(INFO, "no trap in firmware\n");
  2395. return 0;
  2396. }
  2397. error = brcmf_sdio_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2398. sizeof(struct brcmf_trap_info));
  2399. if (error < 0)
  2400. return error;
  2401. res = scnprintf(buf, sizeof(buf),
  2402. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2403. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2404. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2405. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2406. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2407. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2408. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2409. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2410. le32_to_cpu(tr.pc), sh->trap_addr,
  2411. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2412. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2413. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2414. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2415. return simple_read_from_buffer(data, count, &pos, buf, res);
  2416. }
  2417. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2418. struct sdpcm_shared *sh, char __user *data,
  2419. size_t count)
  2420. {
  2421. int error = 0;
  2422. char buf[200];
  2423. char file[80] = "?";
  2424. char expr[80] = "<???>";
  2425. int res;
  2426. loff_t pos = 0;
  2427. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2428. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2429. return 0;
  2430. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2431. brcmf_dbg(INFO, "no assert in dongle\n");
  2432. return 0;
  2433. }
  2434. sdio_claim_host(bus->sdiodev->func[1]);
  2435. if (sh->assert_file_addr != 0) {
  2436. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2437. sh->assert_file_addr, (u8 *)file, 80);
  2438. if (error < 0)
  2439. return error;
  2440. }
  2441. if (sh->assert_exp_addr != 0) {
  2442. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2443. sh->assert_exp_addr, (u8 *)expr, 80);
  2444. if (error < 0)
  2445. return error;
  2446. }
  2447. sdio_release_host(bus->sdiodev->func[1]);
  2448. res = scnprintf(buf, sizeof(buf),
  2449. "dongle assert: %s:%d: assert(%s)\n",
  2450. file, sh->assert_line, expr);
  2451. return simple_read_from_buffer(data, count, &pos, buf, res);
  2452. }
  2453. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2454. {
  2455. int error;
  2456. struct sdpcm_shared sh;
  2457. error = brcmf_sdio_readshared(bus, &sh);
  2458. if (error < 0)
  2459. return error;
  2460. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2461. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2462. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2463. brcmf_err("assertion in dongle\n");
  2464. if (sh.flags & SDPCM_SHARED_TRAP)
  2465. brcmf_err("firmware trap in dongle\n");
  2466. return 0;
  2467. }
  2468. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2469. size_t count, loff_t *ppos)
  2470. {
  2471. int error = 0;
  2472. struct sdpcm_shared sh;
  2473. int nbytes = 0;
  2474. loff_t pos = *ppos;
  2475. if (pos != 0)
  2476. return 0;
  2477. error = brcmf_sdio_readshared(bus, &sh);
  2478. if (error < 0)
  2479. goto done;
  2480. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2481. if (error < 0)
  2482. goto done;
  2483. nbytes = error;
  2484. error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
  2485. if (error < 0)
  2486. goto done;
  2487. nbytes += error;
  2488. error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
  2489. if (error < 0)
  2490. goto done;
  2491. nbytes += error;
  2492. error = nbytes;
  2493. *ppos += nbytes;
  2494. done:
  2495. return error;
  2496. }
  2497. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2498. size_t count, loff_t *ppos)
  2499. {
  2500. struct brcmf_sdio *bus = f->private_data;
  2501. int res;
  2502. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2503. if (res > 0)
  2504. *ppos += res;
  2505. return (ssize_t)res;
  2506. }
  2507. static const struct file_operations brcmf_sdio_forensic_ops = {
  2508. .owner = THIS_MODULE,
  2509. .open = simple_open,
  2510. .read = brcmf_sdio_forensic_read
  2511. };
  2512. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2513. {
  2514. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2515. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2516. if (IS_ERR_OR_NULL(dentry))
  2517. return;
  2518. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2519. &brcmf_sdio_forensic_ops);
  2520. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2521. }
  2522. #else
  2523. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2524. {
  2525. return 0;
  2526. }
  2527. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2528. {
  2529. }
  2530. #endif /* DEBUG */
  2531. static int
  2532. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2533. {
  2534. int timeleft;
  2535. uint rxlen = 0;
  2536. bool pending;
  2537. u8 *buf;
  2538. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2539. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2540. struct brcmf_sdio *bus = sdiodev->bus;
  2541. brcmf_dbg(TRACE, "Enter\n");
  2542. /* Wait until control frame is available */
  2543. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2544. spin_lock_bh(&bus->rxctl_lock);
  2545. rxlen = bus->rxlen;
  2546. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2547. bus->rxctl = NULL;
  2548. buf = bus->rxctl_orig;
  2549. bus->rxctl_orig = NULL;
  2550. bus->rxlen = 0;
  2551. spin_unlock_bh(&bus->rxctl_lock);
  2552. vfree(buf);
  2553. if (rxlen) {
  2554. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2555. rxlen, msglen);
  2556. } else if (timeleft == 0) {
  2557. brcmf_err("resumed on timeout\n");
  2558. brcmf_sdbrcm_checkdied(bus);
  2559. } else if (pending) {
  2560. brcmf_dbg(CTL, "cancelled\n");
  2561. return -ERESTARTSYS;
  2562. } else {
  2563. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2564. brcmf_sdbrcm_checkdied(bus);
  2565. }
  2566. if (rxlen)
  2567. bus->sdcnt.rx_ctlpkts++;
  2568. else
  2569. bus->sdcnt.rx_ctlerrs++;
  2570. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2571. }
  2572. static bool brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2573. {
  2574. struct chip_info *ci = bus->ci;
  2575. /* To enter download state, disable ARM and reset SOCRAM.
  2576. * To exit download state, simply reset ARM (default is RAM boot).
  2577. */
  2578. if (enter) {
  2579. bus->alp_only = true;
  2580. brcmf_sdio_chip_enter_download(bus->sdiodev, ci);
  2581. } else {
  2582. if (!brcmf_sdio_chip_exit_download(bus->sdiodev, ci, bus->vars,
  2583. bus->varsz))
  2584. return false;
  2585. /* Allow HT Clock now that the ARM is running. */
  2586. bus->alp_only = false;
  2587. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2588. }
  2589. return true;
  2590. }
  2591. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2592. {
  2593. if (bus->firmware->size < bus->fw_ptr + len)
  2594. len = bus->firmware->size - bus->fw_ptr;
  2595. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2596. bus->fw_ptr += len;
  2597. return len;
  2598. }
  2599. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2600. {
  2601. int offset;
  2602. uint len;
  2603. u8 *memblock = NULL, *memptr;
  2604. int ret;
  2605. u8 idx;
  2606. brcmf_dbg(INFO, "Enter\n");
  2607. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2608. &bus->sdiodev->func[2]->dev);
  2609. if (ret) {
  2610. brcmf_err("Fail to request firmware %d\n", ret);
  2611. return ret;
  2612. }
  2613. bus->fw_ptr = 0;
  2614. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2615. if (memblock == NULL) {
  2616. ret = -ENOMEM;
  2617. goto err;
  2618. }
  2619. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2620. memptr += (BRCMF_SDALIGN -
  2621. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2622. offset = bus->ci->rambase;
  2623. /* Download image */
  2624. len = brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus);
  2625. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_ARM_CR4);
  2626. if (BRCMF_MAX_CORENUM != idx)
  2627. memcpy(&bus->ci->rst_vec, memptr, sizeof(bus->ci->rst_vec));
  2628. while (len) {
  2629. ret = brcmf_sdio_ramrw(bus->sdiodev, true, offset, memptr, len);
  2630. if (ret) {
  2631. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2632. ret, MEMBLOCK, offset);
  2633. goto err;
  2634. }
  2635. offset += MEMBLOCK;
  2636. len = brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus);
  2637. }
  2638. err:
  2639. kfree(memblock);
  2640. release_firmware(bus->firmware);
  2641. bus->fw_ptr = 0;
  2642. return ret;
  2643. }
  2644. /*
  2645. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2646. * and ending in a NUL.
  2647. * Removes carriage returns, empty lines, comment lines, and converts
  2648. * newlines to NULs.
  2649. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2650. * by two NULs.
  2651. */
  2652. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus)
  2653. {
  2654. char *varbuf;
  2655. char *dp;
  2656. bool findNewline;
  2657. int column;
  2658. int ret = 0;
  2659. uint buf_len, n, len;
  2660. len = bus->firmware->size;
  2661. varbuf = vmalloc(len);
  2662. if (!varbuf)
  2663. return -ENOMEM;
  2664. memcpy(varbuf, bus->firmware->data, len);
  2665. dp = varbuf;
  2666. findNewline = false;
  2667. column = 0;
  2668. for (n = 0; n < len; n++) {
  2669. if (varbuf[n] == 0)
  2670. break;
  2671. if (varbuf[n] == '\r')
  2672. continue;
  2673. if (findNewline && varbuf[n] != '\n')
  2674. continue;
  2675. findNewline = false;
  2676. if (varbuf[n] == '#') {
  2677. findNewline = true;
  2678. continue;
  2679. }
  2680. if (varbuf[n] == '\n') {
  2681. if (column == 0)
  2682. continue;
  2683. *dp++ = 0;
  2684. column = 0;
  2685. continue;
  2686. }
  2687. *dp++ = varbuf[n];
  2688. column++;
  2689. }
  2690. buf_len = dp - varbuf;
  2691. while (dp < varbuf + n)
  2692. *dp++ = 0;
  2693. kfree(bus->vars);
  2694. /* roundup needed for download to device */
  2695. bus->varsz = roundup(buf_len + 1, 4);
  2696. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  2697. if (bus->vars == NULL) {
  2698. bus->varsz = 0;
  2699. ret = -ENOMEM;
  2700. goto err;
  2701. }
  2702. /* copy the processed variables and add null termination */
  2703. memcpy(bus->vars, varbuf, buf_len);
  2704. bus->vars[buf_len] = 0;
  2705. err:
  2706. vfree(varbuf);
  2707. return ret;
  2708. }
  2709. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2710. {
  2711. int ret;
  2712. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  2713. &bus->sdiodev->func[2]->dev);
  2714. if (ret) {
  2715. brcmf_err("Fail to request nvram %d\n", ret);
  2716. return ret;
  2717. }
  2718. ret = brcmf_process_nvram_vars(bus);
  2719. release_firmware(bus->firmware);
  2720. return ret;
  2721. }
  2722. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2723. {
  2724. int bcmerror = -1;
  2725. /* Keep arm in reset */
  2726. if (!brcmf_sdbrcm_download_state(bus, true)) {
  2727. brcmf_err("error placing ARM core in reset\n");
  2728. goto err;
  2729. }
  2730. if (brcmf_sdbrcm_download_code_file(bus)) {
  2731. brcmf_err("dongle image file download failed\n");
  2732. goto err;
  2733. }
  2734. if (brcmf_sdbrcm_download_nvram(bus)) {
  2735. brcmf_err("dongle nvram file download failed\n");
  2736. goto err;
  2737. }
  2738. /* Take arm out of reset */
  2739. if (!brcmf_sdbrcm_download_state(bus, false)) {
  2740. brcmf_err("error getting out of ARM core reset\n");
  2741. goto err;
  2742. }
  2743. bcmerror = 0;
  2744. err:
  2745. return bcmerror;
  2746. }
  2747. static bool brcmf_sdbrcm_sr_capable(struct brcmf_sdio *bus)
  2748. {
  2749. u32 addr, reg;
  2750. brcmf_dbg(TRACE, "Enter\n");
  2751. /* old chips with PMU version less than 17 don't support save restore */
  2752. if (bus->ci->pmurev < 17)
  2753. return false;
  2754. /* read PMU chipcontrol register 3*/
  2755. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_addr);
  2756. brcmf_sdio_regwl(bus->sdiodev, addr, 3, NULL);
  2757. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_data);
  2758. reg = brcmf_sdio_regrl(bus->sdiodev, addr, NULL);
  2759. return (bool)reg;
  2760. }
  2761. static void brcmf_sdbrcm_sr_init(struct brcmf_sdio *bus)
  2762. {
  2763. int err = 0;
  2764. u8 val;
  2765. brcmf_dbg(TRACE, "Enter\n");
  2766. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2767. &err);
  2768. if (err) {
  2769. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2770. return;
  2771. }
  2772. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2773. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2774. val, &err);
  2775. if (err) {
  2776. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2777. return;
  2778. }
  2779. /* Add CMD14 Support */
  2780. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2781. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2782. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2783. &err);
  2784. if (err) {
  2785. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2786. return;
  2787. }
  2788. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2789. SBSDIO_FORCE_HT, &err);
  2790. if (err) {
  2791. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2792. return;
  2793. }
  2794. /* set flag */
  2795. bus->sr_enabled = true;
  2796. brcmf_dbg(INFO, "SR enabled\n");
  2797. }
  2798. /* enable KSO bit */
  2799. static int brcmf_sdbrcm_kso_init(struct brcmf_sdio *bus)
  2800. {
  2801. u8 val;
  2802. int err = 0;
  2803. brcmf_dbg(TRACE, "Enter\n");
  2804. /* KSO bit added in SDIO core rev 12 */
  2805. if (bus->ci->c_inf[1].rev < 12)
  2806. return 0;
  2807. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2808. &err);
  2809. if (err) {
  2810. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2811. return err;
  2812. }
  2813. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2814. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2815. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2816. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2817. val, &err);
  2818. if (err) {
  2819. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2820. return err;
  2821. }
  2822. }
  2823. return 0;
  2824. }
  2825. static bool
  2826. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2827. {
  2828. bool ret;
  2829. sdio_claim_host(bus->sdiodev->func[1]);
  2830. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2831. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2832. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2833. sdio_release_host(bus->sdiodev->func[1]);
  2834. return ret;
  2835. }
  2836. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2837. {
  2838. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2839. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2840. struct brcmf_sdio *bus = sdiodev->bus;
  2841. unsigned long timeout;
  2842. u8 ready, enable;
  2843. int err, ret = 0;
  2844. u8 saveclk;
  2845. brcmf_dbg(TRACE, "Enter\n");
  2846. /* try to download image and nvram to the dongle */
  2847. if (bus_if->state == BRCMF_BUS_DOWN) {
  2848. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2849. return -1;
  2850. }
  2851. if (!bus->sdiodev->bus_if->drvr)
  2852. return 0;
  2853. /* Start the watchdog timer */
  2854. bus->sdcnt.tickcnt = 0;
  2855. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2856. sdio_claim_host(bus->sdiodev->func[1]);
  2857. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2858. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2859. if (bus->clkstate != CLK_AVAIL)
  2860. goto exit;
  2861. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2862. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  2863. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2864. if (!err) {
  2865. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2866. (saveclk | SBSDIO_FORCE_HT), &err);
  2867. }
  2868. if (err) {
  2869. brcmf_err("Failed to force clock for F2: err %d\n", err);
  2870. goto exit;
  2871. }
  2872. /* Enable function 2 (frame transfers) */
  2873. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2874. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  2875. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2876. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2877. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2878. ready = 0;
  2879. while (enable != ready) {
  2880. ready = brcmf_sdio_regrb(bus->sdiodev,
  2881. SDIO_CCCR_IORx, NULL);
  2882. if (time_after(jiffies, timeout))
  2883. break;
  2884. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2885. /* prevent busy waiting if it takes too long */
  2886. msleep_interruptible(20);
  2887. }
  2888. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2889. /* If F2 successfully enabled, set core and enable interrupts */
  2890. if (ready == enable) {
  2891. /* Set up the interrupt mask and enable interrupts */
  2892. bus->hostintmask = HOSTINTMASK;
  2893. w_sdreg32(bus, bus->hostintmask,
  2894. offsetof(struct sdpcmd_regs, hostintmask));
  2895. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  2896. } else {
  2897. /* Disable F2 again */
  2898. enable = SDIO_FUNC_ENABLE_1;
  2899. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2900. ret = -ENODEV;
  2901. }
  2902. if (brcmf_sdbrcm_sr_capable(bus)) {
  2903. brcmf_sdbrcm_sr_init(bus);
  2904. } else {
  2905. /* Restore previous clock setting */
  2906. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2907. saveclk, &err);
  2908. }
  2909. if (ret == 0) {
  2910. ret = brcmf_sdio_intr_register(bus->sdiodev);
  2911. if (ret != 0)
  2912. brcmf_err("intr register failed:%d\n", ret);
  2913. }
  2914. /* If we didn't come up, turn off backplane clock */
  2915. if (bus_if->state != BRCMF_BUS_DATA)
  2916. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2917. exit:
  2918. sdio_release_host(bus->sdiodev->func[1]);
  2919. return ret;
  2920. }
  2921. void brcmf_sdbrcm_isr(void *arg)
  2922. {
  2923. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2924. brcmf_dbg(TRACE, "Enter\n");
  2925. if (!bus) {
  2926. brcmf_err("bus is null pointer, exiting\n");
  2927. return;
  2928. }
  2929. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2930. brcmf_err("bus is down. we have nothing to do\n");
  2931. return;
  2932. }
  2933. /* Count the interrupt call */
  2934. bus->sdcnt.intrcount++;
  2935. if (in_interrupt())
  2936. atomic_set(&bus->ipend, 1);
  2937. else
  2938. if (brcmf_sdio_intr_rstatus(bus)) {
  2939. brcmf_err("failed backplane access\n");
  2940. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2941. }
  2942. /* Disable additional interrupts (is this needed now)? */
  2943. if (!bus->intr)
  2944. brcmf_err("isr w/o interrupt configured!\n");
  2945. atomic_inc(&bus->dpc_tskcnt);
  2946. queue_work(bus->brcmf_wq, &bus->datawork);
  2947. }
  2948. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  2949. {
  2950. #ifdef DEBUG
  2951. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  2952. #endif /* DEBUG */
  2953. brcmf_dbg(TIMER, "Enter\n");
  2954. /* Poll period: check device if appropriate. */
  2955. if (!bus->sr_enabled &&
  2956. bus->poll && (++bus->polltick >= bus->pollrate)) {
  2957. u32 intstatus = 0;
  2958. /* Reset poll tick */
  2959. bus->polltick = 0;
  2960. /* Check device if no interrupts */
  2961. if (!bus->intr ||
  2962. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  2963. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2964. u8 devpend;
  2965. sdio_claim_host(bus->sdiodev->func[1]);
  2966. devpend = brcmf_sdio_regrb(bus->sdiodev,
  2967. SDIO_CCCR_INTx,
  2968. NULL);
  2969. sdio_release_host(bus->sdiodev->func[1]);
  2970. intstatus =
  2971. devpend & (INTR_STATUS_FUNC1 |
  2972. INTR_STATUS_FUNC2);
  2973. }
  2974. /* If there is something, make like the ISR and
  2975. schedule the DPC */
  2976. if (intstatus) {
  2977. bus->sdcnt.pollcnt++;
  2978. atomic_set(&bus->ipend, 1);
  2979. atomic_inc(&bus->dpc_tskcnt);
  2980. queue_work(bus->brcmf_wq, &bus->datawork);
  2981. }
  2982. }
  2983. /* Update interrupt tracking */
  2984. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  2985. }
  2986. #ifdef DEBUG
  2987. /* Poll for console output periodically */
  2988. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  2989. bus->console_interval != 0) {
  2990. bus->console.count += BRCMF_WD_POLL_MS;
  2991. if (bus->console.count >= bus->console_interval) {
  2992. bus->console.count -= bus->console_interval;
  2993. sdio_claim_host(bus->sdiodev->func[1]);
  2994. /* Make sure backplane clock is on */
  2995. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2996. if (brcmf_sdbrcm_readconsole(bus) < 0)
  2997. /* stop on error */
  2998. bus->console_interval = 0;
  2999. sdio_release_host(bus->sdiodev->func[1]);
  3000. }
  3001. }
  3002. #endif /* DEBUG */
  3003. /* On idle timeout clear activity flag and/or turn off clock */
  3004. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3005. if (++bus->idlecount >= bus->idletime) {
  3006. bus->idlecount = 0;
  3007. if (bus->activity) {
  3008. bus->activity = false;
  3009. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3010. } else {
  3011. brcmf_dbg(SDIO, "idle\n");
  3012. sdio_claim_host(bus->sdiodev->func[1]);
  3013. brcmf_sdbrcm_bus_sleep(bus, true, false);
  3014. sdio_release_host(bus->sdiodev->func[1]);
  3015. }
  3016. }
  3017. }
  3018. return (atomic_read(&bus->ipend) > 0);
  3019. }
  3020. static void brcmf_sdio_dataworker(struct work_struct *work)
  3021. {
  3022. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3023. datawork);
  3024. while (atomic_read(&bus->dpc_tskcnt)) {
  3025. brcmf_sdbrcm_dpc(bus);
  3026. atomic_dec(&bus->dpc_tskcnt);
  3027. }
  3028. }
  3029. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3030. {
  3031. brcmf_dbg(TRACE, "Enter\n");
  3032. kfree(bus->rxbuf);
  3033. bus->rxctl = bus->rxbuf = NULL;
  3034. bus->rxlen = 0;
  3035. }
  3036. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3037. {
  3038. brcmf_dbg(TRACE, "Enter\n");
  3039. if (bus->sdiodev->bus_if->maxctl) {
  3040. bus->rxblen =
  3041. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3042. ALIGNMENT) + BRCMF_SDALIGN;
  3043. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3044. if (!(bus->rxbuf))
  3045. return false;
  3046. }
  3047. return true;
  3048. }
  3049. static bool
  3050. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3051. {
  3052. u8 clkctl = 0;
  3053. int err = 0;
  3054. int reg_addr;
  3055. u32 reg_val;
  3056. u32 drivestrength;
  3057. bus->alp_only = true;
  3058. sdio_claim_host(bus->sdiodev->func[1]);
  3059. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3060. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3061. /*
  3062. * Force PLL off until brcmf_sdio_chip_attach()
  3063. * programs PLL control regs
  3064. */
  3065. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3066. BRCMF_INIT_CLKCTL1, &err);
  3067. if (!err)
  3068. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3069. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3070. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3071. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3072. err, BRCMF_INIT_CLKCTL1, clkctl);
  3073. goto fail;
  3074. }
  3075. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3076. brcmf_err("brcmf_sdio_chip_attach failed!\n");
  3077. goto fail;
  3078. }
  3079. if (brcmf_sdbrcm_kso_init(bus)) {
  3080. brcmf_err("error enabling KSO\n");
  3081. goto fail;
  3082. }
  3083. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3084. drivestrength = bus->sdiodev->pdata->drive_strength;
  3085. else
  3086. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3087. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3088. /* Get info on the SOCRAM cores... */
  3089. bus->ramsize = bus->ci->ramsize;
  3090. if (!(bus->ramsize)) {
  3091. brcmf_err("failed to find SOCRAM memory!\n");
  3092. goto fail;
  3093. }
  3094. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3095. reg_val = brcmf_sdio_regrb(bus->sdiodev,
  3096. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3097. if (err)
  3098. goto fail;
  3099. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3100. brcmf_sdio_regwb(bus->sdiodev,
  3101. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3102. if (err)
  3103. goto fail;
  3104. /* set PMUControl so a backplane reset does PMU state reload */
  3105. reg_addr = CORE_CC_REG(bus->ci->c_inf[0].base,
  3106. pmucontrol);
  3107. reg_val = brcmf_sdio_regrl(bus->sdiodev,
  3108. reg_addr,
  3109. &err);
  3110. if (err)
  3111. goto fail;
  3112. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3113. brcmf_sdio_regwl(bus->sdiodev,
  3114. reg_addr,
  3115. reg_val,
  3116. &err);
  3117. if (err)
  3118. goto fail;
  3119. sdio_release_host(bus->sdiodev->func[1]);
  3120. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3121. /* Locate an appropriately-aligned portion of hdrbuf */
  3122. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3123. BRCMF_SDALIGN);
  3124. /* Set the poll and/or interrupt flags */
  3125. bus->intr = true;
  3126. bus->poll = false;
  3127. if (bus->poll)
  3128. bus->pollrate = 1;
  3129. return true;
  3130. fail:
  3131. sdio_release_host(bus->sdiodev->func[1]);
  3132. return false;
  3133. }
  3134. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3135. {
  3136. brcmf_dbg(TRACE, "Enter\n");
  3137. sdio_claim_host(bus->sdiodev->func[1]);
  3138. /* Disable F2 to clear any intermediate frame state on the dongle */
  3139. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3140. SDIO_FUNC_ENABLE_1, NULL);
  3141. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3142. bus->rxflow = false;
  3143. /* Done with backplane-dependent accesses, can drop clock... */
  3144. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3145. sdio_release_host(bus->sdiodev->func[1]);
  3146. /* ...and initialize clock/power states */
  3147. bus->clkstate = CLK_SDONLY;
  3148. bus->idletime = BRCMF_IDLE_INTERVAL;
  3149. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3150. /* Query the F2 block size, set roundup accordingly */
  3151. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3152. bus->roundup = min(max_roundup, bus->blocksize);
  3153. /* SR state */
  3154. bus->sleeping = false;
  3155. bus->sr_enabled = false;
  3156. return true;
  3157. }
  3158. static int
  3159. brcmf_sdbrcm_watchdog_thread(void *data)
  3160. {
  3161. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3162. allow_signal(SIGTERM);
  3163. /* Run until signal received */
  3164. while (1) {
  3165. if (kthread_should_stop())
  3166. break;
  3167. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3168. brcmf_sdbrcm_bus_watchdog(bus);
  3169. /* Count the tick for reference */
  3170. bus->sdcnt.tickcnt++;
  3171. } else
  3172. break;
  3173. }
  3174. return 0;
  3175. }
  3176. static void
  3177. brcmf_sdbrcm_watchdog(unsigned long data)
  3178. {
  3179. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3180. if (bus->watchdog_tsk) {
  3181. complete(&bus->watchdog_wait);
  3182. /* Reschedule the watchdog */
  3183. if (bus->wd_timer_valid)
  3184. mod_timer(&bus->timer,
  3185. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3186. }
  3187. }
  3188. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3189. {
  3190. brcmf_dbg(TRACE, "Enter\n");
  3191. if (bus->ci) {
  3192. sdio_claim_host(bus->sdiodev->func[1]);
  3193. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3194. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3195. sdio_release_host(bus->sdiodev->func[1]);
  3196. brcmf_sdio_chip_detach(&bus->ci);
  3197. if (bus->vars && bus->varsz)
  3198. kfree(bus->vars);
  3199. bus->vars = NULL;
  3200. }
  3201. brcmf_dbg(TRACE, "Disconnected\n");
  3202. }
  3203. /* Detach and free everything */
  3204. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3205. {
  3206. brcmf_dbg(TRACE, "Enter\n");
  3207. if (bus) {
  3208. /* De-register interrupt handler */
  3209. brcmf_sdio_intr_unregister(bus->sdiodev);
  3210. cancel_work_sync(&bus->datawork);
  3211. if (bus->brcmf_wq)
  3212. destroy_workqueue(bus->brcmf_wq);
  3213. if (bus->sdiodev->bus_if->drvr) {
  3214. brcmf_detach(bus->sdiodev->dev);
  3215. brcmf_sdbrcm_release_dongle(bus);
  3216. }
  3217. brcmf_sdbrcm_release_malloc(bus);
  3218. kfree(bus);
  3219. }
  3220. brcmf_dbg(TRACE, "Disconnected\n");
  3221. }
  3222. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3223. .stop = brcmf_sdbrcm_bus_stop,
  3224. .init = brcmf_sdbrcm_bus_init,
  3225. .txdata = brcmf_sdbrcm_bus_txdata,
  3226. .txctl = brcmf_sdbrcm_bus_txctl,
  3227. .rxctl = brcmf_sdbrcm_bus_rxctl,
  3228. .gettxq = brcmf_sdbrcm_bus_gettxq,
  3229. };
  3230. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3231. {
  3232. int ret;
  3233. struct brcmf_sdio *bus;
  3234. struct brcmf_bus_dcmd *dlst;
  3235. u32 dngl_txglom;
  3236. u32 dngl_txglomalign;
  3237. u8 idx;
  3238. brcmf_dbg(TRACE, "Enter\n");
  3239. /* We make an assumption about address window mappings:
  3240. * regsva == SI_ENUM_BASE*/
  3241. /* Allocate private bus interface state */
  3242. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3243. if (!bus)
  3244. goto fail;
  3245. bus->sdiodev = sdiodev;
  3246. sdiodev->bus = bus;
  3247. skb_queue_head_init(&bus->glom);
  3248. bus->txbound = BRCMF_TXBOUND;
  3249. bus->rxbound = BRCMF_RXBOUND;
  3250. bus->txminmax = BRCMF_TXMINMAX;
  3251. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3252. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3253. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3254. if (bus->brcmf_wq == NULL) {
  3255. brcmf_err("insufficient memory to create txworkqueue\n");
  3256. goto fail;
  3257. }
  3258. /* attempt to attach to the dongle */
  3259. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3260. brcmf_err("brcmf_sdbrcm_probe_attach failed\n");
  3261. goto fail;
  3262. }
  3263. spin_lock_init(&bus->rxctl_lock);
  3264. spin_lock_init(&bus->txqlock);
  3265. init_waitqueue_head(&bus->ctrl_wait);
  3266. init_waitqueue_head(&bus->dcmd_resp_wait);
  3267. /* Set up the watchdog timer */
  3268. init_timer(&bus->timer);
  3269. bus->timer.data = (unsigned long)bus;
  3270. bus->timer.function = brcmf_sdbrcm_watchdog;
  3271. /* Initialize watchdog thread */
  3272. init_completion(&bus->watchdog_wait);
  3273. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3274. bus, "brcmf_watchdog");
  3275. if (IS_ERR(bus->watchdog_tsk)) {
  3276. pr_warn("brcmf_watchdog thread failed to start\n");
  3277. bus->watchdog_tsk = NULL;
  3278. }
  3279. /* Initialize DPC thread */
  3280. atomic_set(&bus->dpc_tskcnt, 0);
  3281. /* Assign bus interface call back */
  3282. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3283. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3284. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3285. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3286. /* Attach to the brcmf/OS/network interface */
  3287. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3288. if (ret != 0) {
  3289. brcmf_err("brcmf_attach failed\n");
  3290. goto fail;
  3291. }
  3292. /* Allocate buffers */
  3293. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3294. brcmf_err("brcmf_sdbrcm_probe_malloc failed\n");
  3295. goto fail;
  3296. }
  3297. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3298. brcmf_err("brcmf_sdbrcm_probe_init failed\n");
  3299. goto fail;
  3300. }
  3301. brcmf_sdio_debugfs_create(bus);
  3302. brcmf_dbg(INFO, "completed!!\n");
  3303. /* sdio bus core specific dcmd */
  3304. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3305. dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
  3306. if (dlst) {
  3307. if (bus->ci->c_inf[idx].rev < 12) {
  3308. /* for sdio core rev < 12, disable txgloming */
  3309. dngl_txglom = 0;
  3310. dlst->name = "bus:txglom";
  3311. dlst->param = (char *)&dngl_txglom;
  3312. dlst->param_len = sizeof(u32);
  3313. } else {
  3314. /* otherwise, set txglomalign */
  3315. dngl_txglomalign = bus->sdiodev->bus_if->align;
  3316. dlst->name = "bus:txglomalign";
  3317. dlst->param = (char *)&dngl_txglomalign;
  3318. dlst->param_len = sizeof(u32);
  3319. }
  3320. list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
  3321. }
  3322. /* if firmware path present try to download and bring up bus */
  3323. ret = brcmf_bus_start(bus->sdiodev->dev);
  3324. if (ret != 0) {
  3325. brcmf_err("dongle is not responding\n");
  3326. goto fail;
  3327. }
  3328. return bus;
  3329. fail:
  3330. brcmf_sdbrcm_release(bus);
  3331. return NULL;
  3332. }
  3333. void brcmf_sdbrcm_disconnect(void *ptr)
  3334. {
  3335. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3336. brcmf_dbg(TRACE, "Enter\n");
  3337. if (bus)
  3338. brcmf_sdbrcm_release(bus);
  3339. brcmf_dbg(TRACE, "Disconnected\n");
  3340. }
  3341. void
  3342. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3343. {
  3344. /* Totally stop the timer */
  3345. if (!wdtick && bus->wd_timer_valid) {
  3346. del_timer_sync(&bus->timer);
  3347. bus->wd_timer_valid = false;
  3348. bus->save_ms = wdtick;
  3349. return;
  3350. }
  3351. /* don't start the wd until fw is loaded */
  3352. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3353. return;
  3354. if (wdtick) {
  3355. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3356. if (bus->wd_timer_valid)
  3357. /* Stop timer and restart at new value */
  3358. del_timer_sync(&bus->timer);
  3359. /* Create timer again when watchdog period is
  3360. dynamically changed or in the first instance
  3361. */
  3362. bus->timer.expires =
  3363. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3364. add_timer(&bus->timer);
  3365. } else {
  3366. /* Re arm the timer, at last watchdog period */
  3367. mod_timer(&bus->timer,
  3368. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3369. }
  3370. bus->wd_timer_valid = true;
  3371. bus->save_ms = wdtick;
  3372. }
  3373. }