be_main.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. #include <asm/div64.h>
  20. MODULE_VERSION(DRV_VER);
  21. MODULE_DEVICE_TABLE(pci, be_dev_ids);
  22. MODULE_DESCRIPTION(DRV_DESC " " DRV_VER);
  23. MODULE_AUTHOR("ServerEngines Corporation");
  24. MODULE_LICENSE("GPL");
  25. static unsigned int rx_frag_size = 2048;
  26. module_param(rx_frag_size, uint, S_IRUGO);
  27. MODULE_PARM_DESC(rx_frag_size, "Size of a fragment that holds rcvd data.");
  28. static DEFINE_PCI_DEVICE_TABLE(be_dev_ids) = {
  29. { PCI_DEVICE(BE_VENDOR_ID, BE_DEVICE_ID1) },
  30. { PCI_DEVICE(BE_VENDOR_ID, BE_DEVICE_ID2) },
  31. { PCI_DEVICE(BE_VENDOR_ID, OC_DEVICE_ID1) },
  32. { PCI_DEVICE(BE_VENDOR_ID, OC_DEVICE_ID2) },
  33. { 0 }
  34. };
  35. MODULE_DEVICE_TABLE(pci, be_dev_ids);
  36. static void be_queue_free(struct be_adapter *adapter, struct be_queue_info *q)
  37. {
  38. struct be_dma_mem *mem = &q->dma_mem;
  39. if (mem->va)
  40. pci_free_consistent(adapter->pdev, mem->size,
  41. mem->va, mem->dma);
  42. }
  43. static int be_queue_alloc(struct be_adapter *adapter, struct be_queue_info *q,
  44. u16 len, u16 entry_size)
  45. {
  46. struct be_dma_mem *mem = &q->dma_mem;
  47. memset(q, 0, sizeof(*q));
  48. q->len = len;
  49. q->entry_size = entry_size;
  50. mem->size = len * entry_size;
  51. mem->va = pci_alloc_consistent(adapter->pdev, mem->size, &mem->dma);
  52. if (!mem->va)
  53. return -1;
  54. memset(mem->va, 0, mem->size);
  55. return 0;
  56. }
  57. static void be_intr_set(struct be_adapter *adapter, bool enable)
  58. {
  59. u8 __iomem *addr = adapter->pcicfg + PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET;
  60. u32 reg = ioread32(addr);
  61. u32 enabled = reg & MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK;
  62. if (adapter->eeh_err)
  63. return;
  64. if (!enabled && enable)
  65. reg |= MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK;
  66. else if (enabled && !enable)
  67. reg &= ~MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK;
  68. else
  69. return;
  70. iowrite32(reg, addr);
  71. }
  72. static void be_rxq_notify(struct be_adapter *adapter, u16 qid, u16 posted)
  73. {
  74. u32 val = 0;
  75. val |= qid & DB_RQ_RING_ID_MASK;
  76. val |= posted << DB_RQ_NUM_POSTED_SHIFT;
  77. iowrite32(val, adapter->db + DB_RQ_OFFSET);
  78. }
  79. static void be_txq_notify(struct be_adapter *adapter, u16 qid, u16 posted)
  80. {
  81. u32 val = 0;
  82. val |= qid & DB_TXULP_RING_ID_MASK;
  83. val |= (posted & DB_TXULP_NUM_POSTED_MASK) << DB_TXULP_NUM_POSTED_SHIFT;
  84. iowrite32(val, adapter->db + DB_TXULP1_OFFSET);
  85. }
  86. static void be_eq_notify(struct be_adapter *adapter, u16 qid,
  87. bool arm, bool clear_int, u16 num_popped)
  88. {
  89. u32 val = 0;
  90. val |= qid & DB_EQ_RING_ID_MASK;
  91. if (adapter->eeh_err)
  92. return;
  93. if (arm)
  94. val |= 1 << DB_EQ_REARM_SHIFT;
  95. if (clear_int)
  96. val |= 1 << DB_EQ_CLR_SHIFT;
  97. val |= 1 << DB_EQ_EVNT_SHIFT;
  98. val |= num_popped << DB_EQ_NUM_POPPED_SHIFT;
  99. iowrite32(val, adapter->db + DB_EQ_OFFSET);
  100. }
  101. void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm, u16 num_popped)
  102. {
  103. u32 val = 0;
  104. val |= qid & DB_CQ_RING_ID_MASK;
  105. if (adapter->eeh_err)
  106. return;
  107. if (arm)
  108. val |= 1 << DB_CQ_REARM_SHIFT;
  109. val |= num_popped << DB_CQ_NUM_POPPED_SHIFT;
  110. iowrite32(val, adapter->db + DB_CQ_OFFSET);
  111. }
  112. static int be_mac_addr_set(struct net_device *netdev, void *p)
  113. {
  114. struct be_adapter *adapter = netdev_priv(netdev);
  115. struct sockaddr *addr = p;
  116. int status = 0;
  117. if (!is_valid_ether_addr(addr->sa_data))
  118. return -EADDRNOTAVAIL;
  119. status = be_cmd_pmac_del(adapter, adapter->if_handle, adapter->pmac_id);
  120. if (status)
  121. return status;
  122. status = be_cmd_pmac_add(adapter, (u8 *)addr->sa_data,
  123. adapter->if_handle, &adapter->pmac_id);
  124. if (!status)
  125. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  126. return status;
  127. }
  128. void netdev_stats_update(struct be_adapter *adapter)
  129. {
  130. struct be_hw_stats *hw_stats = hw_stats_from_cmd(adapter->stats.cmd.va);
  131. struct be_rxf_stats *rxf_stats = &hw_stats->rxf;
  132. struct be_port_rxf_stats *port_stats =
  133. &rxf_stats->port[adapter->port_num];
  134. struct net_device_stats *dev_stats = &adapter->netdev->stats;
  135. struct be_erx_stats *erx_stats = &hw_stats->erx;
  136. dev_stats->rx_packets = drvr_stats(adapter)->be_rx_pkts;
  137. dev_stats->tx_packets = drvr_stats(adapter)->be_tx_pkts;
  138. dev_stats->rx_bytes = drvr_stats(adapter)->be_rx_bytes;
  139. dev_stats->tx_bytes = drvr_stats(adapter)->be_tx_bytes;
  140. /* bad pkts received */
  141. dev_stats->rx_errors = port_stats->rx_crc_errors +
  142. port_stats->rx_alignment_symbol_errors +
  143. port_stats->rx_in_range_errors +
  144. port_stats->rx_out_range_errors +
  145. port_stats->rx_frame_too_long +
  146. port_stats->rx_dropped_too_small +
  147. port_stats->rx_dropped_too_short +
  148. port_stats->rx_dropped_header_too_small +
  149. port_stats->rx_dropped_tcp_length +
  150. port_stats->rx_dropped_runt +
  151. port_stats->rx_tcp_checksum_errs +
  152. port_stats->rx_ip_checksum_errs +
  153. port_stats->rx_udp_checksum_errs;
  154. /* no space in linux buffers: best possible approximation */
  155. dev_stats->rx_dropped =
  156. erx_stats->rx_drops_no_fragments[adapter->rx_obj.q.id];
  157. /* detailed rx errors */
  158. dev_stats->rx_length_errors = port_stats->rx_in_range_errors +
  159. port_stats->rx_out_range_errors +
  160. port_stats->rx_frame_too_long;
  161. /* receive ring buffer overflow */
  162. dev_stats->rx_over_errors = 0;
  163. dev_stats->rx_crc_errors = port_stats->rx_crc_errors;
  164. /* frame alignment errors */
  165. dev_stats->rx_frame_errors = port_stats->rx_alignment_symbol_errors;
  166. /* receiver fifo overrun */
  167. /* drops_no_pbuf is no per i/f, it's per BE card */
  168. dev_stats->rx_fifo_errors = port_stats->rx_fifo_overflow +
  169. port_stats->rx_input_fifo_overflow +
  170. rxf_stats->rx_drops_no_pbuf;
  171. /* receiver missed packetd */
  172. dev_stats->rx_missed_errors = 0;
  173. /* packet transmit problems */
  174. dev_stats->tx_errors = 0;
  175. /* no space available in linux */
  176. dev_stats->tx_dropped = 0;
  177. dev_stats->multicast = port_stats->rx_multicast_frames;
  178. dev_stats->collisions = 0;
  179. /* detailed tx_errors */
  180. dev_stats->tx_aborted_errors = 0;
  181. dev_stats->tx_carrier_errors = 0;
  182. dev_stats->tx_fifo_errors = 0;
  183. dev_stats->tx_heartbeat_errors = 0;
  184. dev_stats->tx_window_errors = 0;
  185. }
  186. void be_link_status_update(struct be_adapter *adapter, bool link_up)
  187. {
  188. struct net_device *netdev = adapter->netdev;
  189. /* If link came up or went down */
  190. if (adapter->link_up != link_up) {
  191. adapter->link_speed = -1;
  192. if (link_up) {
  193. netif_start_queue(netdev);
  194. netif_carrier_on(netdev);
  195. printk(KERN_INFO "%s: Link up\n", netdev->name);
  196. } else {
  197. netif_stop_queue(netdev);
  198. netif_carrier_off(netdev);
  199. printk(KERN_INFO "%s: Link down\n", netdev->name);
  200. }
  201. adapter->link_up = link_up;
  202. }
  203. }
  204. /* Update the EQ delay n BE based on the RX frags consumed / sec */
  205. static void be_rx_eqd_update(struct be_adapter *adapter)
  206. {
  207. struct be_eq_obj *rx_eq = &adapter->rx_eq;
  208. struct be_drvr_stats *stats = &adapter->stats.drvr_stats;
  209. ulong now = jiffies;
  210. u32 eqd;
  211. if (!rx_eq->enable_aic)
  212. return;
  213. /* Wrapped around */
  214. if (time_before(now, stats->rx_fps_jiffies)) {
  215. stats->rx_fps_jiffies = now;
  216. return;
  217. }
  218. /* Update once a second */
  219. if ((now - stats->rx_fps_jiffies) < HZ)
  220. return;
  221. stats->be_rx_fps = (stats->be_rx_frags - stats->be_prev_rx_frags) /
  222. ((now - stats->rx_fps_jiffies) / HZ);
  223. stats->rx_fps_jiffies = now;
  224. stats->be_prev_rx_frags = stats->be_rx_frags;
  225. eqd = stats->be_rx_fps / 110000;
  226. eqd = eqd << 3;
  227. if (eqd > rx_eq->max_eqd)
  228. eqd = rx_eq->max_eqd;
  229. if (eqd < rx_eq->min_eqd)
  230. eqd = rx_eq->min_eqd;
  231. if (eqd < 10)
  232. eqd = 0;
  233. if (eqd != rx_eq->cur_eqd)
  234. be_cmd_modify_eqd(adapter, rx_eq->q.id, eqd);
  235. rx_eq->cur_eqd = eqd;
  236. }
  237. static struct net_device_stats *be_get_stats(struct net_device *dev)
  238. {
  239. return &dev->stats;
  240. }
  241. static u32 be_calc_rate(u64 bytes, unsigned long ticks)
  242. {
  243. u64 rate = bytes;
  244. do_div(rate, ticks / HZ);
  245. rate <<= 3; /* bytes/sec -> bits/sec */
  246. do_div(rate, 1000000ul); /* MB/Sec */
  247. return rate;
  248. }
  249. static void be_tx_rate_update(struct be_adapter *adapter)
  250. {
  251. struct be_drvr_stats *stats = drvr_stats(adapter);
  252. ulong now = jiffies;
  253. /* Wrapped around? */
  254. if (time_before(now, stats->be_tx_jiffies)) {
  255. stats->be_tx_jiffies = now;
  256. return;
  257. }
  258. /* Update tx rate once in two seconds */
  259. if ((now - stats->be_tx_jiffies) > 2 * HZ) {
  260. stats->be_tx_rate = be_calc_rate(stats->be_tx_bytes
  261. - stats->be_tx_bytes_prev,
  262. now - stats->be_tx_jiffies);
  263. stats->be_tx_jiffies = now;
  264. stats->be_tx_bytes_prev = stats->be_tx_bytes;
  265. }
  266. }
  267. static void be_tx_stats_update(struct be_adapter *adapter,
  268. u32 wrb_cnt, u32 copied, u32 gso_segs, bool stopped)
  269. {
  270. struct be_drvr_stats *stats = drvr_stats(adapter);
  271. stats->be_tx_reqs++;
  272. stats->be_tx_wrbs += wrb_cnt;
  273. stats->be_tx_bytes += copied;
  274. stats->be_tx_pkts += (gso_segs ? gso_segs : 1);
  275. if (stopped)
  276. stats->be_tx_stops++;
  277. }
  278. /* Determine number of WRB entries needed to xmit data in an skb */
  279. static u32 wrb_cnt_for_skb(struct sk_buff *skb, bool *dummy)
  280. {
  281. int cnt = (skb->len > skb->data_len);
  282. cnt += skb_shinfo(skb)->nr_frags;
  283. /* to account for hdr wrb */
  284. cnt++;
  285. if (cnt & 1) {
  286. /* add a dummy to make it an even num */
  287. cnt++;
  288. *dummy = true;
  289. } else
  290. *dummy = false;
  291. BUG_ON(cnt > BE_MAX_TX_FRAG_COUNT);
  292. return cnt;
  293. }
  294. static inline void wrb_fill(struct be_eth_wrb *wrb, u64 addr, int len)
  295. {
  296. wrb->frag_pa_hi = upper_32_bits(addr);
  297. wrb->frag_pa_lo = addr & 0xFFFFFFFF;
  298. wrb->frag_len = len & ETH_WRB_FRAG_LEN_MASK;
  299. }
  300. static void wrb_fill_hdr(struct be_eth_hdr_wrb *hdr, struct sk_buff *skb,
  301. bool vlan, u32 wrb_cnt, u32 len)
  302. {
  303. memset(hdr, 0, sizeof(*hdr));
  304. AMAP_SET_BITS(struct amap_eth_hdr_wrb, crc, hdr, 1);
  305. if (skb_shinfo(skb)->gso_segs > 1 && skb_shinfo(skb)->gso_size) {
  306. AMAP_SET_BITS(struct amap_eth_hdr_wrb, lso, hdr, 1);
  307. AMAP_SET_BITS(struct amap_eth_hdr_wrb, lso_mss,
  308. hdr, skb_shinfo(skb)->gso_size);
  309. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  310. if (is_tcp_pkt(skb))
  311. AMAP_SET_BITS(struct amap_eth_hdr_wrb, tcpcs, hdr, 1);
  312. else if (is_udp_pkt(skb))
  313. AMAP_SET_BITS(struct amap_eth_hdr_wrb, udpcs, hdr, 1);
  314. }
  315. if (vlan && vlan_tx_tag_present(skb)) {
  316. AMAP_SET_BITS(struct amap_eth_hdr_wrb, vlan, hdr, 1);
  317. AMAP_SET_BITS(struct amap_eth_hdr_wrb, vlan_tag,
  318. hdr, vlan_tx_tag_get(skb));
  319. }
  320. AMAP_SET_BITS(struct amap_eth_hdr_wrb, event, hdr, 1);
  321. AMAP_SET_BITS(struct amap_eth_hdr_wrb, complete, hdr, 1);
  322. AMAP_SET_BITS(struct amap_eth_hdr_wrb, num_wrb, hdr, wrb_cnt);
  323. AMAP_SET_BITS(struct amap_eth_hdr_wrb, len, hdr, len);
  324. }
  325. static void unmap_tx_frag(struct pci_dev *pdev, struct be_eth_wrb *wrb,
  326. bool unmap_single)
  327. {
  328. dma_addr_t dma;
  329. be_dws_le_to_cpu(wrb, sizeof(*wrb));
  330. dma = (u64)wrb->frag_pa_hi << 32 | (u64)wrb->frag_pa_lo;
  331. if (dma != 0) {
  332. if (unmap_single)
  333. pci_unmap_single(pdev, dma, wrb->frag_len,
  334. PCI_DMA_TODEVICE);
  335. else
  336. pci_unmap_page(pdev, dma, wrb->frag_len,
  337. PCI_DMA_TODEVICE);
  338. }
  339. }
  340. static int make_tx_wrbs(struct be_adapter *adapter,
  341. struct sk_buff *skb, u32 wrb_cnt, bool dummy_wrb)
  342. {
  343. dma_addr_t busaddr;
  344. int i, copied = 0;
  345. struct pci_dev *pdev = adapter->pdev;
  346. struct sk_buff *first_skb = skb;
  347. struct be_queue_info *txq = &adapter->tx_obj.q;
  348. struct be_eth_wrb *wrb;
  349. struct be_eth_hdr_wrb *hdr;
  350. bool map_single = false;
  351. u16 map_head;
  352. hdr = queue_head_node(txq);
  353. queue_head_inc(txq);
  354. map_head = txq->head;
  355. if (skb->len > skb->data_len) {
  356. int len = skb->len - skb->data_len;
  357. busaddr = pci_map_single(pdev, skb->data, len,
  358. PCI_DMA_TODEVICE);
  359. if (pci_dma_mapping_error(pdev, busaddr))
  360. goto dma_err;
  361. map_single = true;
  362. wrb = queue_head_node(txq);
  363. wrb_fill(wrb, busaddr, len);
  364. be_dws_cpu_to_le(wrb, sizeof(*wrb));
  365. queue_head_inc(txq);
  366. copied += len;
  367. }
  368. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  369. struct skb_frag_struct *frag =
  370. &skb_shinfo(skb)->frags[i];
  371. busaddr = pci_map_page(pdev, frag->page,
  372. frag->page_offset,
  373. frag->size, PCI_DMA_TODEVICE);
  374. if (pci_dma_mapping_error(pdev, busaddr))
  375. goto dma_err;
  376. wrb = queue_head_node(txq);
  377. wrb_fill(wrb, busaddr, frag->size);
  378. be_dws_cpu_to_le(wrb, sizeof(*wrb));
  379. queue_head_inc(txq);
  380. copied += frag->size;
  381. }
  382. if (dummy_wrb) {
  383. wrb = queue_head_node(txq);
  384. wrb_fill(wrb, 0, 0);
  385. be_dws_cpu_to_le(wrb, sizeof(*wrb));
  386. queue_head_inc(txq);
  387. }
  388. wrb_fill_hdr(hdr, first_skb, adapter->vlan_grp ? true : false,
  389. wrb_cnt, copied);
  390. be_dws_cpu_to_le(hdr, sizeof(*hdr));
  391. return copied;
  392. dma_err:
  393. txq->head = map_head;
  394. while (copied) {
  395. wrb = queue_head_node(txq);
  396. unmap_tx_frag(pdev, wrb, map_single);
  397. map_single = false;
  398. copied -= wrb->frag_len;
  399. queue_head_inc(txq);
  400. }
  401. return 0;
  402. }
  403. static netdev_tx_t be_xmit(struct sk_buff *skb,
  404. struct net_device *netdev)
  405. {
  406. struct be_adapter *adapter = netdev_priv(netdev);
  407. struct be_tx_obj *tx_obj = &adapter->tx_obj;
  408. struct be_queue_info *txq = &tx_obj->q;
  409. u32 wrb_cnt = 0, copied = 0;
  410. u32 start = txq->head;
  411. bool dummy_wrb, stopped = false;
  412. wrb_cnt = wrb_cnt_for_skb(skb, &dummy_wrb);
  413. copied = make_tx_wrbs(adapter, skb, wrb_cnt, dummy_wrb);
  414. if (copied) {
  415. /* record the sent skb in the sent_skb table */
  416. BUG_ON(tx_obj->sent_skb_list[start]);
  417. tx_obj->sent_skb_list[start] = skb;
  418. /* Ensure txq has space for the next skb; Else stop the queue
  419. * *BEFORE* ringing the tx doorbell, so that we serialze the
  420. * tx compls of the current transmit which'll wake up the queue
  421. */
  422. atomic_add(wrb_cnt, &txq->used);
  423. if ((BE_MAX_TX_FRAG_COUNT + atomic_read(&txq->used)) >=
  424. txq->len) {
  425. netif_stop_queue(netdev);
  426. stopped = true;
  427. }
  428. be_txq_notify(adapter, txq->id, wrb_cnt);
  429. be_tx_stats_update(adapter, wrb_cnt, copied,
  430. skb_shinfo(skb)->gso_segs, stopped);
  431. } else {
  432. txq->head = start;
  433. dev_kfree_skb_any(skb);
  434. }
  435. return NETDEV_TX_OK;
  436. }
  437. static int be_change_mtu(struct net_device *netdev, int new_mtu)
  438. {
  439. struct be_adapter *adapter = netdev_priv(netdev);
  440. if (new_mtu < BE_MIN_MTU ||
  441. new_mtu > (BE_MAX_JUMBO_FRAME_SIZE -
  442. (ETH_HLEN + ETH_FCS_LEN))) {
  443. dev_info(&adapter->pdev->dev,
  444. "MTU must be between %d and %d bytes\n",
  445. BE_MIN_MTU,
  446. (BE_MAX_JUMBO_FRAME_SIZE - (ETH_HLEN + ETH_FCS_LEN)));
  447. return -EINVAL;
  448. }
  449. dev_info(&adapter->pdev->dev, "MTU changed from %d to %d bytes\n",
  450. netdev->mtu, new_mtu);
  451. netdev->mtu = new_mtu;
  452. return 0;
  453. }
  454. /*
  455. * A max of 64 (BE_NUM_VLANS_SUPPORTED) vlans can be configured in BE.
  456. * If the user configures more, place BE in vlan promiscuous mode.
  457. */
  458. static int be_vid_config(struct be_adapter *adapter)
  459. {
  460. u16 vtag[BE_NUM_VLANS_SUPPORTED];
  461. u16 ntags = 0, i;
  462. int status = 0;
  463. if (adapter->vlans_added <= adapter->max_vlans) {
  464. /* Construct VLAN Table to give to HW */
  465. for (i = 0; i < VLAN_GROUP_ARRAY_LEN; i++) {
  466. if (adapter->vlan_tag[i]) {
  467. vtag[ntags] = cpu_to_le16(i);
  468. ntags++;
  469. }
  470. }
  471. status = be_cmd_vlan_config(adapter, adapter->if_handle,
  472. vtag, ntags, 1, 0);
  473. } else {
  474. status = be_cmd_vlan_config(adapter, adapter->if_handle,
  475. NULL, 0, 1, 1);
  476. }
  477. return status;
  478. }
  479. static void be_vlan_register(struct net_device *netdev, struct vlan_group *grp)
  480. {
  481. struct be_adapter *adapter = netdev_priv(netdev);
  482. struct be_eq_obj *rx_eq = &adapter->rx_eq;
  483. struct be_eq_obj *tx_eq = &adapter->tx_eq;
  484. be_eq_notify(adapter, rx_eq->q.id, false, false, 0);
  485. be_eq_notify(adapter, tx_eq->q.id, false, false, 0);
  486. adapter->vlan_grp = grp;
  487. be_eq_notify(adapter, rx_eq->q.id, true, false, 0);
  488. be_eq_notify(adapter, tx_eq->q.id, true, false, 0);
  489. }
  490. static void be_vlan_add_vid(struct net_device *netdev, u16 vid)
  491. {
  492. struct be_adapter *adapter = netdev_priv(netdev);
  493. adapter->vlan_tag[vid] = 1;
  494. adapter->vlans_added++;
  495. if (adapter->vlans_added <= (adapter->max_vlans + 1))
  496. be_vid_config(adapter);
  497. }
  498. static void be_vlan_rem_vid(struct net_device *netdev, u16 vid)
  499. {
  500. struct be_adapter *adapter = netdev_priv(netdev);
  501. adapter->vlan_tag[vid] = 0;
  502. vlan_group_set_device(adapter->vlan_grp, vid, NULL);
  503. adapter->vlans_added--;
  504. if (adapter->vlans_added <= adapter->max_vlans)
  505. be_vid_config(adapter);
  506. }
  507. static void be_set_multicast_list(struct net_device *netdev)
  508. {
  509. struct be_adapter *adapter = netdev_priv(netdev);
  510. if (netdev->flags & IFF_PROMISC) {
  511. be_cmd_promiscuous_config(adapter, adapter->port_num, 1);
  512. adapter->promiscuous = true;
  513. goto done;
  514. }
  515. /* BE was previously in promiscous mode; disable it */
  516. if (adapter->promiscuous) {
  517. adapter->promiscuous = false;
  518. be_cmd_promiscuous_config(adapter, adapter->port_num, 0);
  519. }
  520. /* Enable multicast promisc if num configured exceeds what we support */
  521. if (netdev->flags & IFF_ALLMULTI ||
  522. netdev_mc_count(netdev) > BE_MAX_MC) {
  523. be_cmd_multicast_set(adapter, adapter->if_handle, NULL,
  524. &adapter->mc_cmd_mem);
  525. goto done;
  526. }
  527. be_cmd_multicast_set(adapter, adapter->if_handle, netdev,
  528. &adapter->mc_cmd_mem);
  529. done:
  530. return;
  531. }
  532. static void be_rx_rate_update(struct be_adapter *adapter)
  533. {
  534. struct be_drvr_stats *stats = drvr_stats(adapter);
  535. ulong now = jiffies;
  536. /* Wrapped around */
  537. if (time_before(now, stats->be_rx_jiffies)) {
  538. stats->be_rx_jiffies = now;
  539. return;
  540. }
  541. /* Update the rate once in two seconds */
  542. if ((now - stats->be_rx_jiffies) < 2 * HZ)
  543. return;
  544. stats->be_rx_rate = be_calc_rate(stats->be_rx_bytes
  545. - stats->be_rx_bytes_prev,
  546. now - stats->be_rx_jiffies);
  547. stats->be_rx_jiffies = now;
  548. stats->be_rx_bytes_prev = stats->be_rx_bytes;
  549. }
  550. static void be_rx_stats_update(struct be_adapter *adapter,
  551. u32 pktsize, u16 numfrags)
  552. {
  553. struct be_drvr_stats *stats = drvr_stats(adapter);
  554. stats->be_rx_compl++;
  555. stats->be_rx_frags += numfrags;
  556. stats->be_rx_bytes += pktsize;
  557. stats->be_rx_pkts++;
  558. }
  559. static inline bool do_pkt_csum(struct be_eth_rx_compl *rxcp, bool cso)
  560. {
  561. u8 l4_cksm, ip_version, ipcksm, tcpf = 0, udpf = 0, ipv6_chk;
  562. l4_cksm = AMAP_GET_BITS(struct amap_eth_rx_compl, l4_cksm, rxcp);
  563. ipcksm = AMAP_GET_BITS(struct amap_eth_rx_compl, ipcksm, rxcp);
  564. ip_version = AMAP_GET_BITS(struct amap_eth_rx_compl, ip_version, rxcp);
  565. if (ip_version) {
  566. tcpf = AMAP_GET_BITS(struct amap_eth_rx_compl, tcpf, rxcp);
  567. udpf = AMAP_GET_BITS(struct amap_eth_rx_compl, udpf, rxcp);
  568. }
  569. ipv6_chk = (ip_version && (tcpf || udpf));
  570. return ((l4_cksm && ipv6_chk && ipcksm) && cso) ? false : true;
  571. }
  572. static struct be_rx_page_info *
  573. get_rx_page_info(struct be_adapter *adapter, u16 frag_idx)
  574. {
  575. struct be_rx_page_info *rx_page_info;
  576. struct be_queue_info *rxq = &adapter->rx_obj.q;
  577. rx_page_info = &adapter->rx_obj.page_info_tbl[frag_idx];
  578. BUG_ON(!rx_page_info->page);
  579. if (rx_page_info->last_page_user) {
  580. pci_unmap_page(adapter->pdev, pci_unmap_addr(rx_page_info, bus),
  581. adapter->big_page_size, PCI_DMA_FROMDEVICE);
  582. rx_page_info->last_page_user = false;
  583. }
  584. atomic_dec(&rxq->used);
  585. return rx_page_info;
  586. }
  587. /* Throwaway the data in the Rx completion */
  588. static void be_rx_compl_discard(struct be_adapter *adapter,
  589. struct be_eth_rx_compl *rxcp)
  590. {
  591. struct be_queue_info *rxq = &adapter->rx_obj.q;
  592. struct be_rx_page_info *page_info;
  593. u16 rxq_idx, i, num_rcvd;
  594. rxq_idx = AMAP_GET_BITS(struct amap_eth_rx_compl, fragndx, rxcp);
  595. num_rcvd = AMAP_GET_BITS(struct amap_eth_rx_compl, numfrags, rxcp);
  596. for (i = 0; i < num_rcvd; i++) {
  597. page_info = get_rx_page_info(adapter, rxq_idx);
  598. put_page(page_info->page);
  599. memset(page_info, 0, sizeof(*page_info));
  600. index_inc(&rxq_idx, rxq->len);
  601. }
  602. }
  603. /*
  604. * skb_fill_rx_data forms a complete skb for an ether frame
  605. * indicated by rxcp.
  606. */
  607. static void skb_fill_rx_data(struct be_adapter *adapter,
  608. struct sk_buff *skb, struct be_eth_rx_compl *rxcp,
  609. u16 num_rcvd)
  610. {
  611. struct be_queue_info *rxq = &adapter->rx_obj.q;
  612. struct be_rx_page_info *page_info;
  613. u16 rxq_idx, i, j;
  614. u32 pktsize, hdr_len, curr_frag_len, size;
  615. u8 *start;
  616. rxq_idx = AMAP_GET_BITS(struct amap_eth_rx_compl, fragndx, rxcp);
  617. pktsize = AMAP_GET_BITS(struct amap_eth_rx_compl, pktsize, rxcp);
  618. page_info = get_rx_page_info(adapter, rxq_idx);
  619. start = page_address(page_info->page) + page_info->page_offset;
  620. prefetch(start);
  621. /* Copy data in the first descriptor of this completion */
  622. curr_frag_len = min(pktsize, rx_frag_size);
  623. /* Copy the header portion into skb_data */
  624. hdr_len = min((u32)BE_HDR_LEN, curr_frag_len);
  625. memcpy(skb->data, start, hdr_len);
  626. skb->len = curr_frag_len;
  627. if (curr_frag_len <= BE_HDR_LEN) { /* tiny packet */
  628. /* Complete packet has now been moved to data */
  629. put_page(page_info->page);
  630. skb->data_len = 0;
  631. skb->tail += curr_frag_len;
  632. } else {
  633. skb_shinfo(skb)->nr_frags = 1;
  634. skb_shinfo(skb)->frags[0].page = page_info->page;
  635. skb_shinfo(skb)->frags[0].page_offset =
  636. page_info->page_offset + hdr_len;
  637. skb_shinfo(skb)->frags[0].size = curr_frag_len - hdr_len;
  638. skb->data_len = curr_frag_len - hdr_len;
  639. skb->tail += hdr_len;
  640. }
  641. page_info->page = NULL;
  642. if (pktsize <= rx_frag_size) {
  643. BUG_ON(num_rcvd != 1);
  644. goto done;
  645. }
  646. /* More frags present for this completion */
  647. size = pktsize;
  648. for (i = 1, j = 0; i < num_rcvd; i++) {
  649. size -= curr_frag_len;
  650. index_inc(&rxq_idx, rxq->len);
  651. page_info = get_rx_page_info(adapter, rxq_idx);
  652. curr_frag_len = min(size, rx_frag_size);
  653. /* Coalesce all frags from the same physical page in one slot */
  654. if (page_info->page_offset == 0) {
  655. /* Fresh page */
  656. j++;
  657. skb_shinfo(skb)->frags[j].page = page_info->page;
  658. skb_shinfo(skb)->frags[j].page_offset =
  659. page_info->page_offset;
  660. skb_shinfo(skb)->frags[j].size = 0;
  661. skb_shinfo(skb)->nr_frags++;
  662. } else {
  663. put_page(page_info->page);
  664. }
  665. skb_shinfo(skb)->frags[j].size += curr_frag_len;
  666. skb->len += curr_frag_len;
  667. skb->data_len += curr_frag_len;
  668. page_info->page = NULL;
  669. }
  670. BUG_ON(j > MAX_SKB_FRAGS);
  671. done:
  672. be_rx_stats_update(adapter, pktsize, num_rcvd);
  673. return;
  674. }
  675. /* Process the RX completion indicated by rxcp when GRO is disabled */
  676. static void be_rx_compl_process(struct be_adapter *adapter,
  677. struct be_eth_rx_compl *rxcp)
  678. {
  679. struct sk_buff *skb;
  680. u32 vlanf, vid;
  681. u16 num_rcvd;
  682. u8 vtm;
  683. num_rcvd = AMAP_GET_BITS(struct amap_eth_rx_compl, numfrags, rxcp);
  684. /* Is it a flush compl that has no data */
  685. if (unlikely(num_rcvd == 0))
  686. return;
  687. skb = netdev_alloc_skb_ip_align(adapter->netdev, BE_HDR_LEN);
  688. if (unlikely(!skb)) {
  689. if (net_ratelimit())
  690. dev_warn(&adapter->pdev->dev, "skb alloc failed\n");
  691. be_rx_compl_discard(adapter, rxcp);
  692. return;
  693. }
  694. skb_fill_rx_data(adapter, skb, rxcp, num_rcvd);
  695. if (do_pkt_csum(rxcp, adapter->rx_csum))
  696. skb->ip_summed = CHECKSUM_NONE;
  697. else
  698. skb->ip_summed = CHECKSUM_UNNECESSARY;
  699. skb->truesize = skb->len + sizeof(struct sk_buff);
  700. skb->protocol = eth_type_trans(skb, adapter->netdev);
  701. vlanf = AMAP_GET_BITS(struct amap_eth_rx_compl, vtp, rxcp);
  702. vtm = AMAP_GET_BITS(struct amap_eth_rx_compl, vtm, rxcp);
  703. /* vlanf could be wrongly set in some cards.
  704. * ignore if vtm is not set */
  705. if ((adapter->cap & 0x400) && !vtm)
  706. vlanf = 0;
  707. if (unlikely(vlanf)) {
  708. if (!adapter->vlan_grp || adapter->vlans_added == 0) {
  709. kfree_skb(skb);
  710. return;
  711. }
  712. vid = AMAP_GET_BITS(struct amap_eth_rx_compl, vlan_tag, rxcp);
  713. vid = be16_to_cpu(vid);
  714. vlan_hwaccel_receive_skb(skb, adapter->vlan_grp, vid);
  715. } else {
  716. netif_receive_skb(skb);
  717. }
  718. return;
  719. }
  720. /* Process the RX completion indicated by rxcp when GRO is enabled */
  721. static void be_rx_compl_process_gro(struct be_adapter *adapter,
  722. struct be_eth_rx_compl *rxcp)
  723. {
  724. struct be_rx_page_info *page_info;
  725. struct sk_buff *skb = NULL;
  726. struct be_queue_info *rxq = &adapter->rx_obj.q;
  727. struct be_eq_obj *eq_obj = &adapter->rx_eq;
  728. u32 num_rcvd, pkt_size, remaining, vlanf, curr_frag_len;
  729. u16 i, rxq_idx = 0, vid, j;
  730. u8 vtm;
  731. num_rcvd = AMAP_GET_BITS(struct amap_eth_rx_compl, numfrags, rxcp);
  732. /* Is it a flush compl that has no data */
  733. if (unlikely(num_rcvd == 0))
  734. return;
  735. pkt_size = AMAP_GET_BITS(struct amap_eth_rx_compl, pktsize, rxcp);
  736. vlanf = AMAP_GET_BITS(struct amap_eth_rx_compl, vtp, rxcp);
  737. rxq_idx = AMAP_GET_BITS(struct amap_eth_rx_compl, fragndx, rxcp);
  738. vtm = AMAP_GET_BITS(struct amap_eth_rx_compl, vtm, rxcp);
  739. /* vlanf could be wrongly set in some cards.
  740. * ignore if vtm is not set */
  741. if ((adapter->cap & 0x400) && !vtm)
  742. vlanf = 0;
  743. skb = napi_get_frags(&eq_obj->napi);
  744. if (!skb) {
  745. be_rx_compl_discard(adapter, rxcp);
  746. return;
  747. }
  748. remaining = pkt_size;
  749. for (i = 0, j = -1; i < num_rcvd; i++) {
  750. page_info = get_rx_page_info(adapter, rxq_idx);
  751. curr_frag_len = min(remaining, rx_frag_size);
  752. /* Coalesce all frags from the same physical page in one slot */
  753. if (i == 0 || page_info->page_offset == 0) {
  754. /* First frag or Fresh page */
  755. j++;
  756. skb_shinfo(skb)->frags[j].page = page_info->page;
  757. skb_shinfo(skb)->frags[j].page_offset =
  758. page_info->page_offset;
  759. skb_shinfo(skb)->frags[j].size = 0;
  760. } else {
  761. put_page(page_info->page);
  762. }
  763. skb_shinfo(skb)->frags[j].size += curr_frag_len;
  764. remaining -= curr_frag_len;
  765. index_inc(&rxq_idx, rxq->len);
  766. memset(page_info, 0, sizeof(*page_info));
  767. }
  768. BUG_ON(j > MAX_SKB_FRAGS);
  769. skb_shinfo(skb)->nr_frags = j + 1;
  770. skb->len = pkt_size;
  771. skb->data_len = pkt_size;
  772. skb->truesize += pkt_size;
  773. skb->ip_summed = CHECKSUM_UNNECESSARY;
  774. if (likely(!vlanf)) {
  775. napi_gro_frags(&eq_obj->napi);
  776. } else {
  777. vid = AMAP_GET_BITS(struct amap_eth_rx_compl, vlan_tag, rxcp);
  778. vid = be16_to_cpu(vid);
  779. if (!adapter->vlan_grp || adapter->vlans_added == 0)
  780. return;
  781. vlan_gro_frags(&eq_obj->napi, adapter->vlan_grp, vid);
  782. }
  783. be_rx_stats_update(adapter, pkt_size, num_rcvd);
  784. return;
  785. }
  786. static struct be_eth_rx_compl *be_rx_compl_get(struct be_adapter *adapter)
  787. {
  788. struct be_eth_rx_compl *rxcp = queue_tail_node(&adapter->rx_obj.cq);
  789. if (rxcp->dw[offsetof(struct amap_eth_rx_compl, valid) / 32] == 0)
  790. return NULL;
  791. be_dws_le_to_cpu(rxcp, sizeof(*rxcp));
  792. queue_tail_inc(&adapter->rx_obj.cq);
  793. return rxcp;
  794. }
  795. /* To reset the valid bit, we need to reset the whole word as
  796. * when walking the queue the valid entries are little-endian
  797. * and invalid entries are host endian
  798. */
  799. static inline void be_rx_compl_reset(struct be_eth_rx_compl *rxcp)
  800. {
  801. rxcp->dw[offsetof(struct amap_eth_rx_compl, valid) / 32] = 0;
  802. }
  803. static inline struct page *be_alloc_pages(u32 size)
  804. {
  805. gfp_t alloc_flags = GFP_ATOMIC;
  806. u32 order = get_order(size);
  807. if (order > 0)
  808. alloc_flags |= __GFP_COMP;
  809. return alloc_pages(alloc_flags, order);
  810. }
  811. /*
  812. * Allocate a page, split it to fragments of size rx_frag_size and post as
  813. * receive buffers to BE
  814. */
  815. static void be_post_rx_frags(struct be_adapter *adapter)
  816. {
  817. struct be_rx_page_info *page_info_tbl = adapter->rx_obj.page_info_tbl;
  818. struct be_rx_page_info *page_info = NULL, *prev_page_info = NULL;
  819. struct be_queue_info *rxq = &adapter->rx_obj.q;
  820. struct page *pagep = NULL;
  821. struct be_eth_rx_d *rxd;
  822. u64 page_dmaaddr = 0, frag_dmaaddr;
  823. u32 posted, page_offset = 0;
  824. page_info = &page_info_tbl[rxq->head];
  825. for (posted = 0; posted < MAX_RX_POST && !page_info->page; posted++) {
  826. if (!pagep) {
  827. pagep = be_alloc_pages(adapter->big_page_size);
  828. if (unlikely(!pagep)) {
  829. drvr_stats(adapter)->be_ethrx_post_fail++;
  830. break;
  831. }
  832. page_dmaaddr = pci_map_page(adapter->pdev, pagep, 0,
  833. adapter->big_page_size,
  834. PCI_DMA_FROMDEVICE);
  835. page_info->page_offset = 0;
  836. } else {
  837. get_page(pagep);
  838. page_info->page_offset = page_offset + rx_frag_size;
  839. }
  840. page_offset = page_info->page_offset;
  841. page_info->page = pagep;
  842. pci_unmap_addr_set(page_info, bus, page_dmaaddr);
  843. frag_dmaaddr = page_dmaaddr + page_info->page_offset;
  844. rxd = queue_head_node(rxq);
  845. rxd->fragpa_lo = cpu_to_le32(frag_dmaaddr & 0xFFFFFFFF);
  846. rxd->fragpa_hi = cpu_to_le32(upper_32_bits(frag_dmaaddr));
  847. /* Any space left in the current big page for another frag? */
  848. if ((page_offset + rx_frag_size + rx_frag_size) >
  849. adapter->big_page_size) {
  850. pagep = NULL;
  851. page_info->last_page_user = true;
  852. }
  853. prev_page_info = page_info;
  854. queue_head_inc(rxq);
  855. page_info = &page_info_tbl[rxq->head];
  856. }
  857. if (pagep)
  858. prev_page_info->last_page_user = true;
  859. if (posted) {
  860. atomic_add(posted, &rxq->used);
  861. be_rxq_notify(adapter, rxq->id, posted);
  862. } else if (atomic_read(&rxq->used) == 0) {
  863. /* Let be_worker replenish when memory is available */
  864. adapter->rx_post_starved = true;
  865. }
  866. return;
  867. }
  868. static struct be_eth_tx_compl *be_tx_compl_get(struct be_queue_info *tx_cq)
  869. {
  870. struct be_eth_tx_compl *txcp = queue_tail_node(tx_cq);
  871. if (txcp->dw[offsetof(struct amap_eth_tx_compl, valid) / 32] == 0)
  872. return NULL;
  873. be_dws_le_to_cpu(txcp, sizeof(*txcp));
  874. txcp->dw[offsetof(struct amap_eth_tx_compl, valid) / 32] = 0;
  875. queue_tail_inc(tx_cq);
  876. return txcp;
  877. }
  878. static void be_tx_compl_process(struct be_adapter *adapter, u16 last_index)
  879. {
  880. struct be_queue_info *txq = &adapter->tx_obj.q;
  881. struct be_eth_wrb *wrb;
  882. struct sk_buff **sent_skbs = adapter->tx_obj.sent_skb_list;
  883. struct sk_buff *sent_skb;
  884. u16 cur_index, num_wrbs = 1; /* account for hdr wrb */
  885. bool unmap_skb_hdr = true;
  886. sent_skb = sent_skbs[txq->tail];
  887. BUG_ON(!sent_skb);
  888. sent_skbs[txq->tail] = NULL;
  889. /* skip header wrb */
  890. queue_tail_inc(txq);
  891. do {
  892. cur_index = txq->tail;
  893. wrb = queue_tail_node(txq);
  894. unmap_tx_frag(adapter->pdev, wrb, (unmap_skb_hdr &&
  895. sent_skb->len > sent_skb->data_len));
  896. unmap_skb_hdr = false;
  897. num_wrbs++;
  898. queue_tail_inc(txq);
  899. } while (cur_index != last_index);
  900. atomic_sub(num_wrbs, &txq->used);
  901. kfree_skb(sent_skb);
  902. }
  903. static inline struct be_eq_entry *event_get(struct be_eq_obj *eq_obj)
  904. {
  905. struct be_eq_entry *eqe = queue_tail_node(&eq_obj->q);
  906. if (!eqe->evt)
  907. return NULL;
  908. eqe->evt = le32_to_cpu(eqe->evt);
  909. queue_tail_inc(&eq_obj->q);
  910. return eqe;
  911. }
  912. static int event_handle(struct be_adapter *adapter,
  913. struct be_eq_obj *eq_obj)
  914. {
  915. struct be_eq_entry *eqe;
  916. u16 num = 0;
  917. while ((eqe = event_get(eq_obj)) != NULL) {
  918. eqe->evt = 0;
  919. num++;
  920. }
  921. /* Deal with any spurious interrupts that come
  922. * without events
  923. */
  924. be_eq_notify(adapter, eq_obj->q.id, true, true, num);
  925. if (num)
  926. napi_schedule(&eq_obj->napi);
  927. return num;
  928. }
  929. /* Just read and notify events without processing them.
  930. * Used at the time of destroying event queues */
  931. static void be_eq_clean(struct be_adapter *adapter,
  932. struct be_eq_obj *eq_obj)
  933. {
  934. struct be_eq_entry *eqe;
  935. u16 num = 0;
  936. while ((eqe = event_get(eq_obj)) != NULL) {
  937. eqe->evt = 0;
  938. num++;
  939. }
  940. if (num)
  941. be_eq_notify(adapter, eq_obj->q.id, false, true, num);
  942. }
  943. static void be_rx_q_clean(struct be_adapter *adapter)
  944. {
  945. struct be_rx_page_info *page_info;
  946. struct be_queue_info *rxq = &adapter->rx_obj.q;
  947. struct be_queue_info *rx_cq = &adapter->rx_obj.cq;
  948. struct be_eth_rx_compl *rxcp;
  949. u16 tail;
  950. /* First cleanup pending rx completions */
  951. while ((rxcp = be_rx_compl_get(adapter)) != NULL) {
  952. be_rx_compl_discard(adapter, rxcp);
  953. be_rx_compl_reset(rxcp);
  954. be_cq_notify(adapter, rx_cq->id, true, 1);
  955. }
  956. /* Then free posted rx buffer that were not used */
  957. tail = (rxq->head + rxq->len - atomic_read(&rxq->used)) % rxq->len;
  958. for (; atomic_read(&rxq->used) > 0; index_inc(&tail, rxq->len)) {
  959. page_info = get_rx_page_info(adapter, tail);
  960. put_page(page_info->page);
  961. memset(page_info, 0, sizeof(*page_info));
  962. }
  963. BUG_ON(atomic_read(&rxq->used));
  964. }
  965. static void be_tx_compl_clean(struct be_adapter *adapter)
  966. {
  967. struct be_queue_info *tx_cq = &adapter->tx_obj.cq;
  968. struct be_queue_info *txq = &adapter->tx_obj.q;
  969. struct be_eth_tx_compl *txcp;
  970. u16 end_idx, cmpl = 0, timeo = 0;
  971. struct sk_buff **sent_skbs = adapter->tx_obj.sent_skb_list;
  972. struct sk_buff *sent_skb;
  973. bool dummy_wrb;
  974. /* Wait for a max of 200ms for all the tx-completions to arrive. */
  975. do {
  976. while ((txcp = be_tx_compl_get(tx_cq))) {
  977. end_idx = AMAP_GET_BITS(struct amap_eth_tx_compl,
  978. wrb_index, txcp);
  979. be_tx_compl_process(adapter, end_idx);
  980. cmpl++;
  981. }
  982. if (cmpl) {
  983. be_cq_notify(adapter, tx_cq->id, false, cmpl);
  984. cmpl = 0;
  985. }
  986. if (atomic_read(&txq->used) == 0 || ++timeo > 200)
  987. break;
  988. mdelay(1);
  989. } while (true);
  990. if (atomic_read(&txq->used))
  991. dev_err(&adapter->pdev->dev, "%d pending tx-completions\n",
  992. atomic_read(&txq->used));
  993. /* free posted tx for which compls will never arrive */
  994. while (atomic_read(&txq->used)) {
  995. sent_skb = sent_skbs[txq->tail];
  996. end_idx = txq->tail;
  997. index_adv(&end_idx,
  998. wrb_cnt_for_skb(sent_skb, &dummy_wrb) - 1, txq->len);
  999. be_tx_compl_process(adapter, end_idx);
  1000. }
  1001. }
  1002. static void be_mcc_queues_destroy(struct be_adapter *adapter)
  1003. {
  1004. struct be_queue_info *q;
  1005. q = &adapter->mcc_obj.q;
  1006. if (q->created)
  1007. be_cmd_q_destroy(adapter, q, QTYPE_MCCQ);
  1008. be_queue_free(adapter, q);
  1009. q = &adapter->mcc_obj.cq;
  1010. if (q->created)
  1011. be_cmd_q_destroy(adapter, q, QTYPE_CQ);
  1012. be_queue_free(adapter, q);
  1013. }
  1014. /* Must be called only after TX qs are created as MCC shares TX EQ */
  1015. static int be_mcc_queues_create(struct be_adapter *adapter)
  1016. {
  1017. struct be_queue_info *q, *cq;
  1018. /* Alloc MCC compl queue */
  1019. cq = &adapter->mcc_obj.cq;
  1020. if (be_queue_alloc(adapter, cq, MCC_CQ_LEN,
  1021. sizeof(struct be_mcc_compl)))
  1022. goto err;
  1023. /* Ask BE to create MCC compl queue; share TX's eq */
  1024. if (be_cmd_cq_create(adapter, cq, &adapter->tx_eq.q, false, true, 0))
  1025. goto mcc_cq_free;
  1026. /* Alloc MCC queue */
  1027. q = &adapter->mcc_obj.q;
  1028. if (be_queue_alloc(adapter, q, MCC_Q_LEN, sizeof(struct be_mcc_wrb)))
  1029. goto mcc_cq_destroy;
  1030. /* Ask BE to create MCC queue */
  1031. if (be_cmd_mccq_create(adapter, q, cq))
  1032. goto mcc_q_free;
  1033. return 0;
  1034. mcc_q_free:
  1035. be_queue_free(adapter, q);
  1036. mcc_cq_destroy:
  1037. be_cmd_q_destroy(adapter, cq, QTYPE_CQ);
  1038. mcc_cq_free:
  1039. be_queue_free(adapter, cq);
  1040. err:
  1041. return -1;
  1042. }
  1043. static void be_tx_queues_destroy(struct be_adapter *adapter)
  1044. {
  1045. struct be_queue_info *q;
  1046. q = &adapter->tx_obj.q;
  1047. if (q->created)
  1048. be_cmd_q_destroy(adapter, q, QTYPE_TXQ);
  1049. be_queue_free(adapter, q);
  1050. q = &adapter->tx_obj.cq;
  1051. if (q->created)
  1052. be_cmd_q_destroy(adapter, q, QTYPE_CQ);
  1053. be_queue_free(adapter, q);
  1054. /* Clear any residual events */
  1055. be_eq_clean(adapter, &adapter->tx_eq);
  1056. q = &adapter->tx_eq.q;
  1057. if (q->created)
  1058. be_cmd_q_destroy(adapter, q, QTYPE_EQ);
  1059. be_queue_free(adapter, q);
  1060. }
  1061. static int be_tx_queues_create(struct be_adapter *adapter)
  1062. {
  1063. struct be_queue_info *eq, *q, *cq;
  1064. adapter->tx_eq.max_eqd = 0;
  1065. adapter->tx_eq.min_eqd = 0;
  1066. adapter->tx_eq.cur_eqd = 96;
  1067. adapter->tx_eq.enable_aic = false;
  1068. /* Alloc Tx Event queue */
  1069. eq = &adapter->tx_eq.q;
  1070. if (be_queue_alloc(adapter, eq, EVNT_Q_LEN, sizeof(struct be_eq_entry)))
  1071. return -1;
  1072. /* Ask BE to create Tx Event queue */
  1073. if (be_cmd_eq_create(adapter, eq, adapter->tx_eq.cur_eqd))
  1074. goto tx_eq_free;
  1075. /* Alloc TX eth compl queue */
  1076. cq = &adapter->tx_obj.cq;
  1077. if (be_queue_alloc(adapter, cq, TX_CQ_LEN,
  1078. sizeof(struct be_eth_tx_compl)))
  1079. goto tx_eq_destroy;
  1080. /* Ask BE to create Tx eth compl queue */
  1081. if (be_cmd_cq_create(adapter, cq, eq, false, false, 3))
  1082. goto tx_cq_free;
  1083. /* Alloc TX eth queue */
  1084. q = &adapter->tx_obj.q;
  1085. if (be_queue_alloc(adapter, q, TX_Q_LEN, sizeof(struct be_eth_wrb)))
  1086. goto tx_cq_destroy;
  1087. /* Ask BE to create Tx eth queue */
  1088. if (be_cmd_txq_create(adapter, q, cq))
  1089. goto tx_q_free;
  1090. return 0;
  1091. tx_q_free:
  1092. be_queue_free(adapter, q);
  1093. tx_cq_destroy:
  1094. be_cmd_q_destroy(adapter, cq, QTYPE_CQ);
  1095. tx_cq_free:
  1096. be_queue_free(adapter, cq);
  1097. tx_eq_destroy:
  1098. be_cmd_q_destroy(adapter, eq, QTYPE_EQ);
  1099. tx_eq_free:
  1100. be_queue_free(adapter, eq);
  1101. return -1;
  1102. }
  1103. static void be_rx_queues_destroy(struct be_adapter *adapter)
  1104. {
  1105. struct be_queue_info *q;
  1106. q = &adapter->rx_obj.q;
  1107. if (q->created) {
  1108. be_cmd_q_destroy(adapter, q, QTYPE_RXQ);
  1109. /* After the rxq is invalidated, wait for a grace time
  1110. * of 1ms for all dma to end and the flush compl to arrive
  1111. */
  1112. mdelay(1);
  1113. be_rx_q_clean(adapter);
  1114. }
  1115. be_queue_free(adapter, q);
  1116. q = &adapter->rx_obj.cq;
  1117. if (q->created)
  1118. be_cmd_q_destroy(adapter, q, QTYPE_CQ);
  1119. be_queue_free(adapter, q);
  1120. /* Clear any residual events */
  1121. be_eq_clean(adapter, &adapter->rx_eq);
  1122. q = &adapter->rx_eq.q;
  1123. if (q->created)
  1124. be_cmd_q_destroy(adapter, q, QTYPE_EQ);
  1125. be_queue_free(adapter, q);
  1126. }
  1127. static int be_rx_queues_create(struct be_adapter *adapter)
  1128. {
  1129. struct be_queue_info *eq, *q, *cq;
  1130. int rc;
  1131. adapter->big_page_size = (1 << get_order(rx_frag_size)) * PAGE_SIZE;
  1132. adapter->rx_eq.max_eqd = BE_MAX_EQD;
  1133. adapter->rx_eq.min_eqd = 0;
  1134. adapter->rx_eq.cur_eqd = 0;
  1135. adapter->rx_eq.enable_aic = true;
  1136. /* Alloc Rx Event queue */
  1137. eq = &adapter->rx_eq.q;
  1138. rc = be_queue_alloc(adapter, eq, EVNT_Q_LEN,
  1139. sizeof(struct be_eq_entry));
  1140. if (rc)
  1141. return rc;
  1142. /* Ask BE to create Rx Event queue */
  1143. rc = be_cmd_eq_create(adapter, eq, adapter->rx_eq.cur_eqd);
  1144. if (rc)
  1145. goto rx_eq_free;
  1146. /* Alloc RX eth compl queue */
  1147. cq = &adapter->rx_obj.cq;
  1148. rc = be_queue_alloc(adapter, cq, RX_CQ_LEN,
  1149. sizeof(struct be_eth_rx_compl));
  1150. if (rc)
  1151. goto rx_eq_destroy;
  1152. /* Ask BE to create Rx eth compl queue */
  1153. rc = be_cmd_cq_create(adapter, cq, eq, false, false, 3);
  1154. if (rc)
  1155. goto rx_cq_free;
  1156. /* Alloc RX eth queue */
  1157. q = &adapter->rx_obj.q;
  1158. rc = be_queue_alloc(adapter, q, RX_Q_LEN, sizeof(struct be_eth_rx_d));
  1159. if (rc)
  1160. goto rx_cq_destroy;
  1161. /* Ask BE to create Rx eth queue */
  1162. rc = be_cmd_rxq_create(adapter, q, cq->id, rx_frag_size,
  1163. BE_MAX_JUMBO_FRAME_SIZE, adapter->if_handle, false);
  1164. if (rc)
  1165. goto rx_q_free;
  1166. return 0;
  1167. rx_q_free:
  1168. be_queue_free(adapter, q);
  1169. rx_cq_destroy:
  1170. be_cmd_q_destroy(adapter, cq, QTYPE_CQ);
  1171. rx_cq_free:
  1172. be_queue_free(adapter, cq);
  1173. rx_eq_destroy:
  1174. be_cmd_q_destroy(adapter, eq, QTYPE_EQ);
  1175. rx_eq_free:
  1176. be_queue_free(adapter, eq);
  1177. return rc;
  1178. }
  1179. /* There are 8 evt ids per func. Retruns the evt id's bit number */
  1180. static inline int be_evt_bit_get(struct be_adapter *adapter, u32 eq_id)
  1181. {
  1182. return eq_id % 8;
  1183. }
  1184. static irqreturn_t be_intx(int irq, void *dev)
  1185. {
  1186. struct be_adapter *adapter = dev;
  1187. int isr;
  1188. isr = ioread32(adapter->csr + CEV_ISR0_OFFSET +
  1189. (adapter->tx_eq.q.id/ 8) * CEV_ISR_SIZE);
  1190. if (!isr)
  1191. return IRQ_NONE;
  1192. event_handle(adapter, &adapter->tx_eq);
  1193. event_handle(adapter, &adapter->rx_eq);
  1194. return IRQ_HANDLED;
  1195. }
  1196. static irqreturn_t be_msix_rx(int irq, void *dev)
  1197. {
  1198. struct be_adapter *adapter = dev;
  1199. event_handle(adapter, &adapter->rx_eq);
  1200. return IRQ_HANDLED;
  1201. }
  1202. static irqreturn_t be_msix_tx_mcc(int irq, void *dev)
  1203. {
  1204. struct be_adapter *adapter = dev;
  1205. event_handle(adapter, &adapter->tx_eq);
  1206. return IRQ_HANDLED;
  1207. }
  1208. static inline bool do_gro(struct be_adapter *adapter,
  1209. struct be_eth_rx_compl *rxcp)
  1210. {
  1211. int err = AMAP_GET_BITS(struct amap_eth_rx_compl, err, rxcp);
  1212. int tcp_frame = AMAP_GET_BITS(struct amap_eth_rx_compl, tcpf, rxcp);
  1213. if (err)
  1214. drvr_stats(adapter)->be_rxcp_err++;
  1215. return (tcp_frame && !err) ? true : false;
  1216. }
  1217. int be_poll_rx(struct napi_struct *napi, int budget)
  1218. {
  1219. struct be_eq_obj *rx_eq = container_of(napi, struct be_eq_obj, napi);
  1220. struct be_adapter *adapter =
  1221. container_of(rx_eq, struct be_adapter, rx_eq);
  1222. struct be_queue_info *rx_cq = &adapter->rx_obj.cq;
  1223. struct be_eth_rx_compl *rxcp;
  1224. u32 work_done;
  1225. adapter->stats.drvr_stats.be_rx_polls++;
  1226. for (work_done = 0; work_done < budget; work_done++) {
  1227. rxcp = be_rx_compl_get(adapter);
  1228. if (!rxcp)
  1229. break;
  1230. if (do_gro(adapter, rxcp))
  1231. be_rx_compl_process_gro(adapter, rxcp);
  1232. else
  1233. be_rx_compl_process(adapter, rxcp);
  1234. be_rx_compl_reset(rxcp);
  1235. }
  1236. /* Refill the queue */
  1237. if (atomic_read(&adapter->rx_obj.q.used) < RX_FRAGS_REFILL_WM)
  1238. be_post_rx_frags(adapter);
  1239. /* All consumed */
  1240. if (work_done < budget) {
  1241. napi_complete(napi);
  1242. be_cq_notify(adapter, rx_cq->id, true, work_done);
  1243. } else {
  1244. /* More to be consumed; continue with interrupts disabled */
  1245. be_cq_notify(adapter, rx_cq->id, false, work_done);
  1246. }
  1247. return work_done;
  1248. }
  1249. /* As TX and MCC share the same EQ check for both TX and MCC completions.
  1250. * For TX/MCC we don't honour budget; consume everything
  1251. */
  1252. static int be_poll_tx_mcc(struct napi_struct *napi, int budget)
  1253. {
  1254. struct be_eq_obj *tx_eq = container_of(napi, struct be_eq_obj, napi);
  1255. struct be_adapter *adapter =
  1256. container_of(tx_eq, struct be_adapter, tx_eq);
  1257. struct be_queue_info *txq = &adapter->tx_obj.q;
  1258. struct be_queue_info *tx_cq = &adapter->tx_obj.cq;
  1259. struct be_eth_tx_compl *txcp;
  1260. int tx_compl = 0, mcc_compl, status = 0;
  1261. u16 end_idx;
  1262. while ((txcp = be_tx_compl_get(tx_cq))) {
  1263. end_idx = AMAP_GET_BITS(struct amap_eth_tx_compl,
  1264. wrb_index, txcp);
  1265. be_tx_compl_process(adapter, end_idx);
  1266. tx_compl++;
  1267. }
  1268. mcc_compl = be_process_mcc(adapter, &status);
  1269. napi_complete(napi);
  1270. if (mcc_compl) {
  1271. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  1272. be_cq_notify(adapter, mcc_obj->cq.id, true, mcc_compl);
  1273. }
  1274. if (tx_compl) {
  1275. be_cq_notify(adapter, adapter->tx_obj.cq.id, true, tx_compl);
  1276. /* As Tx wrbs have been freed up, wake up netdev queue if
  1277. * it was stopped due to lack of tx wrbs.
  1278. */
  1279. if (netif_queue_stopped(adapter->netdev) &&
  1280. atomic_read(&txq->used) < txq->len / 2) {
  1281. netif_wake_queue(adapter->netdev);
  1282. }
  1283. drvr_stats(adapter)->be_tx_events++;
  1284. drvr_stats(adapter)->be_tx_compl += tx_compl;
  1285. }
  1286. return 1;
  1287. }
  1288. static void be_worker(struct work_struct *work)
  1289. {
  1290. struct be_adapter *adapter =
  1291. container_of(work, struct be_adapter, work.work);
  1292. be_cmd_get_stats(adapter, &adapter->stats.cmd);
  1293. /* Set EQ delay */
  1294. be_rx_eqd_update(adapter);
  1295. be_tx_rate_update(adapter);
  1296. be_rx_rate_update(adapter);
  1297. if (adapter->rx_post_starved) {
  1298. adapter->rx_post_starved = false;
  1299. be_post_rx_frags(adapter);
  1300. }
  1301. schedule_delayed_work(&adapter->work, msecs_to_jiffies(1000));
  1302. }
  1303. static void be_msix_disable(struct be_adapter *adapter)
  1304. {
  1305. if (adapter->msix_enabled) {
  1306. pci_disable_msix(adapter->pdev);
  1307. adapter->msix_enabled = false;
  1308. }
  1309. }
  1310. static void be_msix_enable(struct be_adapter *adapter)
  1311. {
  1312. int i, status;
  1313. for (i = 0; i < BE_NUM_MSIX_VECTORS; i++)
  1314. adapter->msix_entries[i].entry = i;
  1315. status = pci_enable_msix(adapter->pdev, adapter->msix_entries,
  1316. BE_NUM_MSIX_VECTORS);
  1317. if (status == 0)
  1318. adapter->msix_enabled = true;
  1319. return;
  1320. }
  1321. static inline int be_msix_vec_get(struct be_adapter *adapter, u32 eq_id)
  1322. {
  1323. return adapter->msix_entries[
  1324. be_evt_bit_get(adapter, eq_id)].vector;
  1325. }
  1326. static int be_request_irq(struct be_adapter *adapter,
  1327. struct be_eq_obj *eq_obj,
  1328. void *handler, char *desc)
  1329. {
  1330. struct net_device *netdev = adapter->netdev;
  1331. int vec;
  1332. sprintf(eq_obj->desc, "%s-%s", netdev->name, desc);
  1333. vec = be_msix_vec_get(adapter, eq_obj->q.id);
  1334. return request_irq(vec, handler, 0, eq_obj->desc, adapter);
  1335. }
  1336. static void be_free_irq(struct be_adapter *adapter, struct be_eq_obj *eq_obj)
  1337. {
  1338. int vec = be_msix_vec_get(adapter, eq_obj->q.id);
  1339. free_irq(vec, adapter);
  1340. }
  1341. static int be_msix_register(struct be_adapter *adapter)
  1342. {
  1343. int status;
  1344. status = be_request_irq(adapter, &adapter->tx_eq, be_msix_tx_mcc, "tx");
  1345. if (status)
  1346. goto err;
  1347. status = be_request_irq(adapter, &adapter->rx_eq, be_msix_rx, "rx");
  1348. if (status)
  1349. goto free_tx_irq;
  1350. return 0;
  1351. free_tx_irq:
  1352. be_free_irq(adapter, &adapter->tx_eq);
  1353. err:
  1354. dev_warn(&adapter->pdev->dev,
  1355. "MSIX Request IRQ failed - err %d\n", status);
  1356. pci_disable_msix(adapter->pdev);
  1357. adapter->msix_enabled = false;
  1358. return status;
  1359. }
  1360. static int be_irq_register(struct be_adapter *adapter)
  1361. {
  1362. struct net_device *netdev = adapter->netdev;
  1363. int status;
  1364. if (adapter->msix_enabled) {
  1365. status = be_msix_register(adapter);
  1366. if (status == 0)
  1367. goto done;
  1368. }
  1369. /* INTx */
  1370. netdev->irq = adapter->pdev->irq;
  1371. status = request_irq(netdev->irq, be_intx, IRQF_SHARED, netdev->name,
  1372. adapter);
  1373. if (status) {
  1374. dev_err(&adapter->pdev->dev,
  1375. "INTx request IRQ failed - err %d\n", status);
  1376. return status;
  1377. }
  1378. done:
  1379. adapter->isr_registered = true;
  1380. return 0;
  1381. }
  1382. static void be_irq_unregister(struct be_adapter *adapter)
  1383. {
  1384. struct net_device *netdev = adapter->netdev;
  1385. if (!adapter->isr_registered)
  1386. return;
  1387. /* INTx */
  1388. if (!adapter->msix_enabled) {
  1389. free_irq(netdev->irq, adapter);
  1390. goto done;
  1391. }
  1392. /* MSIx */
  1393. be_free_irq(adapter, &adapter->tx_eq);
  1394. be_free_irq(adapter, &adapter->rx_eq);
  1395. done:
  1396. adapter->isr_registered = false;
  1397. return;
  1398. }
  1399. static int be_open(struct net_device *netdev)
  1400. {
  1401. struct be_adapter *adapter = netdev_priv(netdev);
  1402. struct be_eq_obj *rx_eq = &adapter->rx_eq;
  1403. struct be_eq_obj *tx_eq = &adapter->tx_eq;
  1404. bool link_up;
  1405. int status;
  1406. u8 mac_speed;
  1407. u16 link_speed;
  1408. /* First time posting */
  1409. be_post_rx_frags(adapter);
  1410. napi_enable(&rx_eq->napi);
  1411. napi_enable(&tx_eq->napi);
  1412. be_irq_register(adapter);
  1413. be_intr_set(adapter, true);
  1414. /* The evt queues are created in unarmed state; arm them */
  1415. be_eq_notify(adapter, rx_eq->q.id, true, false, 0);
  1416. be_eq_notify(adapter, tx_eq->q.id, true, false, 0);
  1417. /* Rx compl queue may be in unarmed state; rearm it */
  1418. be_cq_notify(adapter, adapter->rx_obj.cq.id, true, 0);
  1419. /* Now that interrupts are on we can process async mcc */
  1420. be_async_mcc_enable(adapter);
  1421. status = be_cmd_link_status_query(adapter, &link_up, &mac_speed,
  1422. &link_speed);
  1423. if (status)
  1424. goto ret_sts;
  1425. be_link_status_update(adapter, link_up);
  1426. status = be_vid_config(adapter);
  1427. if (status)
  1428. goto ret_sts;
  1429. status = be_cmd_set_flow_control(adapter,
  1430. adapter->tx_fc, adapter->rx_fc);
  1431. if (status)
  1432. goto ret_sts;
  1433. schedule_delayed_work(&adapter->work, msecs_to_jiffies(100));
  1434. ret_sts:
  1435. return status;
  1436. }
  1437. static int be_setup_wol(struct be_adapter *adapter, bool enable)
  1438. {
  1439. struct be_dma_mem cmd;
  1440. int status = 0;
  1441. u8 mac[ETH_ALEN];
  1442. memset(mac, 0, ETH_ALEN);
  1443. cmd.size = sizeof(struct be_cmd_req_acpi_wol_magic_config);
  1444. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  1445. if (cmd.va == NULL)
  1446. return -1;
  1447. memset(cmd.va, 0, cmd.size);
  1448. if (enable) {
  1449. status = pci_write_config_dword(adapter->pdev,
  1450. PCICFG_PM_CONTROL_OFFSET, PCICFG_PM_CONTROL_MASK);
  1451. if (status) {
  1452. dev_err(&adapter->pdev->dev,
  1453. "Could not enable Wake-on-lan\n");
  1454. pci_free_consistent(adapter->pdev, cmd.size, cmd.va,
  1455. cmd.dma);
  1456. return status;
  1457. }
  1458. status = be_cmd_enable_magic_wol(adapter,
  1459. adapter->netdev->dev_addr, &cmd);
  1460. pci_enable_wake(adapter->pdev, PCI_D3hot, 1);
  1461. pci_enable_wake(adapter->pdev, PCI_D3cold, 1);
  1462. } else {
  1463. status = be_cmd_enable_magic_wol(adapter, mac, &cmd);
  1464. pci_enable_wake(adapter->pdev, PCI_D3hot, 0);
  1465. pci_enable_wake(adapter->pdev, PCI_D3cold, 0);
  1466. }
  1467. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  1468. return status;
  1469. }
  1470. static int be_setup(struct be_adapter *adapter)
  1471. {
  1472. struct net_device *netdev = adapter->netdev;
  1473. u32 cap_flags, en_flags;
  1474. int status;
  1475. cap_flags = BE_IF_FLAGS_UNTAGGED | BE_IF_FLAGS_BROADCAST |
  1476. BE_IF_FLAGS_MCAST_PROMISCUOUS |
  1477. BE_IF_FLAGS_PROMISCUOUS |
  1478. BE_IF_FLAGS_PASS_L3L4_ERRORS;
  1479. en_flags = BE_IF_FLAGS_UNTAGGED | BE_IF_FLAGS_BROADCAST |
  1480. BE_IF_FLAGS_PASS_L3L4_ERRORS;
  1481. status = be_cmd_if_create(adapter, cap_flags, en_flags,
  1482. netdev->dev_addr, false/* pmac_invalid */,
  1483. &adapter->if_handle, &adapter->pmac_id);
  1484. if (status != 0)
  1485. goto do_none;
  1486. status = be_tx_queues_create(adapter);
  1487. if (status != 0)
  1488. goto if_destroy;
  1489. status = be_rx_queues_create(adapter);
  1490. if (status != 0)
  1491. goto tx_qs_destroy;
  1492. status = be_mcc_queues_create(adapter);
  1493. if (status != 0)
  1494. goto rx_qs_destroy;
  1495. adapter->link_speed = -1;
  1496. return 0;
  1497. rx_qs_destroy:
  1498. be_rx_queues_destroy(adapter);
  1499. tx_qs_destroy:
  1500. be_tx_queues_destroy(adapter);
  1501. if_destroy:
  1502. be_cmd_if_destroy(adapter, adapter->if_handle);
  1503. do_none:
  1504. return status;
  1505. }
  1506. static int be_clear(struct be_adapter *adapter)
  1507. {
  1508. be_mcc_queues_destroy(adapter);
  1509. be_rx_queues_destroy(adapter);
  1510. be_tx_queues_destroy(adapter);
  1511. be_cmd_if_destroy(adapter, adapter->if_handle);
  1512. /* tell fw we're done with firing cmds */
  1513. be_cmd_fw_clean(adapter);
  1514. return 0;
  1515. }
  1516. static int be_close(struct net_device *netdev)
  1517. {
  1518. struct be_adapter *adapter = netdev_priv(netdev);
  1519. struct be_eq_obj *rx_eq = &adapter->rx_eq;
  1520. struct be_eq_obj *tx_eq = &adapter->tx_eq;
  1521. int vec;
  1522. cancel_delayed_work_sync(&adapter->work);
  1523. be_async_mcc_disable(adapter);
  1524. netif_stop_queue(netdev);
  1525. netif_carrier_off(netdev);
  1526. adapter->link_up = false;
  1527. be_intr_set(adapter, false);
  1528. if (adapter->msix_enabled) {
  1529. vec = be_msix_vec_get(adapter, tx_eq->q.id);
  1530. synchronize_irq(vec);
  1531. vec = be_msix_vec_get(adapter, rx_eq->q.id);
  1532. synchronize_irq(vec);
  1533. } else {
  1534. synchronize_irq(netdev->irq);
  1535. }
  1536. be_irq_unregister(adapter);
  1537. napi_disable(&rx_eq->napi);
  1538. napi_disable(&tx_eq->napi);
  1539. /* Wait for all pending tx completions to arrive so that
  1540. * all tx skbs are freed.
  1541. */
  1542. be_tx_compl_clean(adapter);
  1543. return 0;
  1544. }
  1545. #define FW_FILE_HDR_SIGN "ServerEngines Corp. "
  1546. char flash_cookie[2][16] = {"*** SE FLAS",
  1547. "H DIRECTORY *** "};
  1548. static bool be_flash_redboot(struct be_adapter *adapter,
  1549. const u8 *p, u32 img_start, int image_size,
  1550. int hdr_size)
  1551. {
  1552. u32 crc_offset;
  1553. u8 flashed_crc[4];
  1554. int status;
  1555. crc_offset = hdr_size + img_start + image_size - 4;
  1556. p += crc_offset;
  1557. status = be_cmd_get_flash_crc(adapter, flashed_crc,
  1558. (img_start + image_size - 4));
  1559. if (status) {
  1560. dev_err(&adapter->pdev->dev,
  1561. "could not get crc from flash, not flashing redboot\n");
  1562. return false;
  1563. }
  1564. /*update redboot only if crc does not match*/
  1565. if (!memcmp(flashed_crc, p, 4))
  1566. return false;
  1567. else
  1568. return true;
  1569. }
  1570. static int be_flash_data(struct be_adapter *adapter,
  1571. const struct firmware *fw,
  1572. struct be_dma_mem *flash_cmd, int num_of_images)
  1573. {
  1574. int status = 0, i, filehdr_size = 0;
  1575. u32 total_bytes = 0, flash_op;
  1576. int num_bytes;
  1577. const u8 *p = fw->data;
  1578. struct be_cmd_write_flashrom *req = flash_cmd->va;
  1579. struct flash_comp *pflashcomp;
  1580. int num_comp;
  1581. struct flash_comp gen3_flash_types[9] = {
  1582. { FLASH_iSCSI_PRIMARY_IMAGE_START_g3, IMG_TYPE_ISCSI_ACTIVE,
  1583. FLASH_IMAGE_MAX_SIZE_g3},
  1584. { FLASH_REDBOOT_START_g3, IMG_TYPE_REDBOOT,
  1585. FLASH_REDBOOT_IMAGE_MAX_SIZE_g3},
  1586. { FLASH_iSCSI_BIOS_START_g3, IMG_TYPE_BIOS,
  1587. FLASH_BIOS_IMAGE_MAX_SIZE_g3},
  1588. { FLASH_PXE_BIOS_START_g3, IMG_TYPE_PXE_BIOS,
  1589. FLASH_BIOS_IMAGE_MAX_SIZE_g3},
  1590. { FLASH_FCoE_BIOS_START_g3, IMG_TYPE_FCOE_BIOS,
  1591. FLASH_BIOS_IMAGE_MAX_SIZE_g3},
  1592. { FLASH_iSCSI_BACKUP_IMAGE_START_g3, IMG_TYPE_ISCSI_BACKUP,
  1593. FLASH_IMAGE_MAX_SIZE_g3},
  1594. { FLASH_FCoE_PRIMARY_IMAGE_START_g3, IMG_TYPE_FCOE_FW_ACTIVE,
  1595. FLASH_IMAGE_MAX_SIZE_g3},
  1596. { FLASH_FCoE_BACKUP_IMAGE_START_g3, IMG_TYPE_FCOE_FW_BACKUP,
  1597. FLASH_IMAGE_MAX_SIZE_g3},
  1598. { FLASH_NCSI_START_g3, IMG_TYPE_NCSI_FW,
  1599. FLASH_NCSI_IMAGE_MAX_SIZE_g3}
  1600. };
  1601. struct flash_comp gen2_flash_types[8] = {
  1602. { FLASH_iSCSI_PRIMARY_IMAGE_START_g2, IMG_TYPE_ISCSI_ACTIVE,
  1603. FLASH_IMAGE_MAX_SIZE_g2},
  1604. { FLASH_REDBOOT_START_g2, IMG_TYPE_REDBOOT,
  1605. FLASH_REDBOOT_IMAGE_MAX_SIZE_g2},
  1606. { FLASH_iSCSI_BIOS_START_g2, IMG_TYPE_BIOS,
  1607. FLASH_BIOS_IMAGE_MAX_SIZE_g2},
  1608. { FLASH_PXE_BIOS_START_g2, IMG_TYPE_PXE_BIOS,
  1609. FLASH_BIOS_IMAGE_MAX_SIZE_g2},
  1610. { FLASH_FCoE_BIOS_START_g2, IMG_TYPE_FCOE_BIOS,
  1611. FLASH_BIOS_IMAGE_MAX_SIZE_g2},
  1612. { FLASH_iSCSI_BACKUP_IMAGE_START_g2, IMG_TYPE_ISCSI_BACKUP,
  1613. FLASH_IMAGE_MAX_SIZE_g2},
  1614. { FLASH_FCoE_PRIMARY_IMAGE_START_g2, IMG_TYPE_FCOE_FW_ACTIVE,
  1615. FLASH_IMAGE_MAX_SIZE_g2},
  1616. { FLASH_FCoE_BACKUP_IMAGE_START_g2, IMG_TYPE_FCOE_FW_BACKUP,
  1617. FLASH_IMAGE_MAX_SIZE_g2}
  1618. };
  1619. if (adapter->generation == BE_GEN3) {
  1620. pflashcomp = gen3_flash_types;
  1621. filehdr_size = sizeof(struct flash_file_hdr_g3);
  1622. num_comp = 9;
  1623. } else {
  1624. pflashcomp = gen2_flash_types;
  1625. filehdr_size = sizeof(struct flash_file_hdr_g2);
  1626. num_comp = 8;
  1627. }
  1628. for (i = 0; i < num_comp; i++) {
  1629. if ((pflashcomp[i].optype == IMG_TYPE_NCSI_FW) &&
  1630. memcmp(adapter->fw_ver, "3.102.148.0", 11) < 0)
  1631. continue;
  1632. if ((pflashcomp[i].optype == IMG_TYPE_REDBOOT) &&
  1633. (!be_flash_redboot(adapter, fw->data,
  1634. pflashcomp[i].offset, pflashcomp[i].size,
  1635. filehdr_size)))
  1636. continue;
  1637. p = fw->data;
  1638. p += filehdr_size + pflashcomp[i].offset
  1639. + (num_of_images * sizeof(struct image_hdr));
  1640. if (p + pflashcomp[i].size > fw->data + fw->size)
  1641. return -1;
  1642. total_bytes = pflashcomp[i].size;
  1643. while (total_bytes) {
  1644. if (total_bytes > 32*1024)
  1645. num_bytes = 32*1024;
  1646. else
  1647. num_bytes = total_bytes;
  1648. total_bytes -= num_bytes;
  1649. if (!total_bytes)
  1650. flash_op = FLASHROM_OPER_FLASH;
  1651. else
  1652. flash_op = FLASHROM_OPER_SAVE;
  1653. memcpy(req->params.data_buf, p, num_bytes);
  1654. p += num_bytes;
  1655. status = be_cmd_write_flashrom(adapter, flash_cmd,
  1656. pflashcomp[i].optype, flash_op, num_bytes);
  1657. if (status) {
  1658. dev_err(&adapter->pdev->dev,
  1659. "cmd to write to flash rom failed.\n");
  1660. return -1;
  1661. }
  1662. yield();
  1663. }
  1664. }
  1665. return 0;
  1666. }
  1667. static int get_ufigen_type(struct flash_file_hdr_g2 *fhdr)
  1668. {
  1669. if (fhdr == NULL)
  1670. return 0;
  1671. if (fhdr->build[0] == '3')
  1672. return BE_GEN3;
  1673. else if (fhdr->build[0] == '2')
  1674. return BE_GEN2;
  1675. else
  1676. return 0;
  1677. }
  1678. int be_load_fw(struct be_adapter *adapter, u8 *func)
  1679. {
  1680. char fw_file[ETHTOOL_FLASH_MAX_FILENAME];
  1681. const struct firmware *fw;
  1682. struct flash_file_hdr_g2 *fhdr;
  1683. struct flash_file_hdr_g3 *fhdr3;
  1684. struct image_hdr *img_hdr_ptr = NULL;
  1685. struct be_dma_mem flash_cmd;
  1686. int status, i = 0;
  1687. const u8 *p;
  1688. strcpy(fw_file, func);
  1689. status = request_firmware(&fw, fw_file, &adapter->pdev->dev);
  1690. if (status)
  1691. goto fw_exit;
  1692. p = fw->data;
  1693. fhdr = (struct flash_file_hdr_g2 *) p;
  1694. dev_info(&adapter->pdev->dev, "Flashing firmware file %s\n", fw_file);
  1695. flash_cmd.size = sizeof(struct be_cmd_write_flashrom) + 32*1024;
  1696. flash_cmd.va = pci_alloc_consistent(adapter->pdev, flash_cmd.size,
  1697. &flash_cmd.dma);
  1698. if (!flash_cmd.va) {
  1699. status = -ENOMEM;
  1700. dev_err(&adapter->pdev->dev,
  1701. "Memory allocation failure while flashing\n");
  1702. goto fw_exit;
  1703. }
  1704. if ((adapter->generation == BE_GEN3) &&
  1705. (get_ufigen_type(fhdr) == BE_GEN3)) {
  1706. fhdr3 = (struct flash_file_hdr_g3 *) fw->data;
  1707. for (i = 0; i < fhdr3->num_imgs; i++) {
  1708. img_hdr_ptr = (struct image_hdr *) (fw->data +
  1709. (sizeof(struct flash_file_hdr_g3) +
  1710. i * sizeof(struct image_hdr)));
  1711. if (img_hdr_ptr->imageid == 1) {
  1712. status = be_flash_data(adapter, fw,
  1713. &flash_cmd, fhdr3->num_imgs);
  1714. }
  1715. }
  1716. } else if ((adapter->generation == BE_GEN2) &&
  1717. (get_ufigen_type(fhdr) == BE_GEN2)) {
  1718. status = be_flash_data(adapter, fw, &flash_cmd, 0);
  1719. } else {
  1720. dev_err(&adapter->pdev->dev,
  1721. "UFI and Interface are not compatible for flashing\n");
  1722. status = -1;
  1723. }
  1724. pci_free_consistent(adapter->pdev, flash_cmd.size, flash_cmd.va,
  1725. flash_cmd.dma);
  1726. if (status) {
  1727. dev_err(&adapter->pdev->dev, "Firmware load error\n");
  1728. goto fw_exit;
  1729. }
  1730. dev_info(&adapter->pdev->dev, "Firmware flashed successfully\n");
  1731. fw_exit:
  1732. release_firmware(fw);
  1733. return status;
  1734. }
  1735. static struct net_device_ops be_netdev_ops = {
  1736. .ndo_open = be_open,
  1737. .ndo_stop = be_close,
  1738. .ndo_start_xmit = be_xmit,
  1739. .ndo_get_stats = be_get_stats,
  1740. .ndo_set_rx_mode = be_set_multicast_list,
  1741. .ndo_set_mac_address = be_mac_addr_set,
  1742. .ndo_change_mtu = be_change_mtu,
  1743. .ndo_validate_addr = eth_validate_addr,
  1744. .ndo_vlan_rx_register = be_vlan_register,
  1745. .ndo_vlan_rx_add_vid = be_vlan_add_vid,
  1746. .ndo_vlan_rx_kill_vid = be_vlan_rem_vid,
  1747. };
  1748. static void be_netdev_init(struct net_device *netdev)
  1749. {
  1750. struct be_adapter *adapter = netdev_priv(netdev);
  1751. netdev->features |= NETIF_F_SG | NETIF_F_HW_VLAN_RX | NETIF_F_TSO |
  1752. NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_FILTER | NETIF_F_HW_CSUM |
  1753. NETIF_F_GRO;
  1754. netdev->vlan_features |= NETIF_F_SG | NETIF_F_TSO | NETIF_F_HW_CSUM;
  1755. netdev->flags |= IFF_MULTICAST;
  1756. adapter->rx_csum = true;
  1757. /* Default settings for Rx and Tx flow control */
  1758. adapter->rx_fc = true;
  1759. adapter->tx_fc = true;
  1760. netif_set_gso_max_size(netdev, 65535);
  1761. BE_SET_NETDEV_OPS(netdev, &be_netdev_ops);
  1762. SET_ETHTOOL_OPS(netdev, &be_ethtool_ops);
  1763. netif_napi_add(netdev, &adapter->rx_eq.napi, be_poll_rx,
  1764. BE_NAPI_WEIGHT);
  1765. netif_napi_add(netdev, &adapter->tx_eq.napi, be_poll_tx_mcc,
  1766. BE_NAPI_WEIGHT);
  1767. netif_carrier_off(netdev);
  1768. netif_stop_queue(netdev);
  1769. }
  1770. static void be_unmap_pci_bars(struct be_adapter *adapter)
  1771. {
  1772. if (adapter->csr)
  1773. iounmap(adapter->csr);
  1774. if (adapter->db)
  1775. iounmap(adapter->db);
  1776. if (adapter->pcicfg)
  1777. iounmap(adapter->pcicfg);
  1778. }
  1779. static int be_map_pci_bars(struct be_adapter *adapter)
  1780. {
  1781. u8 __iomem *addr;
  1782. int pcicfg_reg;
  1783. addr = ioremap_nocache(pci_resource_start(adapter->pdev, 2),
  1784. pci_resource_len(adapter->pdev, 2));
  1785. if (addr == NULL)
  1786. return -ENOMEM;
  1787. adapter->csr = addr;
  1788. addr = ioremap_nocache(pci_resource_start(adapter->pdev, 4),
  1789. 128 * 1024);
  1790. if (addr == NULL)
  1791. goto pci_map_err;
  1792. adapter->db = addr;
  1793. if (adapter->generation == BE_GEN2)
  1794. pcicfg_reg = 1;
  1795. else
  1796. pcicfg_reg = 0;
  1797. addr = ioremap_nocache(pci_resource_start(adapter->pdev, pcicfg_reg),
  1798. pci_resource_len(adapter->pdev, pcicfg_reg));
  1799. if (addr == NULL)
  1800. goto pci_map_err;
  1801. adapter->pcicfg = addr;
  1802. return 0;
  1803. pci_map_err:
  1804. be_unmap_pci_bars(adapter);
  1805. return -ENOMEM;
  1806. }
  1807. static void be_ctrl_cleanup(struct be_adapter *adapter)
  1808. {
  1809. struct be_dma_mem *mem = &adapter->mbox_mem_alloced;
  1810. be_unmap_pci_bars(adapter);
  1811. if (mem->va)
  1812. pci_free_consistent(adapter->pdev, mem->size,
  1813. mem->va, mem->dma);
  1814. mem = &adapter->mc_cmd_mem;
  1815. if (mem->va)
  1816. pci_free_consistent(adapter->pdev, mem->size,
  1817. mem->va, mem->dma);
  1818. }
  1819. static int be_ctrl_init(struct be_adapter *adapter)
  1820. {
  1821. struct be_dma_mem *mbox_mem_alloc = &adapter->mbox_mem_alloced;
  1822. struct be_dma_mem *mbox_mem_align = &adapter->mbox_mem;
  1823. struct be_dma_mem *mc_cmd_mem = &adapter->mc_cmd_mem;
  1824. int status;
  1825. status = be_map_pci_bars(adapter);
  1826. if (status)
  1827. goto done;
  1828. mbox_mem_alloc->size = sizeof(struct be_mcc_mailbox) + 16;
  1829. mbox_mem_alloc->va = pci_alloc_consistent(adapter->pdev,
  1830. mbox_mem_alloc->size, &mbox_mem_alloc->dma);
  1831. if (!mbox_mem_alloc->va) {
  1832. status = -ENOMEM;
  1833. goto unmap_pci_bars;
  1834. }
  1835. mbox_mem_align->size = sizeof(struct be_mcc_mailbox);
  1836. mbox_mem_align->va = PTR_ALIGN(mbox_mem_alloc->va, 16);
  1837. mbox_mem_align->dma = PTR_ALIGN(mbox_mem_alloc->dma, 16);
  1838. memset(mbox_mem_align->va, 0, sizeof(struct be_mcc_mailbox));
  1839. mc_cmd_mem->size = sizeof(struct be_cmd_req_mcast_mac_config);
  1840. mc_cmd_mem->va = pci_alloc_consistent(adapter->pdev, mc_cmd_mem->size,
  1841. &mc_cmd_mem->dma);
  1842. if (mc_cmd_mem->va == NULL) {
  1843. status = -ENOMEM;
  1844. goto free_mbox;
  1845. }
  1846. memset(mc_cmd_mem->va, 0, mc_cmd_mem->size);
  1847. spin_lock_init(&adapter->mbox_lock);
  1848. spin_lock_init(&adapter->mcc_lock);
  1849. spin_lock_init(&adapter->mcc_cq_lock);
  1850. pci_save_state(adapter->pdev);
  1851. return 0;
  1852. free_mbox:
  1853. pci_free_consistent(adapter->pdev, mbox_mem_alloc->size,
  1854. mbox_mem_alloc->va, mbox_mem_alloc->dma);
  1855. unmap_pci_bars:
  1856. be_unmap_pci_bars(adapter);
  1857. done:
  1858. return status;
  1859. }
  1860. static void be_stats_cleanup(struct be_adapter *adapter)
  1861. {
  1862. struct be_stats_obj *stats = &adapter->stats;
  1863. struct be_dma_mem *cmd = &stats->cmd;
  1864. if (cmd->va)
  1865. pci_free_consistent(adapter->pdev, cmd->size,
  1866. cmd->va, cmd->dma);
  1867. }
  1868. static int be_stats_init(struct be_adapter *adapter)
  1869. {
  1870. struct be_stats_obj *stats = &adapter->stats;
  1871. struct be_dma_mem *cmd = &stats->cmd;
  1872. cmd->size = sizeof(struct be_cmd_req_get_stats);
  1873. cmd->va = pci_alloc_consistent(adapter->pdev, cmd->size, &cmd->dma);
  1874. if (cmd->va == NULL)
  1875. return -1;
  1876. memset(cmd->va, 0, cmd->size);
  1877. return 0;
  1878. }
  1879. static void __devexit be_remove(struct pci_dev *pdev)
  1880. {
  1881. struct be_adapter *adapter = pci_get_drvdata(pdev);
  1882. if (!adapter)
  1883. return;
  1884. unregister_netdev(adapter->netdev);
  1885. be_clear(adapter);
  1886. be_stats_cleanup(adapter);
  1887. be_ctrl_cleanup(adapter);
  1888. be_msix_disable(adapter);
  1889. pci_set_drvdata(pdev, NULL);
  1890. pci_release_regions(pdev);
  1891. pci_disable_device(pdev);
  1892. free_netdev(adapter->netdev);
  1893. }
  1894. static int be_get_config(struct be_adapter *adapter)
  1895. {
  1896. int status;
  1897. u8 mac[ETH_ALEN];
  1898. status = be_cmd_get_fw_ver(adapter, adapter->fw_ver);
  1899. if (status)
  1900. return status;
  1901. status = be_cmd_query_fw_cfg(adapter,
  1902. &adapter->port_num, &adapter->cap);
  1903. if (status)
  1904. return status;
  1905. memset(mac, 0, ETH_ALEN);
  1906. status = be_cmd_mac_addr_query(adapter, mac,
  1907. MAC_ADDRESS_TYPE_NETWORK, true /*permanent */, 0);
  1908. if (status)
  1909. return status;
  1910. if (!is_valid_ether_addr(mac))
  1911. return -EADDRNOTAVAIL;
  1912. memcpy(adapter->netdev->dev_addr, mac, ETH_ALEN);
  1913. memcpy(adapter->netdev->perm_addr, mac, ETH_ALEN);
  1914. if (adapter->cap & 0x400)
  1915. adapter->max_vlans = BE_NUM_VLANS_SUPPORTED/4;
  1916. else
  1917. adapter->max_vlans = BE_NUM_VLANS_SUPPORTED;
  1918. return 0;
  1919. }
  1920. static int __devinit be_probe(struct pci_dev *pdev,
  1921. const struct pci_device_id *pdev_id)
  1922. {
  1923. int status = 0;
  1924. struct be_adapter *adapter;
  1925. struct net_device *netdev;
  1926. status = pci_enable_device(pdev);
  1927. if (status)
  1928. goto do_none;
  1929. status = pci_request_regions(pdev, DRV_NAME);
  1930. if (status)
  1931. goto disable_dev;
  1932. pci_set_master(pdev);
  1933. netdev = alloc_etherdev(sizeof(struct be_adapter));
  1934. if (netdev == NULL) {
  1935. status = -ENOMEM;
  1936. goto rel_reg;
  1937. }
  1938. adapter = netdev_priv(netdev);
  1939. switch (pdev->device) {
  1940. case BE_DEVICE_ID1:
  1941. case OC_DEVICE_ID1:
  1942. adapter->generation = BE_GEN2;
  1943. break;
  1944. case BE_DEVICE_ID2:
  1945. case OC_DEVICE_ID2:
  1946. adapter->generation = BE_GEN3;
  1947. break;
  1948. default:
  1949. adapter->generation = 0;
  1950. }
  1951. adapter->pdev = pdev;
  1952. pci_set_drvdata(pdev, adapter);
  1953. adapter->netdev = netdev;
  1954. be_netdev_init(netdev);
  1955. SET_NETDEV_DEV(netdev, &pdev->dev);
  1956. be_msix_enable(adapter);
  1957. status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  1958. if (!status) {
  1959. netdev->features |= NETIF_F_HIGHDMA;
  1960. } else {
  1961. status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1962. if (status) {
  1963. dev_err(&pdev->dev, "Could not set PCI DMA Mask\n");
  1964. goto free_netdev;
  1965. }
  1966. }
  1967. status = be_ctrl_init(adapter);
  1968. if (status)
  1969. goto free_netdev;
  1970. /* sync up with fw's ready state */
  1971. status = be_cmd_POST(adapter);
  1972. if (status)
  1973. goto ctrl_clean;
  1974. /* tell fw we're ready to fire cmds */
  1975. status = be_cmd_fw_init(adapter);
  1976. if (status)
  1977. goto ctrl_clean;
  1978. status = be_cmd_reset_function(adapter);
  1979. if (status)
  1980. goto ctrl_clean;
  1981. status = be_stats_init(adapter);
  1982. if (status)
  1983. goto ctrl_clean;
  1984. status = be_get_config(adapter);
  1985. if (status)
  1986. goto stats_clean;
  1987. INIT_DELAYED_WORK(&adapter->work, be_worker);
  1988. status = be_setup(adapter);
  1989. if (status)
  1990. goto stats_clean;
  1991. status = register_netdev(netdev);
  1992. if (status != 0)
  1993. goto unsetup;
  1994. dev_info(&pdev->dev, "%s port %d\n", nic_name(pdev), adapter->port_num);
  1995. return 0;
  1996. unsetup:
  1997. be_clear(adapter);
  1998. stats_clean:
  1999. be_stats_cleanup(adapter);
  2000. ctrl_clean:
  2001. be_ctrl_cleanup(adapter);
  2002. free_netdev:
  2003. be_msix_disable(adapter);
  2004. free_netdev(adapter->netdev);
  2005. pci_set_drvdata(pdev, NULL);
  2006. rel_reg:
  2007. pci_release_regions(pdev);
  2008. disable_dev:
  2009. pci_disable_device(pdev);
  2010. do_none:
  2011. dev_err(&pdev->dev, "%s initialization failed\n", nic_name(pdev));
  2012. return status;
  2013. }
  2014. static int be_suspend(struct pci_dev *pdev, pm_message_t state)
  2015. {
  2016. struct be_adapter *adapter = pci_get_drvdata(pdev);
  2017. struct net_device *netdev = adapter->netdev;
  2018. if (adapter->wol)
  2019. be_setup_wol(adapter, true);
  2020. netif_device_detach(netdev);
  2021. if (netif_running(netdev)) {
  2022. rtnl_lock();
  2023. be_close(netdev);
  2024. rtnl_unlock();
  2025. }
  2026. be_cmd_get_flow_control(adapter, &adapter->tx_fc, &adapter->rx_fc);
  2027. be_clear(adapter);
  2028. pci_save_state(pdev);
  2029. pci_disable_device(pdev);
  2030. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2031. return 0;
  2032. }
  2033. static int be_resume(struct pci_dev *pdev)
  2034. {
  2035. int status = 0;
  2036. struct be_adapter *adapter = pci_get_drvdata(pdev);
  2037. struct net_device *netdev = adapter->netdev;
  2038. netif_device_detach(netdev);
  2039. status = pci_enable_device(pdev);
  2040. if (status)
  2041. return status;
  2042. pci_set_power_state(pdev, 0);
  2043. pci_restore_state(pdev);
  2044. /* tell fw we're ready to fire cmds */
  2045. status = be_cmd_fw_init(adapter);
  2046. if (status)
  2047. return status;
  2048. be_setup(adapter);
  2049. if (netif_running(netdev)) {
  2050. rtnl_lock();
  2051. be_open(netdev);
  2052. rtnl_unlock();
  2053. }
  2054. netif_device_attach(netdev);
  2055. if (adapter->wol)
  2056. be_setup_wol(adapter, false);
  2057. return 0;
  2058. }
  2059. /*
  2060. * An FLR will stop BE from DMAing any data.
  2061. */
  2062. static void be_shutdown(struct pci_dev *pdev)
  2063. {
  2064. struct be_adapter *adapter = pci_get_drvdata(pdev);
  2065. struct net_device *netdev = adapter->netdev;
  2066. netif_device_detach(netdev);
  2067. be_cmd_reset_function(adapter);
  2068. if (adapter->wol)
  2069. be_setup_wol(adapter, true);
  2070. pci_disable_device(pdev);
  2071. return;
  2072. }
  2073. static pci_ers_result_t be_eeh_err_detected(struct pci_dev *pdev,
  2074. pci_channel_state_t state)
  2075. {
  2076. struct be_adapter *adapter = pci_get_drvdata(pdev);
  2077. struct net_device *netdev = adapter->netdev;
  2078. dev_err(&adapter->pdev->dev, "EEH error detected\n");
  2079. adapter->eeh_err = true;
  2080. netif_device_detach(netdev);
  2081. if (netif_running(netdev)) {
  2082. rtnl_lock();
  2083. be_close(netdev);
  2084. rtnl_unlock();
  2085. }
  2086. be_clear(adapter);
  2087. if (state == pci_channel_io_perm_failure)
  2088. return PCI_ERS_RESULT_DISCONNECT;
  2089. pci_disable_device(pdev);
  2090. return PCI_ERS_RESULT_NEED_RESET;
  2091. }
  2092. static pci_ers_result_t be_eeh_reset(struct pci_dev *pdev)
  2093. {
  2094. struct be_adapter *adapter = pci_get_drvdata(pdev);
  2095. int status;
  2096. dev_info(&adapter->pdev->dev, "EEH reset\n");
  2097. adapter->eeh_err = false;
  2098. status = pci_enable_device(pdev);
  2099. if (status)
  2100. return PCI_ERS_RESULT_DISCONNECT;
  2101. pci_set_master(pdev);
  2102. pci_set_power_state(pdev, 0);
  2103. pci_restore_state(pdev);
  2104. /* Check if card is ok and fw is ready */
  2105. status = be_cmd_POST(adapter);
  2106. if (status)
  2107. return PCI_ERS_RESULT_DISCONNECT;
  2108. return PCI_ERS_RESULT_RECOVERED;
  2109. }
  2110. static void be_eeh_resume(struct pci_dev *pdev)
  2111. {
  2112. int status = 0;
  2113. struct be_adapter *adapter = pci_get_drvdata(pdev);
  2114. struct net_device *netdev = adapter->netdev;
  2115. dev_info(&adapter->pdev->dev, "EEH resume\n");
  2116. pci_save_state(pdev);
  2117. /* tell fw we're ready to fire cmds */
  2118. status = be_cmd_fw_init(adapter);
  2119. if (status)
  2120. goto err;
  2121. status = be_setup(adapter);
  2122. if (status)
  2123. goto err;
  2124. if (netif_running(netdev)) {
  2125. status = be_open(netdev);
  2126. if (status)
  2127. goto err;
  2128. }
  2129. netif_device_attach(netdev);
  2130. return;
  2131. err:
  2132. dev_err(&adapter->pdev->dev, "EEH resume failed\n");
  2133. return;
  2134. }
  2135. static struct pci_error_handlers be_eeh_handlers = {
  2136. .error_detected = be_eeh_err_detected,
  2137. .slot_reset = be_eeh_reset,
  2138. .resume = be_eeh_resume,
  2139. };
  2140. static struct pci_driver be_driver = {
  2141. .name = DRV_NAME,
  2142. .id_table = be_dev_ids,
  2143. .probe = be_probe,
  2144. .remove = be_remove,
  2145. .suspend = be_suspend,
  2146. .resume = be_resume,
  2147. .shutdown = be_shutdown,
  2148. .err_handler = &be_eeh_handlers
  2149. };
  2150. static int __init be_init_module(void)
  2151. {
  2152. if (rx_frag_size != 8192 && rx_frag_size != 4096 &&
  2153. rx_frag_size != 2048) {
  2154. printk(KERN_WARNING DRV_NAME
  2155. " : Module param rx_frag_size must be 2048/4096/8192."
  2156. " Using 2048\n");
  2157. rx_frag_size = 2048;
  2158. }
  2159. return pci_register_driver(&be_driver);
  2160. }
  2161. module_init(be_init_module);
  2162. static void __exit be_exit_module(void)
  2163. {
  2164. pci_unregister_driver(&be_driver);
  2165. }
  2166. module_exit(be_exit_module);