omap_hwmod_44xx_data.c 122 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'dmm' class
  47. * instance(s): dmm
  48. */
  49. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  50. .name = "dmm",
  51. };
  52. /* dmm */
  53. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  54. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  55. { .irq = -1 }
  56. };
  57. static struct omap_hwmod omap44xx_dmm_hwmod = {
  58. .name = "dmm",
  59. .class = &omap44xx_dmm_hwmod_class,
  60. .clkdm_name = "l3_emif_clkdm",
  61. .mpu_irqs = omap44xx_dmm_irqs,
  62. .prcm = {
  63. .omap4 = {
  64. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  65. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  66. },
  67. },
  68. };
  69. /*
  70. * 'emif_fw' class
  71. * instance(s): emif_fw
  72. */
  73. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  74. .name = "emif_fw",
  75. };
  76. /* emif_fw */
  77. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  78. .name = "emif_fw",
  79. .class = &omap44xx_emif_fw_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'l3' class
  90. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  91. */
  92. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  93. .name = "l3",
  94. };
  95. /* l3_instr */
  96. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  97. .name = "l3_instr",
  98. .class = &omap44xx_l3_hwmod_class,
  99. .clkdm_name = "l3_instr_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  104. .modulemode = MODULEMODE_HWCTRL,
  105. },
  106. },
  107. };
  108. /* l3_main_1 */
  109. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  110. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  111. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  112. { .irq = -1 }
  113. };
  114. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  115. .name = "l3_main_1",
  116. .class = &omap44xx_l3_hwmod_class,
  117. .clkdm_name = "l3_1_clkdm",
  118. .mpu_irqs = omap44xx_l3_main_1_irqs,
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  123. },
  124. },
  125. };
  126. /* l3_main_2 */
  127. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  128. .name = "l3_main_2",
  129. .class = &omap44xx_l3_hwmod_class,
  130. .clkdm_name = "l3_2_clkdm",
  131. .prcm = {
  132. .omap4 = {
  133. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  134. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  135. },
  136. },
  137. };
  138. /* l3_main_3 */
  139. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  140. .name = "l3_main_3",
  141. .class = &omap44xx_l3_hwmod_class,
  142. .clkdm_name = "l3_instr_clkdm",
  143. .prcm = {
  144. .omap4 = {
  145. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  146. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  147. .modulemode = MODULEMODE_HWCTRL,
  148. },
  149. },
  150. };
  151. /*
  152. * 'l4' class
  153. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  154. */
  155. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  156. .name = "l4",
  157. };
  158. /* l4_abe */
  159. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  160. .name = "l4_abe",
  161. .class = &omap44xx_l4_hwmod_class,
  162. .clkdm_name = "abe_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  166. },
  167. },
  168. };
  169. /* l4_cfg */
  170. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  171. .name = "l4_cfg",
  172. .class = &omap44xx_l4_hwmod_class,
  173. .clkdm_name = "l4_cfg_clkdm",
  174. .prcm = {
  175. .omap4 = {
  176. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  177. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  178. },
  179. },
  180. };
  181. /* l4_per */
  182. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  183. .name = "l4_per",
  184. .class = &omap44xx_l4_hwmod_class,
  185. .clkdm_name = "l4_per_clkdm",
  186. .prcm = {
  187. .omap4 = {
  188. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  189. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  190. },
  191. },
  192. };
  193. /* l4_wkup */
  194. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  195. .name = "l4_wkup",
  196. .class = &omap44xx_l4_hwmod_class,
  197. .clkdm_name = "l4_wkup_clkdm",
  198. .prcm = {
  199. .omap4 = {
  200. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  201. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  202. },
  203. },
  204. };
  205. /*
  206. * 'mpu_bus' class
  207. * instance(s): mpu_private
  208. */
  209. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  210. .name = "mpu_bus",
  211. };
  212. /* mpu_private */
  213. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  214. .name = "mpu_private",
  215. .class = &omap44xx_mpu_bus_hwmod_class,
  216. .clkdm_name = "mpuss_clkdm",
  217. };
  218. /*
  219. * Modules omap_hwmod structures
  220. *
  221. * The following IPs are excluded for the moment because:
  222. * - They do not need an explicit SW control using omap_hwmod API.
  223. * - They still need to be validated with the driver
  224. * properly adapted to omap_hwmod / omap_device
  225. *
  226. * c2c
  227. * c2c_target_fw
  228. * cm_core
  229. * cm_core_aon
  230. * ctrl_module_core
  231. * ctrl_module_pad_core
  232. * ctrl_module_pad_wkup
  233. * ctrl_module_wkup
  234. * debugss
  235. * efuse_ctrl_cust
  236. * efuse_ctrl_std
  237. * elm
  238. * emif1
  239. * emif2
  240. * gpmc
  241. * gpu
  242. * hdq1w
  243. * mcasp
  244. * mpu_c0
  245. * mpu_c1
  246. * ocmc_ram
  247. * ocp2scp_usb_phy
  248. * ocp_wp_noc
  249. * prcm_mpu
  250. * prm
  251. * scrm
  252. * sl2if
  253. * slimbus1
  254. * slimbus2
  255. * usb_host_fs
  256. * usb_host_hs
  257. * usb_phy_cm
  258. * usb_tll_hs
  259. * usim
  260. */
  261. /*
  262. * 'aess' class
  263. * audio engine sub system
  264. */
  265. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  266. .rev_offs = 0x0000,
  267. .sysc_offs = 0x0010,
  268. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  269. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  270. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  271. MSTANDBY_SMART_WKUP),
  272. .sysc_fields = &omap_hwmod_sysc_type2,
  273. };
  274. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  275. .name = "aess",
  276. .sysc = &omap44xx_aess_sysc,
  277. };
  278. /* aess */
  279. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  280. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  281. { .irq = -1 }
  282. };
  283. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  284. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  285. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  286. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  287. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  288. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  289. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  290. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  291. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  292. { .dma_req = -1 }
  293. };
  294. static struct omap_hwmod omap44xx_aess_hwmod = {
  295. .name = "aess",
  296. .class = &omap44xx_aess_hwmod_class,
  297. .clkdm_name = "abe_clkdm",
  298. .mpu_irqs = omap44xx_aess_irqs,
  299. .sdma_reqs = omap44xx_aess_sdma_reqs,
  300. .main_clk = "aess_fck",
  301. .prcm = {
  302. .omap4 = {
  303. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  304. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  305. .modulemode = MODULEMODE_SWCTRL,
  306. },
  307. },
  308. };
  309. /*
  310. * 'counter' class
  311. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  312. */
  313. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  314. .rev_offs = 0x0000,
  315. .sysc_offs = 0x0004,
  316. .sysc_flags = SYSC_HAS_SIDLEMODE,
  317. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  318. SIDLE_SMART_WKUP),
  319. .sysc_fields = &omap_hwmod_sysc_type1,
  320. };
  321. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  322. .name = "counter",
  323. .sysc = &omap44xx_counter_sysc,
  324. };
  325. /* counter_32k */
  326. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  327. .name = "counter_32k",
  328. .class = &omap44xx_counter_hwmod_class,
  329. .clkdm_name = "l4_wkup_clkdm",
  330. .flags = HWMOD_SWSUP_SIDLE,
  331. .main_clk = "sys_32k_ck",
  332. .prcm = {
  333. .omap4 = {
  334. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  335. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  336. },
  337. },
  338. };
  339. /*
  340. * 'dma' class
  341. * dma controller for data exchange between memory to memory (i.e. internal or
  342. * external memory) and gp peripherals to memory or memory to gp peripherals
  343. */
  344. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  345. .rev_offs = 0x0000,
  346. .sysc_offs = 0x002c,
  347. .syss_offs = 0x0028,
  348. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  349. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  350. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  351. SYSS_HAS_RESET_STATUS),
  352. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  353. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  354. .sysc_fields = &omap_hwmod_sysc_type1,
  355. };
  356. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  357. .name = "dma",
  358. .sysc = &omap44xx_dma_sysc,
  359. };
  360. /* dma dev_attr */
  361. static struct omap_dma_dev_attr dma_dev_attr = {
  362. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  363. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  364. .lch_count = 32,
  365. };
  366. /* dma_system */
  367. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  368. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  369. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  370. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  371. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  372. { .irq = -1 }
  373. };
  374. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  375. .name = "dma_system",
  376. .class = &omap44xx_dma_hwmod_class,
  377. .clkdm_name = "l3_dma_clkdm",
  378. .mpu_irqs = omap44xx_dma_system_irqs,
  379. .main_clk = "l3_div_ck",
  380. .prcm = {
  381. .omap4 = {
  382. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  383. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  384. },
  385. },
  386. .dev_attr = &dma_dev_attr,
  387. };
  388. /*
  389. * 'dmic' class
  390. * digital microphone controller
  391. */
  392. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  393. .rev_offs = 0x0000,
  394. .sysc_offs = 0x0010,
  395. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  396. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  397. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  398. SIDLE_SMART_WKUP),
  399. .sysc_fields = &omap_hwmod_sysc_type2,
  400. };
  401. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  402. .name = "dmic",
  403. .sysc = &omap44xx_dmic_sysc,
  404. };
  405. /* dmic */
  406. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  407. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  408. { .irq = -1 }
  409. };
  410. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  411. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  412. { .dma_req = -1 }
  413. };
  414. static struct omap_hwmod omap44xx_dmic_hwmod = {
  415. .name = "dmic",
  416. .class = &omap44xx_dmic_hwmod_class,
  417. .clkdm_name = "abe_clkdm",
  418. .mpu_irqs = omap44xx_dmic_irqs,
  419. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  420. .main_clk = "dmic_fck",
  421. .prcm = {
  422. .omap4 = {
  423. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  424. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  425. .modulemode = MODULEMODE_SWCTRL,
  426. },
  427. },
  428. };
  429. /*
  430. * 'dsp' class
  431. * dsp sub-system
  432. */
  433. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  434. .name = "dsp",
  435. };
  436. /* dsp */
  437. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  438. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  439. { .irq = -1 }
  440. };
  441. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  442. { .name = "dsp", .rst_shift = 0 },
  443. { .name = "mmu_cache", .rst_shift = 1 },
  444. };
  445. static struct omap_hwmod omap44xx_dsp_hwmod = {
  446. .name = "dsp",
  447. .class = &omap44xx_dsp_hwmod_class,
  448. .clkdm_name = "tesla_clkdm",
  449. .mpu_irqs = omap44xx_dsp_irqs,
  450. .rst_lines = omap44xx_dsp_resets,
  451. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  452. .main_clk = "dsp_fck",
  453. .prcm = {
  454. .omap4 = {
  455. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  456. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  457. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  458. .modulemode = MODULEMODE_HWCTRL,
  459. },
  460. },
  461. };
  462. /*
  463. * 'dss' class
  464. * display sub-system
  465. */
  466. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  467. .rev_offs = 0x0000,
  468. .syss_offs = 0x0014,
  469. .sysc_flags = SYSS_HAS_RESET_STATUS,
  470. };
  471. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  472. .name = "dss",
  473. .sysc = &omap44xx_dss_sysc,
  474. .reset = omap_dss_reset,
  475. };
  476. /* dss */
  477. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  478. { .role = "sys_clk", .clk = "dss_sys_clk" },
  479. { .role = "tv_clk", .clk = "dss_tv_clk" },
  480. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  481. };
  482. static struct omap_hwmod omap44xx_dss_hwmod = {
  483. .name = "dss_core",
  484. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  485. .class = &omap44xx_dss_hwmod_class,
  486. .clkdm_name = "l3_dss_clkdm",
  487. .main_clk = "dss_dss_clk",
  488. .prcm = {
  489. .omap4 = {
  490. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  491. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  492. },
  493. },
  494. .opt_clks = dss_opt_clks,
  495. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  496. };
  497. /*
  498. * 'dispc' class
  499. * display controller
  500. */
  501. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  502. .rev_offs = 0x0000,
  503. .sysc_offs = 0x0010,
  504. .syss_offs = 0x0014,
  505. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  506. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  507. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  508. SYSS_HAS_RESET_STATUS),
  509. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  510. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  511. .sysc_fields = &omap_hwmod_sysc_type1,
  512. };
  513. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  514. .name = "dispc",
  515. .sysc = &omap44xx_dispc_sysc,
  516. };
  517. /* dss_dispc */
  518. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  519. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  520. { .irq = -1 }
  521. };
  522. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  523. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  524. { .dma_req = -1 }
  525. };
  526. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  527. .manager_count = 3,
  528. .has_framedonetv_irq = 1
  529. };
  530. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  531. .name = "dss_dispc",
  532. .class = &omap44xx_dispc_hwmod_class,
  533. .clkdm_name = "l3_dss_clkdm",
  534. .mpu_irqs = omap44xx_dss_dispc_irqs,
  535. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  536. .main_clk = "dss_dss_clk",
  537. .prcm = {
  538. .omap4 = {
  539. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  540. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  541. },
  542. },
  543. .dev_attr = &omap44xx_dss_dispc_dev_attr
  544. };
  545. /*
  546. * 'dsi' class
  547. * display serial interface controller
  548. */
  549. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  550. .rev_offs = 0x0000,
  551. .sysc_offs = 0x0010,
  552. .syss_offs = 0x0014,
  553. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  554. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  555. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  556. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  557. .sysc_fields = &omap_hwmod_sysc_type1,
  558. };
  559. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  560. .name = "dsi",
  561. .sysc = &omap44xx_dsi_sysc,
  562. };
  563. /* dss_dsi1 */
  564. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  565. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  566. { .irq = -1 }
  567. };
  568. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  569. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  570. { .dma_req = -1 }
  571. };
  572. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  573. { .role = "sys_clk", .clk = "dss_sys_clk" },
  574. };
  575. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  576. .name = "dss_dsi1",
  577. .class = &omap44xx_dsi_hwmod_class,
  578. .clkdm_name = "l3_dss_clkdm",
  579. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  580. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  581. .main_clk = "dss_dss_clk",
  582. .prcm = {
  583. .omap4 = {
  584. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  585. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  586. },
  587. },
  588. .opt_clks = dss_dsi1_opt_clks,
  589. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  590. };
  591. /* dss_dsi2 */
  592. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  593. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  594. { .irq = -1 }
  595. };
  596. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  597. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  598. { .dma_req = -1 }
  599. };
  600. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  601. { .role = "sys_clk", .clk = "dss_sys_clk" },
  602. };
  603. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  604. .name = "dss_dsi2",
  605. .class = &omap44xx_dsi_hwmod_class,
  606. .clkdm_name = "l3_dss_clkdm",
  607. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  608. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  609. .main_clk = "dss_dss_clk",
  610. .prcm = {
  611. .omap4 = {
  612. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  613. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  614. },
  615. },
  616. .opt_clks = dss_dsi2_opt_clks,
  617. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  618. };
  619. /*
  620. * 'hdmi' class
  621. * hdmi controller
  622. */
  623. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  624. .rev_offs = 0x0000,
  625. .sysc_offs = 0x0010,
  626. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  627. SYSC_HAS_SOFTRESET),
  628. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  629. SIDLE_SMART_WKUP),
  630. .sysc_fields = &omap_hwmod_sysc_type2,
  631. };
  632. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  633. .name = "hdmi",
  634. .sysc = &omap44xx_hdmi_sysc,
  635. };
  636. /* dss_hdmi */
  637. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  638. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  639. { .irq = -1 }
  640. };
  641. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  642. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  643. { .dma_req = -1 }
  644. };
  645. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  646. { .role = "sys_clk", .clk = "dss_sys_clk" },
  647. };
  648. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  649. .name = "dss_hdmi",
  650. .class = &omap44xx_hdmi_hwmod_class,
  651. .clkdm_name = "l3_dss_clkdm",
  652. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  653. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  654. .main_clk = "dss_48mhz_clk",
  655. .prcm = {
  656. .omap4 = {
  657. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  658. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  659. },
  660. },
  661. .opt_clks = dss_hdmi_opt_clks,
  662. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  663. };
  664. /*
  665. * 'rfbi' class
  666. * remote frame buffer interface
  667. */
  668. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  669. .rev_offs = 0x0000,
  670. .sysc_offs = 0x0010,
  671. .syss_offs = 0x0014,
  672. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  673. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  674. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  675. .sysc_fields = &omap_hwmod_sysc_type1,
  676. };
  677. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  678. .name = "rfbi",
  679. .sysc = &omap44xx_rfbi_sysc,
  680. };
  681. /* dss_rfbi */
  682. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  683. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  684. { .dma_req = -1 }
  685. };
  686. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  687. { .role = "ick", .clk = "dss_fck" },
  688. };
  689. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  690. .name = "dss_rfbi",
  691. .class = &omap44xx_rfbi_hwmod_class,
  692. .clkdm_name = "l3_dss_clkdm",
  693. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  694. .main_clk = "dss_dss_clk",
  695. .prcm = {
  696. .omap4 = {
  697. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  698. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  699. },
  700. },
  701. .opt_clks = dss_rfbi_opt_clks,
  702. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  703. };
  704. /*
  705. * 'venc' class
  706. * video encoder
  707. */
  708. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  709. .name = "venc",
  710. };
  711. /* dss_venc */
  712. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  713. .name = "dss_venc",
  714. .class = &omap44xx_venc_hwmod_class,
  715. .clkdm_name = "l3_dss_clkdm",
  716. .main_clk = "dss_tv_clk",
  717. .prcm = {
  718. .omap4 = {
  719. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  720. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  721. },
  722. },
  723. };
  724. /*
  725. * 'fdif' class
  726. * face detection hw accelerator module
  727. */
  728. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  729. .rev_offs = 0x0000,
  730. .sysc_offs = 0x0010,
  731. /*
  732. * FDIF needs 100 OCP clk cycles delay after a softreset before
  733. * accessing sysconfig again.
  734. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  735. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  736. *
  737. * TODO: Indicate errata when available.
  738. */
  739. .srst_udelay = 2,
  740. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  741. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  742. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  743. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  744. .sysc_fields = &omap_hwmod_sysc_type2,
  745. };
  746. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  747. .name = "fdif",
  748. .sysc = &omap44xx_fdif_sysc,
  749. };
  750. /* fdif */
  751. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  752. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  753. { .irq = -1 }
  754. };
  755. static struct omap_hwmod omap44xx_fdif_hwmod = {
  756. .name = "fdif",
  757. .class = &omap44xx_fdif_hwmod_class,
  758. .clkdm_name = "iss_clkdm",
  759. .mpu_irqs = omap44xx_fdif_irqs,
  760. .main_clk = "fdif_fck",
  761. .prcm = {
  762. .omap4 = {
  763. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  764. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  765. .modulemode = MODULEMODE_SWCTRL,
  766. },
  767. },
  768. };
  769. /*
  770. * 'gpio' class
  771. * general purpose io module
  772. */
  773. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  774. .rev_offs = 0x0000,
  775. .sysc_offs = 0x0010,
  776. .syss_offs = 0x0114,
  777. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  778. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  779. SYSS_HAS_RESET_STATUS),
  780. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  781. SIDLE_SMART_WKUP),
  782. .sysc_fields = &omap_hwmod_sysc_type1,
  783. };
  784. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  785. .name = "gpio",
  786. .sysc = &omap44xx_gpio_sysc,
  787. .rev = 2,
  788. };
  789. /* gpio dev_attr */
  790. static struct omap_gpio_dev_attr gpio_dev_attr = {
  791. .bank_width = 32,
  792. .dbck_flag = true,
  793. };
  794. /* gpio1 */
  795. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  796. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  797. { .irq = -1 }
  798. };
  799. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  800. { .role = "dbclk", .clk = "gpio1_dbclk" },
  801. };
  802. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  803. .name = "gpio1",
  804. .class = &omap44xx_gpio_hwmod_class,
  805. .clkdm_name = "l4_wkup_clkdm",
  806. .mpu_irqs = omap44xx_gpio1_irqs,
  807. .main_clk = "gpio1_ick",
  808. .prcm = {
  809. .omap4 = {
  810. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  811. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  812. .modulemode = MODULEMODE_HWCTRL,
  813. },
  814. },
  815. .opt_clks = gpio1_opt_clks,
  816. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  817. .dev_attr = &gpio_dev_attr,
  818. };
  819. /* gpio2 */
  820. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  821. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  822. { .irq = -1 }
  823. };
  824. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  825. { .role = "dbclk", .clk = "gpio2_dbclk" },
  826. };
  827. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  828. .name = "gpio2",
  829. .class = &omap44xx_gpio_hwmod_class,
  830. .clkdm_name = "l4_per_clkdm",
  831. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  832. .mpu_irqs = omap44xx_gpio2_irqs,
  833. .main_clk = "gpio2_ick",
  834. .prcm = {
  835. .omap4 = {
  836. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  837. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  838. .modulemode = MODULEMODE_HWCTRL,
  839. },
  840. },
  841. .opt_clks = gpio2_opt_clks,
  842. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  843. .dev_attr = &gpio_dev_attr,
  844. };
  845. /* gpio3 */
  846. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  847. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  848. { .irq = -1 }
  849. };
  850. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  851. { .role = "dbclk", .clk = "gpio3_dbclk" },
  852. };
  853. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  854. .name = "gpio3",
  855. .class = &omap44xx_gpio_hwmod_class,
  856. .clkdm_name = "l4_per_clkdm",
  857. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  858. .mpu_irqs = omap44xx_gpio3_irqs,
  859. .main_clk = "gpio3_ick",
  860. .prcm = {
  861. .omap4 = {
  862. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  863. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  864. .modulemode = MODULEMODE_HWCTRL,
  865. },
  866. },
  867. .opt_clks = gpio3_opt_clks,
  868. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  869. .dev_attr = &gpio_dev_attr,
  870. };
  871. /* gpio4 */
  872. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  873. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  874. { .irq = -1 }
  875. };
  876. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  877. { .role = "dbclk", .clk = "gpio4_dbclk" },
  878. };
  879. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  880. .name = "gpio4",
  881. .class = &omap44xx_gpio_hwmod_class,
  882. .clkdm_name = "l4_per_clkdm",
  883. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  884. .mpu_irqs = omap44xx_gpio4_irqs,
  885. .main_clk = "gpio4_ick",
  886. .prcm = {
  887. .omap4 = {
  888. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  889. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  890. .modulemode = MODULEMODE_HWCTRL,
  891. },
  892. },
  893. .opt_clks = gpio4_opt_clks,
  894. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  895. .dev_attr = &gpio_dev_attr,
  896. };
  897. /* gpio5 */
  898. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  899. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  900. { .irq = -1 }
  901. };
  902. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  903. { .role = "dbclk", .clk = "gpio5_dbclk" },
  904. };
  905. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  906. .name = "gpio5",
  907. .class = &omap44xx_gpio_hwmod_class,
  908. .clkdm_name = "l4_per_clkdm",
  909. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  910. .mpu_irqs = omap44xx_gpio5_irqs,
  911. .main_clk = "gpio5_ick",
  912. .prcm = {
  913. .omap4 = {
  914. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  915. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  916. .modulemode = MODULEMODE_HWCTRL,
  917. },
  918. },
  919. .opt_clks = gpio5_opt_clks,
  920. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  921. .dev_attr = &gpio_dev_attr,
  922. };
  923. /* gpio6 */
  924. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  925. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  926. { .irq = -1 }
  927. };
  928. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  929. { .role = "dbclk", .clk = "gpio6_dbclk" },
  930. };
  931. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  932. .name = "gpio6",
  933. .class = &omap44xx_gpio_hwmod_class,
  934. .clkdm_name = "l4_per_clkdm",
  935. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  936. .mpu_irqs = omap44xx_gpio6_irqs,
  937. .main_clk = "gpio6_ick",
  938. .prcm = {
  939. .omap4 = {
  940. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  941. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  942. .modulemode = MODULEMODE_HWCTRL,
  943. },
  944. },
  945. .opt_clks = gpio6_opt_clks,
  946. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  947. .dev_attr = &gpio_dev_attr,
  948. };
  949. /*
  950. * 'hsi' class
  951. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  952. * serial if)
  953. */
  954. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  955. .rev_offs = 0x0000,
  956. .sysc_offs = 0x0010,
  957. .syss_offs = 0x0014,
  958. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  959. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  960. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  961. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  962. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  963. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  964. .sysc_fields = &omap_hwmod_sysc_type1,
  965. };
  966. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  967. .name = "hsi",
  968. .sysc = &omap44xx_hsi_sysc,
  969. };
  970. /* hsi */
  971. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  972. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  973. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  974. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  975. { .irq = -1 }
  976. };
  977. static struct omap_hwmod omap44xx_hsi_hwmod = {
  978. .name = "hsi",
  979. .class = &omap44xx_hsi_hwmod_class,
  980. .clkdm_name = "l3_init_clkdm",
  981. .mpu_irqs = omap44xx_hsi_irqs,
  982. .main_clk = "hsi_fck",
  983. .prcm = {
  984. .omap4 = {
  985. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  986. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  987. .modulemode = MODULEMODE_HWCTRL,
  988. },
  989. },
  990. };
  991. /*
  992. * 'i2c' class
  993. * multimaster high-speed i2c controller
  994. */
  995. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  996. .sysc_offs = 0x0010,
  997. .syss_offs = 0x0090,
  998. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  999. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1000. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1001. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1002. SIDLE_SMART_WKUP),
  1003. .clockact = CLOCKACT_TEST_ICLK,
  1004. .sysc_fields = &omap_hwmod_sysc_type1,
  1005. };
  1006. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1007. .name = "i2c",
  1008. .sysc = &omap44xx_i2c_sysc,
  1009. .rev = OMAP_I2C_IP_VERSION_2,
  1010. .reset = &omap_i2c_reset,
  1011. };
  1012. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1013. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1014. };
  1015. /* i2c1 */
  1016. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1017. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1018. { .irq = -1 }
  1019. };
  1020. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1021. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1022. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1023. { .dma_req = -1 }
  1024. };
  1025. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1026. .name = "i2c1",
  1027. .class = &omap44xx_i2c_hwmod_class,
  1028. .clkdm_name = "l4_per_clkdm",
  1029. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1030. .mpu_irqs = omap44xx_i2c1_irqs,
  1031. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1032. .main_clk = "i2c1_fck",
  1033. .prcm = {
  1034. .omap4 = {
  1035. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1036. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1037. .modulemode = MODULEMODE_SWCTRL,
  1038. },
  1039. },
  1040. .dev_attr = &i2c_dev_attr,
  1041. };
  1042. /* i2c2 */
  1043. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1044. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1045. { .irq = -1 }
  1046. };
  1047. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1048. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1049. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1050. { .dma_req = -1 }
  1051. };
  1052. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1053. .name = "i2c2",
  1054. .class = &omap44xx_i2c_hwmod_class,
  1055. .clkdm_name = "l4_per_clkdm",
  1056. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1057. .mpu_irqs = omap44xx_i2c2_irqs,
  1058. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1059. .main_clk = "i2c2_fck",
  1060. .prcm = {
  1061. .omap4 = {
  1062. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1063. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1064. .modulemode = MODULEMODE_SWCTRL,
  1065. },
  1066. },
  1067. .dev_attr = &i2c_dev_attr,
  1068. };
  1069. /* i2c3 */
  1070. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1071. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1072. { .irq = -1 }
  1073. };
  1074. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1075. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1076. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1077. { .dma_req = -1 }
  1078. };
  1079. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1080. .name = "i2c3",
  1081. .class = &omap44xx_i2c_hwmod_class,
  1082. .clkdm_name = "l4_per_clkdm",
  1083. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1084. .mpu_irqs = omap44xx_i2c3_irqs,
  1085. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1086. .main_clk = "i2c3_fck",
  1087. .prcm = {
  1088. .omap4 = {
  1089. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1090. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1091. .modulemode = MODULEMODE_SWCTRL,
  1092. },
  1093. },
  1094. .dev_attr = &i2c_dev_attr,
  1095. };
  1096. /* i2c4 */
  1097. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1098. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1099. { .irq = -1 }
  1100. };
  1101. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1102. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1103. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1104. { .dma_req = -1 }
  1105. };
  1106. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1107. .name = "i2c4",
  1108. .class = &omap44xx_i2c_hwmod_class,
  1109. .clkdm_name = "l4_per_clkdm",
  1110. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1111. .mpu_irqs = omap44xx_i2c4_irqs,
  1112. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1113. .main_clk = "i2c4_fck",
  1114. .prcm = {
  1115. .omap4 = {
  1116. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1117. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1118. .modulemode = MODULEMODE_SWCTRL,
  1119. },
  1120. },
  1121. .dev_attr = &i2c_dev_attr,
  1122. };
  1123. /*
  1124. * 'ipu' class
  1125. * imaging processor unit
  1126. */
  1127. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1128. .name = "ipu",
  1129. };
  1130. /* ipu */
  1131. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1132. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1133. { .irq = -1 }
  1134. };
  1135. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1136. { .name = "cpu0", .rst_shift = 0 },
  1137. { .name = "cpu1", .rst_shift = 1 },
  1138. { .name = "mmu_cache", .rst_shift = 2 },
  1139. };
  1140. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1141. .name = "ipu",
  1142. .class = &omap44xx_ipu_hwmod_class,
  1143. .clkdm_name = "ducati_clkdm",
  1144. .mpu_irqs = omap44xx_ipu_irqs,
  1145. .rst_lines = omap44xx_ipu_resets,
  1146. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1147. .main_clk = "ipu_fck",
  1148. .prcm = {
  1149. .omap4 = {
  1150. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1151. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1152. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1153. .modulemode = MODULEMODE_HWCTRL,
  1154. },
  1155. },
  1156. };
  1157. /*
  1158. * 'iss' class
  1159. * external images sensor pixel data processor
  1160. */
  1161. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1162. .rev_offs = 0x0000,
  1163. .sysc_offs = 0x0010,
  1164. /*
  1165. * ISS needs 100 OCP clk cycles delay after a softreset before
  1166. * accessing sysconfig again.
  1167. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1168. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1169. *
  1170. * TODO: Indicate errata when available.
  1171. */
  1172. .srst_udelay = 2,
  1173. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1174. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1175. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1176. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1177. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1178. .sysc_fields = &omap_hwmod_sysc_type2,
  1179. };
  1180. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1181. .name = "iss",
  1182. .sysc = &omap44xx_iss_sysc,
  1183. };
  1184. /* iss */
  1185. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1186. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1187. { .irq = -1 }
  1188. };
  1189. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1190. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1191. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1192. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1193. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1194. { .dma_req = -1 }
  1195. };
  1196. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1197. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1198. };
  1199. static struct omap_hwmod omap44xx_iss_hwmod = {
  1200. .name = "iss",
  1201. .class = &omap44xx_iss_hwmod_class,
  1202. .clkdm_name = "iss_clkdm",
  1203. .mpu_irqs = omap44xx_iss_irqs,
  1204. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1205. .main_clk = "iss_fck",
  1206. .prcm = {
  1207. .omap4 = {
  1208. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1209. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1210. .modulemode = MODULEMODE_SWCTRL,
  1211. },
  1212. },
  1213. .opt_clks = iss_opt_clks,
  1214. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1215. };
  1216. /*
  1217. * 'iva' class
  1218. * multi-standard video encoder/decoder hardware accelerator
  1219. */
  1220. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1221. .name = "iva",
  1222. };
  1223. /* iva */
  1224. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1225. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1226. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1227. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1228. { .irq = -1 }
  1229. };
  1230. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1231. { .name = "seq0", .rst_shift = 0 },
  1232. { .name = "seq1", .rst_shift = 1 },
  1233. { .name = "logic", .rst_shift = 2 },
  1234. };
  1235. static struct omap_hwmod omap44xx_iva_hwmod = {
  1236. .name = "iva",
  1237. .class = &omap44xx_iva_hwmod_class,
  1238. .clkdm_name = "ivahd_clkdm",
  1239. .mpu_irqs = omap44xx_iva_irqs,
  1240. .rst_lines = omap44xx_iva_resets,
  1241. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1242. .main_clk = "iva_fck",
  1243. .prcm = {
  1244. .omap4 = {
  1245. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1246. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1247. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1248. .modulemode = MODULEMODE_HWCTRL,
  1249. },
  1250. },
  1251. };
  1252. /*
  1253. * 'kbd' class
  1254. * keyboard controller
  1255. */
  1256. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1257. .rev_offs = 0x0000,
  1258. .sysc_offs = 0x0010,
  1259. .syss_offs = 0x0014,
  1260. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1261. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1262. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1263. SYSS_HAS_RESET_STATUS),
  1264. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1265. .sysc_fields = &omap_hwmod_sysc_type1,
  1266. };
  1267. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1268. .name = "kbd",
  1269. .sysc = &omap44xx_kbd_sysc,
  1270. };
  1271. /* kbd */
  1272. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1273. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1274. { .irq = -1 }
  1275. };
  1276. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1277. .name = "kbd",
  1278. .class = &omap44xx_kbd_hwmod_class,
  1279. .clkdm_name = "l4_wkup_clkdm",
  1280. .mpu_irqs = omap44xx_kbd_irqs,
  1281. .main_clk = "kbd_fck",
  1282. .prcm = {
  1283. .omap4 = {
  1284. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1285. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1286. .modulemode = MODULEMODE_SWCTRL,
  1287. },
  1288. },
  1289. };
  1290. /*
  1291. * 'mailbox' class
  1292. * mailbox module allowing communication between the on-chip processors using a
  1293. * queued mailbox-interrupt mechanism.
  1294. */
  1295. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1296. .rev_offs = 0x0000,
  1297. .sysc_offs = 0x0010,
  1298. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1299. SYSC_HAS_SOFTRESET),
  1300. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1301. .sysc_fields = &omap_hwmod_sysc_type2,
  1302. };
  1303. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1304. .name = "mailbox",
  1305. .sysc = &omap44xx_mailbox_sysc,
  1306. };
  1307. /* mailbox */
  1308. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1309. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1310. { .irq = -1 }
  1311. };
  1312. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1313. .name = "mailbox",
  1314. .class = &omap44xx_mailbox_hwmod_class,
  1315. .clkdm_name = "l4_cfg_clkdm",
  1316. .mpu_irqs = omap44xx_mailbox_irqs,
  1317. .prcm = {
  1318. .omap4 = {
  1319. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1320. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1321. },
  1322. },
  1323. };
  1324. /*
  1325. * 'mcbsp' class
  1326. * multi channel buffered serial port controller
  1327. */
  1328. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1329. .sysc_offs = 0x008c,
  1330. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1331. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1332. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1333. .sysc_fields = &omap_hwmod_sysc_type1,
  1334. };
  1335. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1336. .name = "mcbsp",
  1337. .sysc = &omap44xx_mcbsp_sysc,
  1338. .rev = MCBSP_CONFIG_TYPE4,
  1339. };
  1340. /* mcbsp1 */
  1341. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1342. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1343. { .irq = -1 }
  1344. };
  1345. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1346. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1347. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1348. { .dma_req = -1 }
  1349. };
  1350. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1351. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1352. { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
  1353. };
  1354. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1355. .name = "mcbsp1",
  1356. .class = &omap44xx_mcbsp_hwmod_class,
  1357. .clkdm_name = "abe_clkdm",
  1358. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1359. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1360. .main_clk = "mcbsp1_fck",
  1361. .prcm = {
  1362. .omap4 = {
  1363. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1364. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1365. .modulemode = MODULEMODE_SWCTRL,
  1366. },
  1367. },
  1368. .opt_clks = mcbsp1_opt_clks,
  1369. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1370. };
  1371. /* mcbsp2 */
  1372. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1373. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1374. { .irq = -1 }
  1375. };
  1376. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1377. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1378. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1379. { .dma_req = -1 }
  1380. };
  1381. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1382. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1383. { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
  1384. };
  1385. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1386. .name = "mcbsp2",
  1387. .class = &omap44xx_mcbsp_hwmod_class,
  1388. .clkdm_name = "abe_clkdm",
  1389. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1390. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1391. .main_clk = "mcbsp2_fck",
  1392. .prcm = {
  1393. .omap4 = {
  1394. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1395. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1396. .modulemode = MODULEMODE_SWCTRL,
  1397. },
  1398. },
  1399. .opt_clks = mcbsp2_opt_clks,
  1400. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1401. };
  1402. /* mcbsp3 */
  1403. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1404. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1405. { .irq = -1 }
  1406. };
  1407. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1408. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1409. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1410. { .dma_req = -1 }
  1411. };
  1412. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1413. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1414. { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
  1415. };
  1416. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1417. .name = "mcbsp3",
  1418. .class = &omap44xx_mcbsp_hwmod_class,
  1419. .clkdm_name = "abe_clkdm",
  1420. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1421. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1422. .main_clk = "mcbsp3_fck",
  1423. .prcm = {
  1424. .omap4 = {
  1425. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1426. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1427. .modulemode = MODULEMODE_SWCTRL,
  1428. },
  1429. },
  1430. .opt_clks = mcbsp3_opt_clks,
  1431. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1432. };
  1433. /* mcbsp4 */
  1434. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1435. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1436. { .irq = -1 }
  1437. };
  1438. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1439. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1440. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1441. { .dma_req = -1 }
  1442. };
  1443. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1444. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1445. { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
  1446. };
  1447. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1448. .name = "mcbsp4",
  1449. .class = &omap44xx_mcbsp_hwmod_class,
  1450. .clkdm_name = "l4_per_clkdm",
  1451. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1452. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1453. .main_clk = "mcbsp4_fck",
  1454. .prcm = {
  1455. .omap4 = {
  1456. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1457. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1458. .modulemode = MODULEMODE_SWCTRL,
  1459. },
  1460. },
  1461. .opt_clks = mcbsp4_opt_clks,
  1462. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1463. };
  1464. /*
  1465. * 'mcpdm' class
  1466. * multi channel pdm controller (proprietary interface with phoenix power
  1467. * ic)
  1468. */
  1469. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1470. .rev_offs = 0x0000,
  1471. .sysc_offs = 0x0010,
  1472. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1473. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1474. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1475. SIDLE_SMART_WKUP),
  1476. .sysc_fields = &omap_hwmod_sysc_type2,
  1477. };
  1478. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1479. .name = "mcpdm",
  1480. .sysc = &omap44xx_mcpdm_sysc,
  1481. };
  1482. /* mcpdm */
  1483. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1484. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1485. { .irq = -1 }
  1486. };
  1487. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1488. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1489. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1490. { .dma_req = -1 }
  1491. };
  1492. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1493. .name = "mcpdm",
  1494. .class = &omap44xx_mcpdm_hwmod_class,
  1495. .clkdm_name = "abe_clkdm",
  1496. .mpu_irqs = omap44xx_mcpdm_irqs,
  1497. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1498. .main_clk = "mcpdm_fck",
  1499. .prcm = {
  1500. .omap4 = {
  1501. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1502. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1503. .modulemode = MODULEMODE_SWCTRL,
  1504. },
  1505. },
  1506. };
  1507. /*
  1508. * 'mcspi' class
  1509. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1510. * bus
  1511. */
  1512. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1513. .rev_offs = 0x0000,
  1514. .sysc_offs = 0x0010,
  1515. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1516. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1517. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1518. SIDLE_SMART_WKUP),
  1519. .sysc_fields = &omap_hwmod_sysc_type2,
  1520. };
  1521. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1522. .name = "mcspi",
  1523. .sysc = &omap44xx_mcspi_sysc,
  1524. .rev = OMAP4_MCSPI_REV,
  1525. };
  1526. /* mcspi1 */
  1527. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1528. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1529. { .irq = -1 }
  1530. };
  1531. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1532. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1535. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1536. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1537. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1538. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1539. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1540. { .dma_req = -1 }
  1541. };
  1542. /* mcspi1 dev_attr */
  1543. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1544. .num_chipselect = 4,
  1545. };
  1546. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1547. .name = "mcspi1",
  1548. .class = &omap44xx_mcspi_hwmod_class,
  1549. .clkdm_name = "l4_per_clkdm",
  1550. .mpu_irqs = omap44xx_mcspi1_irqs,
  1551. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1552. .main_clk = "mcspi1_fck",
  1553. .prcm = {
  1554. .omap4 = {
  1555. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1556. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1557. .modulemode = MODULEMODE_SWCTRL,
  1558. },
  1559. },
  1560. .dev_attr = &mcspi1_dev_attr,
  1561. };
  1562. /* mcspi2 */
  1563. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1564. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1565. { .irq = -1 }
  1566. };
  1567. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1568. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1569. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1570. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1571. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1572. { .dma_req = -1 }
  1573. };
  1574. /* mcspi2 dev_attr */
  1575. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1576. .num_chipselect = 2,
  1577. };
  1578. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1579. .name = "mcspi2",
  1580. .class = &omap44xx_mcspi_hwmod_class,
  1581. .clkdm_name = "l4_per_clkdm",
  1582. .mpu_irqs = omap44xx_mcspi2_irqs,
  1583. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1584. .main_clk = "mcspi2_fck",
  1585. .prcm = {
  1586. .omap4 = {
  1587. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1588. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1589. .modulemode = MODULEMODE_SWCTRL,
  1590. },
  1591. },
  1592. .dev_attr = &mcspi2_dev_attr,
  1593. };
  1594. /* mcspi3 */
  1595. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1596. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1597. { .irq = -1 }
  1598. };
  1599. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1600. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1601. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1602. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1603. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1604. { .dma_req = -1 }
  1605. };
  1606. /* mcspi3 dev_attr */
  1607. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1608. .num_chipselect = 2,
  1609. };
  1610. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1611. .name = "mcspi3",
  1612. .class = &omap44xx_mcspi_hwmod_class,
  1613. .clkdm_name = "l4_per_clkdm",
  1614. .mpu_irqs = omap44xx_mcspi3_irqs,
  1615. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1616. .main_clk = "mcspi3_fck",
  1617. .prcm = {
  1618. .omap4 = {
  1619. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1620. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  1621. .modulemode = MODULEMODE_SWCTRL,
  1622. },
  1623. },
  1624. .dev_attr = &mcspi3_dev_attr,
  1625. };
  1626. /* mcspi4 */
  1627. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  1628. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  1629. { .irq = -1 }
  1630. };
  1631. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  1632. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  1633. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  1634. { .dma_req = -1 }
  1635. };
  1636. /* mcspi4 dev_attr */
  1637. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  1638. .num_chipselect = 1,
  1639. };
  1640. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  1641. .name = "mcspi4",
  1642. .class = &omap44xx_mcspi_hwmod_class,
  1643. .clkdm_name = "l4_per_clkdm",
  1644. .mpu_irqs = omap44xx_mcspi4_irqs,
  1645. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  1646. .main_clk = "mcspi4_fck",
  1647. .prcm = {
  1648. .omap4 = {
  1649. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  1650. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  1651. .modulemode = MODULEMODE_SWCTRL,
  1652. },
  1653. },
  1654. .dev_attr = &mcspi4_dev_attr,
  1655. };
  1656. /*
  1657. * 'mmc' class
  1658. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  1659. */
  1660. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  1661. .rev_offs = 0x0000,
  1662. .sysc_offs = 0x0010,
  1663. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  1664. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1665. SYSC_HAS_SOFTRESET),
  1666. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1667. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1668. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1669. .sysc_fields = &omap_hwmod_sysc_type2,
  1670. };
  1671. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  1672. .name = "mmc",
  1673. .sysc = &omap44xx_mmc_sysc,
  1674. };
  1675. /* mmc1 */
  1676. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  1677. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  1678. { .irq = -1 }
  1679. };
  1680. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  1681. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  1682. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  1683. { .dma_req = -1 }
  1684. };
  1685. /* mmc1 dev_attr */
  1686. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  1687. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1688. };
  1689. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  1690. .name = "mmc1",
  1691. .class = &omap44xx_mmc_hwmod_class,
  1692. .clkdm_name = "l3_init_clkdm",
  1693. .mpu_irqs = omap44xx_mmc1_irqs,
  1694. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  1695. .main_clk = "mmc1_fck",
  1696. .prcm = {
  1697. .omap4 = {
  1698. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  1699. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  1700. .modulemode = MODULEMODE_SWCTRL,
  1701. },
  1702. },
  1703. .dev_attr = &mmc1_dev_attr,
  1704. };
  1705. /* mmc2 */
  1706. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  1707. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  1708. { .irq = -1 }
  1709. };
  1710. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  1711. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  1712. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  1713. { .dma_req = -1 }
  1714. };
  1715. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  1716. .name = "mmc2",
  1717. .class = &omap44xx_mmc_hwmod_class,
  1718. .clkdm_name = "l3_init_clkdm",
  1719. .mpu_irqs = omap44xx_mmc2_irqs,
  1720. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  1721. .main_clk = "mmc2_fck",
  1722. .prcm = {
  1723. .omap4 = {
  1724. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  1725. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  1726. .modulemode = MODULEMODE_SWCTRL,
  1727. },
  1728. },
  1729. };
  1730. /* mmc3 */
  1731. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  1732. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  1733. { .irq = -1 }
  1734. };
  1735. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  1736. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  1737. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  1738. { .dma_req = -1 }
  1739. };
  1740. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  1741. .name = "mmc3",
  1742. .class = &omap44xx_mmc_hwmod_class,
  1743. .clkdm_name = "l4_per_clkdm",
  1744. .mpu_irqs = omap44xx_mmc3_irqs,
  1745. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  1746. .main_clk = "mmc3_fck",
  1747. .prcm = {
  1748. .omap4 = {
  1749. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  1750. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  1751. .modulemode = MODULEMODE_SWCTRL,
  1752. },
  1753. },
  1754. };
  1755. /* mmc4 */
  1756. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  1757. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  1758. { .irq = -1 }
  1759. };
  1760. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  1761. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  1762. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  1763. { .dma_req = -1 }
  1764. };
  1765. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  1766. .name = "mmc4",
  1767. .class = &omap44xx_mmc_hwmod_class,
  1768. .clkdm_name = "l4_per_clkdm",
  1769. .mpu_irqs = omap44xx_mmc4_irqs,
  1770. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  1771. .main_clk = "mmc4_fck",
  1772. .prcm = {
  1773. .omap4 = {
  1774. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  1775. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  1776. .modulemode = MODULEMODE_SWCTRL,
  1777. },
  1778. },
  1779. };
  1780. /* mmc5 */
  1781. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  1782. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  1783. { .irq = -1 }
  1784. };
  1785. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  1786. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  1787. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  1788. { .dma_req = -1 }
  1789. };
  1790. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  1791. .name = "mmc5",
  1792. .class = &omap44xx_mmc_hwmod_class,
  1793. .clkdm_name = "l4_per_clkdm",
  1794. .mpu_irqs = omap44xx_mmc5_irqs,
  1795. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  1796. .main_clk = "mmc5_fck",
  1797. .prcm = {
  1798. .omap4 = {
  1799. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  1800. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  1801. .modulemode = MODULEMODE_SWCTRL,
  1802. },
  1803. },
  1804. };
  1805. /*
  1806. * 'mpu' class
  1807. * mpu sub-system
  1808. */
  1809. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  1810. .name = "mpu",
  1811. };
  1812. /* mpu */
  1813. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  1814. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  1815. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  1816. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  1817. { .irq = -1 }
  1818. };
  1819. static struct omap_hwmod omap44xx_mpu_hwmod = {
  1820. .name = "mpu",
  1821. .class = &omap44xx_mpu_hwmod_class,
  1822. .clkdm_name = "mpuss_clkdm",
  1823. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1824. .mpu_irqs = omap44xx_mpu_irqs,
  1825. .main_clk = "dpll_mpu_m2_ck",
  1826. .prcm = {
  1827. .omap4 = {
  1828. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  1829. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  1830. },
  1831. },
  1832. };
  1833. /*
  1834. * 'smartreflex' class
  1835. * smartreflex module (monitor silicon performance and outputs a measure of
  1836. * performance error)
  1837. */
  1838. /* The IP is not compliant to type1 / type2 scheme */
  1839. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  1840. .sidle_shift = 24,
  1841. .enwkup_shift = 26,
  1842. };
  1843. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  1844. .sysc_offs = 0x0038,
  1845. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  1846. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1847. SIDLE_SMART_WKUP),
  1848. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  1849. };
  1850. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  1851. .name = "smartreflex",
  1852. .sysc = &omap44xx_smartreflex_sysc,
  1853. .rev = 2,
  1854. };
  1855. /* smartreflex_core */
  1856. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  1857. .sensor_voltdm_name = "core",
  1858. };
  1859. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  1860. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  1861. { .irq = -1 }
  1862. };
  1863. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  1864. .name = "smartreflex_core",
  1865. .class = &omap44xx_smartreflex_hwmod_class,
  1866. .clkdm_name = "l4_ao_clkdm",
  1867. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  1868. .main_clk = "smartreflex_core_fck",
  1869. .prcm = {
  1870. .omap4 = {
  1871. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  1872. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  1873. .modulemode = MODULEMODE_SWCTRL,
  1874. },
  1875. },
  1876. .dev_attr = &smartreflex_core_dev_attr,
  1877. };
  1878. /* smartreflex_iva */
  1879. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  1880. .sensor_voltdm_name = "iva",
  1881. };
  1882. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  1883. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  1884. { .irq = -1 }
  1885. };
  1886. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  1887. .name = "smartreflex_iva",
  1888. .class = &omap44xx_smartreflex_hwmod_class,
  1889. .clkdm_name = "l4_ao_clkdm",
  1890. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  1891. .main_clk = "smartreflex_iva_fck",
  1892. .prcm = {
  1893. .omap4 = {
  1894. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  1895. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  1896. .modulemode = MODULEMODE_SWCTRL,
  1897. },
  1898. },
  1899. .dev_attr = &smartreflex_iva_dev_attr,
  1900. };
  1901. /* smartreflex_mpu */
  1902. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  1903. .sensor_voltdm_name = "mpu",
  1904. };
  1905. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  1906. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  1907. { .irq = -1 }
  1908. };
  1909. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  1910. .name = "smartreflex_mpu",
  1911. .class = &omap44xx_smartreflex_hwmod_class,
  1912. .clkdm_name = "l4_ao_clkdm",
  1913. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  1914. .main_clk = "smartreflex_mpu_fck",
  1915. .prcm = {
  1916. .omap4 = {
  1917. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  1918. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  1919. .modulemode = MODULEMODE_SWCTRL,
  1920. },
  1921. },
  1922. .dev_attr = &smartreflex_mpu_dev_attr,
  1923. };
  1924. /*
  1925. * 'spinlock' class
  1926. * spinlock provides hardware assistance for synchronizing the processes
  1927. * running on multiple processors
  1928. */
  1929. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  1930. .rev_offs = 0x0000,
  1931. .sysc_offs = 0x0010,
  1932. .syss_offs = 0x0014,
  1933. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1934. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1935. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1936. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1937. SIDLE_SMART_WKUP),
  1938. .sysc_fields = &omap_hwmod_sysc_type1,
  1939. };
  1940. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  1941. .name = "spinlock",
  1942. .sysc = &omap44xx_spinlock_sysc,
  1943. };
  1944. /* spinlock */
  1945. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  1946. .name = "spinlock",
  1947. .class = &omap44xx_spinlock_hwmod_class,
  1948. .clkdm_name = "l4_cfg_clkdm",
  1949. .prcm = {
  1950. .omap4 = {
  1951. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  1952. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  1953. },
  1954. },
  1955. };
  1956. /*
  1957. * 'timer' class
  1958. * general purpose timer module with accurate 1ms tick
  1959. * This class contains several variants: ['timer_1ms', 'timer']
  1960. */
  1961. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  1962. .rev_offs = 0x0000,
  1963. .sysc_offs = 0x0010,
  1964. .syss_offs = 0x0014,
  1965. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1966. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1967. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1968. SYSS_HAS_RESET_STATUS),
  1969. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1970. .sysc_fields = &omap_hwmod_sysc_type1,
  1971. };
  1972. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  1973. .name = "timer",
  1974. .sysc = &omap44xx_timer_1ms_sysc,
  1975. };
  1976. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  1977. .rev_offs = 0x0000,
  1978. .sysc_offs = 0x0010,
  1979. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1980. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1981. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1982. SIDLE_SMART_WKUP),
  1983. .sysc_fields = &omap_hwmod_sysc_type2,
  1984. };
  1985. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  1986. .name = "timer",
  1987. .sysc = &omap44xx_timer_sysc,
  1988. };
  1989. /* always-on timers dev attribute */
  1990. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  1991. .timer_capability = OMAP_TIMER_ALWON,
  1992. };
  1993. /* pwm timers dev attribute */
  1994. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  1995. .timer_capability = OMAP_TIMER_HAS_PWM,
  1996. };
  1997. /* timer1 */
  1998. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  1999. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2000. { .irq = -1 }
  2001. };
  2002. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2003. .name = "timer1",
  2004. .class = &omap44xx_timer_1ms_hwmod_class,
  2005. .clkdm_name = "l4_wkup_clkdm",
  2006. .mpu_irqs = omap44xx_timer1_irqs,
  2007. .main_clk = "timer1_fck",
  2008. .prcm = {
  2009. .omap4 = {
  2010. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2011. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2012. .modulemode = MODULEMODE_SWCTRL,
  2013. },
  2014. },
  2015. .dev_attr = &capability_alwon_dev_attr,
  2016. };
  2017. /* timer2 */
  2018. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2019. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2020. { .irq = -1 }
  2021. };
  2022. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2023. .name = "timer2",
  2024. .class = &omap44xx_timer_1ms_hwmod_class,
  2025. .clkdm_name = "l4_per_clkdm",
  2026. .mpu_irqs = omap44xx_timer2_irqs,
  2027. .main_clk = "timer2_fck",
  2028. .prcm = {
  2029. .omap4 = {
  2030. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2031. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2032. .modulemode = MODULEMODE_SWCTRL,
  2033. },
  2034. },
  2035. .dev_attr = &capability_alwon_dev_attr,
  2036. };
  2037. /* timer3 */
  2038. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2039. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2040. { .irq = -1 }
  2041. };
  2042. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2043. .name = "timer3",
  2044. .class = &omap44xx_timer_hwmod_class,
  2045. .clkdm_name = "l4_per_clkdm",
  2046. .mpu_irqs = omap44xx_timer3_irqs,
  2047. .main_clk = "timer3_fck",
  2048. .prcm = {
  2049. .omap4 = {
  2050. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2051. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2052. .modulemode = MODULEMODE_SWCTRL,
  2053. },
  2054. },
  2055. .dev_attr = &capability_alwon_dev_attr,
  2056. };
  2057. /* timer4 */
  2058. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2059. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2060. { .irq = -1 }
  2061. };
  2062. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2063. .name = "timer4",
  2064. .class = &omap44xx_timer_hwmod_class,
  2065. .clkdm_name = "l4_per_clkdm",
  2066. .mpu_irqs = omap44xx_timer4_irqs,
  2067. .main_clk = "timer4_fck",
  2068. .prcm = {
  2069. .omap4 = {
  2070. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2071. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2072. .modulemode = MODULEMODE_SWCTRL,
  2073. },
  2074. },
  2075. .dev_attr = &capability_alwon_dev_attr,
  2076. };
  2077. /* timer5 */
  2078. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2079. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2080. { .irq = -1 }
  2081. };
  2082. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2083. .name = "timer5",
  2084. .class = &omap44xx_timer_hwmod_class,
  2085. .clkdm_name = "abe_clkdm",
  2086. .mpu_irqs = omap44xx_timer5_irqs,
  2087. .main_clk = "timer5_fck",
  2088. .prcm = {
  2089. .omap4 = {
  2090. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2091. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2092. .modulemode = MODULEMODE_SWCTRL,
  2093. },
  2094. },
  2095. .dev_attr = &capability_alwon_dev_attr,
  2096. };
  2097. /* timer6 */
  2098. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2099. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2100. { .irq = -1 }
  2101. };
  2102. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2103. .name = "timer6",
  2104. .class = &omap44xx_timer_hwmod_class,
  2105. .clkdm_name = "abe_clkdm",
  2106. .mpu_irqs = omap44xx_timer6_irqs,
  2107. .main_clk = "timer6_fck",
  2108. .prcm = {
  2109. .omap4 = {
  2110. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2111. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2112. .modulemode = MODULEMODE_SWCTRL,
  2113. },
  2114. },
  2115. .dev_attr = &capability_alwon_dev_attr,
  2116. };
  2117. /* timer7 */
  2118. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2119. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2120. { .irq = -1 }
  2121. };
  2122. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2123. .name = "timer7",
  2124. .class = &omap44xx_timer_hwmod_class,
  2125. .clkdm_name = "abe_clkdm",
  2126. .mpu_irqs = omap44xx_timer7_irqs,
  2127. .main_clk = "timer7_fck",
  2128. .prcm = {
  2129. .omap4 = {
  2130. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2131. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2132. .modulemode = MODULEMODE_SWCTRL,
  2133. },
  2134. },
  2135. .dev_attr = &capability_alwon_dev_attr,
  2136. };
  2137. /* timer8 */
  2138. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2139. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2140. { .irq = -1 }
  2141. };
  2142. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2143. .name = "timer8",
  2144. .class = &omap44xx_timer_hwmod_class,
  2145. .clkdm_name = "abe_clkdm",
  2146. .mpu_irqs = omap44xx_timer8_irqs,
  2147. .main_clk = "timer8_fck",
  2148. .prcm = {
  2149. .omap4 = {
  2150. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2151. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2152. .modulemode = MODULEMODE_SWCTRL,
  2153. },
  2154. },
  2155. .dev_attr = &capability_pwm_dev_attr,
  2156. };
  2157. /* timer9 */
  2158. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2159. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2160. { .irq = -1 }
  2161. };
  2162. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2163. .name = "timer9",
  2164. .class = &omap44xx_timer_hwmod_class,
  2165. .clkdm_name = "l4_per_clkdm",
  2166. .mpu_irqs = omap44xx_timer9_irqs,
  2167. .main_clk = "timer9_fck",
  2168. .prcm = {
  2169. .omap4 = {
  2170. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2171. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2172. .modulemode = MODULEMODE_SWCTRL,
  2173. },
  2174. },
  2175. .dev_attr = &capability_pwm_dev_attr,
  2176. };
  2177. /* timer10 */
  2178. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2179. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2180. { .irq = -1 }
  2181. };
  2182. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2183. .name = "timer10",
  2184. .class = &omap44xx_timer_1ms_hwmod_class,
  2185. .clkdm_name = "l4_per_clkdm",
  2186. .mpu_irqs = omap44xx_timer10_irqs,
  2187. .main_clk = "timer10_fck",
  2188. .prcm = {
  2189. .omap4 = {
  2190. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2191. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2192. .modulemode = MODULEMODE_SWCTRL,
  2193. },
  2194. },
  2195. .dev_attr = &capability_pwm_dev_attr,
  2196. };
  2197. /* timer11 */
  2198. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2199. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2200. { .irq = -1 }
  2201. };
  2202. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2203. .name = "timer11",
  2204. .class = &omap44xx_timer_hwmod_class,
  2205. .clkdm_name = "l4_per_clkdm",
  2206. .mpu_irqs = omap44xx_timer11_irqs,
  2207. .main_clk = "timer11_fck",
  2208. .prcm = {
  2209. .omap4 = {
  2210. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2211. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2212. .modulemode = MODULEMODE_SWCTRL,
  2213. },
  2214. },
  2215. .dev_attr = &capability_pwm_dev_attr,
  2216. };
  2217. /*
  2218. * 'uart' class
  2219. * universal asynchronous receiver/transmitter (uart)
  2220. */
  2221. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2222. .rev_offs = 0x0050,
  2223. .sysc_offs = 0x0054,
  2224. .syss_offs = 0x0058,
  2225. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2226. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2227. SYSS_HAS_RESET_STATUS),
  2228. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2229. SIDLE_SMART_WKUP),
  2230. .sysc_fields = &omap_hwmod_sysc_type1,
  2231. };
  2232. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2233. .name = "uart",
  2234. .sysc = &omap44xx_uart_sysc,
  2235. };
  2236. /* uart1 */
  2237. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2238. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2239. { .irq = -1 }
  2240. };
  2241. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2242. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2243. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2244. { .dma_req = -1 }
  2245. };
  2246. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2247. .name = "uart1",
  2248. .class = &omap44xx_uart_hwmod_class,
  2249. .clkdm_name = "l4_per_clkdm",
  2250. .mpu_irqs = omap44xx_uart1_irqs,
  2251. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2252. .main_clk = "uart1_fck",
  2253. .prcm = {
  2254. .omap4 = {
  2255. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2256. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2257. .modulemode = MODULEMODE_SWCTRL,
  2258. },
  2259. },
  2260. };
  2261. /* uart2 */
  2262. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2263. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2264. { .irq = -1 }
  2265. };
  2266. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2267. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2268. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2269. { .dma_req = -1 }
  2270. };
  2271. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2272. .name = "uart2",
  2273. .class = &omap44xx_uart_hwmod_class,
  2274. .clkdm_name = "l4_per_clkdm",
  2275. .mpu_irqs = omap44xx_uart2_irqs,
  2276. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2277. .main_clk = "uart2_fck",
  2278. .prcm = {
  2279. .omap4 = {
  2280. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2281. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2282. .modulemode = MODULEMODE_SWCTRL,
  2283. },
  2284. },
  2285. };
  2286. /* uart3 */
  2287. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2288. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2289. { .irq = -1 }
  2290. };
  2291. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2292. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2293. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2294. { .dma_req = -1 }
  2295. };
  2296. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2297. .name = "uart3",
  2298. .class = &omap44xx_uart_hwmod_class,
  2299. .clkdm_name = "l4_per_clkdm",
  2300. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2301. .mpu_irqs = omap44xx_uart3_irqs,
  2302. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2303. .main_clk = "uart3_fck",
  2304. .prcm = {
  2305. .omap4 = {
  2306. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2307. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2308. .modulemode = MODULEMODE_SWCTRL,
  2309. },
  2310. },
  2311. };
  2312. /* uart4 */
  2313. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2314. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2315. { .irq = -1 }
  2316. };
  2317. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2318. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2319. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2320. { .dma_req = -1 }
  2321. };
  2322. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2323. .name = "uart4",
  2324. .class = &omap44xx_uart_hwmod_class,
  2325. .clkdm_name = "l4_per_clkdm",
  2326. .mpu_irqs = omap44xx_uart4_irqs,
  2327. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2328. .main_clk = "uart4_fck",
  2329. .prcm = {
  2330. .omap4 = {
  2331. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2332. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2333. .modulemode = MODULEMODE_SWCTRL,
  2334. },
  2335. },
  2336. };
  2337. /*
  2338. * 'usb_host_hs' class
  2339. * high-speed multi-port usb host controller
  2340. */
  2341. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2342. .rev_offs = 0x0000,
  2343. .sysc_offs = 0x0010,
  2344. .syss_offs = 0x0014,
  2345. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2346. SYSC_HAS_SOFTRESET),
  2347. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2348. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2349. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2350. .sysc_fields = &omap_hwmod_sysc_type2,
  2351. };
  2352. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  2353. .name = "usb_host_hs",
  2354. .sysc = &omap44xx_usb_host_hs_sysc,
  2355. };
  2356. /* usb_host_hs */
  2357. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  2358. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  2359. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  2360. { .irq = -1 }
  2361. };
  2362. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  2363. .name = "usb_host_hs",
  2364. .class = &omap44xx_usb_host_hs_hwmod_class,
  2365. .clkdm_name = "l3_init_clkdm",
  2366. .main_clk = "usb_host_hs_fck",
  2367. .prcm = {
  2368. .omap4 = {
  2369. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  2370. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  2371. .modulemode = MODULEMODE_SWCTRL,
  2372. },
  2373. },
  2374. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  2375. /*
  2376. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  2377. * id: i660
  2378. *
  2379. * Description:
  2380. * In the following configuration :
  2381. * - USBHOST module is set to smart-idle mode
  2382. * - PRCM asserts idle_req to the USBHOST module ( This typically
  2383. * happens when the system is going to a low power mode : all ports
  2384. * have been suspended, the master part of the USBHOST module has
  2385. * entered the standby state, and SW has cut the functional clocks)
  2386. * - an USBHOST interrupt occurs before the module is able to answer
  2387. * idle_ack, typically a remote wakeup IRQ.
  2388. * Then the USB HOST module will enter a deadlock situation where it
  2389. * is no more accessible nor functional.
  2390. *
  2391. * Workaround:
  2392. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  2393. */
  2394. /*
  2395. * Errata: USB host EHCI may stall when entering smart-standby mode
  2396. * Id: i571
  2397. *
  2398. * Description:
  2399. * When the USBHOST module is set to smart-standby mode, and when it is
  2400. * ready to enter the standby state (i.e. all ports are suspended and
  2401. * all attached devices are in suspend mode), then it can wrongly assert
  2402. * the Mstandby signal too early while there are still some residual OCP
  2403. * transactions ongoing. If this condition occurs, the internal state
  2404. * machine may go to an undefined state and the USB link may be stuck
  2405. * upon the next resume.
  2406. *
  2407. * Workaround:
  2408. * Don't use smart standby; use only force standby,
  2409. * hence HWMOD_SWSUP_MSTANDBY
  2410. */
  2411. /*
  2412. * During system boot; If the hwmod framework resets the module
  2413. * the module will have smart idle settings; which can lead to deadlock
  2414. * (above Errata Id:i660); so, dont reset the module during boot;
  2415. * Use HWMOD_INIT_NO_RESET.
  2416. */
  2417. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  2418. HWMOD_INIT_NO_RESET,
  2419. };
  2420. /*
  2421. * 'usb_otg_hs' class
  2422. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  2423. */
  2424. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  2425. .rev_offs = 0x0400,
  2426. .sysc_offs = 0x0404,
  2427. .syss_offs = 0x0408,
  2428. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2429. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2430. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2431. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2432. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2433. MSTANDBY_SMART),
  2434. .sysc_fields = &omap_hwmod_sysc_type1,
  2435. };
  2436. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  2437. .name = "usb_otg_hs",
  2438. .sysc = &omap44xx_usb_otg_hs_sysc,
  2439. };
  2440. /* usb_otg_hs */
  2441. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  2442. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  2443. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  2444. { .irq = -1 }
  2445. };
  2446. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  2447. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  2448. };
  2449. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  2450. .name = "usb_otg_hs",
  2451. .class = &omap44xx_usb_otg_hs_hwmod_class,
  2452. .clkdm_name = "l3_init_clkdm",
  2453. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  2454. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  2455. .main_clk = "usb_otg_hs_ick",
  2456. .prcm = {
  2457. .omap4 = {
  2458. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  2459. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  2460. .modulemode = MODULEMODE_HWCTRL,
  2461. },
  2462. },
  2463. .opt_clks = usb_otg_hs_opt_clks,
  2464. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  2465. };
  2466. /*
  2467. * 'usb_tll_hs' class
  2468. * usb_tll_hs module is the adapter on the usb_host_hs ports
  2469. */
  2470. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  2471. .rev_offs = 0x0000,
  2472. .sysc_offs = 0x0010,
  2473. .syss_offs = 0x0014,
  2474. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2475. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  2476. SYSC_HAS_AUTOIDLE),
  2477. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2478. .sysc_fields = &omap_hwmod_sysc_type1,
  2479. };
  2480. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  2481. .name = "usb_tll_hs",
  2482. .sysc = &omap44xx_usb_tll_hs_sysc,
  2483. };
  2484. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  2485. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  2486. { .irq = -1 }
  2487. };
  2488. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  2489. .name = "usb_tll_hs",
  2490. .class = &omap44xx_usb_tll_hs_hwmod_class,
  2491. .clkdm_name = "l3_init_clkdm",
  2492. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  2493. .main_clk = "usb_tll_hs_ick",
  2494. .prcm = {
  2495. .omap4 = {
  2496. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  2497. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  2498. .modulemode = MODULEMODE_HWCTRL,
  2499. },
  2500. },
  2501. };
  2502. /*
  2503. * 'wd_timer' class
  2504. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  2505. * overflow condition
  2506. */
  2507. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  2508. .rev_offs = 0x0000,
  2509. .sysc_offs = 0x0010,
  2510. .syss_offs = 0x0014,
  2511. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  2512. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2513. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2514. SIDLE_SMART_WKUP),
  2515. .sysc_fields = &omap_hwmod_sysc_type1,
  2516. };
  2517. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  2518. .name = "wd_timer",
  2519. .sysc = &omap44xx_wd_timer_sysc,
  2520. .pre_shutdown = &omap2_wd_timer_disable,
  2521. };
  2522. /* wd_timer2 */
  2523. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  2524. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  2525. { .irq = -1 }
  2526. };
  2527. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  2528. .name = "wd_timer2",
  2529. .class = &omap44xx_wd_timer_hwmod_class,
  2530. .clkdm_name = "l4_wkup_clkdm",
  2531. .mpu_irqs = omap44xx_wd_timer2_irqs,
  2532. .main_clk = "wd_timer2_fck",
  2533. .prcm = {
  2534. .omap4 = {
  2535. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  2536. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  2537. .modulemode = MODULEMODE_SWCTRL,
  2538. },
  2539. },
  2540. };
  2541. /* wd_timer3 */
  2542. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  2543. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  2544. { .irq = -1 }
  2545. };
  2546. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  2547. .name = "wd_timer3",
  2548. .class = &omap44xx_wd_timer_hwmod_class,
  2549. .clkdm_name = "abe_clkdm",
  2550. .mpu_irqs = omap44xx_wd_timer3_irqs,
  2551. .main_clk = "wd_timer3_fck",
  2552. .prcm = {
  2553. .omap4 = {
  2554. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  2555. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  2556. .modulemode = MODULEMODE_SWCTRL,
  2557. },
  2558. },
  2559. };
  2560. /*
  2561. * interfaces
  2562. */
  2563. /* l3_main_1 -> dmm */
  2564. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  2565. .master = &omap44xx_l3_main_1_hwmod,
  2566. .slave = &omap44xx_dmm_hwmod,
  2567. .clk = "l3_div_ck",
  2568. .user = OCP_USER_SDMA,
  2569. };
  2570. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  2571. {
  2572. .pa_start = 0x4e000000,
  2573. .pa_end = 0x4e0007ff,
  2574. .flags = ADDR_TYPE_RT
  2575. },
  2576. { }
  2577. };
  2578. /* mpu -> dmm */
  2579. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  2580. .master = &omap44xx_mpu_hwmod,
  2581. .slave = &omap44xx_dmm_hwmod,
  2582. .clk = "l3_div_ck",
  2583. .addr = omap44xx_dmm_addrs,
  2584. .user = OCP_USER_MPU,
  2585. };
  2586. /* dmm -> emif_fw */
  2587. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  2588. .master = &omap44xx_dmm_hwmod,
  2589. .slave = &omap44xx_emif_fw_hwmod,
  2590. .clk = "l3_div_ck",
  2591. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2592. };
  2593. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  2594. {
  2595. .pa_start = 0x4a20c000,
  2596. .pa_end = 0x4a20c0ff,
  2597. .flags = ADDR_TYPE_RT
  2598. },
  2599. { }
  2600. };
  2601. /* l4_cfg -> emif_fw */
  2602. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  2603. .master = &omap44xx_l4_cfg_hwmod,
  2604. .slave = &omap44xx_emif_fw_hwmod,
  2605. .clk = "l4_div_ck",
  2606. .addr = omap44xx_emif_fw_addrs,
  2607. .user = OCP_USER_MPU,
  2608. };
  2609. /* iva -> l3_instr */
  2610. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  2611. .master = &omap44xx_iva_hwmod,
  2612. .slave = &omap44xx_l3_instr_hwmod,
  2613. .clk = "l3_div_ck",
  2614. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2615. };
  2616. /* l3_main_3 -> l3_instr */
  2617. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  2618. .master = &omap44xx_l3_main_3_hwmod,
  2619. .slave = &omap44xx_l3_instr_hwmod,
  2620. .clk = "l3_div_ck",
  2621. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2622. };
  2623. /* dsp -> l3_main_1 */
  2624. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  2625. .master = &omap44xx_dsp_hwmod,
  2626. .slave = &omap44xx_l3_main_1_hwmod,
  2627. .clk = "l3_div_ck",
  2628. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2629. };
  2630. /* dss -> l3_main_1 */
  2631. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  2632. .master = &omap44xx_dss_hwmod,
  2633. .slave = &omap44xx_l3_main_1_hwmod,
  2634. .clk = "l3_div_ck",
  2635. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2636. };
  2637. /* l3_main_2 -> l3_main_1 */
  2638. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  2639. .master = &omap44xx_l3_main_2_hwmod,
  2640. .slave = &omap44xx_l3_main_1_hwmod,
  2641. .clk = "l3_div_ck",
  2642. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2643. };
  2644. /* l4_cfg -> l3_main_1 */
  2645. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  2646. .master = &omap44xx_l4_cfg_hwmod,
  2647. .slave = &omap44xx_l3_main_1_hwmod,
  2648. .clk = "l4_div_ck",
  2649. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2650. };
  2651. /* mmc1 -> l3_main_1 */
  2652. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  2653. .master = &omap44xx_mmc1_hwmod,
  2654. .slave = &omap44xx_l3_main_1_hwmod,
  2655. .clk = "l3_div_ck",
  2656. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2657. };
  2658. /* mmc2 -> l3_main_1 */
  2659. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  2660. .master = &omap44xx_mmc2_hwmod,
  2661. .slave = &omap44xx_l3_main_1_hwmod,
  2662. .clk = "l3_div_ck",
  2663. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2664. };
  2665. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  2666. {
  2667. .pa_start = 0x44000000,
  2668. .pa_end = 0x44000fff,
  2669. .flags = ADDR_TYPE_RT
  2670. },
  2671. { }
  2672. };
  2673. /* mpu -> l3_main_1 */
  2674. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  2675. .master = &omap44xx_mpu_hwmod,
  2676. .slave = &omap44xx_l3_main_1_hwmod,
  2677. .clk = "l3_div_ck",
  2678. .addr = omap44xx_l3_main_1_addrs,
  2679. .user = OCP_USER_MPU,
  2680. };
  2681. /* dma_system -> l3_main_2 */
  2682. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  2683. .master = &omap44xx_dma_system_hwmod,
  2684. .slave = &omap44xx_l3_main_2_hwmod,
  2685. .clk = "l3_div_ck",
  2686. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2687. };
  2688. /* fdif -> l3_main_2 */
  2689. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  2690. .master = &omap44xx_fdif_hwmod,
  2691. .slave = &omap44xx_l3_main_2_hwmod,
  2692. .clk = "l3_div_ck",
  2693. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2694. };
  2695. /* hsi -> l3_main_2 */
  2696. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  2697. .master = &omap44xx_hsi_hwmod,
  2698. .slave = &omap44xx_l3_main_2_hwmod,
  2699. .clk = "l3_div_ck",
  2700. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2701. };
  2702. /* ipu -> l3_main_2 */
  2703. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  2704. .master = &omap44xx_ipu_hwmod,
  2705. .slave = &omap44xx_l3_main_2_hwmod,
  2706. .clk = "l3_div_ck",
  2707. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2708. };
  2709. /* iss -> l3_main_2 */
  2710. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  2711. .master = &omap44xx_iss_hwmod,
  2712. .slave = &omap44xx_l3_main_2_hwmod,
  2713. .clk = "l3_div_ck",
  2714. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2715. };
  2716. /* iva -> l3_main_2 */
  2717. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  2718. .master = &omap44xx_iva_hwmod,
  2719. .slave = &omap44xx_l3_main_2_hwmod,
  2720. .clk = "l3_div_ck",
  2721. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2722. };
  2723. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  2724. {
  2725. .pa_start = 0x44800000,
  2726. .pa_end = 0x44801fff,
  2727. .flags = ADDR_TYPE_RT
  2728. },
  2729. { }
  2730. };
  2731. /* l3_main_1 -> l3_main_2 */
  2732. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  2733. .master = &omap44xx_l3_main_1_hwmod,
  2734. .slave = &omap44xx_l3_main_2_hwmod,
  2735. .clk = "l3_div_ck",
  2736. .addr = omap44xx_l3_main_2_addrs,
  2737. .user = OCP_USER_MPU,
  2738. };
  2739. /* l4_cfg -> l3_main_2 */
  2740. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  2741. .master = &omap44xx_l4_cfg_hwmod,
  2742. .slave = &omap44xx_l3_main_2_hwmod,
  2743. .clk = "l4_div_ck",
  2744. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2745. };
  2746. /* usb_host_hs -> l3_main_2 */
  2747. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  2748. .master = &omap44xx_usb_host_hs_hwmod,
  2749. .slave = &omap44xx_l3_main_2_hwmod,
  2750. .clk = "l3_div_ck",
  2751. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2752. };
  2753. /* usb_otg_hs -> l3_main_2 */
  2754. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  2755. .master = &omap44xx_usb_otg_hs_hwmod,
  2756. .slave = &omap44xx_l3_main_2_hwmod,
  2757. .clk = "l3_div_ck",
  2758. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2759. };
  2760. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  2761. {
  2762. .pa_start = 0x45000000,
  2763. .pa_end = 0x45000fff,
  2764. .flags = ADDR_TYPE_RT
  2765. },
  2766. { }
  2767. };
  2768. /* l3_main_1 -> l3_main_3 */
  2769. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  2770. .master = &omap44xx_l3_main_1_hwmod,
  2771. .slave = &omap44xx_l3_main_3_hwmod,
  2772. .clk = "l3_div_ck",
  2773. .addr = omap44xx_l3_main_3_addrs,
  2774. .user = OCP_USER_MPU,
  2775. };
  2776. /* l3_main_2 -> l3_main_3 */
  2777. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  2778. .master = &omap44xx_l3_main_2_hwmod,
  2779. .slave = &omap44xx_l3_main_3_hwmod,
  2780. .clk = "l3_div_ck",
  2781. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2782. };
  2783. /* l4_cfg -> l3_main_3 */
  2784. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  2785. .master = &omap44xx_l4_cfg_hwmod,
  2786. .slave = &omap44xx_l3_main_3_hwmod,
  2787. .clk = "l4_div_ck",
  2788. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2789. };
  2790. /* aess -> l4_abe */
  2791. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  2792. .master = &omap44xx_aess_hwmod,
  2793. .slave = &omap44xx_l4_abe_hwmod,
  2794. .clk = "ocp_abe_iclk",
  2795. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2796. };
  2797. /* dsp -> l4_abe */
  2798. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  2799. .master = &omap44xx_dsp_hwmod,
  2800. .slave = &omap44xx_l4_abe_hwmod,
  2801. .clk = "ocp_abe_iclk",
  2802. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2803. };
  2804. /* l3_main_1 -> l4_abe */
  2805. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  2806. .master = &omap44xx_l3_main_1_hwmod,
  2807. .slave = &omap44xx_l4_abe_hwmod,
  2808. .clk = "l3_div_ck",
  2809. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2810. };
  2811. /* mpu -> l4_abe */
  2812. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  2813. .master = &omap44xx_mpu_hwmod,
  2814. .slave = &omap44xx_l4_abe_hwmod,
  2815. .clk = "ocp_abe_iclk",
  2816. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2817. };
  2818. /* l3_main_1 -> l4_cfg */
  2819. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  2820. .master = &omap44xx_l3_main_1_hwmod,
  2821. .slave = &omap44xx_l4_cfg_hwmod,
  2822. .clk = "l3_div_ck",
  2823. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2824. };
  2825. /* l3_main_2 -> l4_per */
  2826. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  2827. .master = &omap44xx_l3_main_2_hwmod,
  2828. .slave = &omap44xx_l4_per_hwmod,
  2829. .clk = "l3_div_ck",
  2830. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2831. };
  2832. /* l4_cfg -> l4_wkup */
  2833. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  2834. .master = &omap44xx_l4_cfg_hwmod,
  2835. .slave = &omap44xx_l4_wkup_hwmod,
  2836. .clk = "l4_div_ck",
  2837. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2838. };
  2839. /* mpu -> mpu_private */
  2840. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  2841. .master = &omap44xx_mpu_hwmod,
  2842. .slave = &omap44xx_mpu_private_hwmod,
  2843. .clk = "l3_div_ck",
  2844. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2845. };
  2846. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  2847. {
  2848. .pa_start = 0x401f1000,
  2849. .pa_end = 0x401f13ff,
  2850. .flags = ADDR_TYPE_RT
  2851. },
  2852. { }
  2853. };
  2854. /* l4_abe -> aess */
  2855. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  2856. .master = &omap44xx_l4_abe_hwmod,
  2857. .slave = &omap44xx_aess_hwmod,
  2858. .clk = "ocp_abe_iclk",
  2859. .addr = omap44xx_aess_addrs,
  2860. .user = OCP_USER_MPU,
  2861. };
  2862. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  2863. {
  2864. .pa_start = 0x490f1000,
  2865. .pa_end = 0x490f13ff,
  2866. .flags = ADDR_TYPE_RT
  2867. },
  2868. { }
  2869. };
  2870. /* l4_abe -> aess (dma) */
  2871. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  2872. .master = &omap44xx_l4_abe_hwmod,
  2873. .slave = &omap44xx_aess_hwmod,
  2874. .clk = "ocp_abe_iclk",
  2875. .addr = omap44xx_aess_dma_addrs,
  2876. .user = OCP_USER_SDMA,
  2877. };
  2878. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  2879. {
  2880. .pa_start = 0x4a304000,
  2881. .pa_end = 0x4a30401f,
  2882. .flags = ADDR_TYPE_RT
  2883. },
  2884. { }
  2885. };
  2886. /* l4_wkup -> counter_32k */
  2887. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  2888. .master = &omap44xx_l4_wkup_hwmod,
  2889. .slave = &omap44xx_counter_32k_hwmod,
  2890. .clk = "l4_wkup_clk_mux_ck",
  2891. .addr = omap44xx_counter_32k_addrs,
  2892. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2893. };
  2894. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  2895. {
  2896. .pa_start = 0x4a056000,
  2897. .pa_end = 0x4a056fff,
  2898. .flags = ADDR_TYPE_RT
  2899. },
  2900. { }
  2901. };
  2902. /* l4_cfg -> dma_system */
  2903. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  2904. .master = &omap44xx_l4_cfg_hwmod,
  2905. .slave = &omap44xx_dma_system_hwmod,
  2906. .clk = "l4_div_ck",
  2907. .addr = omap44xx_dma_system_addrs,
  2908. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2909. };
  2910. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  2911. {
  2912. .name = "mpu",
  2913. .pa_start = 0x4012e000,
  2914. .pa_end = 0x4012e07f,
  2915. .flags = ADDR_TYPE_RT
  2916. },
  2917. { }
  2918. };
  2919. /* l4_abe -> dmic */
  2920. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  2921. .master = &omap44xx_l4_abe_hwmod,
  2922. .slave = &omap44xx_dmic_hwmod,
  2923. .clk = "ocp_abe_iclk",
  2924. .addr = omap44xx_dmic_addrs,
  2925. .user = OCP_USER_MPU,
  2926. };
  2927. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  2928. {
  2929. .name = "dma",
  2930. .pa_start = 0x4902e000,
  2931. .pa_end = 0x4902e07f,
  2932. .flags = ADDR_TYPE_RT
  2933. },
  2934. { }
  2935. };
  2936. /* l4_abe -> dmic (dma) */
  2937. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  2938. .master = &omap44xx_l4_abe_hwmod,
  2939. .slave = &omap44xx_dmic_hwmod,
  2940. .clk = "ocp_abe_iclk",
  2941. .addr = omap44xx_dmic_dma_addrs,
  2942. .user = OCP_USER_SDMA,
  2943. };
  2944. /* dsp -> iva */
  2945. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  2946. .master = &omap44xx_dsp_hwmod,
  2947. .slave = &omap44xx_iva_hwmod,
  2948. .clk = "dpll_iva_m5x2_ck",
  2949. .user = OCP_USER_DSP,
  2950. };
  2951. /* l4_cfg -> dsp */
  2952. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  2953. .master = &omap44xx_l4_cfg_hwmod,
  2954. .slave = &omap44xx_dsp_hwmod,
  2955. .clk = "l4_div_ck",
  2956. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2957. };
  2958. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  2959. {
  2960. .pa_start = 0x58000000,
  2961. .pa_end = 0x5800007f,
  2962. .flags = ADDR_TYPE_RT
  2963. },
  2964. { }
  2965. };
  2966. /* l3_main_2 -> dss */
  2967. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  2968. .master = &omap44xx_l3_main_2_hwmod,
  2969. .slave = &omap44xx_dss_hwmod,
  2970. .clk = "dss_fck",
  2971. .addr = omap44xx_dss_dma_addrs,
  2972. .user = OCP_USER_SDMA,
  2973. };
  2974. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  2975. {
  2976. .pa_start = 0x48040000,
  2977. .pa_end = 0x4804007f,
  2978. .flags = ADDR_TYPE_RT
  2979. },
  2980. { }
  2981. };
  2982. /* l4_per -> dss */
  2983. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  2984. .master = &omap44xx_l4_per_hwmod,
  2985. .slave = &omap44xx_dss_hwmod,
  2986. .clk = "l4_div_ck",
  2987. .addr = omap44xx_dss_addrs,
  2988. .user = OCP_USER_MPU,
  2989. };
  2990. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  2991. {
  2992. .pa_start = 0x58001000,
  2993. .pa_end = 0x58001fff,
  2994. .flags = ADDR_TYPE_RT
  2995. },
  2996. { }
  2997. };
  2998. /* l3_main_2 -> dss_dispc */
  2999. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3000. .master = &omap44xx_l3_main_2_hwmod,
  3001. .slave = &omap44xx_dss_dispc_hwmod,
  3002. .clk = "dss_fck",
  3003. .addr = omap44xx_dss_dispc_dma_addrs,
  3004. .user = OCP_USER_SDMA,
  3005. };
  3006. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3007. {
  3008. .pa_start = 0x48041000,
  3009. .pa_end = 0x48041fff,
  3010. .flags = ADDR_TYPE_RT
  3011. },
  3012. { }
  3013. };
  3014. /* l4_per -> dss_dispc */
  3015. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3016. .master = &omap44xx_l4_per_hwmod,
  3017. .slave = &omap44xx_dss_dispc_hwmod,
  3018. .clk = "l4_div_ck",
  3019. .addr = omap44xx_dss_dispc_addrs,
  3020. .user = OCP_USER_MPU,
  3021. };
  3022. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3023. {
  3024. .pa_start = 0x58004000,
  3025. .pa_end = 0x580041ff,
  3026. .flags = ADDR_TYPE_RT
  3027. },
  3028. { }
  3029. };
  3030. /* l3_main_2 -> dss_dsi1 */
  3031. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3032. .master = &omap44xx_l3_main_2_hwmod,
  3033. .slave = &omap44xx_dss_dsi1_hwmod,
  3034. .clk = "dss_fck",
  3035. .addr = omap44xx_dss_dsi1_dma_addrs,
  3036. .user = OCP_USER_SDMA,
  3037. };
  3038. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3039. {
  3040. .pa_start = 0x48044000,
  3041. .pa_end = 0x480441ff,
  3042. .flags = ADDR_TYPE_RT
  3043. },
  3044. { }
  3045. };
  3046. /* l4_per -> dss_dsi1 */
  3047. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3048. .master = &omap44xx_l4_per_hwmod,
  3049. .slave = &omap44xx_dss_dsi1_hwmod,
  3050. .clk = "l4_div_ck",
  3051. .addr = omap44xx_dss_dsi1_addrs,
  3052. .user = OCP_USER_MPU,
  3053. };
  3054. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3055. {
  3056. .pa_start = 0x58005000,
  3057. .pa_end = 0x580051ff,
  3058. .flags = ADDR_TYPE_RT
  3059. },
  3060. { }
  3061. };
  3062. /* l3_main_2 -> dss_dsi2 */
  3063. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3064. .master = &omap44xx_l3_main_2_hwmod,
  3065. .slave = &omap44xx_dss_dsi2_hwmod,
  3066. .clk = "dss_fck",
  3067. .addr = omap44xx_dss_dsi2_dma_addrs,
  3068. .user = OCP_USER_SDMA,
  3069. };
  3070. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3071. {
  3072. .pa_start = 0x48045000,
  3073. .pa_end = 0x480451ff,
  3074. .flags = ADDR_TYPE_RT
  3075. },
  3076. { }
  3077. };
  3078. /* l4_per -> dss_dsi2 */
  3079. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3080. .master = &omap44xx_l4_per_hwmod,
  3081. .slave = &omap44xx_dss_dsi2_hwmod,
  3082. .clk = "l4_div_ck",
  3083. .addr = omap44xx_dss_dsi2_addrs,
  3084. .user = OCP_USER_MPU,
  3085. };
  3086. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3087. {
  3088. .pa_start = 0x58006000,
  3089. .pa_end = 0x58006fff,
  3090. .flags = ADDR_TYPE_RT
  3091. },
  3092. { }
  3093. };
  3094. /* l3_main_2 -> dss_hdmi */
  3095. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3096. .master = &omap44xx_l3_main_2_hwmod,
  3097. .slave = &omap44xx_dss_hdmi_hwmod,
  3098. .clk = "dss_fck",
  3099. .addr = omap44xx_dss_hdmi_dma_addrs,
  3100. .user = OCP_USER_SDMA,
  3101. };
  3102. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3103. {
  3104. .pa_start = 0x48046000,
  3105. .pa_end = 0x48046fff,
  3106. .flags = ADDR_TYPE_RT
  3107. },
  3108. { }
  3109. };
  3110. /* l4_per -> dss_hdmi */
  3111. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3112. .master = &omap44xx_l4_per_hwmod,
  3113. .slave = &omap44xx_dss_hdmi_hwmod,
  3114. .clk = "l4_div_ck",
  3115. .addr = omap44xx_dss_hdmi_addrs,
  3116. .user = OCP_USER_MPU,
  3117. };
  3118. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3119. {
  3120. .pa_start = 0x58002000,
  3121. .pa_end = 0x580020ff,
  3122. .flags = ADDR_TYPE_RT
  3123. },
  3124. { }
  3125. };
  3126. /* l3_main_2 -> dss_rfbi */
  3127. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3128. .master = &omap44xx_l3_main_2_hwmod,
  3129. .slave = &omap44xx_dss_rfbi_hwmod,
  3130. .clk = "dss_fck",
  3131. .addr = omap44xx_dss_rfbi_dma_addrs,
  3132. .user = OCP_USER_SDMA,
  3133. };
  3134. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3135. {
  3136. .pa_start = 0x48042000,
  3137. .pa_end = 0x480420ff,
  3138. .flags = ADDR_TYPE_RT
  3139. },
  3140. { }
  3141. };
  3142. /* l4_per -> dss_rfbi */
  3143. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3144. .master = &omap44xx_l4_per_hwmod,
  3145. .slave = &omap44xx_dss_rfbi_hwmod,
  3146. .clk = "l4_div_ck",
  3147. .addr = omap44xx_dss_rfbi_addrs,
  3148. .user = OCP_USER_MPU,
  3149. };
  3150. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3151. {
  3152. .pa_start = 0x58003000,
  3153. .pa_end = 0x580030ff,
  3154. .flags = ADDR_TYPE_RT
  3155. },
  3156. { }
  3157. };
  3158. /* l3_main_2 -> dss_venc */
  3159. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3160. .master = &omap44xx_l3_main_2_hwmod,
  3161. .slave = &omap44xx_dss_venc_hwmod,
  3162. .clk = "dss_fck",
  3163. .addr = omap44xx_dss_venc_dma_addrs,
  3164. .user = OCP_USER_SDMA,
  3165. };
  3166. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  3167. {
  3168. .pa_start = 0x48043000,
  3169. .pa_end = 0x480430ff,
  3170. .flags = ADDR_TYPE_RT
  3171. },
  3172. { }
  3173. };
  3174. /* l4_per -> dss_venc */
  3175. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  3176. .master = &omap44xx_l4_per_hwmod,
  3177. .slave = &omap44xx_dss_venc_hwmod,
  3178. .clk = "l4_div_ck",
  3179. .addr = omap44xx_dss_venc_addrs,
  3180. .user = OCP_USER_MPU,
  3181. };
  3182. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  3183. {
  3184. .pa_start = 0x4a10a000,
  3185. .pa_end = 0x4a10a1ff,
  3186. .flags = ADDR_TYPE_RT
  3187. },
  3188. { }
  3189. };
  3190. /* l4_cfg -> fdif */
  3191. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  3192. .master = &omap44xx_l4_cfg_hwmod,
  3193. .slave = &omap44xx_fdif_hwmod,
  3194. .clk = "l4_div_ck",
  3195. .addr = omap44xx_fdif_addrs,
  3196. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3197. };
  3198. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  3199. {
  3200. .pa_start = 0x4a310000,
  3201. .pa_end = 0x4a3101ff,
  3202. .flags = ADDR_TYPE_RT
  3203. },
  3204. { }
  3205. };
  3206. /* l4_wkup -> gpio1 */
  3207. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  3208. .master = &omap44xx_l4_wkup_hwmod,
  3209. .slave = &omap44xx_gpio1_hwmod,
  3210. .clk = "l4_wkup_clk_mux_ck",
  3211. .addr = omap44xx_gpio1_addrs,
  3212. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3213. };
  3214. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  3215. {
  3216. .pa_start = 0x48055000,
  3217. .pa_end = 0x480551ff,
  3218. .flags = ADDR_TYPE_RT
  3219. },
  3220. { }
  3221. };
  3222. /* l4_per -> gpio2 */
  3223. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  3224. .master = &omap44xx_l4_per_hwmod,
  3225. .slave = &omap44xx_gpio2_hwmod,
  3226. .clk = "l4_div_ck",
  3227. .addr = omap44xx_gpio2_addrs,
  3228. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3229. };
  3230. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  3231. {
  3232. .pa_start = 0x48057000,
  3233. .pa_end = 0x480571ff,
  3234. .flags = ADDR_TYPE_RT
  3235. },
  3236. { }
  3237. };
  3238. /* l4_per -> gpio3 */
  3239. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  3240. .master = &omap44xx_l4_per_hwmod,
  3241. .slave = &omap44xx_gpio3_hwmod,
  3242. .clk = "l4_div_ck",
  3243. .addr = omap44xx_gpio3_addrs,
  3244. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3245. };
  3246. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  3247. {
  3248. .pa_start = 0x48059000,
  3249. .pa_end = 0x480591ff,
  3250. .flags = ADDR_TYPE_RT
  3251. },
  3252. { }
  3253. };
  3254. /* l4_per -> gpio4 */
  3255. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  3256. .master = &omap44xx_l4_per_hwmod,
  3257. .slave = &omap44xx_gpio4_hwmod,
  3258. .clk = "l4_div_ck",
  3259. .addr = omap44xx_gpio4_addrs,
  3260. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3261. };
  3262. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  3263. {
  3264. .pa_start = 0x4805b000,
  3265. .pa_end = 0x4805b1ff,
  3266. .flags = ADDR_TYPE_RT
  3267. },
  3268. { }
  3269. };
  3270. /* l4_per -> gpio5 */
  3271. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  3272. .master = &omap44xx_l4_per_hwmod,
  3273. .slave = &omap44xx_gpio5_hwmod,
  3274. .clk = "l4_div_ck",
  3275. .addr = omap44xx_gpio5_addrs,
  3276. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3277. };
  3278. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  3279. {
  3280. .pa_start = 0x4805d000,
  3281. .pa_end = 0x4805d1ff,
  3282. .flags = ADDR_TYPE_RT
  3283. },
  3284. { }
  3285. };
  3286. /* l4_per -> gpio6 */
  3287. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  3288. .master = &omap44xx_l4_per_hwmod,
  3289. .slave = &omap44xx_gpio6_hwmod,
  3290. .clk = "l4_div_ck",
  3291. .addr = omap44xx_gpio6_addrs,
  3292. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3293. };
  3294. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  3295. {
  3296. .pa_start = 0x4a058000,
  3297. .pa_end = 0x4a05bfff,
  3298. .flags = ADDR_TYPE_RT
  3299. },
  3300. { }
  3301. };
  3302. /* l4_cfg -> hsi */
  3303. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  3304. .master = &omap44xx_l4_cfg_hwmod,
  3305. .slave = &omap44xx_hsi_hwmod,
  3306. .clk = "l4_div_ck",
  3307. .addr = omap44xx_hsi_addrs,
  3308. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3309. };
  3310. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  3311. {
  3312. .pa_start = 0x48070000,
  3313. .pa_end = 0x480700ff,
  3314. .flags = ADDR_TYPE_RT
  3315. },
  3316. { }
  3317. };
  3318. /* l4_per -> i2c1 */
  3319. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  3320. .master = &omap44xx_l4_per_hwmod,
  3321. .slave = &omap44xx_i2c1_hwmod,
  3322. .clk = "l4_div_ck",
  3323. .addr = omap44xx_i2c1_addrs,
  3324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3325. };
  3326. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  3327. {
  3328. .pa_start = 0x48072000,
  3329. .pa_end = 0x480720ff,
  3330. .flags = ADDR_TYPE_RT
  3331. },
  3332. { }
  3333. };
  3334. /* l4_per -> i2c2 */
  3335. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  3336. .master = &omap44xx_l4_per_hwmod,
  3337. .slave = &omap44xx_i2c2_hwmod,
  3338. .clk = "l4_div_ck",
  3339. .addr = omap44xx_i2c2_addrs,
  3340. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3341. };
  3342. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  3343. {
  3344. .pa_start = 0x48060000,
  3345. .pa_end = 0x480600ff,
  3346. .flags = ADDR_TYPE_RT
  3347. },
  3348. { }
  3349. };
  3350. /* l4_per -> i2c3 */
  3351. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  3352. .master = &omap44xx_l4_per_hwmod,
  3353. .slave = &omap44xx_i2c3_hwmod,
  3354. .clk = "l4_div_ck",
  3355. .addr = omap44xx_i2c3_addrs,
  3356. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3357. };
  3358. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  3359. {
  3360. .pa_start = 0x48350000,
  3361. .pa_end = 0x483500ff,
  3362. .flags = ADDR_TYPE_RT
  3363. },
  3364. { }
  3365. };
  3366. /* l4_per -> i2c4 */
  3367. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  3368. .master = &omap44xx_l4_per_hwmod,
  3369. .slave = &omap44xx_i2c4_hwmod,
  3370. .clk = "l4_div_ck",
  3371. .addr = omap44xx_i2c4_addrs,
  3372. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3373. };
  3374. /* l3_main_2 -> ipu */
  3375. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  3376. .master = &omap44xx_l3_main_2_hwmod,
  3377. .slave = &omap44xx_ipu_hwmod,
  3378. .clk = "l3_div_ck",
  3379. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3380. };
  3381. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  3382. {
  3383. .pa_start = 0x52000000,
  3384. .pa_end = 0x520000ff,
  3385. .flags = ADDR_TYPE_RT
  3386. },
  3387. { }
  3388. };
  3389. /* l3_main_2 -> iss */
  3390. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  3391. .master = &omap44xx_l3_main_2_hwmod,
  3392. .slave = &omap44xx_iss_hwmod,
  3393. .clk = "l3_div_ck",
  3394. .addr = omap44xx_iss_addrs,
  3395. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3396. };
  3397. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  3398. {
  3399. .pa_start = 0x5a000000,
  3400. .pa_end = 0x5a07ffff,
  3401. .flags = ADDR_TYPE_RT
  3402. },
  3403. { }
  3404. };
  3405. /* l3_main_2 -> iva */
  3406. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  3407. .master = &omap44xx_l3_main_2_hwmod,
  3408. .slave = &omap44xx_iva_hwmod,
  3409. .clk = "l3_div_ck",
  3410. .addr = omap44xx_iva_addrs,
  3411. .user = OCP_USER_MPU,
  3412. };
  3413. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  3414. {
  3415. .pa_start = 0x4a31c000,
  3416. .pa_end = 0x4a31c07f,
  3417. .flags = ADDR_TYPE_RT
  3418. },
  3419. { }
  3420. };
  3421. /* l4_wkup -> kbd */
  3422. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  3423. .master = &omap44xx_l4_wkup_hwmod,
  3424. .slave = &omap44xx_kbd_hwmod,
  3425. .clk = "l4_wkup_clk_mux_ck",
  3426. .addr = omap44xx_kbd_addrs,
  3427. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3428. };
  3429. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  3430. {
  3431. .pa_start = 0x4a0f4000,
  3432. .pa_end = 0x4a0f41ff,
  3433. .flags = ADDR_TYPE_RT
  3434. },
  3435. { }
  3436. };
  3437. /* l4_cfg -> mailbox */
  3438. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  3439. .master = &omap44xx_l4_cfg_hwmod,
  3440. .slave = &omap44xx_mailbox_hwmod,
  3441. .clk = "l4_div_ck",
  3442. .addr = omap44xx_mailbox_addrs,
  3443. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3444. };
  3445. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  3446. {
  3447. .name = "mpu",
  3448. .pa_start = 0x40122000,
  3449. .pa_end = 0x401220ff,
  3450. .flags = ADDR_TYPE_RT
  3451. },
  3452. { }
  3453. };
  3454. /* l4_abe -> mcbsp1 */
  3455. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  3456. .master = &omap44xx_l4_abe_hwmod,
  3457. .slave = &omap44xx_mcbsp1_hwmod,
  3458. .clk = "ocp_abe_iclk",
  3459. .addr = omap44xx_mcbsp1_addrs,
  3460. .user = OCP_USER_MPU,
  3461. };
  3462. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  3463. {
  3464. .name = "dma",
  3465. .pa_start = 0x49022000,
  3466. .pa_end = 0x490220ff,
  3467. .flags = ADDR_TYPE_RT
  3468. },
  3469. { }
  3470. };
  3471. /* l4_abe -> mcbsp1 (dma) */
  3472. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  3473. .master = &omap44xx_l4_abe_hwmod,
  3474. .slave = &omap44xx_mcbsp1_hwmod,
  3475. .clk = "ocp_abe_iclk",
  3476. .addr = omap44xx_mcbsp1_dma_addrs,
  3477. .user = OCP_USER_SDMA,
  3478. };
  3479. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  3480. {
  3481. .name = "mpu",
  3482. .pa_start = 0x40124000,
  3483. .pa_end = 0x401240ff,
  3484. .flags = ADDR_TYPE_RT
  3485. },
  3486. { }
  3487. };
  3488. /* l4_abe -> mcbsp2 */
  3489. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  3490. .master = &omap44xx_l4_abe_hwmod,
  3491. .slave = &omap44xx_mcbsp2_hwmod,
  3492. .clk = "ocp_abe_iclk",
  3493. .addr = omap44xx_mcbsp2_addrs,
  3494. .user = OCP_USER_MPU,
  3495. };
  3496. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  3497. {
  3498. .name = "dma",
  3499. .pa_start = 0x49024000,
  3500. .pa_end = 0x490240ff,
  3501. .flags = ADDR_TYPE_RT
  3502. },
  3503. { }
  3504. };
  3505. /* l4_abe -> mcbsp2 (dma) */
  3506. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  3507. .master = &omap44xx_l4_abe_hwmod,
  3508. .slave = &omap44xx_mcbsp2_hwmod,
  3509. .clk = "ocp_abe_iclk",
  3510. .addr = omap44xx_mcbsp2_dma_addrs,
  3511. .user = OCP_USER_SDMA,
  3512. };
  3513. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  3514. {
  3515. .name = "mpu",
  3516. .pa_start = 0x40126000,
  3517. .pa_end = 0x401260ff,
  3518. .flags = ADDR_TYPE_RT
  3519. },
  3520. { }
  3521. };
  3522. /* l4_abe -> mcbsp3 */
  3523. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  3524. .master = &omap44xx_l4_abe_hwmod,
  3525. .slave = &omap44xx_mcbsp3_hwmod,
  3526. .clk = "ocp_abe_iclk",
  3527. .addr = omap44xx_mcbsp3_addrs,
  3528. .user = OCP_USER_MPU,
  3529. };
  3530. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  3531. {
  3532. .name = "dma",
  3533. .pa_start = 0x49026000,
  3534. .pa_end = 0x490260ff,
  3535. .flags = ADDR_TYPE_RT
  3536. },
  3537. { }
  3538. };
  3539. /* l4_abe -> mcbsp3 (dma) */
  3540. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  3541. .master = &omap44xx_l4_abe_hwmod,
  3542. .slave = &omap44xx_mcbsp3_hwmod,
  3543. .clk = "ocp_abe_iclk",
  3544. .addr = omap44xx_mcbsp3_dma_addrs,
  3545. .user = OCP_USER_SDMA,
  3546. };
  3547. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  3548. {
  3549. .pa_start = 0x48096000,
  3550. .pa_end = 0x480960ff,
  3551. .flags = ADDR_TYPE_RT
  3552. },
  3553. { }
  3554. };
  3555. /* l4_per -> mcbsp4 */
  3556. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  3557. .master = &omap44xx_l4_per_hwmod,
  3558. .slave = &omap44xx_mcbsp4_hwmod,
  3559. .clk = "l4_div_ck",
  3560. .addr = omap44xx_mcbsp4_addrs,
  3561. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3562. };
  3563. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  3564. {
  3565. .pa_start = 0x40132000,
  3566. .pa_end = 0x4013207f,
  3567. .flags = ADDR_TYPE_RT
  3568. },
  3569. { }
  3570. };
  3571. /* l4_abe -> mcpdm */
  3572. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  3573. .master = &omap44xx_l4_abe_hwmod,
  3574. .slave = &omap44xx_mcpdm_hwmod,
  3575. .clk = "ocp_abe_iclk",
  3576. .addr = omap44xx_mcpdm_addrs,
  3577. .user = OCP_USER_MPU,
  3578. };
  3579. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  3580. {
  3581. .pa_start = 0x49032000,
  3582. .pa_end = 0x4903207f,
  3583. .flags = ADDR_TYPE_RT
  3584. },
  3585. { }
  3586. };
  3587. /* l4_abe -> mcpdm (dma) */
  3588. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  3589. .master = &omap44xx_l4_abe_hwmod,
  3590. .slave = &omap44xx_mcpdm_hwmod,
  3591. .clk = "ocp_abe_iclk",
  3592. .addr = omap44xx_mcpdm_dma_addrs,
  3593. .user = OCP_USER_SDMA,
  3594. };
  3595. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  3596. {
  3597. .pa_start = 0x48098000,
  3598. .pa_end = 0x480981ff,
  3599. .flags = ADDR_TYPE_RT
  3600. },
  3601. { }
  3602. };
  3603. /* l4_per -> mcspi1 */
  3604. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  3605. .master = &omap44xx_l4_per_hwmod,
  3606. .slave = &omap44xx_mcspi1_hwmod,
  3607. .clk = "l4_div_ck",
  3608. .addr = omap44xx_mcspi1_addrs,
  3609. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3610. };
  3611. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3612. {
  3613. .pa_start = 0x4809a000,
  3614. .pa_end = 0x4809a1ff,
  3615. .flags = ADDR_TYPE_RT
  3616. },
  3617. { }
  3618. };
  3619. /* l4_per -> mcspi2 */
  3620. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3621. .master = &omap44xx_l4_per_hwmod,
  3622. .slave = &omap44xx_mcspi2_hwmod,
  3623. .clk = "l4_div_ck",
  3624. .addr = omap44xx_mcspi2_addrs,
  3625. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3626. };
  3627. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3628. {
  3629. .pa_start = 0x480b8000,
  3630. .pa_end = 0x480b81ff,
  3631. .flags = ADDR_TYPE_RT
  3632. },
  3633. { }
  3634. };
  3635. /* l4_per -> mcspi3 */
  3636. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3637. .master = &omap44xx_l4_per_hwmod,
  3638. .slave = &omap44xx_mcspi3_hwmod,
  3639. .clk = "l4_div_ck",
  3640. .addr = omap44xx_mcspi3_addrs,
  3641. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3642. };
  3643. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3644. {
  3645. .pa_start = 0x480ba000,
  3646. .pa_end = 0x480ba1ff,
  3647. .flags = ADDR_TYPE_RT
  3648. },
  3649. { }
  3650. };
  3651. /* l4_per -> mcspi4 */
  3652. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3653. .master = &omap44xx_l4_per_hwmod,
  3654. .slave = &omap44xx_mcspi4_hwmod,
  3655. .clk = "l4_div_ck",
  3656. .addr = omap44xx_mcspi4_addrs,
  3657. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3658. };
  3659. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3660. {
  3661. .pa_start = 0x4809c000,
  3662. .pa_end = 0x4809c3ff,
  3663. .flags = ADDR_TYPE_RT
  3664. },
  3665. { }
  3666. };
  3667. /* l4_per -> mmc1 */
  3668. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3669. .master = &omap44xx_l4_per_hwmod,
  3670. .slave = &omap44xx_mmc1_hwmod,
  3671. .clk = "l4_div_ck",
  3672. .addr = omap44xx_mmc1_addrs,
  3673. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3674. };
  3675. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3676. {
  3677. .pa_start = 0x480b4000,
  3678. .pa_end = 0x480b43ff,
  3679. .flags = ADDR_TYPE_RT
  3680. },
  3681. { }
  3682. };
  3683. /* l4_per -> mmc2 */
  3684. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3685. .master = &omap44xx_l4_per_hwmod,
  3686. .slave = &omap44xx_mmc2_hwmod,
  3687. .clk = "l4_div_ck",
  3688. .addr = omap44xx_mmc2_addrs,
  3689. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3690. };
  3691. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3692. {
  3693. .pa_start = 0x480ad000,
  3694. .pa_end = 0x480ad3ff,
  3695. .flags = ADDR_TYPE_RT
  3696. },
  3697. { }
  3698. };
  3699. /* l4_per -> mmc3 */
  3700. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3701. .master = &omap44xx_l4_per_hwmod,
  3702. .slave = &omap44xx_mmc3_hwmod,
  3703. .clk = "l4_div_ck",
  3704. .addr = omap44xx_mmc3_addrs,
  3705. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3706. };
  3707. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3708. {
  3709. .pa_start = 0x480d1000,
  3710. .pa_end = 0x480d13ff,
  3711. .flags = ADDR_TYPE_RT
  3712. },
  3713. { }
  3714. };
  3715. /* l4_per -> mmc4 */
  3716. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3717. .master = &omap44xx_l4_per_hwmod,
  3718. .slave = &omap44xx_mmc4_hwmod,
  3719. .clk = "l4_div_ck",
  3720. .addr = omap44xx_mmc4_addrs,
  3721. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3722. };
  3723. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3724. {
  3725. .pa_start = 0x480d5000,
  3726. .pa_end = 0x480d53ff,
  3727. .flags = ADDR_TYPE_RT
  3728. },
  3729. { }
  3730. };
  3731. /* l4_per -> mmc5 */
  3732. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3733. .master = &omap44xx_l4_per_hwmod,
  3734. .slave = &omap44xx_mmc5_hwmod,
  3735. .clk = "l4_div_ck",
  3736. .addr = omap44xx_mmc5_addrs,
  3737. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3738. };
  3739. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3740. {
  3741. .pa_start = 0x4a0dd000,
  3742. .pa_end = 0x4a0dd03f,
  3743. .flags = ADDR_TYPE_RT
  3744. },
  3745. { }
  3746. };
  3747. /* l4_cfg -> smartreflex_core */
  3748. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3749. .master = &omap44xx_l4_cfg_hwmod,
  3750. .slave = &omap44xx_smartreflex_core_hwmod,
  3751. .clk = "l4_div_ck",
  3752. .addr = omap44xx_smartreflex_core_addrs,
  3753. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3754. };
  3755. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3756. {
  3757. .pa_start = 0x4a0db000,
  3758. .pa_end = 0x4a0db03f,
  3759. .flags = ADDR_TYPE_RT
  3760. },
  3761. { }
  3762. };
  3763. /* l4_cfg -> smartreflex_iva */
  3764. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3765. .master = &omap44xx_l4_cfg_hwmod,
  3766. .slave = &omap44xx_smartreflex_iva_hwmod,
  3767. .clk = "l4_div_ck",
  3768. .addr = omap44xx_smartreflex_iva_addrs,
  3769. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3770. };
  3771. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3772. {
  3773. .pa_start = 0x4a0d9000,
  3774. .pa_end = 0x4a0d903f,
  3775. .flags = ADDR_TYPE_RT
  3776. },
  3777. { }
  3778. };
  3779. /* l4_cfg -> smartreflex_mpu */
  3780. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3781. .master = &omap44xx_l4_cfg_hwmod,
  3782. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3783. .clk = "l4_div_ck",
  3784. .addr = omap44xx_smartreflex_mpu_addrs,
  3785. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3786. };
  3787. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3788. {
  3789. .pa_start = 0x4a0f6000,
  3790. .pa_end = 0x4a0f6fff,
  3791. .flags = ADDR_TYPE_RT
  3792. },
  3793. { }
  3794. };
  3795. /* l4_cfg -> spinlock */
  3796. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3797. .master = &omap44xx_l4_cfg_hwmod,
  3798. .slave = &omap44xx_spinlock_hwmod,
  3799. .clk = "l4_div_ck",
  3800. .addr = omap44xx_spinlock_addrs,
  3801. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3802. };
  3803. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3804. {
  3805. .pa_start = 0x4a318000,
  3806. .pa_end = 0x4a31807f,
  3807. .flags = ADDR_TYPE_RT
  3808. },
  3809. { }
  3810. };
  3811. /* l4_wkup -> timer1 */
  3812. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3813. .master = &omap44xx_l4_wkup_hwmod,
  3814. .slave = &omap44xx_timer1_hwmod,
  3815. .clk = "l4_wkup_clk_mux_ck",
  3816. .addr = omap44xx_timer1_addrs,
  3817. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3818. };
  3819. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3820. {
  3821. .pa_start = 0x48032000,
  3822. .pa_end = 0x4803207f,
  3823. .flags = ADDR_TYPE_RT
  3824. },
  3825. { }
  3826. };
  3827. /* l4_per -> timer2 */
  3828. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3829. .master = &omap44xx_l4_per_hwmod,
  3830. .slave = &omap44xx_timer2_hwmod,
  3831. .clk = "l4_div_ck",
  3832. .addr = omap44xx_timer2_addrs,
  3833. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3834. };
  3835. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3836. {
  3837. .pa_start = 0x48034000,
  3838. .pa_end = 0x4803407f,
  3839. .flags = ADDR_TYPE_RT
  3840. },
  3841. { }
  3842. };
  3843. /* l4_per -> timer3 */
  3844. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3845. .master = &omap44xx_l4_per_hwmod,
  3846. .slave = &omap44xx_timer3_hwmod,
  3847. .clk = "l4_div_ck",
  3848. .addr = omap44xx_timer3_addrs,
  3849. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3850. };
  3851. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3852. {
  3853. .pa_start = 0x48036000,
  3854. .pa_end = 0x4803607f,
  3855. .flags = ADDR_TYPE_RT
  3856. },
  3857. { }
  3858. };
  3859. /* l4_per -> timer4 */
  3860. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3861. .master = &omap44xx_l4_per_hwmod,
  3862. .slave = &omap44xx_timer4_hwmod,
  3863. .clk = "l4_div_ck",
  3864. .addr = omap44xx_timer4_addrs,
  3865. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3866. };
  3867. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3868. {
  3869. .pa_start = 0x40138000,
  3870. .pa_end = 0x4013807f,
  3871. .flags = ADDR_TYPE_RT
  3872. },
  3873. { }
  3874. };
  3875. /* l4_abe -> timer5 */
  3876. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3877. .master = &omap44xx_l4_abe_hwmod,
  3878. .slave = &omap44xx_timer5_hwmod,
  3879. .clk = "ocp_abe_iclk",
  3880. .addr = omap44xx_timer5_addrs,
  3881. .user = OCP_USER_MPU,
  3882. };
  3883. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3884. {
  3885. .pa_start = 0x49038000,
  3886. .pa_end = 0x4903807f,
  3887. .flags = ADDR_TYPE_RT
  3888. },
  3889. { }
  3890. };
  3891. /* l4_abe -> timer5 (dma) */
  3892. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3893. .master = &omap44xx_l4_abe_hwmod,
  3894. .slave = &omap44xx_timer5_hwmod,
  3895. .clk = "ocp_abe_iclk",
  3896. .addr = omap44xx_timer5_dma_addrs,
  3897. .user = OCP_USER_SDMA,
  3898. };
  3899. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  3900. {
  3901. .pa_start = 0x4013a000,
  3902. .pa_end = 0x4013a07f,
  3903. .flags = ADDR_TYPE_RT
  3904. },
  3905. { }
  3906. };
  3907. /* l4_abe -> timer6 */
  3908. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  3909. .master = &omap44xx_l4_abe_hwmod,
  3910. .slave = &omap44xx_timer6_hwmod,
  3911. .clk = "ocp_abe_iclk",
  3912. .addr = omap44xx_timer6_addrs,
  3913. .user = OCP_USER_MPU,
  3914. };
  3915. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  3916. {
  3917. .pa_start = 0x4903a000,
  3918. .pa_end = 0x4903a07f,
  3919. .flags = ADDR_TYPE_RT
  3920. },
  3921. { }
  3922. };
  3923. /* l4_abe -> timer6 (dma) */
  3924. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  3925. .master = &omap44xx_l4_abe_hwmod,
  3926. .slave = &omap44xx_timer6_hwmod,
  3927. .clk = "ocp_abe_iclk",
  3928. .addr = omap44xx_timer6_dma_addrs,
  3929. .user = OCP_USER_SDMA,
  3930. };
  3931. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  3932. {
  3933. .pa_start = 0x4013c000,
  3934. .pa_end = 0x4013c07f,
  3935. .flags = ADDR_TYPE_RT
  3936. },
  3937. { }
  3938. };
  3939. /* l4_abe -> timer7 */
  3940. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  3941. .master = &omap44xx_l4_abe_hwmod,
  3942. .slave = &omap44xx_timer7_hwmod,
  3943. .clk = "ocp_abe_iclk",
  3944. .addr = omap44xx_timer7_addrs,
  3945. .user = OCP_USER_MPU,
  3946. };
  3947. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  3948. {
  3949. .pa_start = 0x4903c000,
  3950. .pa_end = 0x4903c07f,
  3951. .flags = ADDR_TYPE_RT
  3952. },
  3953. { }
  3954. };
  3955. /* l4_abe -> timer7 (dma) */
  3956. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  3957. .master = &omap44xx_l4_abe_hwmod,
  3958. .slave = &omap44xx_timer7_hwmod,
  3959. .clk = "ocp_abe_iclk",
  3960. .addr = omap44xx_timer7_dma_addrs,
  3961. .user = OCP_USER_SDMA,
  3962. };
  3963. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  3964. {
  3965. .pa_start = 0x4013e000,
  3966. .pa_end = 0x4013e07f,
  3967. .flags = ADDR_TYPE_RT
  3968. },
  3969. { }
  3970. };
  3971. /* l4_abe -> timer8 */
  3972. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  3973. .master = &omap44xx_l4_abe_hwmod,
  3974. .slave = &omap44xx_timer8_hwmod,
  3975. .clk = "ocp_abe_iclk",
  3976. .addr = omap44xx_timer8_addrs,
  3977. .user = OCP_USER_MPU,
  3978. };
  3979. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  3980. {
  3981. .pa_start = 0x4903e000,
  3982. .pa_end = 0x4903e07f,
  3983. .flags = ADDR_TYPE_RT
  3984. },
  3985. { }
  3986. };
  3987. /* l4_abe -> timer8 (dma) */
  3988. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  3989. .master = &omap44xx_l4_abe_hwmod,
  3990. .slave = &omap44xx_timer8_hwmod,
  3991. .clk = "ocp_abe_iclk",
  3992. .addr = omap44xx_timer8_dma_addrs,
  3993. .user = OCP_USER_SDMA,
  3994. };
  3995. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  3996. {
  3997. .pa_start = 0x4803e000,
  3998. .pa_end = 0x4803e07f,
  3999. .flags = ADDR_TYPE_RT
  4000. },
  4001. { }
  4002. };
  4003. /* l4_per -> timer9 */
  4004. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4005. .master = &omap44xx_l4_per_hwmod,
  4006. .slave = &omap44xx_timer9_hwmod,
  4007. .clk = "l4_div_ck",
  4008. .addr = omap44xx_timer9_addrs,
  4009. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4010. };
  4011. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4012. {
  4013. .pa_start = 0x48086000,
  4014. .pa_end = 0x4808607f,
  4015. .flags = ADDR_TYPE_RT
  4016. },
  4017. { }
  4018. };
  4019. /* l4_per -> timer10 */
  4020. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4021. .master = &omap44xx_l4_per_hwmod,
  4022. .slave = &omap44xx_timer10_hwmod,
  4023. .clk = "l4_div_ck",
  4024. .addr = omap44xx_timer10_addrs,
  4025. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4026. };
  4027. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4028. {
  4029. .pa_start = 0x48088000,
  4030. .pa_end = 0x4808807f,
  4031. .flags = ADDR_TYPE_RT
  4032. },
  4033. { }
  4034. };
  4035. /* l4_per -> timer11 */
  4036. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4037. .master = &omap44xx_l4_per_hwmod,
  4038. .slave = &omap44xx_timer11_hwmod,
  4039. .clk = "l4_div_ck",
  4040. .addr = omap44xx_timer11_addrs,
  4041. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4042. };
  4043. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4044. {
  4045. .pa_start = 0x4806a000,
  4046. .pa_end = 0x4806a0ff,
  4047. .flags = ADDR_TYPE_RT
  4048. },
  4049. { }
  4050. };
  4051. /* l4_per -> uart1 */
  4052. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4053. .master = &omap44xx_l4_per_hwmod,
  4054. .slave = &omap44xx_uart1_hwmod,
  4055. .clk = "l4_div_ck",
  4056. .addr = omap44xx_uart1_addrs,
  4057. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4058. };
  4059. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4060. {
  4061. .pa_start = 0x4806c000,
  4062. .pa_end = 0x4806c0ff,
  4063. .flags = ADDR_TYPE_RT
  4064. },
  4065. { }
  4066. };
  4067. /* l4_per -> uart2 */
  4068. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4069. .master = &omap44xx_l4_per_hwmod,
  4070. .slave = &omap44xx_uart2_hwmod,
  4071. .clk = "l4_div_ck",
  4072. .addr = omap44xx_uart2_addrs,
  4073. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4074. };
  4075. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4076. {
  4077. .pa_start = 0x48020000,
  4078. .pa_end = 0x480200ff,
  4079. .flags = ADDR_TYPE_RT
  4080. },
  4081. { }
  4082. };
  4083. /* l4_per -> uart3 */
  4084. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4085. .master = &omap44xx_l4_per_hwmod,
  4086. .slave = &omap44xx_uart3_hwmod,
  4087. .clk = "l4_div_ck",
  4088. .addr = omap44xx_uart3_addrs,
  4089. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4090. };
  4091. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4092. {
  4093. .pa_start = 0x4806e000,
  4094. .pa_end = 0x4806e0ff,
  4095. .flags = ADDR_TYPE_RT
  4096. },
  4097. { }
  4098. };
  4099. /* l4_per -> uart4 */
  4100. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4101. .master = &omap44xx_l4_per_hwmod,
  4102. .slave = &omap44xx_uart4_hwmod,
  4103. .clk = "l4_div_ck",
  4104. .addr = omap44xx_uart4_addrs,
  4105. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4106. };
  4107. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4108. {
  4109. .name = "uhh",
  4110. .pa_start = 0x4a064000,
  4111. .pa_end = 0x4a0647ff,
  4112. .flags = ADDR_TYPE_RT
  4113. },
  4114. {
  4115. .name = "ohci",
  4116. .pa_start = 0x4a064800,
  4117. .pa_end = 0x4a064bff,
  4118. },
  4119. {
  4120. .name = "ehci",
  4121. .pa_start = 0x4a064c00,
  4122. .pa_end = 0x4a064fff,
  4123. },
  4124. {}
  4125. };
  4126. /* l4_cfg -> usb_host_hs */
  4127. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4128. .master = &omap44xx_l4_cfg_hwmod,
  4129. .slave = &omap44xx_usb_host_hs_hwmod,
  4130. .clk = "l4_div_ck",
  4131. .addr = omap44xx_usb_host_hs_addrs,
  4132. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4133. };
  4134. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4135. {
  4136. .pa_start = 0x4a0ab000,
  4137. .pa_end = 0x4a0ab003,
  4138. .flags = ADDR_TYPE_RT
  4139. },
  4140. { }
  4141. };
  4142. /* l4_cfg -> usb_otg_hs */
  4143. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4144. .master = &omap44xx_l4_cfg_hwmod,
  4145. .slave = &omap44xx_usb_otg_hs_hwmod,
  4146. .clk = "l4_div_ck",
  4147. .addr = omap44xx_usb_otg_hs_addrs,
  4148. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4149. };
  4150. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4151. {
  4152. .name = "tll",
  4153. .pa_start = 0x4a062000,
  4154. .pa_end = 0x4a063fff,
  4155. .flags = ADDR_TYPE_RT
  4156. },
  4157. {}
  4158. };
  4159. /* l4_cfg -> usb_tll_hs */
  4160. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4161. .master = &omap44xx_l4_cfg_hwmod,
  4162. .slave = &omap44xx_usb_tll_hs_hwmod,
  4163. .clk = "l4_div_ck",
  4164. .addr = omap44xx_usb_tll_hs_addrs,
  4165. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4166. };
  4167. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4168. {
  4169. .pa_start = 0x4a314000,
  4170. .pa_end = 0x4a31407f,
  4171. .flags = ADDR_TYPE_RT
  4172. },
  4173. { }
  4174. };
  4175. /* l4_wkup -> wd_timer2 */
  4176. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4177. .master = &omap44xx_l4_wkup_hwmod,
  4178. .slave = &omap44xx_wd_timer2_hwmod,
  4179. .clk = "l4_wkup_clk_mux_ck",
  4180. .addr = omap44xx_wd_timer2_addrs,
  4181. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4182. };
  4183. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4184. {
  4185. .pa_start = 0x40130000,
  4186. .pa_end = 0x4013007f,
  4187. .flags = ADDR_TYPE_RT
  4188. },
  4189. { }
  4190. };
  4191. /* l4_abe -> wd_timer3 */
  4192. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4193. .master = &omap44xx_l4_abe_hwmod,
  4194. .slave = &omap44xx_wd_timer3_hwmod,
  4195. .clk = "ocp_abe_iclk",
  4196. .addr = omap44xx_wd_timer3_addrs,
  4197. .user = OCP_USER_MPU,
  4198. };
  4199. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4200. {
  4201. .pa_start = 0x49030000,
  4202. .pa_end = 0x4903007f,
  4203. .flags = ADDR_TYPE_RT
  4204. },
  4205. { }
  4206. };
  4207. /* l4_abe -> wd_timer3 (dma) */
  4208. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4209. .master = &omap44xx_l4_abe_hwmod,
  4210. .slave = &omap44xx_wd_timer3_hwmod,
  4211. .clk = "ocp_abe_iclk",
  4212. .addr = omap44xx_wd_timer3_dma_addrs,
  4213. .user = OCP_USER_SDMA,
  4214. };
  4215. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  4216. &omap44xx_l3_main_1__dmm,
  4217. &omap44xx_mpu__dmm,
  4218. &omap44xx_dmm__emif_fw,
  4219. &omap44xx_l4_cfg__emif_fw,
  4220. &omap44xx_iva__l3_instr,
  4221. &omap44xx_l3_main_3__l3_instr,
  4222. &omap44xx_dsp__l3_main_1,
  4223. &omap44xx_dss__l3_main_1,
  4224. &omap44xx_l3_main_2__l3_main_1,
  4225. &omap44xx_l4_cfg__l3_main_1,
  4226. &omap44xx_mmc1__l3_main_1,
  4227. &omap44xx_mmc2__l3_main_1,
  4228. &omap44xx_mpu__l3_main_1,
  4229. &omap44xx_dma_system__l3_main_2,
  4230. &omap44xx_fdif__l3_main_2,
  4231. &omap44xx_hsi__l3_main_2,
  4232. &omap44xx_ipu__l3_main_2,
  4233. &omap44xx_iss__l3_main_2,
  4234. &omap44xx_iva__l3_main_2,
  4235. &omap44xx_l3_main_1__l3_main_2,
  4236. &omap44xx_l4_cfg__l3_main_2,
  4237. &omap44xx_usb_host_hs__l3_main_2,
  4238. &omap44xx_usb_otg_hs__l3_main_2,
  4239. &omap44xx_l3_main_1__l3_main_3,
  4240. &omap44xx_l3_main_2__l3_main_3,
  4241. &omap44xx_l4_cfg__l3_main_3,
  4242. &omap44xx_aess__l4_abe,
  4243. &omap44xx_dsp__l4_abe,
  4244. &omap44xx_l3_main_1__l4_abe,
  4245. &omap44xx_mpu__l4_abe,
  4246. &omap44xx_l3_main_1__l4_cfg,
  4247. &omap44xx_l3_main_2__l4_per,
  4248. &omap44xx_l4_cfg__l4_wkup,
  4249. &omap44xx_mpu__mpu_private,
  4250. &omap44xx_l4_abe__aess,
  4251. &omap44xx_l4_abe__aess_dma,
  4252. &omap44xx_l4_wkup__counter_32k,
  4253. &omap44xx_l4_cfg__dma_system,
  4254. &omap44xx_l4_abe__dmic,
  4255. &omap44xx_l4_abe__dmic_dma,
  4256. &omap44xx_dsp__iva,
  4257. &omap44xx_l4_cfg__dsp,
  4258. &omap44xx_l3_main_2__dss,
  4259. &omap44xx_l4_per__dss,
  4260. &omap44xx_l3_main_2__dss_dispc,
  4261. &omap44xx_l4_per__dss_dispc,
  4262. &omap44xx_l3_main_2__dss_dsi1,
  4263. &omap44xx_l4_per__dss_dsi1,
  4264. &omap44xx_l3_main_2__dss_dsi2,
  4265. &omap44xx_l4_per__dss_dsi2,
  4266. &omap44xx_l3_main_2__dss_hdmi,
  4267. &omap44xx_l4_per__dss_hdmi,
  4268. &omap44xx_l3_main_2__dss_rfbi,
  4269. &omap44xx_l4_per__dss_rfbi,
  4270. &omap44xx_l3_main_2__dss_venc,
  4271. &omap44xx_l4_per__dss_venc,
  4272. &omap44xx_l4_cfg__fdif,
  4273. &omap44xx_l4_wkup__gpio1,
  4274. &omap44xx_l4_per__gpio2,
  4275. &omap44xx_l4_per__gpio3,
  4276. &omap44xx_l4_per__gpio4,
  4277. &omap44xx_l4_per__gpio5,
  4278. &omap44xx_l4_per__gpio6,
  4279. &omap44xx_l4_cfg__hsi,
  4280. &omap44xx_l4_per__i2c1,
  4281. &omap44xx_l4_per__i2c2,
  4282. &omap44xx_l4_per__i2c3,
  4283. &omap44xx_l4_per__i2c4,
  4284. &omap44xx_l3_main_2__ipu,
  4285. &omap44xx_l3_main_2__iss,
  4286. &omap44xx_l3_main_2__iva,
  4287. &omap44xx_l4_wkup__kbd,
  4288. &omap44xx_l4_cfg__mailbox,
  4289. &omap44xx_l4_abe__mcbsp1,
  4290. &omap44xx_l4_abe__mcbsp1_dma,
  4291. &omap44xx_l4_abe__mcbsp2,
  4292. &omap44xx_l4_abe__mcbsp2_dma,
  4293. &omap44xx_l4_abe__mcbsp3,
  4294. &omap44xx_l4_abe__mcbsp3_dma,
  4295. &omap44xx_l4_per__mcbsp4,
  4296. &omap44xx_l4_abe__mcpdm,
  4297. &omap44xx_l4_abe__mcpdm_dma,
  4298. &omap44xx_l4_per__mcspi1,
  4299. &omap44xx_l4_per__mcspi2,
  4300. &omap44xx_l4_per__mcspi3,
  4301. &omap44xx_l4_per__mcspi4,
  4302. &omap44xx_l4_per__mmc1,
  4303. &omap44xx_l4_per__mmc2,
  4304. &omap44xx_l4_per__mmc3,
  4305. &omap44xx_l4_per__mmc4,
  4306. &omap44xx_l4_per__mmc5,
  4307. &omap44xx_l4_cfg__smartreflex_core,
  4308. &omap44xx_l4_cfg__smartreflex_iva,
  4309. &omap44xx_l4_cfg__smartreflex_mpu,
  4310. &omap44xx_l4_cfg__spinlock,
  4311. &omap44xx_l4_wkup__timer1,
  4312. &omap44xx_l4_per__timer2,
  4313. &omap44xx_l4_per__timer3,
  4314. &omap44xx_l4_per__timer4,
  4315. &omap44xx_l4_abe__timer5,
  4316. &omap44xx_l4_abe__timer5_dma,
  4317. &omap44xx_l4_abe__timer6,
  4318. &omap44xx_l4_abe__timer6_dma,
  4319. &omap44xx_l4_abe__timer7,
  4320. &omap44xx_l4_abe__timer7_dma,
  4321. &omap44xx_l4_abe__timer8,
  4322. &omap44xx_l4_abe__timer8_dma,
  4323. &omap44xx_l4_per__timer9,
  4324. &omap44xx_l4_per__timer10,
  4325. &omap44xx_l4_per__timer11,
  4326. &omap44xx_l4_per__uart1,
  4327. &omap44xx_l4_per__uart2,
  4328. &omap44xx_l4_per__uart3,
  4329. &omap44xx_l4_per__uart4,
  4330. &omap44xx_l4_cfg__usb_host_hs,
  4331. &omap44xx_l4_cfg__usb_otg_hs,
  4332. &omap44xx_l4_cfg__usb_tll_hs,
  4333. &omap44xx_l4_wkup__wd_timer2,
  4334. &omap44xx_l4_abe__wd_timer3,
  4335. &omap44xx_l4_abe__wd_timer3_dma,
  4336. NULL,
  4337. };
  4338. int __init omap44xx_hwmod_init(void)
  4339. {
  4340. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  4341. }