pch_gbe_main.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #include <linux/net_tstamp.h>
  24. #include <linux/ptp_classify.h>
  25. #define DRV_VERSION "1.01"
  26. const char pch_driver_version[] = DRV_VERSION;
  27. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  28. #define PCH_GBE_MAR_ENTRIES 16
  29. #define PCH_GBE_SHORT_PKT 64
  30. #define DSC_INIT16 0xC000
  31. #define PCH_GBE_DMA_ALIGN 0
  32. #define PCH_GBE_DMA_PADDING 2
  33. #define PCH_GBE_WATCHDOG_PERIOD (5 * HZ) /* watchdog time */
  34. #define PCH_GBE_COPYBREAK_DEFAULT 256
  35. #define PCH_GBE_PCI_BAR 1
  36. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  37. /* Macros for ML7223 */
  38. #define PCI_VENDOR_ID_ROHM 0x10db
  39. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  40. /* Macros for ML7831 */
  41. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  42. #define PCH_GBE_TX_WEIGHT 64
  43. #define PCH_GBE_RX_WEIGHT 64
  44. #define PCH_GBE_RX_BUFFER_WRITE 16
  45. /* Initialize the wake-on-LAN settings */
  46. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  47. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  48. PCH_GBE_CHIP_TYPE_INTERNAL | \
  49. PCH_GBE_RGMII_MODE_RGMII \
  50. )
  51. /* Ethertype field values */
  52. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  53. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  54. #define PCH_GBE_FRAME_SIZE_2048 2048
  55. #define PCH_GBE_FRAME_SIZE_4096 4096
  56. #define PCH_GBE_FRAME_SIZE_8192 8192
  57. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  58. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  59. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  60. #define PCH_GBE_DESC_UNUSED(R) \
  61. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  62. (R)->next_to_clean - (R)->next_to_use - 1)
  63. /* Pause packet value */
  64. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  65. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  66. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  67. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  68. /* This defines the bits that are set in the Interrupt Mask
  69. * Set/Read Register. Each bit is documented below:
  70. * o RXT0 = Receiver Timer Interrupt (ring 0)
  71. * o TXDW = Transmit Descriptor Written Back
  72. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  73. * o RXSEQ = Receive Sequence Error
  74. * o LSC = Link Status Change
  75. */
  76. #define PCH_GBE_INT_ENABLE_MASK ( \
  77. PCH_GBE_INT_RX_DMA_CMPLT | \
  78. PCH_GBE_INT_RX_DSC_EMP | \
  79. PCH_GBE_INT_RX_FIFO_ERR | \
  80. PCH_GBE_INT_WOL_DET | \
  81. PCH_GBE_INT_TX_CMPLT \
  82. )
  83. #define PCH_GBE_INT_DISABLE_ALL 0
  84. /* Macros for ieee1588 */
  85. /* 0x40 Time Synchronization Channel Control Register Bits */
  86. #define MASTER_MODE (1<<0)
  87. #define SLAVE_MODE (0)
  88. #define V2_MODE (1<<31)
  89. #define CAP_MODE0 (0)
  90. #define CAP_MODE2 (1<<17)
  91. /* 0x44 Time Synchronization Channel Event Register Bits */
  92. #define TX_SNAPSHOT_LOCKED (1<<0)
  93. #define RX_SNAPSHOT_LOCKED (1<<1)
  94. #define PTP_L4_MULTICAST_SA "01:00:5e:00:01:81"
  95. #define PTP_L2_MULTICAST_SA "01:1b:19:00:00:00"
  96. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  97. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  98. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  99. int data);
  100. static void pch_gbe_set_multi(struct net_device *netdev);
  101. static struct sock_filter ptp_filter[] = {
  102. PTP_FILTER
  103. };
  104. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  105. {
  106. u8 *data = skb->data;
  107. unsigned int offset;
  108. u16 *hi, *id;
  109. u32 lo;
  110. if (sk_run_filter(skb, ptp_filter) == PTP_CLASS_NONE)
  111. return 0;
  112. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  113. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  114. return 0;
  115. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  116. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  117. memcpy(&lo, &hi[1], sizeof(lo));
  118. return (uid_hi == *hi &&
  119. uid_lo == lo &&
  120. seqid == *id);
  121. }
  122. static void
  123. pch_rx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  124. {
  125. struct skb_shared_hwtstamps *shhwtstamps;
  126. struct pci_dev *pdev;
  127. u64 ns;
  128. u32 hi, lo, val;
  129. u16 uid, seq;
  130. if (!adapter->hwts_rx_en)
  131. return;
  132. /* Get ieee1588's dev information */
  133. pdev = adapter->ptp_pdev;
  134. val = pch_ch_event_read(pdev);
  135. if (!(val & RX_SNAPSHOT_LOCKED))
  136. return;
  137. lo = pch_src_uuid_lo_read(pdev);
  138. hi = pch_src_uuid_hi_read(pdev);
  139. uid = hi & 0xffff;
  140. seq = (hi >> 16) & 0xffff;
  141. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  142. goto out;
  143. ns = pch_rx_snap_read(pdev);
  144. shhwtstamps = skb_hwtstamps(skb);
  145. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  146. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  147. out:
  148. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  149. }
  150. static void
  151. pch_tx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  152. {
  153. struct skb_shared_hwtstamps shhwtstamps;
  154. struct pci_dev *pdev;
  155. struct skb_shared_info *shtx;
  156. u64 ns;
  157. u32 cnt, val;
  158. shtx = skb_shinfo(skb);
  159. if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
  160. return;
  161. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  162. /* Get ieee1588's dev information */
  163. pdev = adapter->ptp_pdev;
  164. /*
  165. * This really stinks, but we have to poll for the Tx time stamp.
  166. */
  167. for (cnt = 0; cnt < 100; cnt++) {
  168. val = pch_ch_event_read(pdev);
  169. if (val & TX_SNAPSHOT_LOCKED)
  170. break;
  171. udelay(1);
  172. }
  173. if (!(val & TX_SNAPSHOT_LOCKED)) {
  174. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  175. return;
  176. }
  177. ns = pch_tx_snap_read(pdev);
  178. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  179. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  180. skb_tstamp_tx(skb, &shhwtstamps);
  181. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  182. }
  183. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  184. {
  185. struct hwtstamp_config cfg;
  186. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  187. struct pci_dev *pdev;
  188. u8 station[20];
  189. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  190. return -EFAULT;
  191. if (cfg.flags) /* reserved for future extensions */
  192. return -EINVAL;
  193. /* Get ieee1588's dev information */
  194. pdev = adapter->ptp_pdev;
  195. switch (cfg.tx_type) {
  196. case HWTSTAMP_TX_OFF:
  197. adapter->hwts_tx_en = 0;
  198. break;
  199. case HWTSTAMP_TX_ON:
  200. adapter->hwts_tx_en = 1;
  201. break;
  202. default:
  203. return -ERANGE;
  204. }
  205. switch (cfg.rx_filter) {
  206. case HWTSTAMP_FILTER_NONE:
  207. adapter->hwts_rx_en = 0;
  208. break;
  209. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  210. adapter->hwts_rx_en = 0;
  211. pch_ch_control_write(pdev, SLAVE_MODE | CAP_MODE0);
  212. break;
  213. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  214. adapter->hwts_rx_en = 1;
  215. pch_ch_control_write(pdev, MASTER_MODE | CAP_MODE0);
  216. break;
  217. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  218. adapter->hwts_rx_en = 1;
  219. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  220. strcpy(station, PTP_L4_MULTICAST_SA);
  221. pch_set_station_address(station, pdev);
  222. break;
  223. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  224. adapter->hwts_rx_en = 1;
  225. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  226. strcpy(station, PTP_L2_MULTICAST_SA);
  227. pch_set_station_address(station, pdev);
  228. break;
  229. default:
  230. return -ERANGE;
  231. }
  232. /* Clear out any old time stamps. */
  233. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  234. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  235. }
  236. static inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  237. {
  238. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  239. }
  240. /**
  241. * pch_gbe_mac_read_mac_addr - Read MAC address
  242. * @hw: Pointer to the HW structure
  243. * Returns:
  244. * 0: Successful.
  245. */
  246. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  247. {
  248. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  249. u32 adr1a, adr1b;
  250. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  251. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  252. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  253. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  254. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  255. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  256. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  257. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  258. netdev_dbg(adapter->netdev, "hw->mac.addr : %pM\n", hw->mac.addr);
  259. return 0;
  260. }
  261. /**
  262. * pch_gbe_wait_clr_bit - Wait to clear a bit
  263. * @reg: Pointer of register
  264. * @busy: Busy bit
  265. */
  266. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  267. {
  268. u32 tmp;
  269. /* wait busy */
  270. tmp = 1000;
  271. while ((ioread32(reg) & bit) && --tmp)
  272. cpu_relax();
  273. if (!tmp)
  274. pr_err("Error: busy bit is not cleared\n");
  275. }
  276. /**
  277. * pch_gbe_mac_mar_set - Set MAC address register
  278. * @hw: Pointer to the HW structure
  279. * @addr: Pointer to the MAC address
  280. * @index: MAC address array register
  281. */
  282. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  283. {
  284. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  285. u32 mar_low, mar_high, adrmask;
  286. netdev_dbg(adapter->netdev, "index : 0x%x\n", index);
  287. /*
  288. * HW expects these in little endian so we reverse the byte order
  289. * from network order (big endian) to little endian
  290. */
  291. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  292. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  293. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  294. /* Stop the MAC Address of index. */
  295. adrmask = ioread32(&hw->reg->ADDR_MASK);
  296. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  297. /* wait busy */
  298. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  299. /* Set the MAC address to the MAC address 1A/1B register */
  300. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  301. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  302. /* Start the MAC address of index */
  303. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  304. /* wait busy */
  305. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  306. }
  307. /**
  308. * pch_gbe_mac_reset_hw - Reset hardware
  309. * @hw: Pointer to the HW structure
  310. */
  311. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  312. {
  313. /* Read the MAC address. and store to the private data */
  314. pch_gbe_mac_read_mac_addr(hw);
  315. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  316. #ifdef PCH_GBE_MAC_IFOP_RGMII
  317. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  318. #endif
  319. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  320. /* Setup the receive addresses */
  321. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  322. return;
  323. }
  324. static void pch_gbe_disable_mac_rx(struct pch_gbe_hw *hw)
  325. {
  326. u32 rctl;
  327. /* Disables Receive MAC */
  328. rctl = ioread32(&hw->reg->MAC_RX_EN);
  329. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  330. }
  331. static void pch_gbe_enable_mac_rx(struct pch_gbe_hw *hw)
  332. {
  333. u32 rctl;
  334. /* Enables Receive MAC */
  335. rctl = ioread32(&hw->reg->MAC_RX_EN);
  336. iowrite32((rctl | PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  337. }
  338. /**
  339. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  340. * @hw: Pointer to the HW structure
  341. * @mar_count: Receive address registers
  342. */
  343. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  344. {
  345. u32 i;
  346. /* Setup the receive address */
  347. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  348. /* Zero out the other receive addresses */
  349. for (i = 1; i < mar_count; i++) {
  350. iowrite32(0, &hw->reg->mac_adr[i].high);
  351. iowrite32(0, &hw->reg->mac_adr[i].low);
  352. }
  353. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  354. /* wait busy */
  355. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  356. }
  357. /**
  358. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  359. * @hw: Pointer to the HW structure
  360. * @mc_addr_list: Array of multicast addresses to program
  361. * @mc_addr_count: Number of multicast addresses to program
  362. * @mar_used_count: The first MAC Address register free to program
  363. * @mar_total_num: Total number of supported MAC Address Registers
  364. */
  365. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  366. u8 *mc_addr_list, u32 mc_addr_count,
  367. u32 mar_used_count, u32 mar_total_num)
  368. {
  369. u32 i, adrmask;
  370. /* Load the first set of multicast addresses into the exact
  371. * filters (RAR). If there are not enough to fill the RAR
  372. * array, clear the filters.
  373. */
  374. for (i = mar_used_count; i < mar_total_num; i++) {
  375. if (mc_addr_count) {
  376. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  377. mc_addr_count--;
  378. mc_addr_list += ETH_ALEN;
  379. } else {
  380. /* Clear MAC address mask */
  381. adrmask = ioread32(&hw->reg->ADDR_MASK);
  382. iowrite32((adrmask | (0x0001 << i)),
  383. &hw->reg->ADDR_MASK);
  384. /* wait busy */
  385. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  386. /* Clear MAC address */
  387. iowrite32(0, &hw->reg->mac_adr[i].high);
  388. iowrite32(0, &hw->reg->mac_adr[i].low);
  389. }
  390. }
  391. }
  392. /**
  393. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  394. * @hw: Pointer to the HW structure
  395. * Returns:
  396. * 0: Successful.
  397. * Negative value: Failed.
  398. */
  399. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  400. {
  401. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  402. struct pch_gbe_mac_info *mac = &hw->mac;
  403. u32 rx_fctrl;
  404. netdev_dbg(adapter->netdev, "mac->fc = %u\n", mac->fc);
  405. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  406. switch (mac->fc) {
  407. case PCH_GBE_FC_NONE:
  408. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  409. mac->tx_fc_enable = false;
  410. break;
  411. case PCH_GBE_FC_RX_PAUSE:
  412. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  413. mac->tx_fc_enable = false;
  414. break;
  415. case PCH_GBE_FC_TX_PAUSE:
  416. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  417. mac->tx_fc_enable = true;
  418. break;
  419. case PCH_GBE_FC_FULL:
  420. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  421. mac->tx_fc_enable = true;
  422. break;
  423. default:
  424. netdev_err(adapter->netdev,
  425. "Flow control param set incorrectly\n");
  426. return -EINVAL;
  427. }
  428. if (mac->link_duplex == DUPLEX_HALF)
  429. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  430. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  431. netdev_dbg(adapter->netdev,
  432. "RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  433. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  434. return 0;
  435. }
  436. /**
  437. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  438. * @hw: Pointer to the HW structure
  439. * @wu_evt: Wake up event
  440. */
  441. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  442. {
  443. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  444. u32 addr_mask;
  445. netdev_dbg(adapter->netdev, "wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  446. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  447. if (wu_evt) {
  448. /* Set Wake-On-Lan address mask */
  449. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  450. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  451. /* wait busy */
  452. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  453. iowrite32(0, &hw->reg->WOL_ST);
  454. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  455. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  456. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  457. } else {
  458. iowrite32(0, &hw->reg->WOL_CTRL);
  459. iowrite32(0, &hw->reg->WOL_ST);
  460. }
  461. return;
  462. }
  463. /**
  464. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  465. * @hw: Pointer to the HW structure
  466. * @addr: Address of PHY
  467. * @dir: Operetion. (Write or Read)
  468. * @reg: Access register of PHY
  469. * @data: Write data.
  470. *
  471. * Returns: Read date.
  472. */
  473. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  474. u16 data)
  475. {
  476. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  477. u32 data_out = 0;
  478. unsigned int i;
  479. unsigned long flags;
  480. spin_lock_irqsave(&hw->miim_lock, flags);
  481. for (i = 100; i; --i) {
  482. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  483. break;
  484. udelay(20);
  485. }
  486. if (i == 0) {
  487. netdev_err(adapter->netdev, "pch-gbe.miim won't go Ready\n");
  488. spin_unlock_irqrestore(&hw->miim_lock, flags);
  489. return 0; /* No way to indicate timeout error */
  490. }
  491. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  492. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  493. dir | data), &hw->reg->MIIM);
  494. for (i = 0; i < 100; i++) {
  495. udelay(20);
  496. data_out = ioread32(&hw->reg->MIIM);
  497. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  498. break;
  499. }
  500. spin_unlock_irqrestore(&hw->miim_lock, flags);
  501. netdev_dbg(adapter->netdev, "PHY %s: reg=%d, data=0x%04X\n",
  502. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  503. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  504. return (u16) data_out;
  505. }
  506. /**
  507. * pch_gbe_mac_set_pause_packet - Set pause packet
  508. * @hw: Pointer to the HW structure
  509. */
  510. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  511. {
  512. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  513. unsigned long tmp2, tmp3;
  514. /* Set Pause packet */
  515. tmp2 = hw->mac.addr[1];
  516. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  517. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  518. tmp3 = hw->mac.addr[5];
  519. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  520. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  521. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  522. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  523. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  524. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  525. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  526. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  527. /* Transmit Pause Packet */
  528. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  529. netdev_dbg(adapter->netdev,
  530. "PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  531. ioread32(&hw->reg->PAUSE_PKT1),
  532. ioread32(&hw->reg->PAUSE_PKT2),
  533. ioread32(&hw->reg->PAUSE_PKT3),
  534. ioread32(&hw->reg->PAUSE_PKT4),
  535. ioread32(&hw->reg->PAUSE_PKT5));
  536. return;
  537. }
  538. /**
  539. * pch_gbe_alloc_queues - Allocate memory for all rings
  540. * @adapter: Board private structure to initialize
  541. * Returns:
  542. * 0: Successfully
  543. * Negative value: Failed
  544. */
  545. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  546. {
  547. adapter->tx_ring = devm_kzalloc(&adapter->pdev->dev,
  548. sizeof(*adapter->tx_ring), GFP_KERNEL);
  549. if (!adapter->tx_ring)
  550. return -ENOMEM;
  551. adapter->rx_ring = devm_kzalloc(&adapter->pdev->dev,
  552. sizeof(*adapter->rx_ring), GFP_KERNEL);
  553. if (!adapter->rx_ring)
  554. return -ENOMEM;
  555. return 0;
  556. }
  557. /**
  558. * pch_gbe_init_stats - Initialize status
  559. * @adapter: Board private structure to initialize
  560. */
  561. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  562. {
  563. memset(&adapter->stats, 0, sizeof(adapter->stats));
  564. return;
  565. }
  566. /**
  567. * pch_gbe_init_phy - Initialize PHY
  568. * @adapter: Board private structure to initialize
  569. * Returns:
  570. * 0: Successfully
  571. * Negative value: Failed
  572. */
  573. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  574. {
  575. struct net_device *netdev = adapter->netdev;
  576. u32 addr;
  577. u16 bmcr, stat;
  578. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  579. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  580. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  581. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  582. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  583. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  584. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  585. break;
  586. }
  587. adapter->hw.phy.addr = adapter->mii.phy_id;
  588. netdev_dbg(netdev, "phy_addr = %d\n", adapter->mii.phy_id);
  589. if (addr == PCH_GBE_PHY_REGS_LEN)
  590. return -EAGAIN;
  591. /* Selected the phy and isolate the rest */
  592. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  593. if (addr != adapter->mii.phy_id) {
  594. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  595. BMCR_ISOLATE);
  596. } else {
  597. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  598. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  599. bmcr & ~BMCR_ISOLATE);
  600. }
  601. }
  602. /* MII setup */
  603. adapter->mii.phy_id_mask = 0x1F;
  604. adapter->mii.reg_num_mask = 0x1F;
  605. adapter->mii.dev = adapter->netdev;
  606. adapter->mii.mdio_read = pch_gbe_mdio_read;
  607. adapter->mii.mdio_write = pch_gbe_mdio_write;
  608. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  609. return 0;
  610. }
  611. /**
  612. * pch_gbe_mdio_read - The read function for mii
  613. * @netdev: Network interface device structure
  614. * @addr: Phy ID
  615. * @reg: Access location
  616. * Returns:
  617. * 0: Successfully
  618. * Negative value: Failed
  619. */
  620. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  621. {
  622. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  623. struct pch_gbe_hw *hw = &adapter->hw;
  624. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  625. (u16) 0);
  626. }
  627. /**
  628. * pch_gbe_mdio_write - The write function for mii
  629. * @netdev: Network interface device structure
  630. * @addr: Phy ID (not used)
  631. * @reg: Access location
  632. * @data: Write data
  633. */
  634. static void pch_gbe_mdio_write(struct net_device *netdev,
  635. int addr, int reg, int data)
  636. {
  637. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  638. struct pch_gbe_hw *hw = &adapter->hw;
  639. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  640. }
  641. /**
  642. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  643. * @work: Pointer of board private structure
  644. */
  645. static void pch_gbe_reset_task(struct work_struct *work)
  646. {
  647. struct pch_gbe_adapter *adapter;
  648. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  649. rtnl_lock();
  650. pch_gbe_reinit_locked(adapter);
  651. rtnl_unlock();
  652. }
  653. /**
  654. * pch_gbe_reinit_locked- Re-initialization
  655. * @adapter: Board private structure
  656. */
  657. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  658. {
  659. pch_gbe_down(adapter);
  660. pch_gbe_up(adapter);
  661. }
  662. /**
  663. * pch_gbe_reset - Reset GbE
  664. * @adapter: Board private structure
  665. */
  666. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  667. {
  668. struct net_device *netdev = adapter->netdev;
  669. pch_gbe_mac_reset_hw(&adapter->hw);
  670. /* reprogram multicast address register after reset */
  671. pch_gbe_set_multi(netdev);
  672. /* Setup the receive address. */
  673. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  674. if (pch_gbe_hal_init_hw(&adapter->hw))
  675. netdev_err(netdev, "Hardware Error\n");
  676. }
  677. /**
  678. * pch_gbe_free_irq - Free an interrupt
  679. * @adapter: Board private structure
  680. */
  681. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  682. {
  683. struct net_device *netdev = adapter->netdev;
  684. free_irq(adapter->pdev->irq, netdev);
  685. if (adapter->have_msi) {
  686. pci_disable_msi(adapter->pdev);
  687. netdev_dbg(netdev, "call pci_disable_msi\n");
  688. }
  689. }
  690. /**
  691. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  692. * @adapter: Board private structure
  693. */
  694. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  695. {
  696. struct pch_gbe_hw *hw = &adapter->hw;
  697. atomic_inc(&adapter->irq_sem);
  698. iowrite32(0, &hw->reg->INT_EN);
  699. ioread32(&hw->reg->INT_ST);
  700. synchronize_irq(adapter->pdev->irq);
  701. netdev_dbg(adapter->netdev, "INT_EN reg : 0x%08x\n",
  702. ioread32(&hw->reg->INT_EN));
  703. }
  704. /**
  705. * pch_gbe_irq_enable - Enable default interrupt generation settings
  706. * @adapter: Board private structure
  707. */
  708. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  709. {
  710. struct pch_gbe_hw *hw = &adapter->hw;
  711. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  712. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  713. ioread32(&hw->reg->INT_ST);
  714. netdev_dbg(adapter->netdev, "INT_EN reg : 0x%08x\n",
  715. ioread32(&hw->reg->INT_EN));
  716. }
  717. /**
  718. * pch_gbe_setup_tctl - configure the Transmit control registers
  719. * @adapter: Board private structure
  720. */
  721. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  722. {
  723. struct pch_gbe_hw *hw = &adapter->hw;
  724. u32 tx_mode, tcpip;
  725. tx_mode = PCH_GBE_TM_LONG_PKT |
  726. PCH_GBE_TM_ST_AND_FD |
  727. PCH_GBE_TM_SHORT_PKT |
  728. PCH_GBE_TM_TH_TX_STRT_8 |
  729. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  730. iowrite32(tx_mode, &hw->reg->TX_MODE);
  731. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  732. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  733. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  734. return;
  735. }
  736. /**
  737. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  738. * @adapter: Board private structure
  739. */
  740. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  741. {
  742. struct pch_gbe_hw *hw = &adapter->hw;
  743. u32 tdba, tdlen, dctrl;
  744. netdev_dbg(adapter->netdev, "dma addr = 0x%08llx size = 0x%08x\n",
  745. (unsigned long long)adapter->tx_ring->dma,
  746. adapter->tx_ring->size);
  747. /* Setup the HW Tx Head and Tail descriptor pointers */
  748. tdba = adapter->tx_ring->dma;
  749. tdlen = adapter->tx_ring->size - 0x10;
  750. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  751. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  752. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  753. /* Enables Transmission DMA */
  754. dctrl = ioread32(&hw->reg->DMA_CTRL);
  755. dctrl |= PCH_GBE_TX_DMA_EN;
  756. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  757. }
  758. /**
  759. * pch_gbe_setup_rctl - Configure the receive control registers
  760. * @adapter: Board private structure
  761. */
  762. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  763. {
  764. struct pch_gbe_hw *hw = &adapter->hw;
  765. u32 rx_mode, tcpip;
  766. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  767. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  768. iowrite32(rx_mode, &hw->reg->RX_MODE);
  769. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  770. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  771. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  772. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  773. return;
  774. }
  775. /**
  776. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  777. * @adapter: Board private structure
  778. */
  779. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  780. {
  781. struct pch_gbe_hw *hw = &adapter->hw;
  782. u32 rdba, rdlen, rxdma;
  783. netdev_dbg(adapter->netdev, "dma adr = 0x%08llx size = 0x%08x\n",
  784. (unsigned long long)adapter->rx_ring->dma,
  785. adapter->rx_ring->size);
  786. pch_gbe_mac_force_mac_fc(hw);
  787. pch_gbe_disable_mac_rx(hw);
  788. /* Disables Receive DMA */
  789. rxdma = ioread32(&hw->reg->DMA_CTRL);
  790. rxdma &= ~PCH_GBE_RX_DMA_EN;
  791. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  792. netdev_dbg(adapter->netdev,
  793. "MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  794. ioread32(&hw->reg->MAC_RX_EN),
  795. ioread32(&hw->reg->DMA_CTRL));
  796. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  797. * the Base and Length of the Rx Descriptor Ring */
  798. rdba = adapter->rx_ring->dma;
  799. rdlen = adapter->rx_ring->size - 0x10;
  800. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  801. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  802. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  803. }
  804. /**
  805. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  806. * @adapter: Board private structure
  807. * @buffer_info: Buffer information structure
  808. */
  809. static void pch_gbe_unmap_and_free_tx_resource(
  810. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  811. {
  812. if (buffer_info->mapped) {
  813. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  814. buffer_info->length, DMA_TO_DEVICE);
  815. buffer_info->mapped = false;
  816. }
  817. if (buffer_info->skb) {
  818. dev_kfree_skb_any(buffer_info->skb);
  819. buffer_info->skb = NULL;
  820. }
  821. }
  822. /**
  823. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  824. * @adapter: Board private structure
  825. * @buffer_info: Buffer information structure
  826. */
  827. static void pch_gbe_unmap_and_free_rx_resource(
  828. struct pch_gbe_adapter *adapter,
  829. struct pch_gbe_buffer *buffer_info)
  830. {
  831. if (buffer_info->mapped) {
  832. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  833. buffer_info->length, DMA_FROM_DEVICE);
  834. buffer_info->mapped = false;
  835. }
  836. if (buffer_info->skb) {
  837. dev_kfree_skb_any(buffer_info->skb);
  838. buffer_info->skb = NULL;
  839. }
  840. }
  841. /**
  842. * pch_gbe_clean_tx_ring - Free Tx Buffers
  843. * @adapter: Board private structure
  844. * @tx_ring: Ring to be cleaned
  845. */
  846. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  847. struct pch_gbe_tx_ring *tx_ring)
  848. {
  849. struct pch_gbe_hw *hw = &adapter->hw;
  850. struct pch_gbe_buffer *buffer_info;
  851. unsigned long size;
  852. unsigned int i;
  853. /* Free all the Tx ring sk_buffs */
  854. for (i = 0; i < tx_ring->count; i++) {
  855. buffer_info = &tx_ring->buffer_info[i];
  856. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  857. }
  858. netdev_dbg(adapter->netdev,
  859. "call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  860. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  861. memset(tx_ring->buffer_info, 0, size);
  862. /* Zero out the descriptor ring */
  863. memset(tx_ring->desc, 0, tx_ring->size);
  864. tx_ring->next_to_use = 0;
  865. tx_ring->next_to_clean = 0;
  866. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  867. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  868. }
  869. /**
  870. * pch_gbe_clean_rx_ring - Free Rx Buffers
  871. * @adapter: Board private structure
  872. * @rx_ring: Ring to free buffers from
  873. */
  874. static void
  875. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  876. struct pch_gbe_rx_ring *rx_ring)
  877. {
  878. struct pch_gbe_hw *hw = &adapter->hw;
  879. struct pch_gbe_buffer *buffer_info;
  880. unsigned long size;
  881. unsigned int i;
  882. /* Free all the Rx ring sk_buffs */
  883. for (i = 0; i < rx_ring->count; i++) {
  884. buffer_info = &rx_ring->buffer_info[i];
  885. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  886. }
  887. netdev_dbg(adapter->netdev,
  888. "call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  889. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  890. memset(rx_ring->buffer_info, 0, size);
  891. /* Zero out the descriptor ring */
  892. memset(rx_ring->desc, 0, rx_ring->size);
  893. rx_ring->next_to_clean = 0;
  894. rx_ring->next_to_use = 0;
  895. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  896. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  897. }
  898. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  899. u16 duplex)
  900. {
  901. struct pch_gbe_hw *hw = &adapter->hw;
  902. unsigned long rgmii = 0;
  903. /* Set the RGMII control. */
  904. #ifdef PCH_GBE_MAC_IFOP_RGMII
  905. switch (speed) {
  906. case SPEED_10:
  907. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  908. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  909. break;
  910. case SPEED_100:
  911. rgmii = (PCH_GBE_RGMII_RATE_25M |
  912. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  913. break;
  914. case SPEED_1000:
  915. rgmii = (PCH_GBE_RGMII_RATE_125M |
  916. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  917. break;
  918. }
  919. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  920. #else /* GMII */
  921. rgmii = 0;
  922. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  923. #endif
  924. }
  925. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  926. u16 duplex)
  927. {
  928. struct net_device *netdev = adapter->netdev;
  929. struct pch_gbe_hw *hw = &adapter->hw;
  930. unsigned long mode = 0;
  931. /* Set the communication mode */
  932. switch (speed) {
  933. case SPEED_10:
  934. mode = PCH_GBE_MODE_MII_ETHER;
  935. netdev->tx_queue_len = 10;
  936. break;
  937. case SPEED_100:
  938. mode = PCH_GBE_MODE_MII_ETHER;
  939. netdev->tx_queue_len = 100;
  940. break;
  941. case SPEED_1000:
  942. mode = PCH_GBE_MODE_GMII_ETHER;
  943. break;
  944. }
  945. if (duplex == DUPLEX_FULL)
  946. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  947. else
  948. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  949. iowrite32(mode, &hw->reg->MODE);
  950. }
  951. /**
  952. * pch_gbe_watchdog - Watchdog process
  953. * @data: Board private structure
  954. */
  955. static void pch_gbe_watchdog(unsigned long data)
  956. {
  957. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  958. struct net_device *netdev = adapter->netdev;
  959. struct pch_gbe_hw *hw = &adapter->hw;
  960. netdev_dbg(netdev, "right now = %ld\n", jiffies);
  961. pch_gbe_update_stats(adapter);
  962. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  963. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  964. netdev->tx_queue_len = adapter->tx_queue_len;
  965. /* mii library handles link maintenance tasks */
  966. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  967. netdev_err(netdev, "ethtool get setting Error\n");
  968. mod_timer(&adapter->watchdog_timer,
  969. round_jiffies(jiffies +
  970. PCH_GBE_WATCHDOG_PERIOD));
  971. return;
  972. }
  973. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  974. hw->mac.link_duplex = cmd.duplex;
  975. /* Set the RGMII control. */
  976. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  977. hw->mac.link_duplex);
  978. /* Set the communication mode */
  979. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  980. hw->mac.link_duplex);
  981. netdev_dbg(netdev,
  982. "Link is Up %d Mbps %s-Duplex\n",
  983. hw->mac.link_speed,
  984. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  985. netif_carrier_on(netdev);
  986. netif_wake_queue(netdev);
  987. } else if ((!mii_link_ok(&adapter->mii)) &&
  988. (netif_carrier_ok(netdev))) {
  989. netdev_dbg(netdev, "NIC Link is Down\n");
  990. hw->mac.link_speed = SPEED_10;
  991. hw->mac.link_duplex = DUPLEX_HALF;
  992. netif_carrier_off(netdev);
  993. netif_stop_queue(netdev);
  994. }
  995. mod_timer(&adapter->watchdog_timer,
  996. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  997. }
  998. /**
  999. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  1000. * @adapter: Board private structure
  1001. * @tx_ring: Tx descriptor ring structure
  1002. * @skb: Sockt buffer structure
  1003. */
  1004. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  1005. struct pch_gbe_tx_ring *tx_ring,
  1006. struct sk_buff *skb)
  1007. {
  1008. struct pch_gbe_hw *hw = &adapter->hw;
  1009. struct pch_gbe_tx_desc *tx_desc;
  1010. struct pch_gbe_buffer *buffer_info;
  1011. struct sk_buff *tmp_skb;
  1012. unsigned int frame_ctrl;
  1013. unsigned int ring_num;
  1014. /*-- Set frame control --*/
  1015. frame_ctrl = 0;
  1016. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1017. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1018. if (skb->ip_summed == CHECKSUM_NONE)
  1019. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1020. /* Performs checksum processing */
  1021. /*
  1022. * It is because the hardware accelerator does not support a checksum,
  1023. * when the received data size is less than 64 bytes.
  1024. */
  1025. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1026. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1027. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1028. if (skb->protocol == htons(ETH_P_IP)) {
  1029. struct iphdr *iph = ip_hdr(skb);
  1030. unsigned int offset;
  1031. offset = skb_transport_offset(skb);
  1032. if (iph->protocol == IPPROTO_TCP) {
  1033. skb->csum = 0;
  1034. tcp_hdr(skb)->check = 0;
  1035. skb->csum = skb_checksum(skb, offset,
  1036. skb->len - offset, 0);
  1037. tcp_hdr(skb)->check =
  1038. csum_tcpudp_magic(iph->saddr,
  1039. iph->daddr,
  1040. skb->len - offset,
  1041. IPPROTO_TCP,
  1042. skb->csum);
  1043. } else if (iph->protocol == IPPROTO_UDP) {
  1044. skb->csum = 0;
  1045. udp_hdr(skb)->check = 0;
  1046. skb->csum =
  1047. skb_checksum(skb, offset,
  1048. skb->len - offset, 0);
  1049. udp_hdr(skb)->check =
  1050. csum_tcpudp_magic(iph->saddr,
  1051. iph->daddr,
  1052. skb->len - offset,
  1053. IPPROTO_UDP,
  1054. skb->csum);
  1055. }
  1056. }
  1057. }
  1058. ring_num = tx_ring->next_to_use;
  1059. if (unlikely((ring_num + 1) == tx_ring->count))
  1060. tx_ring->next_to_use = 0;
  1061. else
  1062. tx_ring->next_to_use = ring_num + 1;
  1063. buffer_info = &tx_ring->buffer_info[ring_num];
  1064. tmp_skb = buffer_info->skb;
  1065. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1066. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1067. tmp_skb->data[ETH_HLEN] = 0x00;
  1068. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1069. tmp_skb->len = skb->len;
  1070. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1071. (skb->len - ETH_HLEN));
  1072. /*-- Set Buffer information --*/
  1073. buffer_info->length = tmp_skb->len;
  1074. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1075. buffer_info->length,
  1076. DMA_TO_DEVICE);
  1077. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1078. netdev_err(adapter->netdev, "TX DMA map failed\n");
  1079. buffer_info->dma = 0;
  1080. buffer_info->time_stamp = 0;
  1081. tx_ring->next_to_use = ring_num;
  1082. return;
  1083. }
  1084. buffer_info->mapped = true;
  1085. buffer_info->time_stamp = jiffies;
  1086. /*-- Set Tx descriptor --*/
  1087. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1088. tx_desc->buffer_addr = (buffer_info->dma);
  1089. tx_desc->length = (tmp_skb->len);
  1090. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1091. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1092. tx_desc->gbec_status = (DSC_INIT16);
  1093. if (unlikely(++ring_num == tx_ring->count))
  1094. ring_num = 0;
  1095. /* Update software pointer of TX descriptor */
  1096. iowrite32(tx_ring->dma +
  1097. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1098. &hw->reg->TX_DSC_SW_P);
  1099. pch_tx_timestamp(adapter, skb);
  1100. dev_kfree_skb_any(skb);
  1101. }
  1102. /**
  1103. * pch_gbe_update_stats - Update the board statistics counters
  1104. * @adapter: Board private structure
  1105. */
  1106. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1107. {
  1108. struct net_device *netdev = adapter->netdev;
  1109. struct pci_dev *pdev = adapter->pdev;
  1110. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1111. unsigned long flags;
  1112. /*
  1113. * Prevent stats update while adapter is being reset, or if the pci
  1114. * connection is down.
  1115. */
  1116. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1117. return;
  1118. spin_lock_irqsave(&adapter->stats_lock, flags);
  1119. /* Update device status "adapter->stats" */
  1120. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1121. stats->tx_errors = stats->tx_length_errors +
  1122. stats->tx_aborted_errors +
  1123. stats->tx_carrier_errors + stats->tx_timeout_count;
  1124. /* Update network device status "adapter->net_stats" */
  1125. netdev->stats.rx_packets = stats->rx_packets;
  1126. netdev->stats.rx_bytes = stats->rx_bytes;
  1127. netdev->stats.rx_dropped = stats->rx_dropped;
  1128. netdev->stats.tx_packets = stats->tx_packets;
  1129. netdev->stats.tx_bytes = stats->tx_bytes;
  1130. netdev->stats.tx_dropped = stats->tx_dropped;
  1131. /* Fill out the OS statistics structure */
  1132. netdev->stats.multicast = stats->multicast;
  1133. netdev->stats.collisions = stats->collisions;
  1134. /* Rx Errors */
  1135. netdev->stats.rx_errors = stats->rx_errors;
  1136. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1137. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1138. /* Tx Errors */
  1139. netdev->stats.tx_errors = stats->tx_errors;
  1140. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1141. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1142. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1143. }
  1144. static void pch_gbe_disable_dma_rx(struct pch_gbe_hw *hw)
  1145. {
  1146. u32 rxdma;
  1147. /* Disable Receive DMA */
  1148. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1149. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1150. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1151. }
  1152. static void pch_gbe_enable_dma_rx(struct pch_gbe_hw *hw)
  1153. {
  1154. u32 rxdma;
  1155. /* Enables Receive DMA */
  1156. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1157. rxdma |= PCH_GBE_RX_DMA_EN;
  1158. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1159. }
  1160. /**
  1161. * pch_gbe_intr - Interrupt Handler
  1162. * @irq: Interrupt number
  1163. * @data: Pointer to a network interface device structure
  1164. * Returns:
  1165. * - IRQ_HANDLED: Our interrupt
  1166. * - IRQ_NONE: Not our interrupt
  1167. */
  1168. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1169. {
  1170. struct net_device *netdev = data;
  1171. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1172. struct pch_gbe_hw *hw = &adapter->hw;
  1173. u32 int_st;
  1174. u32 int_en;
  1175. /* Check request status */
  1176. int_st = ioread32(&hw->reg->INT_ST);
  1177. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1178. /* When request status is no interruption factor */
  1179. if (unlikely(!int_st))
  1180. return IRQ_NONE; /* Not our interrupt. End processing. */
  1181. netdev_dbg(netdev, "%s occur int_st = 0x%08x\n", __func__, int_st);
  1182. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1183. adapter->stats.intr_rx_frame_err_count++;
  1184. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1185. if (!adapter->rx_stop_flag) {
  1186. adapter->stats.intr_rx_fifo_err_count++;
  1187. netdev_dbg(netdev, "Rx fifo over run\n");
  1188. adapter->rx_stop_flag = true;
  1189. int_en = ioread32(&hw->reg->INT_EN);
  1190. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1191. &hw->reg->INT_EN);
  1192. pch_gbe_disable_dma_rx(&adapter->hw);
  1193. int_st |= ioread32(&hw->reg->INT_ST);
  1194. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1195. }
  1196. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1197. adapter->stats.intr_rx_dma_err_count++;
  1198. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1199. adapter->stats.intr_tx_fifo_err_count++;
  1200. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1201. adapter->stats.intr_tx_dma_err_count++;
  1202. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1203. adapter->stats.intr_tcpip_err_count++;
  1204. /* When Rx descriptor is empty */
  1205. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1206. adapter->stats.intr_rx_dsc_empty_count++;
  1207. netdev_dbg(netdev, "Rx descriptor is empty\n");
  1208. int_en = ioread32(&hw->reg->INT_EN);
  1209. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1210. if (hw->mac.tx_fc_enable) {
  1211. /* Set Pause packet */
  1212. pch_gbe_mac_set_pause_packet(hw);
  1213. }
  1214. }
  1215. /* When request status is Receive interruption */
  1216. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1217. (adapter->rx_stop_flag)) {
  1218. if (likely(napi_schedule_prep(&adapter->napi))) {
  1219. /* Enable only Rx Descriptor empty */
  1220. atomic_inc(&adapter->irq_sem);
  1221. int_en = ioread32(&hw->reg->INT_EN);
  1222. int_en &=
  1223. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1224. iowrite32(int_en, &hw->reg->INT_EN);
  1225. /* Start polling for NAPI */
  1226. __napi_schedule(&adapter->napi);
  1227. }
  1228. }
  1229. netdev_dbg(netdev, "return = 0x%08x INT_EN reg = 0x%08x\n",
  1230. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1231. return IRQ_HANDLED;
  1232. }
  1233. /**
  1234. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1235. * @adapter: Board private structure
  1236. * @rx_ring: Rx descriptor ring
  1237. * @cleaned_count: Cleaned count
  1238. */
  1239. static void
  1240. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1241. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1242. {
  1243. struct net_device *netdev = adapter->netdev;
  1244. struct pci_dev *pdev = adapter->pdev;
  1245. struct pch_gbe_hw *hw = &adapter->hw;
  1246. struct pch_gbe_rx_desc *rx_desc;
  1247. struct pch_gbe_buffer *buffer_info;
  1248. struct sk_buff *skb;
  1249. unsigned int i;
  1250. unsigned int bufsz;
  1251. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1252. i = rx_ring->next_to_use;
  1253. while ((cleaned_count--)) {
  1254. buffer_info = &rx_ring->buffer_info[i];
  1255. skb = netdev_alloc_skb(netdev, bufsz);
  1256. if (unlikely(!skb)) {
  1257. /* Better luck next round */
  1258. adapter->stats.rx_alloc_buff_failed++;
  1259. break;
  1260. }
  1261. /* align */
  1262. skb_reserve(skb, NET_IP_ALIGN);
  1263. buffer_info->skb = skb;
  1264. buffer_info->dma = dma_map_single(&pdev->dev,
  1265. buffer_info->rx_buffer,
  1266. buffer_info->length,
  1267. DMA_FROM_DEVICE);
  1268. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1269. dev_kfree_skb(skb);
  1270. buffer_info->skb = NULL;
  1271. buffer_info->dma = 0;
  1272. adapter->stats.rx_alloc_buff_failed++;
  1273. break; /* while !buffer_info->skb */
  1274. }
  1275. buffer_info->mapped = true;
  1276. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1277. rx_desc->buffer_addr = (buffer_info->dma);
  1278. rx_desc->gbec_status = DSC_INIT16;
  1279. netdev_dbg(netdev,
  1280. "i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1281. i, (unsigned long long)buffer_info->dma,
  1282. buffer_info->length);
  1283. if (unlikely(++i == rx_ring->count))
  1284. i = 0;
  1285. }
  1286. if (likely(rx_ring->next_to_use != i)) {
  1287. rx_ring->next_to_use = i;
  1288. if (unlikely(i-- == 0))
  1289. i = (rx_ring->count - 1);
  1290. iowrite32(rx_ring->dma +
  1291. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1292. &hw->reg->RX_DSC_SW_P);
  1293. }
  1294. return;
  1295. }
  1296. static int
  1297. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1298. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1299. {
  1300. struct pci_dev *pdev = adapter->pdev;
  1301. struct pch_gbe_buffer *buffer_info;
  1302. unsigned int i;
  1303. unsigned int bufsz;
  1304. unsigned int size;
  1305. bufsz = adapter->rx_buffer_len;
  1306. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1307. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1308. &rx_ring->rx_buff_pool_logic,
  1309. GFP_KERNEL | __GFP_ZERO);
  1310. if (!rx_ring->rx_buff_pool)
  1311. return -ENOMEM;
  1312. rx_ring->rx_buff_pool_size = size;
  1313. for (i = 0; i < rx_ring->count; i++) {
  1314. buffer_info = &rx_ring->buffer_info[i];
  1315. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1316. buffer_info->length = bufsz;
  1317. }
  1318. return 0;
  1319. }
  1320. /**
  1321. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1322. * @adapter: Board private structure
  1323. * @tx_ring: Tx descriptor ring
  1324. */
  1325. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1326. struct pch_gbe_tx_ring *tx_ring)
  1327. {
  1328. struct pch_gbe_buffer *buffer_info;
  1329. struct sk_buff *skb;
  1330. unsigned int i;
  1331. unsigned int bufsz;
  1332. struct pch_gbe_tx_desc *tx_desc;
  1333. bufsz =
  1334. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1335. for (i = 0; i < tx_ring->count; i++) {
  1336. buffer_info = &tx_ring->buffer_info[i];
  1337. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1338. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1339. buffer_info->skb = skb;
  1340. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1341. tx_desc->gbec_status = (DSC_INIT16);
  1342. }
  1343. return;
  1344. }
  1345. /**
  1346. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1347. * @adapter: Board private structure
  1348. * @tx_ring: Tx descriptor ring
  1349. * Returns:
  1350. * true: Cleaned the descriptor
  1351. * false: Not cleaned the descriptor
  1352. */
  1353. static bool
  1354. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1355. struct pch_gbe_tx_ring *tx_ring)
  1356. {
  1357. struct pch_gbe_tx_desc *tx_desc;
  1358. struct pch_gbe_buffer *buffer_info;
  1359. struct sk_buff *skb;
  1360. unsigned int i;
  1361. unsigned int cleaned_count = 0;
  1362. bool cleaned = false;
  1363. int unused, thresh;
  1364. netdev_dbg(adapter->netdev, "next_to_clean : %d\n",
  1365. tx_ring->next_to_clean);
  1366. i = tx_ring->next_to_clean;
  1367. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1368. netdev_dbg(adapter->netdev, "gbec_status:0x%04x dma_status:0x%04x\n",
  1369. tx_desc->gbec_status, tx_desc->dma_status);
  1370. unused = PCH_GBE_DESC_UNUSED(tx_ring);
  1371. thresh = tx_ring->count - PCH_GBE_TX_WEIGHT;
  1372. if ((tx_desc->gbec_status == DSC_INIT16) && (unused < thresh))
  1373. { /* current marked clean, tx queue filling up, do extra clean */
  1374. int j, k;
  1375. if (unused < 8) { /* tx queue nearly full */
  1376. netdev_dbg(adapter->netdev,
  1377. "clean_tx: transmit queue warning (%x,%x) unused=%d\n",
  1378. tx_ring->next_to_clean, tx_ring->next_to_use,
  1379. unused);
  1380. }
  1381. /* current marked clean, scan for more that need cleaning. */
  1382. k = i;
  1383. for (j = 0; j < PCH_GBE_TX_WEIGHT; j++)
  1384. {
  1385. tx_desc = PCH_GBE_TX_DESC(*tx_ring, k);
  1386. if (tx_desc->gbec_status != DSC_INIT16) break; /*found*/
  1387. if (++k >= tx_ring->count) k = 0; /*increment, wrap*/
  1388. }
  1389. if (j < PCH_GBE_TX_WEIGHT) {
  1390. netdev_dbg(adapter->netdev,
  1391. "clean_tx: unused=%d loops=%d found tx_desc[%x,%x:%x].gbec_status=%04x\n",
  1392. unused, j, i, k, tx_ring->next_to_use,
  1393. tx_desc->gbec_status);
  1394. i = k; /*found one to clean, usu gbec_status==2000.*/
  1395. }
  1396. }
  1397. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1398. netdev_dbg(adapter->netdev, "gbec_status:0x%04x\n",
  1399. tx_desc->gbec_status);
  1400. buffer_info = &tx_ring->buffer_info[i];
  1401. skb = buffer_info->skb;
  1402. cleaned = true;
  1403. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1404. adapter->stats.tx_aborted_errors++;
  1405. netdev_err(adapter->netdev, "Transfer Abort Error\n");
  1406. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1407. ) {
  1408. adapter->stats.tx_carrier_errors++;
  1409. netdev_err(adapter->netdev,
  1410. "Transfer Carrier Sense Error\n");
  1411. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1412. ) {
  1413. adapter->stats.tx_aborted_errors++;
  1414. netdev_err(adapter->netdev,
  1415. "Transfer Collision Abort Error\n");
  1416. } else if ((tx_desc->gbec_status &
  1417. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1418. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1419. adapter->stats.collisions++;
  1420. adapter->stats.tx_packets++;
  1421. adapter->stats.tx_bytes += skb->len;
  1422. netdev_dbg(adapter->netdev, "Transfer Collision\n");
  1423. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1424. ) {
  1425. adapter->stats.tx_packets++;
  1426. adapter->stats.tx_bytes += skb->len;
  1427. }
  1428. if (buffer_info->mapped) {
  1429. netdev_dbg(adapter->netdev,
  1430. "unmap buffer_info->dma : %d\n", i);
  1431. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1432. buffer_info->length, DMA_TO_DEVICE);
  1433. buffer_info->mapped = false;
  1434. }
  1435. if (buffer_info->skb) {
  1436. netdev_dbg(adapter->netdev,
  1437. "trim buffer_info->skb : %d\n", i);
  1438. skb_trim(buffer_info->skb, 0);
  1439. }
  1440. tx_desc->gbec_status = DSC_INIT16;
  1441. if (unlikely(++i == tx_ring->count))
  1442. i = 0;
  1443. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1444. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1445. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1446. cleaned = false;
  1447. break;
  1448. }
  1449. }
  1450. netdev_dbg(adapter->netdev,
  1451. "called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1452. cleaned_count);
  1453. if (cleaned_count > 0) { /*skip this if nothing cleaned*/
  1454. /* Recover from running out of Tx resources in xmit_frame */
  1455. spin_lock(&tx_ring->tx_lock);
  1456. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev))))
  1457. {
  1458. netif_wake_queue(adapter->netdev);
  1459. adapter->stats.tx_restart_count++;
  1460. netdev_dbg(adapter->netdev, "Tx wake queue\n");
  1461. }
  1462. tx_ring->next_to_clean = i;
  1463. netdev_dbg(adapter->netdev, "next_to_clean : %d\n",
  1464. tx_ring->next_to_clean);
  1465. spin_unlock(&tx_ring->tx_lock);
  1466. }
  1467. return cleaned;
  1468. }
  1469. /**
  1470. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1471. * @adapter: Board private structure
  1472. * @rx_ring: Rx descriptor ring
  1473. * @work_done: Completed count
  1474. * @work_to_do: Request count
  1475. * Returns:
  1476. * true: Cleaned the descriptor
  1477. * false: Not cleaned the descriptor
  1478. */
  1479. static bool
  1480. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1481. struct pch_gbe_rx_ring *rx_ring,
  1482. int *work_done, int work_to_do)
  1483. {
  1484. struct net_device *netdev = adapter->netdev;
  1485. struct pci_dev *pdev = adapter->pdev;
  1486. struct pch_gbe_buffer *buffer_info;
  1487. struct pch_gbe_rx_desc *rx_desc;
  1488. u32 length;
  1489. unsigned int i;
  1490. unsigned int cleaned_count = 0;
  1491. bool cleaned = false;
  1492. struct sk_buff *skb;
  1493. u8 dma_status;
  1494. u16 gbec_status;
  1495. u32 tcp_ip_status;
  1496. i = rx_ring->next_to_clean;
  1497. while (*work_done < work_to_do) {
  1498. /* Check Rx descriptor status */
  1499. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1500. if (rx_desc->gbec_status == DSC_INIT16)
  1501. break;
  1502. cleaned = true;
  1503. cleaned_count++;
  1504. dma_status = rx_desc->dma_status;
  1505. gbec_status = rx_desc->gbec_status;
  1506. tcp_ip_status = rx_desc->tcp_ip_status;
  1507. rx_desc->gbec_status = DSC_INIT16;
  1508. buffer_info = &rx_ring->buffer_info[i];
  1509. skb = buffer_info->skb;
  1510. buffer_info->skb = NULL;
  1511. /* unmap dma */
  1512. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1513. buffer_info->length, DMA_FROM_DEVICE);
  1514. buffer_info->mapped = false;
  1515. netdev_dbg(netdev,
  1516. "RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x TCP:0x%08x] BufInf = 0x%p\n",
  1517. i, dma_status, gbec_status, tcp_ip_status,
  1518. buffer_info);
  1519. /* Error check */
  1520. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1521. adapter->stats.rx_frame_errors++;
  1522. netdev_err(netdev, "Receive Not Octal Error\n");
  1523. } else if (unlikely(gbec_status &
  1524. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1525. adapter->stats.rx_frame_errors++;
  1526. netdev_err(netdev, "Receive Nibble Error\n");
  1527. } else if (unlikely(gbec_status &
  1528. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1529. adapter->stats.rx_crc_errors++;
  1530. netdev_err(netdev, "Receive CRC Error\n");
  1531. } else {
  1532. /* get receive length */
  1533. /* length convert[-3], length includes FCS length */
  1534. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1535. if (rx_desc->rx_words_eob & 0x02)
  1536. length = length - 4;
  1537. /*
  1538. * buffer_info->rx_buffer: [Header:14][payload]
  1539. * skb->data: [Reserve:2][Header:14][payload]
  1540. */
  1541. memcpy(skb->data, buffer_info->rx_buffer, length);
  1542. /* update status of driver */
  1543. adapter->stats.rx_bytes += length;
  1544. adapter->stats.rx_packets++;
  1545. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1546. adapter->stats.multicast++;
  1547. /* Write meta date of skb */
  1548. skb_put(skb, length);
  1549. pch_rx_timestamp(adapter, skb);
  1550. skb->protocol = eth_type_trans(skb, netdev);
  1551. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1552. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1553. else
  1554. skb->ip_summed = CHECKSUM_NONE;
  1555. napi_gro_receive(&adapter->napi, skb);
  1556. (*work_done)++;
  1557. netdev_dbg(netdev,
  1558. "Receive skb->ip_summed: %d length: %d\n",
  1559. skb->ip_summed, length);
  1560. }
  1561. /* return some buffers to hardware, one at a time is too slow */
  1562. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1563. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1564. cleaned_count);
  1565. cleaned_count = 0;
  1566. }
  1567. if (++i == rx_ring->count)
  1568. i = 0;
  1569. }
  1570. rx_ring->next_to_clean = i;
  1571. if (cleaned_count)
  1572. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1573. return cleaned;
  1574. }
  1575. /**
  1576. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1577. * @adapter: Board private structure
  1578. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1579. * Returns:
  1580. * 0: Successfully
  1581. * Negative value: Failed
  1582. */
  1583. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1584. struct pch_gbe_tx_ring *tx_ring)
  1585. {
  1586. struct pci_dev *pdev = adapter->pdev;
  1587. struct pch_gbe_tx_desc *tx_desc;
  1588. int size;
  1589. int desNo;
  1590. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1591. tx_ring->buffer_info = vzalloc(size);
  1592. if (!tx_ring->buffer_info)
  1593. return -ENOMEM;
  1594. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1595. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1596. &tx_ring->dma,
  1597. GFP_KERNEL | __GFP_ZERO);
  1598. if (!tx_ring->desc) {
  1599. vfree(tx_ring->buffer_info);
  1600. return -ENOMEM;
  1601. }
  1602. tx_ring->next_to_use = 0;
  1603. tx_ring->next_to_clean = 0;
  1604. spin_lock_init(&tx_ring->tx_lock);
  1605. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1606. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1607. tx_desc->gbec_status = DSC_INIT16;
  1608. }
  1609. netdev_dbg(adapter->netdev,
  1610. "tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1611. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1612. tx_ring->next_to_clean, tx_ring->next_to_use);
  1613. return 0;
  1614. }
  1615. /**
  1616. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1617. * @adapter: Board private structure
  1618. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1619. * Returns:
  1620. * 0: Successfully
  1621. * Negative value: Failed
  1622. */
  1623. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1624. struct pch_gbe_rx_ring *rx_ring)
  1625. {
  1626. struct pci_dev *pdev = adapter->pdev;
  1627. struct pch_gbe_rx_desc *rx_desc;
  1628. int size;
  1629. int desNo;
  1630. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1631. rx_ring->buffer_info = vzalloc(size);
  1632. if (!rx_ring->buffer_info)
  1633. return -ENOMEM;
  1634. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1635. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1636. &rx_ring->dma,
  1637. GFP_KERNEL | __GFP_ZERO);
  1638. if (!rx_ring->desc) {
  1639. vfree(rx_ring->buffer_info);
  1640. return -ENOMEM;
  1641. }
  1642. rx_ring->next_to_clean = 0;
  1643. rx_ring->next_to_use = 0;
  1644. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1645. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1646. rx_desc->gbec_status = DSC_INIT16;
  1647. }
  1648. netdev_dbg(adapter->netdev,
  1649. "rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1650. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1651. rx_ring->next_to_clean, rx_ring->next_to_use);
  1652. return 0;
  1653. }
  1654. /**
  1655. * pch_gbe_free_tx_resources - Free Tx Resources
  1656. * @adapter: Board private structure
  1657. * @tx_ring: Tx descriptor ring for a specific queue
  1658. */
  1659. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1660. struct pch_gbe_tx_ring *tx_ring)
  1661. {
  1662. struct pci_dev *pdev = adapter->pdev;
  1663. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1664. vfree(tx_ring->buffer_info);
  1665. tx_ring->buffer_info = NULL;
  1666. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1667. tx_ring->desc = NULL;
  1668. }
  1669. /**
  1670. * pch_gbe_free_rx_resources - Free Rx Resources
  1671. * @adapter: Board private structure
  1672. * @rx_ring: Ring to clean the resources from
  1673. */
  1674. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1675. struct pch_gbe_rx_ring *rx_ring)
  1676. {
  1677. struct pci_dev *pdev = adapter->pdev;
  1678. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1679. vfree(rx_ring->buffer_info);
  1680. rx_ring->buffer_info = NULL;
  1681. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1682. rx_ring->desc = NULL;
  1683. }
  1684. /**
  1685. * pch_gbe_request_irq - Allocate an interrupt line
  1686. * @adapter: Board private structure
  1687. * Returns:
  1688. * 0: Successfully
  1689. * Negative value: Failed
  1690. */
  1691. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1692. {
  1693. struct net_device *netdev = adapter->netdev;
  1694. int err;
  1695. int flags;
  1696. flags = IRQF_SHARED;
  1697. adapter->have_msi = false;
  1698. err = pci_enable_msi(adapter->pdev);
  1699. netdev_dbg(netdev, "call pci_enable_msi\n");
  1700. if (err) {
  1701. netdev_dbg(netdev, "call pci_enable_msi - Error: %d\n", err);
  1702. } else {
  1703. flags = 0;
  1704. adapter->have_msi = true;
  1705. }
  1706. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1707. flags, netdev->name, netdev);
  1708. if (err)
  1709. netdev_err(netdev, "Unable to allocate interrupt Error: %d\n",
  1710. err);
  1711. netdev_dbg(netdev,
  1712. "adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1713. adapter->have_msi, flags, err);
  1714. return err;
  1715. }
  1716. /**
  1717. * pch_gbe_up - Up GbE network device
  1718. * @adapter: Board private structure
  1719. * Returns:
  1720. * 0: Successfully
  1721. * Negative value: Failed
  1722. */
  1723. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1724. {
  1725. struct net_device *netdev = adapter->netdev;
  1726. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1727. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1728. int err = -EINVAL;
  1729. /* Ensure we have a valid MAC */
  1730. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1731. netdev_err(netdev, "Error: Invalid MAC address\n");
  1732. goto out;
  1733. }
  1734. /* hardware has been reset, we need to reload some things */
  1735. pch_gbe_set_multi(netdev);
  1736. pch_gbe_setup_tctl(adapter);
  1737. pch_gbe_configure_tx(adapter);
  1738. pch_gbe_setup_rctl(adapter);
  1739. pch_gbe_configure_rx(adapter);
  1740. err = pch_gbe_request_irq(adapter);
  1741. if (err) {
  1742. netdev_err(netdev,
  1743. "Error: can't bring device up - irq request failed\n");
  1744. goto out;
  1745. }
  1746. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1747. if (err) {
  1748. netdev_err(netdev,
  1749. "Error: can't bring device up - alloc rx buffers pool failed\n");
  1750. goto freeirq;
  1751. }
  1752. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1753. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1754. adapter->tx_queue_len = netdev->tx_queue_len;
  1755. pch_gbe_enable_dma_rx(&adapter->hw);
  1756. pch_gbe_enable_mac_rx(&adapter->hw);
  1757. mod_timer(&adapter->watchdog_timer, jiffies);
  1758. napi_enable(&adapter->napi);
  1759. pch_gbe_irq_enable(adapter);
  1760. netif_start_queue(adapter->netdev);
  1761. return 0;
  1762. freeirq:
  1763. pch_gbe_free_irq(adapter);
  1764. out:
  1765. return err;
  1766. }
  1767. /**
  1768. * pch_gbe_down - Down GbE network device
  1769. * @adapter: Board private structure
  1770. */
  1771. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1772. {
  1773. struct net_device *netdev = adapter->netdev;
  1774. struct pci_dev *pdev = adapter->pdev;
  1775. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1776. /* signal that we're down so the interrupt handler does not
  1777. * reschedule our watchdog timer */
  1778. napi_disable(&adapter->napi);
  1779. atomic_set(&adapter->irq_sem, 0);
  1780. pch_gbe_irq_disable(adapter);
  1781. pch_gbe_free_irq(adapter);
  1782. del_timer_sync(&adapter->watchdog_timer);
  1783. netdev->tx_queue_len = adapter->tx_queue_len;
  1784. netif_carrier_off(netdev);
  1785. netif_stop_queue(netdev);
  1786. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1787. pch_gbe_reset(adapter);
  1788. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1789. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1790. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1791. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1792. rx_ring->rx_buff_pool_logic = 0;
  1793. rx_ring->rx_buff_pool_size = 0;
  1794. rx_ring->rx_buff_pool = NULL;
  1795. }
  1796. /**
  1797. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1798. * @adapter: Board private structure to initialize
  1799. * Returns:
  1800. * 0: Successfully
  1801. * Negative value: Failed
  1802. */
  1803. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1804. {
  1805. struct pch_gbe_hw *hw = &adapter->hw;
  1806. struct net_device *netdev = adapter->netdev;
  1807. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1808. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1809. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1810. /* Initialize the hardware-specific values */
  1811. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1812. netdev_err(netdev, "Hardware Initialization Failure\n");
  1813. return -EIO;
  1814. }
  1815. if (pch_gbe_alloc_queues(adapter)) {
  1816. netdev_err(netdev, "Unable to allocate memory for queues\n");
  1817. return -ENOMEM;
  1818. }
  1819. spin_lock_init(&adapter->hw.miim_lock);
  1820. spin_lock_init(&adapter->stats_lock);
  1821. spin_lock_init(&adapter->ethtool_lock);
  1822. atomic_set(&adapter->irq_sem, 0);
  1823. pch_gbe_irq_disable(adapter);
  1824. pch_gbe_init_stats(adapter);
  1825. netdev_dbg(netdev,
  1826. "rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1827. (u32) adapter->rx_buffer_len,
  1828. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1829. return 0;
  1830. }
  1831. /**
  1832. * pch_gbe_open - Called when a network interface is made active
  1833. * @netdev: Network interface device structure
  1834. * Returns:
  1835. * 0: Successfully
  1836. * Negative value: Failed
  1837. */
  1838. static int pch_gbe_open(struct net_device *netdev)
  1839. {
  1840. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1841. struct pch_gbe_hw *hw = &adapter->hw;
  1842. int err;
  1843. /* allocate transmit descriptors */
  1844. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1845. if (err)
  1846. goto err_setup_tx;
  1847. /* allocate receive descriptors */
  1848. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1849. if (err)
  1850. goto err_setup_rx;
  1851. pch_gbe_hal_power_up_phy(hw);
  1852. err = pch_gbe_up(adapter);
  1853. if (err)
  1854. goto err_up;
  1855. netdev_dbg(netdev, "Success End\n");
  1856. return 0;
  1857. err_up:
  1858. if (!adapter->wake_up_evt)
  1859. pch_gbe_hal_power_down_phy(hw);
  1860. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1861. err_setup_rx:
  1862. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1863. err_setup_tx:
  1864. pch_gbe_reset(adapter);
  1865. netdev_err(netdev, "Error End\n");
  1866. return err;
  1867. }
  1868. /**
  1869. * pch_gbe_stop - Disables a network interface
  1870. * @netdev: Network interface device structure
  1871. * Returns:
  1872. * 0: Successfully
  1873. */
  1874. static int pch_gbe_stop(struct net_device *netdev)
  1875. {
  1876. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1877. struct pch_gbe_hw *hw = &adapter->hw;
  1878. pch_gbe_down(adapter);
  1879. if (!adapter->wake_up_evt)
  1880. pch_gbe_hal_power_down_phy(hw);
  1881. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1882. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1883. return 0;
  1884. }
  1885. /**
  1886. * pch_gbe_xmit_frame - Packet transmitting start
  1887. * @skb: Socket buffer structure
  1888. * @netdev: Network interface device structure
  1889. * Returns:
  1890. * - NETDEV_TX_OK: Normal end
  1891. * - NETDEV_TX_BUSY: Error end
  1892. */
  1893. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1894. {
  1895. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1896. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1897. unsigned long flags;
  1898. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1899. /* Collision - tell upper layer to requeue */
  1900. return NETDEV_TX_LOCKED;
  1901. }
  1902. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1903. netif_stop_queue(netdev);
  1904. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1905. netdev_dbg(netdev,
  1906. "Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1907. tx_ring->next_to_use, tx_ring->next_to_clean);
  1908. return NETDEV_TX_BUSY;
  1909. }
  1910. /* CRC,ITAG no support */
  1911. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1912. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1913. return NETDEV_TX_OK;
  1914. }
  1915. /**
  1916. * pch_gbe_get_stats - Get System Network Statistics
  1917. * @netdev: Network interface device structure
  1918. * Returns: The current stats
  1919. */
  1920. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1921. {
  1922. /* only return the current stats */
  1923. return &netdev->stats;
  1924. }
  1925. /**
  1926. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1927. * @netdev: Network interface device structure
  1928. */
  1929. static void pch_gbe_set_multi(struct net_device *netdev)
  1930. {
  1931. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1932. struct pch_gbe_hw *hw = &adapter->hw;
  1933. struct netdev_hw_addr *ha;
  1934. u8 *mta_list;
  1935. u32 rctl;
  1936. int i;
  1937. int mc_count;
  1938. netdev_dbg(netdev, "netdev->flags : 0x%08x\n", netdev->flags);
  1939. /* Check for Promiscuous and All Multicast modes */
  1940. rctl = ioread32(&hw->reg->RX_MODE);
  1941. mc_count = netdev_mc_count(netdev);
  1942. if ((netdev->flags & IFF_PROMISC)) {
  1943. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1944. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1945. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1946. /* all the multicasting receive permissions */
  1947. rctl |= PCH_GBE_ADD_FIL_EN;
  1948. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1949. } else {
  1950. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1951. /* all the multicasting receive permissions */
  1952. rctl |= PCH_GBE_ADD_FIL_EN;
  1953. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1954. } else {
  1955. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1956. }
  1957. }
  1958. iowrite32(rctl, &hw->reg->RX_MODE);
  1959. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1960. return;
  1961. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1962. if (!mta_list)
  1963. return;
  1964. /* The shared function expects a packed array of only addresses. */
  1965. i = 0;
  1966. netdev_for_each_mc_addr(ha, netdev) {
  1967. if (i == mc_count)
  1968. break;
  1969. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1970. }
  1971. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1972. PCH_GBE_MAR_ENTRIES);
  1973. kfree(mta_list);
  1974. netdev_dbg(netdev,
  1975. "RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1976. ioread32(&hw->reg->RX_MODE), mc_count);
  1977. }
  1978. /**
  1979. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1980. * @netdev: Network interface device structure
  1981. * @addr: Pointer to an address structure
  1982. * Returns:
  1983. * 0: Successfully
  1984. * -EADDRNOTAVAIL: Failed
  1985. */
  1986. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1987. {
  1988. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1989. struct sockaddr *skaddr = addr;
  1990. int ret_val;
  1991. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1992. ret_val = -EADDRNOTAVAIL;
  1993. } else {
  1994. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1995. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1996. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1997. ret_val = 0;
  1998. }
  1999. netdev_dbg(netdev, "ret_val : 0x%08x\n", ret_val);
  2000. netdev_dbg(netdev, "dev_addr : %pM\n", netdev->dev_addr);
  2001. netdev_dbg(netdev, "mac_addr : %pM\n", adapter->hw.mac.addr);
  2002. netdev_dbg(netdev, "MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  2003. ioread32(&adapter->hw.reg->mac_adr[0].high),
  2004. ioread32(&adapter->hw.reg->mac_adr[0].low));
  2005. return ret_val;
  2006. }
  2007. /**
  2008. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  2009. * @netdev: Network interface device structure
  2010. * @new_mtu: New value for maximum frame size
  2011. * Returns:
  2012. * 0: Successfully
  2013. * -EINVAL: Failed
  2014. */
  2015. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  2016. {
  2017. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2018. int max_frame;
  2019. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  2020. int err;
  2021. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2022. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2023. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  2024. netdev_err(netdev, "Invalid MTU setting\n");
  2025. return -EINVAL;
  2026. }
  2027. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2028. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2029. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2030. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2031. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2032. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2033. else
  2034. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2035. if (netif_running(netdev)) {
  2036. pch_gbe_down(adapter);
  2037. err = pch_gbe_up(adapter);
  2038. if (err) {
  2039. adapter->rx_buffer_len = old_rx_buffer_len;
  2040. pch_gbe_up(adapter);
  2041. return err;
  2042. } else {
  2043. netdev->mtu = new_mtu;
  2044. adapter->hw.mac.max_frame_size = max_frame;
  2045. }
  2046. } else {
  2047. pch_gbe_reset(adapter);
  2048. netdev->mtu = new_mtu;
  2049. adapter->hw.mac.max_frame_size = max_frame;
  2050. }
  2051. netdev_dbg(netdev,
  2052. "max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2053. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2054. adapter->hw.mac.max_frame_size);
  2055. return 0;
  2056. }
  2057. /**
  2058. * pch_gbe_set_features - Reset device after features changed
  2059. * @netdev: Network interface device structure
  2060. * @features: New features
  2061. * Returns:
  2062. * 0: HW state updated successfully
  2063. */
  2064. static int pch_gbe_set_features(struct net_device *netdev,
  2065. netdev_features_t features)
  2066. {
  2067. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2068. netdev_features_t changed = features ^ netdev->features;
  2069. if (!(changed & NETIF_F_RXCSUM))
  2070. return 0;
  2071. if (netif_running(netdev))
  2072. pch_gbe_reinit_locked(adapter);
  2073. else
  2074. pch_gbe_reset(adapter);
  2075. return 0;
  2076. }
  2077. /**
  2078. * pch_gbe_ioctl - Controls register through a MII interface
  2079. * @netdev: Network interface device structure
  2080. * @ifr: Pointer to ifr structure
  2081. * @cmd: Control command
  2082. * Returns:
  2083. * 0: Successfully
  2084. * Negative value: Failed
  2085. */
  2086. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2087. {
  2088. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2089. netdev_dbg(netdev, "cmd : 0x%04x\n", cmd);
  2090. if (cmd == SIOCSHWTSTAMP)
  2091. return hwtstamp_ioctl(netdev, ifr, cmd);
  2092. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2093. }
  2094. /**
  2095. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2096. * @netdev: Network interface device structure
  2097. */
  2098. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2099. {
  2100. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2101. /* Do the reset outside of interrupt context */
  2102. adapter->stats.tx_timeout_count++;
  2103. schedule_work(&adapter->reset_task);
  2104. }
  2105. /**
  2106. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2107. * @napi: Pointer of polling device struct
  2108. * @budget: The maximum number of a packet
  2109. * Returns:
  2110. * false: Exit the polling mode
  2111. * true: Continue the polling mode
  2112. */
  2113. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2114. {
  2115. struct pch_gbe_adapter *adapter =
  2116. container_of(napi, struct pch_gbe_adapter, napi);
  2117. int work_done = 0;
  2118. bool poll_end_flag = false;
  2119. bool cleaned = false;
  2120. netdev_dbg(adapter->netdev, "budget : %d\n", budget);
  2121. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2122. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2123. if (cleaned)
  2124. work_done = budget;
  2125. /* If no Tx and not enough Rx work done,
  2126. * exit the polling mode
  2127. */
  2128. if (work_done < budget)
  2129. poll_end_flag = true;
  2130. if (poll_end_flag) {
  2131. napi_complete(napi);
  2132. pch_gbe_irq_enable(adapter);
  2133. }
  2134. if (adapter->rx_stop_flag) {
  2135. adapter->rx_stop_flag = false;
  2136. pch_gbe_enable_dma_rx(&adapter->hw);
  2137. }
  2138. netdev_dbg(adapter->netdev,
  2139. "poll_end_flag : %d work_done : %d budget : %d\n",
  2140. poll_end_flag, work_done, budget);
  2141. return work_done;
  2142. }
  2143. #ifdef CONFIG_NET_POLL_CONTROLLER
  2144. /**
  2145. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2146. * @netdev: Network interface device structure
  2147. */
  2148. static void pch_gbe_netpoll(struct net_device *netdev)
  2149. {
  2150. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2151. disable_irq(adapter->pdev->irq);
  2152. pch_gbe_intr(adapter->pdev->irq, netdev);
  2153. enable_irq(adapter->pdev->irq);
  2154. }
  2155. #endif
  2156. static const struct net_device_ops pch_gbe_netdev_ops = {
  2157. .ndo_open = pch_gbe_open,
  2158. .ndo_stop = pch_gbe_stop,
  2159. .ndo_start_xmit = pch_gbe_xmit_frame,
  2160. .ndo_get_stats = pch_gbe_get_stats,
  2161. .ndo_set_mac_address = pch_gbe_set_mac,
  2162. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2163. .ndo_change_mtu = pch_gbe_change_mtu,
  2164. .ndo_set_features = pch_gbe_set_features,
  2165. .ndo_do_ioctl = pch_gbe_ioctl,
  2166. .ndo_set_rx_mode = pch_gbe_set_multi,
  2167. #ifdef CONFIG_NET_POLL_CONTROLLER
  2168. .ndo_poll_controller = pch_gbe_netpoll,
  2169. #endif
  2170. };
  2171. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2172. pci_channel_state_t state)
  2173. {
  2174. struct net_device *netdev = pci_get_drvdata(pdev);
  2175. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2176. netif_device_detach(netdev);
  2177. if (netif_running(netdev))
  2178. pch_gbe_down(adapter);
  2179. pci_disable_device(pdev);
  2180. /* Request a slot slot reset. */
  2181. return PCI_ERS_RESULT_NEED_RESET;
  2182. }
  2183. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2184. {
  2185. struct net_device *netdev = pci_get_drvdata(pdev);
  2186. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2187. struct pch_gbe_hw *hw = &adapter->hw;
  2188. if (pci_enable_device(pdev)) {
  2189. netdev_err(netdev, "Cannot re-enable PCI device after reset\n");
  2190. return PCI_ERS_RESULT_DISCONNECT;
  2191. }
  2192. pci_set_master(pdev);
  2193. pci_enable_wake(pdev, PCI_D0, 0);
  2194. pch_gbe_hal_power_up_phy(hw);
  2195. pch_gbe_reset(adapter);
  2196. /* Clear wake up status */
  2197. pch_gbe_mac_set_wol_event(hw, 0);
  2198. return PCI_ERS_RESULT_RECOVERED;
  2199. }
  2200. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2201. {
  2202. struct net_device *netdev = pci_get_drvdata(pdev);
  2203. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2204. if (netif_running(netdev)) {
  2205. if (pch_gbe_up(adapter)) {
  2206. netdev_dbg(netdev,
  2207. "can't bring device back up after reset\n");
  2208. return;
  2209. }
  2210. }
  2211. netif_device_attach(netdev);
  2212. }
  2213. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2214. {
  2215. struct net_device *netdev = pci_get_drvdata(pdev);
  2216. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2217. struct pch_gbe_hw *hw = &adapter->hw;
  2218. u32 wufc = adapter->wake_up_evt;
  2219. int retval = 0;
  2220. netif_device_detach(netdev);
  2221. if (netif_running(netdev))
  2222. pch_gbe_down(adapter);
  2223. if (wufc) {
  2224. pch_gbe_set_multi(netdev);
  2225. pch_gbe_setup_rctl(adapter);
  2226. pch_gbe_configure_rx(adapter);
  2227. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2228. hw->mac.link_duplex);
  2229. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2230. hw->mac.link_duplex);
  2231. pch_gbe_mac_set_wol_event(hw, wufc);
  2232. pci_disable_device(pdev);
  2233. } else {
  2234. pch_gbe_hal_power_down_phy(hw);
  2235. pch_gbe_mac_set_wol_event(hw, wufc);
  2236. pci_disable_device(pdev);
  2237. }
  2238. return retval;
  2239. }
  2240. #ifdef CONFIG_PM
  2241. static int pch_gbe_suspend(struct device *device)
  2242. {
  2243. struct pci_dev *pdev = to_pci_dev(device);
  2244. return __pch_gbe_suspend(pdev);
  2245. }
  2246. static int pch_gbe_resume(struct device *device)
  2247. {
  2248. struct pci_dev *pdev = to_pci_dev(device);
  2249. struct net_device *netdev = pci_get_drvdata(pdev);
  2250. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2251. struct pch_gbe_hw *hw = &adapter->hw;
  2252. u32 err;
  2253. err = pci_enable_device(pdev);
  2254. if (err) {
  2255. netdev_err(netdev, "Cannot enable PCI device from suspend\n");
  2256. return err;
  2257. }
  2258. pci_set_master(pdev);
  2259. pch_gbe_hal_power_up_phy(hw);
  2260. pch_gbe_reset(adapter);
  2261. /* Clear wake on lan control and status */
  2262. pch_gbe_mac_set_wol_event(hw, 0);
  2263. if (netif_running(netdev))
  2264. pch_gbe_up(adapter);
  2265. netif_device_attach(netdev);
  2266. return 0;
  2267. }
  2268. #endif /* CONFIG_PM */
  2269. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2270. {
  2271. __pch_gbe_suspend(pdev);
  2272. if (system_state == SYSTEM_POWER_OFF) {
  2273. pci_wake_from_d3(pdev, true);
  2274. pci_set_power_state(pdev, PCI_D3hot);
  2275. }
  2276. }
  2277. static void pch_gbe_remove(struct pci_dev *pdev)
  2278. {
  2279. struct net_device *netdev = pci_get_drvdata(pdev);
  2280. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2281. cancel_work_sync(&adapter->reset_task);
  2282. unregister_netdev(netdev);
  2283. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2284. free_netdev(netdev);
  2285. }
  2286. static int pch_gbe_probe(struct pci_dev *pdev,
  2287. const struct pci_device_id *pci_id)
  2288. {
  2289. struct net_device *netdev;
  2290. struct pch_gbe_adapter *adapter;
  2291. int ret;
  2292. ret = pcim_enable_device(pdev);
  2293. if (ret)
  2294. return ret;
  2295. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2296. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2297. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2298. if (ret) {
  2299. ret = pci_set_consistent_dma_mask(pdev,
  2300. DMA_BIT_MASK(32));
  2301. if (ret) {
  2302. dev_err(&pdev->dev, "ERR: No usable DMA "
  2303. "configuration, aborting\n");
  2304. return ret;
  2305. }
  2306. }
  2307. }
  2308. ret = pcim_iomap_regions(pdev, 1 << PCH_GBE_PCI_BAR, pci_name(pdev));
  2309. if (ret) {
  2310. dev_err(&pdev->dev,
  2311. "ERR: Can't reserve PCI I/O and memory resources\n");
  2312. return ret;
  2313. }
  2314. pci_set_master(pdev);
  2315. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2316. if (!netdev)
  2317. return -ENOMEM;
  2318. SET_NETDEV_DEV(netdev, &pdev->dev);
  2319. pci_set_drvdata(pdev, netdev);
  2320. adapter = netdev_priv(netdev);
  2321. adapter->netdev = netdev;
  2322. adapter->pdev = pdev;
  2323. adapter->hw.back = adapter;
  2324. adapter->hw.reg = pcim_iomap_table(pdev)[PCH_GBE_PCI_BAR];
  2325. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2326. PCI_DEVFN(12, 4));
  2327. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2328. dev_err(&pdev->dev, "Bad ptp filter\n");
  2329. ret = -EINVAL;
  2330. goto err_free_netdev;
  2331. }
  2332. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2333. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2334. netif_napi_add(netdev, &adapter->napi,
  2335. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2336. netdev->hw_features = NETIF_F_RXCSUM |
  2337. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2338. netdev->features = netdev->hw_features;
  2339. pch_gbe_set_ethtool_ops(netdev);
  2340. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2341. pch_gbe_mac_reset_hw(&adapter->hw);
  2342. /* setup the private structure */
  2343. ret = pch_gbe_sw_init(adapter);
  2344. if (ret)
  2345. goto err_free_netdev;
  2346. /* Initialize PHY */
  2347. ret = pch_gbe_init_phy(adapter);
  2348. if (ret) {
  2349. dev_err(&pdev->dev, "PHY initialize error\n");
  2350. goto err_free_adapter;
  2351. }
  2352. pch_gbe_hal_get_bus_info(&adapter->hw);
  2353. /* Read the MAC address. and store to the private data */
  2354. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2355. if (ret) {
  2356. dev_err(&pdev->dev, "MAC address Read Error\n");
  2357. goto err_free_adapter;
  2358. }
  2359. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2360. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2361. /*
  2362. * If the MAC is invalid (or just missing), display a warning
  2363. * but do not abort setting up the device. pch_gbe_up will
  2364. * prevent the interface from being brought up until a valid MAC
  2365. * is set.
  2366. */
  2367. dev_err(&pdev->dev, "Invalid MAC address, "
  2368. "interface disabled.\n");
  2369. }
  2370. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2371. (unsigned long)adapter);
  2372. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2373. pch_gbe_check_options(adapter);
  2374. /* initialize the wol settings based on the eeprom settings */
  2375. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2376. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2377. /* reset the hardware with the new settings */
  2378. pch_gbe_reset(adapter);
  2379. ret = register_netdev(netdev);
  2380. if (ret)
  2381. goto err_free_adapter;
  2382. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2383. netif_carrier_off(netdev);
  2384. netif_stop_queue(netdev);
  2385. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2386. device_set_wakeup_enable(&pdev->dev, 1);
  2387. return 0;
  2388. err_free_adapter:
  2389. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2390. err_free_netdev:
  2391. free_netdev(netdev);
  2392. return ret;
  2393. }
  2394. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2395. {.vendor = PCI_VENDOR_ID_INTEL,
  2396. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2397. .subvendor = PCI_ANY_ID,
  2398. .subdevice = PCI_ANY_ID,
  2399. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2400. .class_mask = (0xFFFF00)
  2401. },
  2402. {.vendor = PCI_VENDOR_ID_ROHM,
  2403. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2404. .subvendor = PCI_ANY_ID,
  2405. .subdevice = PCI_ANY_ID,
  2406. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2407. .class_mask = (0xFFFF00)
  2408. },
  2409. {.vendor = PCI_VENDOR_ID_ROHM,
  2410. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2411. .subvendor = PCI_ANY_ID,
  2412. .subdevice = PCI_ANY_ID,
  2413. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2414. .class_mask = (0xFFFF00)
  2415. },
  2416. /* required last entry */
  2417. {0}
  2418. };
  2419. #ifdef CONFIG_PM
  2420. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2421. .suspend = pch_gbe_suspend,
  2422. .resume = pch_gbe_resume,
  2423. .freeze = pch_gbe_suspend,
  2424. .thaw = pch_gbe_resume,
  2425. .poweroff = pch_gbe_suspend,
  2426. .restore = pch_gbe_resume,
  2427. };
  2428. #endif
  2429. static const struct pci_error_handlers pch_gbe_err_handler = {
  2430. .error_detected = pch_gbe_io_error_detected,
  2431. .slot_reset = pch_gbe_io_slot_reset,
  2432. .resume = pch_gbe_io_resume
  2433. };
  2434. static struct pci_driver pch_gbe_driver = {
  2435. .name = KBUILD_MODNAME,
  2436. .id_table = pch_gbe_pcidev_id,
  2437. .probe = pch_gbe_probe,
  2438. .remove = pch_gbe_remove,
  2439. #ifdef CONFIG_PM
  2440. .driver.pm = &pch_gbe_pm_ops,
  2441. #endif
  2442. .shutdown = pch_gbe_shutdown,
  2443. .err_handler = &pch_gbe_err_handler
  2444. };
  2445. static int __init pch_gbe_init_module(void)
  2446. {
  2447. int ret;
  2448. pr_info("EG20T PCH Gigabit Ethernet Driver - version %s\n",DRV_VERSION);
  2449. ret = pci_register_driver(&pch_gbe_driver);
  2450. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2451. if (copybreak == 0) {
  2452. pr_info("copybreak disabled\n");
  2453. } else {
  2454. pr_info("copybreak enabled for packets <= %u bytes\n",
  2455. copybreak);
  2456. }
  2457. }
  2458. return ret;
  2459. }
  2460. static void __exit pch_gbe_exit_module(void)
  2461. {
  2462. pci_unregister_driver(&pch_gbe_driver);
  2463. }
  2464. module_init(pch_gbe_init_module);
  2465. module_exit(pch_gbe_exit_module);
  2466. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2467. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2468. MODULE_LICENSE("GPL");
  2469. MODULE_VERSION(DRV_VERSION);
  2470. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2471. module_param(copybreak, uint, 0644);
  2472. MODULE_PARM_DESC(copybreak,
  2473. "Maximum size of packet that is copied to a new buffer on receive");
  2474. /* pch_gbe_main.c */