clock34xx.h 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704
  1. /*
  2. * OMAP3 clock framework
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. */
  9. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  10. #define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  11. #include <asm/arch/control.h>
  12. #include "clock.h"
  13. #include "cm.h"
  14. #include "cm-regbits-34xx.h"
  15. #include "prm.h"
  16. #include "prm-regbits-34xx.h"
  17. static void omap3_dpll_recalc(struct clk *clk);
  18. static void omap3_clkoutx2_recalc(struct clk *clk);
  19. /*
  20. * DPLL1 supplies clock to the MPU.
  21. * DPLL2 supplies clock to the IVA2.
  22. * DPLL3 supplies CORE domain clocks.
  23. * DPLL4 supplies peripheral clocks.
  24. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  25. */
  26. /* PRM CLOCKS */
  27. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  28. static struct clk omap_32k_fck = {
  29. .name = "omap_32k_fck",
  30. .rate = 32768,
  31. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  32. ALWAYS_ENABLED,
  33. .recalc = &propagate_rate,
  34. };
  35. static struct clk secure_32k_fck = {
  36. .name = "secure_32k_fck",
  37. .rate = 32768,
  38. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  39. ALWAYS_ENABLED,
  40. .recalc = &propagate_rate,
  41. };
  42. /* Virtual source clocks for osc_sys_ck */
  43. static struct clk virt_12m_ck = {
  44. .name = "virt_12m_ck",
  45. .rate = 12000000,
  46. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  47. ALWAYS_ENABLED,
  48. .recalc = &propagate_rate,
  49. };
  50. static struct clk virt_13m_ck = {
  51. .name = "virt_13m_ck",
  52. .rate = 13000000,
  53. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  54. ALWAYS_ENABLED,
  55. .recalc = &propagate_rate,
  56. };
  57. static struct clk virt_16_8m_ck = {
  58. .name = "virt_16_8m_ck",
  59. .rate = 16800000,
  60. .flags = CLOCK_IN_OMAP3430ES2 | RATE_FIXED | RATE_PROPAGATES |
  61. ALWAYS_ENABLED,
  62. .recalc = &propagate_rate,
  63. };
  64. static struct clk virt_19_2m_ck = {
  65. .name = "virt_19_2m_ck",
  66. .rate = 19200000,
  67. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  68. ALWAYS_ENABLED,
  69. .recalc = &propagate_rate,
  70. };
  71. static struct clk virt_26m_ck = {
  72. .name = "virt_26m_ck",
  73. .rate = 26000000,
  74. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  75. ALWAYS_ENABLED,
  76. .recalc = &propagate_rate,
  77. };
  78. static struct clk virt_38_4m_ck = {
  79. .name = "virt_38_4m_ck",
  80. .rate = 38400000,
  81. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  82. ALWAYS_ENABLED,
  83. .recalc = &propagate_rate,
  84. };
  85. static const struct clksel_rate osc_sys_12m_rates[] = {
  86. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  87. { .div = 0 }
  88. };
  89. static const struct clksel_rate osc_sys_13m_rates[] = {
  90. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  91. { .div = 0 }
  92. };
  93. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  94. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
  95. { .div = 0 }
  96. };
  97. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  98. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  99. { .div = 0 }
  100. };
  101. static const struct clksel_rate osc_sys_26m_rates[] = {
  102. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  103. { .div = 0 }
  104. };
  105. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  106. { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
  107. { .div = 0 }
  108. };
  109. static const struct clksel osc_sys_clksel[] = {
  110. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  111. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  112. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  113. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  114. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  115. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  116. { .parent = NULL },
  117. };
  118. /* Oscillator clock */
  119. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  120. static struct clk osc_sys_ck = {
  121. .name = "osc_sys_ck",
  122. .init = &omap2_init_clksel_parent,
  123. .clksel_reg = OMAP3430_PRM_CLKSEL,
  124. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  125. .clksel = osc_sys_clksel,
  126. /* REVISIT: deal with autoextclkmode? */
  127. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  128. ALWAYS_ENABLED,
  129. .recalc = &omap2_clksel_recalc,
  130. };
  131. static const struct clksel_rate div2_rates[] = {
  132. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  133. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  134. { .div = 0 }
  135. };
  136. static const struct clksel sys_clksel[] = {
  137. { .parent = &osc_sys_ck, .rates = div2_rates },
  138. { .parent = NULL }
  139. };
  140. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  141. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  142. static struct clk sys_ck = {
  143. .name = "sys_ck",
  144. .parent = &osc_sys_ck,
  145. .init = &omap2_init_clksel_parent,
  146. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  147. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  148. .clksel = sys_clksel,
  149. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  150. .recalc = &omap2_clksel_recalc,
  151. };
  152. static struct clk sys_altclk = {
  153. .name = "sys_altclk",
  154. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  155. .recalc = &propagate_rate,
  156. };
  157. /* Optional external clock input for some McBSPs */
  158. static struct clk mcbsp_clks = {
  159. .name = "mcbsp_clks",
  160. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  161. .recalc = &propagate_rate,
  162. };
  163. /* PRM EXTERNAL CLOCK OUTPUT */
  164. static struct clk sys_clkout1 = {
  165. .name = "sys_clkout1",
  166. .parent = &osc_sys_ck,
  167. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  168. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  169. .flags = CLOCK_IN_OMAP343X,
  170. .recalc = &followparent_recalc,
  171. };
  172. /* DPLLS */
  173. /* CM CLOCKS */
  174. /* DPLL1 */
  175. /* MPU clock source */
  176. /* Type: DPLL */
  177. static const struct dpll_data dpll1_dd = {
  178. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  179. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  180. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  181. .div2_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  182. .div2_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  183. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  184. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  185. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  186. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  187. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  188. };
  189. static struct clk dpll1_ck = {
  190. .name = "dpll1_ck",
  191. .parent = &sys_ck,
  192. .dpll_data = &dpll1_dd,
  193. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  194. .recalc = &omap3_dpll_recalc,
  195. };
  196. /*
  197. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  198. * although it is referenced - so this is a guess
  199. */
  200. static struct clk emu_mpu_alwon_ck = {
  201. .name = "emu_mpu_alwon_ck",
  202. .parent = &dpll1_ck,
  203. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  204. PARENT_CONTROLS_CLOCK,
  205. .recalc = &followparent_recalc,
  206. };
  207. /* DPLL2 */
  208. /* IVA2 clock source */
  209. /* Type: DPLL */
  210. static const struct dpll_data dpll2_dd = {
  211. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  212. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  213. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  214. .div2_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL2_PLL),
  215. .div2_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  216. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  217. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  218. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  219. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  220. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  221. };
  222. static struct clk dpll2_ck = {
  223. .name = "dpll2_ck",
  224. .parent = &sys_ck,
  225. .dpll_data = &dpll2_dd,
  226. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  227. .recalc = &omap3_dpll_recalc,
  228. };
  229. /* DPLL3 */
  230. /* Source clock for all interfaces and for some device fclks */
  231. /* Type: DPLL */
  232. static const struct dpll_data dpll3_dd = {
  233. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  234. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  235. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  236. .div2_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  237. .div2_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  238. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  239. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  240. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  241. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  242. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  243. };
  244. static struct clk dpll3_ck = {
  245. .name = "dpll3_ck",
  246. .parent = &sys_ck,
  247. .dpll_data = &dpll3_dd,
  248. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  249. .recalc = &omap3_dpll_recalc,
  250. };
  251. static const struct clksel_rate div16_dpll_rates[] = {
  252. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  253. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  254. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  255. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  256. { .div = 5, .val = 5, .flags = RATE_IN_343X },
  257. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  258. { .div = 7, .val = 7, .flags = RATE_IN_343X },
  259. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  260. { .div = 9, .val = 9, .flags = RATE_IN_343X },
  261. { .div = 10, .val = 10, .flags = RATE_IN_343X },
  262. { .div = 11, .val = 11, .flags = RATE_IN_343X },
  263. { .div = 12, .val = 12, .flags = RATE_IN_343X },
  264. { .div = 13, .val = 13, .flags = RATE_IN_343X },
  265. { .div = 14, .val = 14, .flags = RATE_IN_343X },
  266. { .div = 15, .val = 15, .flags = RATE_IN_343X },
  267. { .div = 16, .val = 16, .flags = RATE_IN_343X },
  268. { .div = 0 }
  269. };
  270. static const struct clksel_rate div31_dpll3_rates[] = {
  271. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  272. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  273. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
  274. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
  275. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
  276. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
  277. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
  278. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
  279. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
  280. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
  281. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
  282. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
  283. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
  284. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
  285. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
  286. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
  287. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
  288. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
  289. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
  290. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
  291. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
  292. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
  293. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
  294. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
  295. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
  296. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
  297. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
  298. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
  299. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
  300. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
  301. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
  302. { .div = 0 },
  303. };
  304. static const struct clksel div31_dpll3m2_clksel[] = {
  305. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  306. { .parent = NULL }
  307. };
  308. /*
  309. * REVISIT: Not sure what to do about clksel & these M2 divider clocks.
  310. * Shouldn't they be changed in SRAM?
  311. * This should probably remain a 'read-only' clksel clock.
  312. */
  313. static struct clk dpll3_m2_ck = {
  314. .name = "dpll3_m2_ck",
  315. .parent = &dpll3_ck,
  316. .init = &omap2_init_clksel_parent,
  317. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  318. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  319. .clksel = div31_dpll3m2_clksel,
  320. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  321. PARENT_CONTROLS_CLOCK,
  322. .recalc = &omap2_clksel_recalc,
  323. };
  324. static struct clk core_ck = {
  325. .name = "core_ck",
  326. .parent = &dpll3_m2_ck,
  327. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  328. PARENT_CONTROLS_CLOCK,
  329. .recalc = &followparent_recalc,
  330. };
  331. /*
  332. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  333. * DPLL isn't bypassed
  334. */
  335. static struct clk dpll3_x2_ck = {
  336. .name = "dpll3_x2_ck",
  337. .parent = &core_ck,
  338. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  339. PARENT_CONTROLS_CLOCK,
  340. .recalc = &omap3_clkoutx2_recalc,
  341. };
  342. static struct clk dpll3_m2x2_ck = {
  343. .name = "dpll3_m2x2_ck",
  344. .parent = &dpll3_x2_ck,
  345. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  346. PARENT_CONTROLS_CLOCK,
  347. .recalc = &followparent_recalc,
  348. };
  349. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  350. static struct clk dpll3_m3x2_ck = {
  351. .name = "dpll3_m3x2_ck",
  352. .parent = &dpll3_x2_ck,
  353. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  354. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  355. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  356. .recalc = &followparent_recalc,
  357. };
  358. static const struct clksel div16_dpll3_clksel[] = {
  359. { .parent = &dpll3_x2_ck, .rates = div16_dpll_rates },
  360. { .parent = NULL }
  361. };
  362. static struct clk emu_core_alwon_ck = {
  363. .name = "emu_core_alwon_ck",
  364. .parent = &dpll3_x2_ck,
  365. .init = &omap2_init_clksel_parent,
  366. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  367. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  368. .clksel = div16_dpll3_clksel,
  369. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  370. .recalc = &followparent_recalc,
  371. };
  372. /* DPLL4 */
  373. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  374. /* Type: DPLL */
  375. static const struct dpll_data dpll4_dd = {
  376. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  377. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  378. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  379. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  380. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  381. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  382. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  383. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  384. };
  385. static struct clk dpll4_ck = {
  386. .name = "dpll4_ck",
  387. .parent = &sys_ck,
  388. .dpll_data = &dpll4_dd,
  389. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  390. .recalc = &omap3_dpll_recalc,
  391. };
  392. /*
  393. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  394. * DPLL isn't bypassed
  395. */
  396. static struct clk dpll4_x2_ck = {
  397. .name = "dpll4_x2_ck",
  398. .parent = &dpll4_ck,
  399. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  400. PARENT_CONTROLS_CLOCK,
  401. .recalc = &omap3_clkoutx2_recalc,
  402. };
  403. static const struct clksel div16_dpll4_clksel[] = {
  404. { .parent = &dpll4_x2_ck, .rates = div16_dpll_rates },
  405. { .parent = NULL }
  406. };
  407. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  408. static struct clk dpll4_m2x2_ck = {
  409. .name = "dpll4_m2x2_ck",
  410. .parent = &dpll4_x2_ck,
  411. .init = &omap2_init_clksel_parent,
  412. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  413. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  414. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  415. .clksel_mask = OMAP3430_DIV_96M_MASK,
  416. .clksel = div16_dpll4_clksel,
  417. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  418. .recalc = &omap2_clksel_recalc,
  419. };
  420. static struct clk omap_96m_alwon_fck = {
  421. .name = "omap_96m_alwon_fck",
  422. .parent = &dpll4_m2x2_ck,
  423. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  424. PARENT_CONTROLS_CLOCK,
  425. .recalc = &followparent_recalc,
  426. };
  427. static struct clk omap_96m_fck = {
  428. .name = "omap_96m_fck",
  429. .parent = &omap_96m_alwon_fck,
  430. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  431. PARENT_CONTROLS_CLOCK,
  432. .recalc = &followparent_recalc,
  433. };
  434. static struct clk cm_96m_fck = {
  435. .name = "cm_96m_fck",
  436. .parent = &dpll4_m2x2_ck,
  437. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  438. PARENT_CONTROLS_CLOCK,
  439. .recalc = &followparent_recalc,
  440. };
  441. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  442. static struct clk dpll4_m3x2_ck = {
  443. .name = "dpll4_m3x2_ck",
  444. .parent = &dpll4_x2_ck,
  445. .init = &omap2_init_clksel_parent,
  446. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  447. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  448. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  449. .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
  450. .clksel = div16_dpll4_clksel,
  451. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  452. .recalc = &omap2_clksel_recalc,
  453. };
  454. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  455. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  456. { .div = 0 }
  457. };
  458. static const struct clksel_rate omap_54m_alt_rates[] = {
  459. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  460. { .div = 0 }
  461. };
  462. static const struct clksel omap_54m_clksel[] = {
  463. { .parent = &dpll4_m3x2_ck, .rates = omap_54m_d4m3x2_rates },
  464. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  465. { .parent = NULL }
  466. };
  467. static struct clk omap_54m_fck = {
  468. .name = "omap_54m_fck",
  469. .init = &omap2_init_clksel_parent,
  470. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  471. .clksel_mask = OMAP3430_SOURCE_54M,
  472. .clksel = omap_54m_clksel,
  473. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  474. PARENT_CONTROLS_CLOCK,
  475. .recalc = &omap2_clksel_recalc,
  476. };
  477. static const struct clksel_rate omap_48m_96md2_rates[] = {
  478. { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  479. { .div = 0 }
  480. };
  481. static const struct clksel_rate omap_48m_alt_rates[] = {
  482. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  483. { .div = 0 }
  484. };
  485. static const struct clksel omap_48m_clksel[] = {
  486. { .parent = &cm_96m_fck, .rates = omap_48m_96md2_rates },
  487. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  488. { .parent = NULL }
  489. };
  490. static struct clk omap_48m_fck = {
  491. .name = "omap_48m_fck",
  492. .init = &omap2_init_clksel_parent,
  493. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  494. .clksel_mask = OMAP3430_SOURCE_48M,
  495. .clksel = omap_48m_clksel,
  496. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  497. PARENT_CONTROLS_CLOCK,
  498. .recalc = &omap2_clksel_recalc,
  499. };
  500. static struct clk omap_12m_fck = {
  501. .name = "omap_12m_fck",
  502. .parent = &omap_48m_fck,
  503. .fixed_div = 4,
  504. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  505. PARENT_CONTROLS_CLOCK,
  506. .recalc = &omap2_fixed_divisor_recalc,
  507. };
  508. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  509. static struct clk dpll4_m4x2_ck = {
  510. .name = "dpll4_m4x2_ck",
  511. .parent = &dpll4_x2_ck,
  512. .init = &omap2_init_clksel_parent,
  513. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  514. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  515. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  516. .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
  517. .clksel = div16_dpll4_clksel,
  518. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  519. .recalc = &omap2_clksel_recalc,
  520. };
  521. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  522. static struct clk dpll4_m5x2_ck = {
  523. .name = "dpll4_m5x2_ck",
  524. .parent = &dpll4_x2_ck,
  525. .init = &omap2_init_clksel_parent,
  526. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  527. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  528. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  529. .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
  530. .clksel = div16_dpll4_clksel,
  531. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  532. .recalc = &omap2_clksel_recalc,
  533. };
  534. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  535. static struct clk dpll4_m6x2_ck = {
  536. .name = "dpll4_m6x2_ck",
  537. .parent = &dpll4_x2_ck,
  538. .init = &omap2_init_clksel_parent,
  539. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  540. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  541. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  542. .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
  543. .clksel = div16_dpll4_clksel,
  544. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  545. .recalc = &omap2_clksel_recalc,
  546. };
  547. static struct clk emu_per_alwon_ck = {
  548. .name = "emu_per_alwon_ck",
  549. .parent = &dpll4_m6x2_ck,
  550. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  551. PARENT_CONTROLS_CLOCK,
  552. .recalc = &followparent_recalc,
  553. };
  554. /* DPLL5 */
  555. /* Supplies 120MHz clock, USIM source clock */
  556. /* Type: DPLL */
  557. /* 3430ES2 only */
  558. static const struct dpll_data dpll5_dd = {
  559. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  560. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  561. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  562. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  563. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  564. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  565. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  566. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  567. };
  568. static struct clk dpll5_ck = {
  569. .name = "dpll5_ck",
  570. .parent = &sys_ck,
  571. .dpll_data = &dpll5_dd,
  572. .flags = CLOCK_IN_OMAP3430ES2 | RATE_PROPAGATES |
  573. ALWAYS_ENABLED,
  574. .recalc = &omap3_dpll_recalc,
  575. };
  576. static const struct clksel div16_dpll5m2_clksel[] = {
  577. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  578. { .parent = NULL }
  579. };
  580. static struct clk dpll5_m2_ck = {
  581. .name = "dpll5_m2_ck",
  582. .parent = &dpll5_ck,
  583. .init = &omap2_init_clksel_parent,
  584. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  585. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  586. .clksel = div16_dpll5m2_clksel,
  587. .flags = CLOCK_IN_OMAP3430ES2 | RATE_PROPAGATES,
  588. .recalc = &omap2_clksel_recalc,
  589. };
  590. static struct clk omap_120m_fck = {
  591. .name = "omap_120m_fck",
  592. .parent = &dpll5_m2_ck,
  593. .flags = CLOCK_IN_OMAP3430ES2 | RATE_PROPAGATES,
  594. .recalc = &followparent_recalc,
  595. };
  596. /* CM EXTERNAL CLOCK OUTPUTS */
  597. static const struct clksel_rate clkout2_src_core_rates[] = {
  598. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  599. { .div = 0 }
  600. };
  601. static const struct clksel_rate clkout2_src_sys_rates[] = {
  602. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  603. { .div = 0 }
  604. };
  605. static const struct clksel_rate clkout2_src_96m_rates[] = {
  606. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  607. { .div = 0 }
  608. };
  609. static const struct clksel_rate clkout2_src_54m_rates[] = {
  610. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  611. { .div = 0 }
  612. };
  613. static const struct clksel clkout2_src_clksel[] = {
  614. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  615. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  616. { .parent = &omap_96m_alwon_fck, .rates = clkout2_src_96m_rates },
  617. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  618. { .parent = NULL }
  619. };
  620. static struct clk clkout2_src_ck = {
  621. .name = "clkout2_src_ck",
  622. .init = &omap2_init_clksel_parent,
  623. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  624. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  625. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  626. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  627. .clksel = clkout2_src_clksel,
  628. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  629. .recalc = &omap2_clksel_recalc,
  630. };
  631. static const struct clksel_rate sys_clkout2_rates[] = {
  632. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  633. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  634. { .div = 4, .val = 2, .flags = RATE_IN_343X },
  635. { .div = 8, .val = 3, .flags = RATE_IN_343X },
  636. { .div = 16, .val = 4, .flags = RATE_IN_343X },
  637. { .div = 0 },
  638. };
  639. static const struct clksel sys_clkout2_clksel[] = {
  640. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  641. { .parent = NULL },
  642. };
  643. static struct clk sys_clkout2 = {
  644. .name = "sys_clkout2",
  645. .init = &omap2_init_clksel_parent,
  646. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  647. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  648. .clksel = sys_clkout2_clksel,
  649. .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK,
  650. .recalc = &omap2_clksel_recalc,
  651. };
  652. /* CM OUTPUT CLOCKS */
  653. static struct clk corex2_fck = {
  654. .name = "corex2_fck",
  655. .parent = &dpll3_m2x2_ck,
  656. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  657. PARENT_CONTROLS_CLOCK,
  658. .recalc = &followparent_recalc,
  659. };
  660. /* DPLL power domain clock controls */
  661. static const struct clksel div2_core_clksel[] = {
  662. { .parent = &core_ck, .rates = div2_rates },
  663. { .parent = NULL }
  664. };
  665. /* TRM s. 4.7.7.4 lists the input for these two clocks as CORE_CK,
  666. but presuming that is an error, or at least an overgeneralization */
  667. /* REVISIT: Are these in DPLL power domain or CM power domain? docs
  668. may be inconsistent here? */
  669. static struct clk dpll1_fck = {
  670. .name = "dpll1_fck",
  671. .parent = &core_ck,
  672. .init = &omap2_init_clksel_parent,
  673. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  674. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  675. .clksel = div2_core_clksel,
  676. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  677. PARENT_CONTROLS_CLOCK,
  678. .recalc = &omap2_clksel_recalc,
  679. };
  680. static struct clk dpll2_fck = {
  681. .name = "dpll2_fck",
  682. .parent = &core_ck,
  683. .init = &omap2_init_clksel_parent,
  684. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  685. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  686. .clksel = div2_core_clksel,
  687. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  688. PARENT_CONTROLS_CLOCK,
  689. .recalc = &omap2_clksel_recalc,
  690. };
  691. /* Common interface clocks */
  692. static struct clk l3_ick = {
  693. .name = "l3_ick",
  694. .parent = &core_ck,
  695. .init = &omap2_init_clksel_parent,
  696. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  697. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  698. .clksel = div2_core_clksel,
  699. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  700. PARENT_CONTROLS_CLOCK,
  701. .recalc = &omap2_clksel_recalc,
  702. };
  703. static const struct clksel div2_l3_clksel[] = {
  704. { .parent = &l3_ick, .rates = div2_rates },
  705. { .parent = NULL }
  706. };
  707. static struct clk l4_ick = {
  708. .name = "l4_ick",
  709. .parent = &l3_ick,
  710. .init = &omap2_init_clksel_parent,
  711. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  712. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  713. .clksel = div2_l3_clksel,
  714. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  715. PARENT_CONTROLS_CLOCK,
  716. .recalc = &omap2_clksel_recalc,
  717. };
  718. static const struct clksel div2_l4_clksel[] = {
  719. { .parent = &l4_ick, .rates = div2_rates },
  720. { .parent = NULL }
  721. };
  722. static struct clk rm_ick = {
  723. .name = "rm_ick",
  724. .parent = &l4_ick,
  725. .init = &omap2_init_clksel_parent,
  726. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  727. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  728. .clksel = div2_l4_clksel,
  729. .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK,
  730. .recalc = &omap2_clksel_recalc,
  731. };
  732. /* GFX power domain */
  733. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  734. static const struct clksel gfx_l3_clksel[] = {
  735. { .parent = &l3_ick, .rates = gfx_l3_rates },
  736. { .parent = NULL }
  737. };
  738. static struct clk gfx_l3_fck = {
  739. .name = "gfx_l3_fck",
  740. .parent = &l3_ick,
  741. .init = &omap2_init_clksel_parent,
  742. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  743. .enable_bit = OMAP_EN_GFX_SHIFT,
  744. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  745. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  746. .clksel = gfx_l3_clksel,
  747. .flags = CLOCK_IN_OMAP3430ES1 | RATE_PROPAGATES,
  748. .recalc = &omap2_clksel_recalc,
  749. };
  750. static struct clk gfx_l3_ick = {
  751. .name = "gfx_l3_ick",
  752. .parent = &l3_ick,
  753. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  754. .enable_bit = OMAP_EN_GFX_SHIFT,
  755. .flags = CLOCK_IN_OMAP3430ES1,
  756. .recalc = &followparent_recalc,
  757. };
  758. static struct clk gfx_cg1_ck = {
  759. .name = "gfx_cg1_ck",
  760. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  761. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  762. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  763. .flags = CLOCK_IN_OMAP3430ES1,
  764. .recalc = &followparent_recalc,
  765. };
  766. static struct clk gfx_cg2_ck = {
  767. .name = "gfx_cg2_ck",
  768. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  769. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  770. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  771. .flags = CLOCK_IN_OMAP3430ES1,
  772. .recalc = &followparent_recalc,
  773. };
  774. /* SGX power domain - 3430ES2 only */
  775. static const struct clksel_rate sgx_core_rates[] = {
  776. { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  777. { .div = 4, .val = 1, .flags = RATE_IN_343X },
  778. { .div = 6, .val = 2, .flags = RATE_IN_343X },
  779. { .div = 0 },
  780. };
  781. static const struct clksel_rate sgx_96m_rates[] = {
  782. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  783. { .div = 0 },
  784. };
  785. static const struct clksel sgx_clksel[] = {
  786. { .parent = &core_ck, .rates = sgx_core_rates },
  787. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  788. { .parent = NULL },
  789. };
  790. static struct clk sgx_fck = {
  791. .name = "sgx_fck",
  792. .init = &omap2_init_clksel_parent,
  793. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  794. .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
  795. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  796. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  797. .clksel = sgx_clksel,
  798. .flags = CLOCK_IN_OMAP3430ES2,
  799. .recalc = &omap2_clksel_recalc,
  800. };
  801. static struct clk sgx_ick = {
  802. .name = "sgx_ick",
  803. .parent = &l3_ick,
  804. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  805. .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
  806. .flags = CLOCK_IN_OMAP3430ES2,
  807. .recalc = &followparent_recalc,
  808. };
  809. /* CORE power domain */
  810. static struct clk d2d_26m_fck = {
  811. .name = "d2d_26m_fck",
  812. .parent = &sys_ck,
  813. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  814. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  815. .flags = CLOCK_IN_OMAP3430ES1,
  816. .recalc = &followparent_recalc,
  817. };
  818. static const struct clksel omap343x_gpt_clksel[] = {
  819. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  820. { .parent = &sys_ck, .rates = gpt_sys_rates },
  821. { .parent = NULL}
  822. };
  823. static struct clk gpt10_fck = {
  824. .name = "gpt10_fck",
  825. .parent = &sys_ck,
  826. .init = &omap2_init_clksel_parent,
  827. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  828. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  829. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  830. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  831. .clksel = omap343x_gpt_clksel,
  832. .flags = CLOCK_IN_OMAP343X,
  833. .recalc = &omap2_clksel_recalc,
  834. };
  835. static struct clk gpt11_fck = {
  836. .name = "gpt11_fck",
  837. .parent = &sys_ck,
  838. .init = &omap2_init_clksel_parent,
  839. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  840. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  841. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  842. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  843. .clksel = omap343x_gpt_clksel,
  844. .flags = CLOCK_IN_OMAP343X,
  845. .recalc = &omap2_clksel_recalc,
  846. };
  847. static struct clk cpefuse_fck = {
  848. .name = "cpefuse_fck",
  849. .parent = &sys_ck,
  850. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  851. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  852. .flags = CLOCK_IN_OMAP3430ES2,
  853. .recalc = &followparent_recalc,
  854. };
  855. static struct clk ts_fck = {
  856. .name = "ts_fck",
  857. .parent = &omap_32k_fck,
  858. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  859. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  860. .flags = CLOCK_IN_OMAP3430ES2,
  861. .recalc = &followparent_recalc,
  862. };
  863. static struct clk usbtll_fck = {
  864. .name = "usbtll_fck",
  865. .parent = &omap_120m_fck,
  866. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  867. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  868. .flags = CLOCK_IN_OMAP3430ES2,
  869. .recalc = &followparent_recalc,
  870. };
  871. /* CORE 96M FCLK-derived clocks */
  872. static struct clk core_96m_fck = {
  873. .name = "core_96m_fck",
  874. .parent = &omap_96m_fck,
  875. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  876. PARENT_CONTROLS_CLOCK,
  877. .recalc = &followparent_recalc,
  878. };
  879. static struct clk mmchs3_fck = {
  880. .name = "mmchs_fck",
  881. .id = 3,
  882. .parent = &core_96m_fck,
  883. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  884. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  885. .flags = CLOCK_IN_OMAP3430ES2,
  886. .recalc = &followparent_recalc,
  887. };
  888. static struct clk mmchs2_fck = {
  889. .name = "mmchs_fck",
  890. .id = 2,
  891. .parent = &core_96m_fck,
  892. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  893. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  894. .flags = CLOCK_IN_OMAP343X,
  895. .recalc = &followparent_recalc,
  896. };
  897. static struct clk mspro_fck = {
  898. .name = "mspro_fck",
  899. .parent = &core_96m_fck,
  900. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  901. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  902. .flags = CLOCK_IN_OMAP343X,
  903. .recalc = &followparent_recalc,
  904. };
  905. static struct clk mmchs1_fck = {
  906. .name = "mmchs_fck",
  907. .id = 1,
  908. .parent = &core_96m_fck,
  909. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  910. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  911. .flags = CLOCK_IN_OMAP343X,
  912. .recalc = &followparent_recalc,
  913. };
  914. static struct clk i2c3_fck = {
  915. .name = "i2c_fck",
  916. .id = 3,
  917. .parent = &core_96m_fck,
  918. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  919. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  920. .flags = CLOCK_IN_OMAP343X,
  921. .recalc = &followparent_recalc,
  922. };
  923. static struct clk i2c2_fck = {
  924. .name = "i2c_fck",
  925. .id = 2,
  926. .parent = &core_96m_fck,
  927. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  928. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  929. .flags = CLOCK_IN_OMAP343X,
  930. .recalc = &followparent_recalc,
  931. };
  932. static struct clk i2c1_fck = {
  933. .name = "i2c_fck",
  934. .id = 1,
  935. .parent = &core_96m_fck,
  936. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  937. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  938. .flags = CLOCK_IN_OMAP343X,
  939. .recalc = &followparent_recalc,
  940. };
  941. /*
  942. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  943. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  944. */
  945. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  946. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  947. { .div = 0 }
  948. };
  949. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  950. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  951. { .div = 0 }
  952. };
  953. static const struct clksel mcbsp_15_clksel[] = {
  954. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  955. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  956. { .parent = NULL }
  957. };
  958. static struct clk mcbsp5_fck = {
  959. .name = "mcbsp5_fck",
  960. .init = &omap2_init_clksel_parent,
  961. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  962. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  963. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  964. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  965. .clksel = mcbsp_15_clksel,
  966. .flags = CLOCK_IN_OMAP343X,
  967. .recalc = &omap2_clksel_recalc,
  968. };
  969. static struct clk mcbsp1_fck = {
  970. .name = "mcbsp1_fck",
  971. .init = &omap2_init_clksel_parent,
  972. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  973. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  974. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  975. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  976. .clksel = mcbsp_15_clksel,
  977. .flags = CLOCK_IN_OMAP343X,
  978. .recalc = &omap2_clksel_recalc,
  979. };
  980. /* CORE_48M_FCK-derived clocks */
  981. static struct clk core_48m_fck = {
  982. .name = "core_48m_fck",
  983. .parent = &omap_48m_fck,
  984. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  985. PARENT_CONTROLS_CLOCK,
  986. .recalc = &followparent_recalc,
  987. };
  988. static struct clk mcspi4_fck = {
  989. .name = "mcspi_fck",
  990. .id = 4,
  991. .parent = &core_48m_fck,
  992. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  993. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  994. .flags = CLOCK_IN_OMAP343X,
  995. .recalc = &followparent_recalc,
  996. };
  997. static struct clk mcspi3_fck = {
  998. .name = "mcspi_fck",
  999. .id = 3,
  1000. .parent = &core_48m_fck,
  1001. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1002. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1003. .flags = CLOCK_IN_OMAP343X,
  1004. .recalc = &followparent_recalc,
  1005. };
  1006. static struct clk mcspi2_fck = {
  1007. .name = "mcspi_fck",
  1008. .id = 2,
  1009. .parent = &core_48m_fck,
  1010. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1011. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1012. .flags = CLOCK_IN_OMAP343X,
  1013. .recalc = &followparent_recalc,
  1014. };
  1015. static struct clk mcspi1_fck = {
  1016. .name = "mcspi_fck",
  1017. .id = 1,
  1018. .parent = &core_48m_fck,
  1019. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1020. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1021. .flags = CLOCK_IN_OMAP343X,
  1022. .recalc = &followparent_recalc,
  1023. };
  1024. static struct clk uart2_fck = {
  1025. .name = "uart2_fck",
  1026. .parent = &core_48m_fck,
  1027. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1028. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1029. .flags = CLOCK_IN_OMAP343X,
  1030. .recalc = &followparent_recalc,
  1031. };
  1032. static struct clk uart1_fck = {
  1033. .name = "uart1_fck",
  1034. .parent = &core_48m_fck,
  1035. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1036. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1037. .flags = CLOCK_IN_OMAP343X,
  1038. .recalc = &followparent_recalc,
  1039. };
  1040. static struct clk fshostusb_fck = {
  1041. .name = "fshostusb_fck",
  1042. .parent = &core_48m_fck,
  1043. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1044. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1045. .flags = CLOCK_IN_OMAP3430ES1,
  1046. .recalc = &followparent_recalc,
  1047. };
  1048. /* CORE_12M_FCK based clocks */
  1049. static struct clk core_12m_fck = {
  1050. .name = "core_12m_fck",
  1051. .parent = &omap_12m_fck,
  1052. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1053. PARENT_CONTROLS_CLOCK,
  1054. .recalc = &followparent_recalc,
  1055. };
  1056. static struct clk hdq_fck = {
  1057. .name = "hdq_fck",
  1058. .parent = &core_12m_fck,
  1059. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1060. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1061. .flags = CLOCK_IN_OMAP343X,
  1062. .recalc = &followparent_recalc,
  1063. };
  1064. /* DPLL3-derived clock */
  1065. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1066. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1067. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  1068. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  1069. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1070. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  1071. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1072. { .div = 0 }
  1073. };
  1074. static const struct clksel ssi_ssr_clksel[] = {
  1075. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1076. { .parent = NULL }
  1077. };
  1078. static struct clk ssi_ssr_fck = {
  1079. .name = "ssi_ssr_fck",
  1080. .init = &omap2_init_clksel_parent,
  1081. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1082. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1083. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1084. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1085. .clksel = ssi_ssr_clksel,
  1086. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  1087. .recalc = &omap2_clksel_recalc,
  1088. };
  1089. static struct clk ssi_sst_fck = {
  1090. .name = "ssi_sst_fck",
  1091. .parent = &ssi_ssr_fck,
  1092. .fixed_div = 2,
  1093. .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK,
  1094. .recalc = &omap2_fixed_divisor_recalc,
  1095. };
  1096. /* CORE_L3_ICK based clocks */
  1097. static struct clk core_l3_ick = {
  1098. .name = "core_l3_ick",
  1099. .parent = &l3_ick,
  1100. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1101. PARENT_CONTROLS_CLOCK,
  1102. .recalc = &followparent_recalc,
  1103. };
  1104. static struct clk hsotgusb_ick = {
  1105. .name = "hsotgusb_ick",
  1106. .parent = &core_l3_ick,
  1107. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1108. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1109. .flags = CLOCK_IN_OMAP343X,
  1110. .recalc = &followparent_recalc,
  1111. };
  1112. static struct clk sdrc_ick = {
  1113. .name = "sdrc_ick",
  1114. .parent = &core_l3_ick,
  1115. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1116. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1117. .flags = CLOCK_IN_OMAP343X | ENABLE_ON_INIT,
  1118. .recalc = &followparent_recalc,
  1119. };
  1120. static struct clk gpmc_fck = {
  1121. .name = "gpmc_fck",
  1122. .parent = &core_l3_ick,
  1123. .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK |
  1124. ENABLE_ON_INIT,
  1125. .recalc = &followparent_recalc,
  1126. };
  1127. /* SECURITY_L3_ICK based clocks */
  1128. static struct clk security_l3_ick = {
  1129. .name = "security_l3_ick",
  1130. .parent = &l3_ick,
  1131. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1132. PARENT_CONTROLS_CLOCK,
  1133. .recalc = &followparent_recalc,
  1134. };
  1135. static struct clk pka_ick = {
  1136. .name = "pka_ick",
  1137. .parent = &security_l3_ick,
  1138. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1139. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1140. .flags = CLOCK_IN_OMAP343X,
  1141. .recalc = &followparent_recalc,
  1142. };
  1143. /* CORE_L4_ICK based clocks */
  1144. static struct clk core_l4_ick = {
  1145. .name = "core_l4_ick",
  1146. .parent = &l4_ick,
  1147. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1148. PARENT_CONTROLS_CLOCK,
  1149. .recalc = &followparent_recalc,
  1150. };
  1151. static struct clk usbtll_ick = {
  1152. .name = "usbtll_ick",
  1153. .parent = &core_l4_ick,
  1154. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1155. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1156. .flags = CLOCK_IN_OMAP3430ES2,
  1157. .recalc = &followparent_recalc,
  1158. };
  1159. static struct clk mmchs3_ick = {
  1160. .name = "mmchs_ick",
  1161. .id = 3,
  1162. .parent = &core_l4_ick,
  1163. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1164. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1165. .flags = CLOCK_IN_OMAP3430ES2,
  1166. .recalc = &followparent_recalc,
  1167. };
  1168. /* Intersystem Communication Registers - chassis mode only */
  1169. static struct clk icr_ick = {
  1170. .name = "icr_ick",
  1171. .parent = &core_l4_ick,
  1172. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1173. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1174. .flags = CLOCK_IN_OMAP343X,
  1175. .recalc = &followparent_recalc,
  1176. };
  1177. static struct clk aes2_ick = {
  1178. .name = "aes2_ick",
  1179. .parent = &core_l4_ick,
  1180. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1181. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1182. .flags = CLOCK_IN_OMAP343X,
  1183. .recalc = &followparent_recalc,
  1184. };
  1185. static struct clk sha12_ick = {
  1186. .name = "sha12_ick",
  1187. .parent = &core_l4_ick,
  1188. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1189. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1190. .flags = CLOCK_IN_OMAP343X,
  1191. .recalc = &followparent_recalc,
  1192. };
  1193. static struct clk des2_ick = {
  1194. .name = "des2_ick",
  1195. .parent = &core_l4_ick,
  1196. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1197. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1198. .flags = CLOCK_IN_OMAP343X,
  1199. .recalc = &followparent_recalc,
  1200. };
  1201. static struct clk mmchs2_ick = {
  1202. .name = "mmchs_ick",
  1203. .id = 2,
  1204. .parent = &core_l4_ick,
  1205. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1206. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1207. .flags = CLOCK_IN_OMAP343X,
  1208. .recalc = &followparent_recalc,
  1209. };
  1210. static struct clk mmchs1_ick = {
  1211. .name = "mmchs_ick",
  1212. .id = 1,
  1213. .parent = &core_l4_ick,
  1214. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1215. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1216. .flags = CLOCK_IN_OMAP343X,
  1217. .recalc = &followparent_recalc,
  1218. };
  1219. static struct clk mspro_ick = {
  1220. .name = "mspro_ick",
  1221. .parent = &core_l4_ick,
  1222. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1223. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1224. .flags = CLOCK_IN_OMAP343X,
  1225. .recalc = &followparent_recalc,
  1226. };
  1227. static struct clk hdq_ick = {
  1228. .name = "hdq_ick",
  1229. .parent = &core_l4_ick,
  1230. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1231. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1232. .flags = CLOCK_IN_OMAP343X,
  1233. .recalc = &followparent_recalc,
  1234. };
  1235. static struct clk mcspi4_ick = {
  1236. .name = "mcspi_ick",
  1237. .id = 4,
  1238. .parent = &core_l4_ick,
  1239. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1240. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1241. .flags = CLOCK_IN_OMAP343X,
  1242. .recalc = &followparent_recalc,
  1243. };
  1244. static struct clk mcspi3_ick = {
  1245. .name = "mcspi_ick",
  1246. .id = 3,
  1247. .parent = &core_l4_ick,
  1248. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1249. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1250. .flags = CLOCK_IN_OMAP343X,
  1251. .recalc = &followparent_recalc,
  1252. };
  1253. static struct clk mcspi2_ick = {
  1254. .name = "mcspi_ick",
  1255. .id = 2,
  1256. .parent = &core_l4_ick,
  1257. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1258. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1259. .flags = CLOCK_IN_OMAP343X,
  1260. .recalc = &followparent_recalc,
  1261. };
  1262. static struct clk mcspi1_ick = {
  1263. .name = "mcspi_ick",
  1264. .id = 1,
  1265. .parent = &core_l4_ick,
  1266. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1267. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1268. .flags = CLOCK_IN_OMAP343X,
  1269. .recalc = &followparent_recalc,
  1270. };
  1271. static struct clk i2c3_ick = {
  1272. .name = "i2c_ick",
  1273. .id = 3,
  1274. .parent = &core_l4_ick,
  1275. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1276. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1277. .flags = CLOCK_IN_OMAP343X,
  1278. .recalc = &followparent_recalc,
  1279. };
  1280. static struct clk i2c2_ick = {
  1281. .name = "i2c_ick",
  1282. .id = 2,
  1283. .parent = &core_l4_ick,
  1284. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1285. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1286. .flags = CLOCK_IN_OMAP343X,
  1287. .recalc = &followparent_recalc,
  1288. };
  1289. static struct clk i2c1_ick = {
  1290. .name = "i2c_ick",
  1291. .id = 1,
  1292. .parent = &core_l4_ick,
  1293. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1294. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1295. .flags = CLOCK_IN_OMAP343X,
  1296. .recalc = &followparent_recalc,
  1297. };
  1298. static struct clk uart2_ick = {
  1299. .name = "uart2_ick",
  1300. .parent = &core_l4_ick,
  1301. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1302. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1303. .flags = CLOCK_IN_OMAP343X,
  1304. .recalc = &followparent_recalc,
  1305. };
  1306. static struct clk uart1_ick = {
  1307. .name = "uart1_ick",
  1308. .parent = &core_l4_ick,
  1309. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1310. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1311. .flags = CLOCK_IN_OMAP343X,
  1312. .recalc = &followparent_recalc,
  1313. };
  1314. static struct clk gpt11_ick = {
  1315. .name = "gpt11_ick",
  1316. .parent = &core_l4_ick,
  1317. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1318. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1319. .flags = CLOCK_IN_OMAP343X,
  1320. .recalc = &followparent_recalc,
  1321. };
  1322. static struct clk gpt10_ick = {
  1323. .name = "gpt10_ick",
  1324. .parent = &core_l4_ick,
  1325. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1326. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1327. .flags = CLOCK_IN_OMAP343X,
  1328. .recalc = &followparent_recalc,
  1329. };
  1330. static struct clk mcbsp5_ick = {
  1331. .name = "mcbsp5_ick",
  1332. .parent = &core_l4_ick,
  1333. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1334. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1335. .flags = CLOCK_IN_OMAP343X,
  1336. .recalc = &followparent_recalc,
  1337. };
  1338. static struct clk mcbsp1_ick = {
  1339. .name = "mcbsp1_ick",
  1340. .parent = &core_l4_ick,
  1341. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1342. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1343. .flags = CLOCK_IN_OMAP343X,
  1344. .recalc = &followparent_recalc,
  1345. };
  1346. static struct clk fac_ick = {
  1347. .name = "fac_ick",
  1348. .parent = &core_l4_ick,
  1349. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1350. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1351. .flags = CLOCK_IN_OMAP3430ES1,
  1352. .recalc = &followparent_recalc,
  1353. };
  1354. static struct clk mailboxes_ick = {
  1355. .name = "mailboxes_ick",
  1356. .parent = &core_l4_ick,
  1357. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1358. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1359. .flags = CLOCK_IN_OMAP343X,
  1360. .recalc = &followparent_recalc,
  1361. };
  1362. static struct clk omapctrl_ick = {
  1363. .name = "omapctrl_ick",
  1364. .parent = &core_l4_ick,
  1365. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1366. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1367. .flags = CLOCK_IN_OMAP343X | ENABLE_ON_INIT,
  1368. .recalc = &followparent_recalc,
  1369. };
  1370. /* SSI_L4_ICK based clocks */
  1371. static struct clk ssi_l4_ick = {
  1372. .name = "ssi_l4_ick",
  1373. .parent = &l4_ick,
  1374. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  1375. .recalc = &followparent_recalc,
  1376. };
  1377. static struct clk ssi_ick = {
  1378. .name = "ssi_ick",
  1379. .parent = &ssi_l4_ick,
  1380. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1381. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1382. .flags = CLOCK_IN_OMAP343X,
  1383. .recalc = &followparent_recalc,
  1384. };
  1385. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1386. * but l4_ick makes more sense to me */
  1387. static const struct clksel usb_l4_clksel[] = {
  1388. { .parent = &l4_ick, .rates = div2_rates },
  1389. { .parent = NULL },
  1390. };
  1391. static struct clk usb_l4_ick = {
  1392. .name = "usb_l4_ick",
  1393. .parent = &l4_ick,
  1394. .init = &omap2_init_clksel_parent,
  1395. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1396. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1397. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1398. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1399. .clksel = usb_l4_clksel,
  1400. .flags = CLOCK_IN_OMAP3430ES1,
  1401. .recalc = &omap2_clksel_recalc,
  1402. };
  1403. /* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
  1404. /* SECURITY_L4_ICK2 based clocks */
  1405. static struct clk security_l4_ick2 = {
  1406. .name = "security_l4_ick2",
  1407. .parent = &l4_ick,
  1408. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1409. PARENT_CONTROLS_CLOCK,
  1410. .recalc = &followparent_recalc,
  1411. };
  1412. static struct clk aes1_ick = {
  1413. .name = "aes1_ick",
  1414. .parent = &security_l4_ick2,
  1415. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1416. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1417. .flags = CLOCK_IN_OMAP343X,
  1418. .recalc = &followparent_recalc,
  1419. };
  1420. static struct clk rng_ick = {
  1421. .name = "rng_ick",
  1422. .parent = &security_l4_ick2,
  1423. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1424. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1425. .flags = CLOCK_IN_OMAP343X,
  1426. .recalc = &followparent_recalc,
  1427. };
  1428. static struct clk sha11_ick = {
  1429. .name = "sha11_ick",
  1430. .parent = &security_l4_ick2,
  1431. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1432. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1433. .flags = CLOCK_IN_OMAP343X,
  1434. .recalc = &followparent_recalc,
  1435. };
  1436. static struct clk des1_ick = {
  1437. .name = "des1_ick",
  1438. .parent = &security_l4_ick2,
  1439. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1440. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1441. .flags = CLOCK_IN_OMAP343X,
  1442. .recalc = &followparent_recalc,
  1443. };
  1444. /* DSS */
  1445. static struct clk dss1_alwon_fck = {
  1446. .name = "dss1_alwon_fck",
  1447. .parent = &dpll4_m4x2_ck,
  1448. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1449. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1450. .flags = CLOCK_IN_OMAP343X,
  1451. .recalc = &followparent_recalc,
  1452. };
  1453. static struct clk dss_tv_fck = {
  1454. .name = "dss_tv_fck",
  1455. .parent = &omap_54m_fck,
  1456. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1457. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1458. .flags = CLOCK_IN_OMAP343X,
  1459. .recalc = &followparent_recalc,
  1460. };
  1461. static struct clk dss_96m_fck = {
  1462. .name = "dss_96m_fck",
  1463. .parent = &omap_96m_fck,
  1464. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1465. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1466. .flags = CLOCK_IN_OMAP343X,
  1467. .recalc = &followparent_recalc,
  1468. };
  1469. static struct clk dss2_alwon_fck = {
  1470. .name = "dss2_alwon_fck",
  1471. .parent = &sys_ck,
  1472. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1473. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1474. .flags = CLOCK_IN_OMAP343X,
  1475. .recalc = &followparent_recalc,
  1476. };
  1477. static struct clk dss_ick = {
  1478. /* Handles both L3 and L4 clocks */
  1479. .name = "dss_ick",
  1480. .parent = &l4_ick,
  1481. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1482. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1483. .flags = CLOCK_IN_OMAP343X,
  1484. .recalc = &followparent_recalc,
  1485. };
  1486. /* CAM */
  1487. static struct clk cam_mclk = {
  1488. .name = "cam_mclk",
  1489. .parent = &dpll4_m5x2_ck,
  1490. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1491. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1492. .flags = CLOCK_IN_OMAP343X,
  1493. .recalc = &followparent_recalc,
  1494. };
  1495. static struct clk cam_l3_ick = {
  1496. .name = "cam_l3_ick",
  1497. .parent = &l3_ick,
  1498. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1499. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1500. .flags = CLOCK_IN_OMAP343X,
  1501. .recalc = &followparent_recalc,
  1502. };
  1503. static struct clk cam_l4_ick = {
  1504. .name = "cam_l4_ick",
  1505. .parent = &l4_ick,
  1506. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1507. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1508. .flags = CLOCK_IN_OMAP343X,
  1509. .recalc = &followparent_recalc,
  1510. };
  1511. /* USBHOST - 3430ES2 only */
  1512. static struct clk usbhost_120m_fck = {
  1513. .name = "usbhost_120m_fck",
  1514. .parent = &omap_120m_fck,
  1515. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1516. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  1517. .flags = CLOCK_IN_OMAP3430ES2,
  1518. .recalc = &followparent_recalc,
  1519. };
  1520. static struct clk usbhost_48m_fck = {
  1521. .name = "usbhost_48m_fck",
  1522. .parent = &omap_48m_fck,
  1523. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1524. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  1525. .flags = CLOCK_IN_OMAP3430ES2,
  1526. .recalc = &followparent_recalc,
  1527. };
  1528. static struct clk usbhost_l3_ick = {
  1529. .name = "usbhost_l3_ick",
  1530. .parent = &l3_ick,
  1531. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  1532. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  1533. .flags = CLOCK_IN_OMAP3430ES2,
  1534. .recalc = &followparent_recalc,
  1535. };
  1536. static struct clk usbhost_l4_ick = {
  1537. .name = "usbhost_l4_ick",
  1538. .parent = &l4_ick,
  1539. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  1540. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  1541. .flags = CLOCK_IN_OMAP3430ES2,
  1542. .recalc = &followparent_recalc,
  1543. };
  1544. static struct clk usbhost_sar_fck = {
  1545. .name = "usbhost_sar_fck",
  1546. .parent = &osc_sys_ck,
  1547. .enable_reg = OMAP_PRM_REGADDR(OMAP3430ES2_USBHOST_MOD, PM_PWSTCTRL),
  1548. .enable_bit = OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  1549. .flags = CLOCK_IN_OMAP3430ES2,
  1550. .recalc = &followparent_recalc,
  1551. };
  1552. /* WKUP */
  1553. static const struct clksel_rate usim_96m_rates[] = {
  1554. { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1555. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1556. { .div = 8, .val = 5, .flags = RATE_IN_343X },
  1557. { .div = 10, .val = 6, .flags = RATE_IN_343X },
  1558. { .div = 0 },
  1559. };
  1560. static const struct clksel_rate usim_120m_rates[] = {
  1561. { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
  1562. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1563. { .div = 16, .val = 9, .flags = RATE_IN_343X },
  1564. { .div = 20, .val = 10, .flags = RATE_IN_343X },
  1565. { .div = 0 },
  1566. };
  1567. static const struct clksel usim_clksel[] = {
  1568. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  1569. { .parent = &omap_120m_fck, .rates = usim_120m_rates },
  1570. { .parent = &sys_ck, .rates = div2_rates },
  1571. { .parent = NULL },
  1572. };
  1573. /* 3430ES2 only */
  1574. static struct clk usim_fck = {
  1575. .name = "usim_fck",
  1576. .init = &omap2_init_clksel_parent,
  1577. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1578. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  1579. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1580. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  1581. .clksel = usim_clksel,
  1582. .flags = CLOCK_IN_OMAP3430ES2,
  1583. .recalc = &omap2_clksel_recalc,
  1584. };
  1585. static struct clk gpt1_fck = {
  1586. .name = "gpt1_fck",
  1587. .init = &omap2_init_clksel_parent,
  1588. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1589. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  1590. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1591. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  1592. .clksel = omap343x_gpt_clksel,
  1593. .flags = CLOCK_IN_OMAP343X,
  1594. .recalc = &omap2_clksel_recalc,
  1595. };
  1596. static struct clk wkup_32k_fck = {
  1597. .name = "wkup_32k_fck",
  1598. .parent = &omap_32k_fck,
  1599. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  1600. .recalc = &followparent_recalc,
  1601. };
  1602. static struct clk gpio1_fck = {
  1603. .name = "gpio1_fck",
  1604. .parent = &wkup_32k_fck,
  1605. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1606. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  1607. .flags = CLOCK_IN_OMAP343X,
  1608. .recalc = &followparent_recalc,
  1609. };
  1610. static struct clk wdt2_fck = {
  1611. .name = "wdt2_fck",
  1612. .parent = &wkup_32k_fck,
  1613. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1614. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  1615. .flags = CLOCK_IN_OMAP343X,
  1616. .recalc = &followparent_recalc,
  1617. };
  1618. static struct clk wkup_l4_ick = {
  1619. .name = "wkup_l4_ick",
  1620. .parent = &sys_ck,
  1621. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  1622. .recalc = &followparent_recalc,
  1623. };
  1624. /* 3430ES2 only */
  1625. /* Never specifically named in the TRM, so we have to infer a likely name */
  1626. static struct clk usim_ick = {
  1627. .name = "usim_ick",
  1628. .parent = &wkup_l4_ick,
  1629. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1630. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  1631. .flags = CLOCK_IN_OMAP3430ES2,
  1632. .recalc = &followparent_recalc,
  1633. };
  1634. static struct clk wdt2_ick = {
  1635. .name = "wdt2_ick",
  1636. .parent = &wkup_l4_ick,
  1637. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1638. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  1639. .flags = CLOCK_IN_OMAP343X,
  1640. .recalc = &followparent_recalc,
  1641. };
  1642. static struct clk wdt1_ick = {
  1643. .name = "wdt1_ick",
  1644. .parent = &wkup_l4_ick,
  1645. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1646. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  1647. .flags = CLOCK_IN_OMAP343X,
  1648. .recalc = &followparent_recalc,
  1649. };
  1650. static struct clk gpio1_ick = {
  1651. .name = "gpio1_ick",
  1652. .parent = &wkup_l4_ick,
  1653. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1654. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  1655. .flags = CLOCK_IN_OMAP343X,
  1656. .recalc = &followparent_recalc,
  1657. };
  1658. static struct clk omap_32ksync_ick = {
  1659. .name = "omap_32ksync_ick",
  1660. .parent = &wkup_l4_ick,
  1661. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1662. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  1663. .flags = CLOCK_IN_OMAP343X,
  1664. .recalc = &followparent_recalc,
  1665. };
  1666. static struct clk gpt12_ick = {
  1667. .name = "gpt12_ick",
  1668. .parent = &wkup_l4_ick,
  1669. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1670. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  1671. .flags = CLOCK_IN_OMAP343X,
  1672. .recalc = &followparent_recalc,
  1673. };
  1674. static struct clk gpt1_ick = {
  1675. .name = "gpt1_ick",
  1676. .parent = &wkup_l4_ick,
  1677. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1678. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  1679. .flags = CLOCK_IN_OMAP343X,
  1680. .recalc = &followparent_recalc,
  1681. };
  1682. /* PER clock domain */
  1683. static struct clk per_96m_fck = {
  1684. .name = "per_96m_fck",
  1685. .parent = &omap_96m_alwon_fck,
  1686. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1687. PARENT_CONTROLS_CLOCK,
  1688. .recalc = &followparent_recalc,
  1689. };
  1690. static struct clk per_48m_fck = {
  1691. .name = "per_48m_fck",
  1692. .parent = &omap_48m_fck,
  1693. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1694. PARENT_CONTROLS_CLOCK,
  1695. .recalc = &followparent_recalc,
  1696. };
  1697. static struct clk uart3_fck = {
  1698. .name = "uart3_fck",
  1699. .parent = &per_48m_fck,
  1700. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1701. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  1702. .flags = CLOCK_IN_OMAP343X,
  1703. .recalc = &followparent_recalc,
  1704. };
  1705. static struct clk gpt2_fck = {
  1706. .name = "gpt2_fck",
  1707. .init = &omap2_init_clksel_parent,
  1708. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1709. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  1710. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1711. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  1712. .clksel = omap343x_gpt_clksel,
  1713. .flags = CLOCK_IN_OMAP343X,
  1714. .recalc = &omap2_clksel_recalc,
  1715. };
  1716. static struct clk gpt3_fck = {
  1717. .name = "gpt3_fck",
  1718. .init = &omap2_init_clksel_parent,
  1719. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1720. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  1721. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1722. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  1723. .clksel = omap343x_gpt_clksel,
  1724. .flags = CLOCK_IN_OMAP343X,
  1725. .recalc = &omap2_clksel_recalc,
  1726. };
  1727. static struct clk gpt4_fck = {
  1728. .name = "gpt4_fck",
  1729. .init = &omap2_init_clksel_parent,
  1730. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1731. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  1732. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1733. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  1734. .clksel = omap343x_gpt_clksel,
  1735. .flags = CLOCK_IN_OMAP343X,
  1736. .recalc = &omap2_clksel_recalc,
  1737. };
  1738. static struct clk gpt5_fck = {
  1739. .name = "gpt5_fck",
  1740. .init = &omap2_init_clksel_parent,
  1741. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1742. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  1743. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1744. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  1745. .clksel = omap343x_gpt_clksel,
  1746. .flags = CLOCK_IN_OMAP343X,
  1747. .recalc = &omap2_clksel_recalc,
  1748. };
  1749. static struct clk gpt6_fck = {
  1750. .name = "gpt6_fck",
  1751. .init = &omap2_init_clksel_parent,
  1752. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1753. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  1754. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1755. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  1756. .clksel = omap343x_gpt_clksel,
  1757. .flags = CLOCK_IN_OMAP343X,
  1758. .recalc = &omap2_clksel_recalc,
  1759. };
  1760. static struct clk gpt7_fck = {
  1761. .name = "gpt7_fck",
  1762. .init = &omap2_init_clksel_parent,
  1763. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1764. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  1765. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1766. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  1767. .clksel = omap343x_gpt_clksel,
  1768. .flags = CLOCK_IN_OMAP343X,
  1769. .recalc = &omap2_clksel_recalc,
  1770. };
  1771. static struct clk gpt8_fck = {
  1772. .name = "gpt8_fck",
  1773. .init = &omap2_init_clksel_parent,
  1774. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1775. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  1776. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1777. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  1778. .clksel = omap343x_gpt_clksel,
  1779. .flags = CLOCK_IN_OMAP343X,
  1780. .recalc = &omap2_clksel_recalc,
  1781. };
  1782. static struct clk gpt9_fck = {
  1783. .name = "gpt9_fck",
  1784. .init = &omap2_init_clksel_parent,
  1785. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1786. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  1787. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1788. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  1789. .clksel = omap343x_gpt_clksel,
  1790. .flags = CLOCK_IN_OMAP343X,
  1791. .recalc = &omap2_clksel_recalc,
  1792. };
  1793. static struct clk per_32k_alwon_fck = {
  1794. .name = "per_32k_alwon_fck",
  1795. .parent = &omap_32k_fck,
  1796. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  1797. .recalc = &followparent_recalc,
  1798. };
  1799. static struct clk gpio6_fck = {
  1800. .name = "gpio6_fck",
  1801. .parent = &per_32k_alwon_fck,
  1802. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1803. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  1804. .flags = CLOCK_IN_OMAP343X,
  1805. .recalc = &followparent_recalc,
  1806. };
  1807. static struct clk gpio5_fck = {
  1808. .name = "gpio5_fck",
  1809. .parent = &per_32k_alwon_fck,
  1810. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1811. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  1812. .flags = CLOCK_IN_OMAP343X,
  1813. .recalc = &followparent_recalc,
  1814. };
  1815. static struct clk gpio4_fck = {
  1816. .name = "gpio4_fck",
  1817. .parent = &per_32k_alwon_fck,
  1818. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1819. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  1820. .flags = CLOCK_IN_OMAP343X,
  1821. .recalc = &followparent_recalc,
  1822. };
  1823. static struct clk gpio3_fck = {
  1824. .name = "gpio3_fck",
  1825. .parent = &per_32k_alwon_fck,
  1826. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1827. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  1828. .flags = CLOCK_IN_OMAP343X,
  1829. .recalc = &followparent_recalc,
  1830. };
  1831. static struct clk gpio2_fck = {
  1832. .name = "gpio2_fck",
  1833. .parent = &per_32k_alwon_fck,
  1834. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1835. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  1836. .flags = CLOCK_IN_OMAP343X,
  1837. .recalc = &followparent_recalc,
  1838. };
  1839. static struct clk wdt3_fck = {
  1840. .name = "wdt3_fck",
  1841. .parent = &per_32k_alwon_fck,
  1842. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1843. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  1844. .flags = CLOCK_IN_OMAP343X,
  1845. .recalc = &followparent_recalc,
  1846. };
  1847. static struct clk per_l4_ick = {
  1848. .name = "per_l4_ick",
  1849. .parent = &l4_ick,
  1850. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1851. PARENT_CONTROLS_CLOCK,
  1852. .recalc = &followparent_recalc,
  1853. };
  1854. static struct clk gpio6_ick = {
  1855. .name = "gpio6_ick",
  1856. .parent = &per_l4_ick,
  1857. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1858. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  1859. .flags = CLOCK_IN_OMAP343X,
  1860. .recalc = &followparent_recalc,
  1861. };
  1862. static struct clk gpio5_ick = {
  1863. .name = "gpio5_ick",
  1864. .parent = &per_l4_ick,
  1865. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1866. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  1867. .flags = CLOCK_IN_OMAP343X,
  1868. .recalc = &followparent_recalc,
  1869. };
  1870. static struct clk gpio4_ick = {
  1871. .name = "gpio4_ick",
  1872. .parent = &per_l4_ick,
  1873. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1874. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  1875. .flags = CLOCK_IN_OMAP343X,
  1876. .recalc = &followparent_recalc,
  1877. };
  1878. static struct clk gpio3_ick = {
  1879. .name = "gpio3_ick",
  1880. .parent = &per_l4_ick,
  1881. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1882. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  1883. .flags = CLOCK_IN_OMAP343X,
  1884. .recalc = &followparent_recalc,
  1885. };
  1886. static struct clk gpio2_ick = {
  1887. .name = "gpio2_ick",
  1888. .parent = &per_l4_ick,
  1889. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1890. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  1891. .flags = CLOCK_IN_OMAP343X,
  1892. .recalc = &followparent_recalc,
  1893. };
  1894. static struct clk wdt3_ick = {
  1895. .name = "wdt3_ick",
  1896. .parent = &per_l4_ick,
  1897. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1898. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  1899. .flags = CLOCK_IN_OMAP343X,
  1900. .recalc = &followparent_recalc,
  1901. };
  1902. static struct clk uart3_ick = {
  1903. .name = "uart3_ick",
  1904. .parent = &per_l4_ick,
  1905. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1906. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  1907. .flags = CLOCK_IN_OMAP343X,
  1908. .recalc = &followparent_recalc,
  1909. };
  1910. static struct clk gpt9_ick = {
  1911. .name = "gpt9_ick",
  1912. .parent = &per_l4_ick,
  1913. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1914. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  1915. .flags = CLOCK_IN_OMAP343X,
  1916. .recalc = &followparent_recalc,
  1917. };
  1918. static struct clk gpt8_ick = {
  1919. .name = "gpt8_ick",
  1920. .parent = &per_l4_ick,
  1921. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1922. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  1923. .flags = CLOCK_IN_OMAP343X,
  1924. .recalc = &followparent_recalc,
  1925. };
  1926. static struct clk gpt7_ick = {
  1927. .name = "gpt7_ick",
  1928. .parent = &per_l4_ick,
  1929. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1930. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  1931. .flags = CLOCK_IN_OMAP343X,
  1932. .recalc = &followparent_recalc,
  1933. };
  1934. static struct clk gpt6_ick = {
  1935. .name = "gpt6_ick",
  1936. .parent = &per_l4_ick,
  1937. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1938. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  1939. .flags = CLOCK_IN_OMAP343X,
  1940. .recalc = &followparent_recalc,
  1941. };
  1942. static struct clk gpt5_ick = {
  1943. .name = "gpt5_ick",
  1944. .parent = &per_l4_ick,
  1945. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1946. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  1947. .flags = CLOCK_IN_OMAP343X,
  1948. .recalc = &followparent_recalc,
  1949. };
  1950. static struct clk gpt4_ick = {
  1951. .name = "gpt4_ick",
  1952. .parent = &per_l4_ick,
  1953. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1954. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  1955. .flags = CLOCK_IN_OMAP343X,
  1956. .recalc = &followparent_recalc,
  1957. };
  1958. static struct clk gpt3_ick = {
  1959. .name = "gpt3_ick",
  1960. .parent = &per_l4_ick,
  1961. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1962. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  1963. .flags = CLOCK_IN_OMAP343X,
  1964. .recalc = &followparent_recalc,
  1965. };
  1966. static struct clk gpt2_ick = {
  1967. .name = "gpt2_ick",
  1968. .parent = &per_l4_ick,
  1969. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1970. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  1971. .flags = CLOCK_IN_OMAP343X,
  1972. .recalc = &followparent_recalc,
  1973. };
  1974. static struct clk mcbsp2_ick = {
  1975. .name = "mcbsp2_ick",
  1976. .parent = &per_l4_ick,
  1977. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1978. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  1979. .flags = CLOCK_IN_OMAP343X,
  1980. .recalc = &followparent_recalc,
  1981. };
  1982. static struct clk mcbsp3_ick = {
  1983. .name = "mcbsp3_ick",
  1984. .parent = &per_l4_ick,
  1985. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1986. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  1987. .flags = CLOCK_IN_OMAP343X,
  1988. .recalc = &followparent_recalc,
  1989. };
  1990. static struct clk mcbsp4_ick = {
  1991. .name = "mcbsp4_ick",
  1992. .parent = &per_l4_ick,
  1993. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1994. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  1995. .flags = CLOCK_IN_OMAP343X,
  1996. .recalc = &followparent_recalc,
  1997. };
  1998. static const struct clksel mcbsp_234_clksel[] = {
  1999. { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
  2000. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2001. { .parent = NULL }
  2002. };
  2003. static struct clk mcbsp2_fck = {
  2004. .name = "mcbsp2_fck",
  2005. .init = &omap2_init_clksel_parent,
  2006. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2007. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2008. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2009. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2010. .clksel = mcbsp_234_clksel,
  2011. .flags = CLOCK_IN_OMAP343X,
  2012. .recalc = &omap2_clksel_recalc,
  2013. };
  2014. static struct clk mcbsp3_fck = {
  2015. .name = "mcbsp3_fck",
  2016. .init = &omap2_init_clksel_parent,
  2017. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2018. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2019. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2020. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2021. .clksel = mcbsp_234_clksel,
  2022. .flags = CLOCK_IN_OMAP343X,
  2023. .recalc = &omap2_clksel_recalc,
  2024. };
  2025. static struct clk mcbsp4_fck = {
  2026. .name = "mcbsp4_fck",
  2027. .init = &omap2_init_clksel_parent,
  2028. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2029. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2030. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2031. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2032. .clksel = mcbsp_234_clksel,
  2033. .flags = CLOCK_IN_OMAP343X,
  2034. .recalc = &omap2_clksel_recalc,
  2035. };
  2036. /* EMU clocks */
  2037. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2038. static const struct clksel_rate emu_src_sys_rates[] = {
  2039. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  2040. { .div = 0 },
  2041. };
  2042. static const struct clksel_rate emu_src_core_rates[] = {
  2043. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2044. { .div = 0 },
  2045. };
  2046. static const struct clksel_rate emu_src_per_rates[] = {
  2047. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2048. { .div = 0 },
  2049. };
  2050. static const struct clksel_rate emu_src_mpu_rates[] = {
  2051. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2052. { .div = 0 },
  2053. };
  2054. static const struct clksel emu_src_clksel[] = {
  2055. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2056. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2057. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2058. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2059. { .parent = NULL },
  2060. };
  2061. /*
  2062. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2063. * to switch the source of some of the EMU clocks.
  2064. * XXX Are there CLKEN bits for these EMU clks?
  2065. */
  2066. static struct clk emu_src_ck = {
  2067. .name = "emu_src_ck",
  2068. .init = &omap2_init_clksel_parent,
  2069. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2070. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2071. .clksel = emu_src_clksel,
  2072. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2073. .recalc = &omap2_clksel_recalc,
  2074. };
  2075. static const struct clksel_rate pclk_emu_rates[] = {
  2076. { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2077. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2078. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2079. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  2080. { .div = 0 },
  2081. };
  2082. static const struct clksel pclk_emu_clksel[] = {
  2083. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2084. { .parent = NULL },
  2085. };
  2086. static struct clk pclk_fck = {
  2087. .name = "pclk_fck",
  2088. .init = &omap2_init_clksel_parent,
  2089. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2090. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2091. .clksel = pclk_emu_clksel,
  2092. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2093. .recalc = &omap2_clksel_recalc,
  2094. };
  2095. static const struct clksel_rate pclkx2_emu_rates[] = {
  2096. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2097. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2098. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2099. { .div = 0 },
  2100. };
  2101. static const struct clksel pclkx2_emu_clksel[] = {
  2102. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2103. { .parent = NULL },
  2104. };
  2105. static struct clk pclkx2_fck = {
  2106. .name = "pclkx2_fck",
  2107. .init = &omap2_init_clksel_parent,
  2108. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2109. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2110. .clksel = pclkx2_emu_clksel,
  2111. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2112. .recalc = &omap2_clksel_recalc,
  2113. };
  2114. static const struct clksel atclk_emu_clksel[] = {
  2115. { .parent = &emu_src_ck, .rates = div2_rates },
  2116. { .parent = NULL },
  2117. };
  2118. static struct clk atclk_fck = {
  2119. .name = "atclk_fck",
  2120. .init = &omap2_init_clksel_parent,
  2121. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2122. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2123. .clksel = atclk_emu_clksel,
  2124. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2125. .recalc = &omap2_clksel_recalc,
  2126. };
  2127. static struct clk traceclk_src_fck = {
  2128. .name = "traceclk_src_fck",
  2129. .init = &omap2_init_clksel_parent,
  2130. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2131. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2132. .clksel = emu_src_clksel,
  2133. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2134. .recalc = &omap2_clksel_recalc,
  2135. };
  2136. static const struct clksel_rate traceclk_rates[] = {
  2137. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2138. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2139. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2140. { .div = 0 },
  2141. };
  2142. static const struct clksel traceclk_clksel[] = {
  2143. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2144. { .parent = NULL },
  2145. };
  2146. static struct clk traceclk_fck = {
  2147. .name = "traceclk_fck",
  2148. .init = &omap2_init_clksel_parent,
  2149. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2150. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2151. .clksel = traceclk_clksel,
  2152. .flags = CLOCK_IN_OMAP343X | ALWAYS_ENABLED,
  2153. .recalc = &omap2_clksel_recalc,
  2154. };
  2155. /* SR clocks */
  2156. /* SmartReflex fclk (VDD1) */
  2157. static struct clk sr1_fck = {
  2158. .name = "sr1_fck",
  2159. .parent = &sys_ck,
  2160. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2161. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2162. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  2163. .recalc = &followparent_recalc,
  2164. };
  2165. /* SmartReflex fclk (VDD2) */
  2166. static struct clk sr2_fck = {
  2167. .name = "sr2_fck",
  2168. .parent = &sys_ck,
  2169. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2170. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2171. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  2172. .recalc = &followparent_recalc,
  2173. };
  2174. static struct clk sr_l4_ick = {
  2175. .name = "sr_l4_ick",
  2176. .parent = &l4_ick,
  2177. .flags = CLOCK_IN_OMAP343X,
  2178. .recalc = &followparent_recalc,
  2179. };
  2180. /* SECURE_32K_FCK clocks */
  2181. static struct clk gpt12_fck = {
  2182. .name = "gpt12_fck",
  2183. .parent = &secure_32k_fck,
  2184. .flags = CLOCK_IN_OMAP343X | ALWAYS_ENABLED,
  2185. .recalc = &followparent_recalc,
  2186. };
  2187. static struct clk wdt1_fck = {
  2188. .name = "wdt1_fck",
  2189. .parent = &secure_32k_fck,
  2190. .flags = CLOCK_IN_OMAP343X | ALWAYS_ENABLED,
  2191. .recalc = &followparent_recalc,
  2192. };
  2193. static struct clk *onchip_34xx_clks[] __initdata = {
  2194. &omap_32k_fck,
  2195. &virt_12m_ck,
  2196. &virt_13m_ck,
  2197. &virt_16_8m_ck,
  2198. &virt_19_2m_ck,
  2199. &virt_26m_ck,
  2200. &virt_38_4m_ck,
  2201. &osc_sys_ck,
  2202. &sys_ck,
  2203. &sys_altclk,
  2204. &mcbsp_clks,
  2205. &sys_clkout1,
  2206. &dpll1_ck,
  2207. &emu_mpu_alwon_ck,
  2208. &dpll2_ck,
  2209. &dpll3_ck,
  2210. &core_ck,
  2211. &dpll3_x2_ck,
  2212. &dpll3_m2_ck,
  2213. &dpll3_m2x2_ck,
  2214. &dpll3_m3x2_ck,
  2215. &emu_core_alwon_ck,
  2216. &dpll4_ck,
  2217. &dpll4_x2_ck,
  2218. &omap_96m_alwon_fck,
  2219. &omap_96m_fck,
  2220. &cm_96m_fck,
  2221. &omap_54m_fck,
  2222. &omap_48m_fck,
  2223. &omap_12m_fck,
  2224. &dpll4_m2x2_ck,
  2225. &dpll4_m3x2_ck,
  2226. &dpll4_m4x2_ck,
  2227. &dpll4_m5x2_ck,
  2228. &dpll4_m6x2_ck,
  2229. &emu_per_alwon_ck,
  2230. &dpll5_ck,
  2231. &dpll5_m2_ck,
  2232. &omap_120m_fck,
  2233. &clkout2_src_ck,
  2234. &sys_clkout2,
  2235. &corex2_fck,
  2236. &dpll1_fck,
  2237. &dpll2_fck,
  2238. &l3_ick,
  2239. &l4_ick,
  2240. &rm_ick,
  2241. &gfx_l3_fck,
  2242. &gfx_l3_ick,
  2243. &gfx_cg1_ck,
  2244. &gfx_cg2_ck,
  2245. &sgx_fck,
  2246. &sgx_ick,
  2247. &d2d_26m_fck,
  2248. &gpt10_fck,
  2249. &gpt11_fck,
  2250. &cpefuse_fck,
  2251. &ts_fck,
  2252. &usbtll_fck,
  2253. &core_96m_fck,
  2254. &mmchs3_fck,
  2255. &mmchs2_fck,
  2256. &mspro_fck,
  2257. &mmchs1_fck,
  2258. &i2c3_fck,
  2259. &i2c2_fck,
  2260. &i2c1_fck,
  2261. &mcbsp5_fck,
  2262. &mcbsp1_fck,
  2263. &core_48m_fck,
  2264. &mcspi4_fck,
  2265. &mcspi3_fck,
  2266. &mcspi2_fck,
  2267. &mcspi1_fck,
  2268. &uart2_fck,
  2269. &uart1_fck,
  2270. &fshostusb_fck,
  2271. &core_12m_fck,
  2272. &hdq_fck,
  2273. &ssi_ssr_fck,
  2274. &ssi_sst_fck,
  2275. &core_l3_ick,
  2276. &hsotgusb_ick,
  2277. &sdrc_ick,
  2278. &gpmc_fck,
  2279. &security_l3_ick,
  2280. &pka_ick,
  2281. &core_l4_ick,
  2282. &usbtll_ick,
  2283. &mmchs3_ick,
  2284. &icr_ick,
  2285. &aes2_ick,
  2286. &sha12_ick,
  2287. &des2_ick,
  2288. &mmchs2_ick,
  2289. &mmchs1_ick,
  2290. &mspro_ick,
  2291. &hdq_ick,
  2292. &mcspi4_ick,
  2293. &mcspi3_ick,
  2294. &mcspi2_ick,
  2295. &mcspi1_ick,
  2296. &i2c3_ick,
  2297. &i2c2_ick,
  2298. &i2c1_ick,
  2299. &uart2_ick,
  2300. &uart1_ick,
  2301. &gpt11_ick,
  2302. &gpt10_ick,
  2303. &mcbsp5_ick,
  2304. &mcbsp1_ick,
  2305. &fac_ick,
  2306. &mailboxes_ick,
  2307. &omapctrl_ick,
  2308. &ssi_l4_ick,
  2309. &ssi_ick,
  2310. &usb_l4_ick,
  2311. &security_l4_ick2,
  2312. &aes1_ick,
  2313. &rng_ick,
  2314. &sha11_ick,
  2315. &des1_ick,
  2316. &dss1_alwon_fck,
  2317. &dss_tv_fck,
  2318. &dss_96m_fck,
  2319. &dss2_alwon_fck,
  2320. &dss_ick,
  2321. &cam_mclk,
  2322. &cam_l3_ick,
  2323. &cam_l4_ick,
  2324. &usbhost_120m_fck,
  2325. &usbhost_48m_fck,
  2326. &usbhost_l3_ick,
  2327. &usbhost_l4_ick,
  2328. &usbhost_sar_fck,
  2329. &usim_fck,
  2330. &gpt1_fck,
  2331. &wkup_32k_fck,
  2332. &gpio1_fck,
  2333. &wdt2_fck,
  2334. &wkup_l4_ick,
  2335. &usim_ick,
  2336. &wdt2_ick,
  2337. &wdt1_ick,
  2338. &gpio1_ick,
  2339. &omap_32ksync_ick,
  2340. &gpt12_ick,
  2341. &gpt1_ick,
  2342. &per_96m_fck,
  2343. &per_48m_fck,
  2344. &uart3_fck,
  2345. &gpt2_fck,
  2346. &gpt3_fck,
  2347. &gpt4_fck,
  2348. &gpt5_fck,
  2349. &gpt6_fck,
  2350. &gpt7_fck,
  2351. &gpt8_fck,
  2352. &gpt9_fck,
  2353. &per_32k_alwon_fck,
  2354. &gpio6_fck,
  2355. &gpio5_fck,
  2356. &gpio4_fck,
  2357. &gpio3_fck,
  2358. &gpio2_fck,
  2359. &wdt3_fck,
  2360. &per_l4_ick,
  2361. &gpio6_ick,
  2362. &gpio5_ick,
  2363. &gpio4_ick,
  2364. &gpio3_ick,
  2365. &gpio2_ick,
  2366. &wdt3_ick,
  2367. &uart3_ick,
  2368. &gpt9_ick,
  2369. &gpt8_ick,
  2370. &gpt7_ick,
  2371. &gpt6_ick,
  2372. &gpt5_ick,
  2373. &gpt4_ick,
  2374. &gpt3_ick,
  2375. &gpt2_ick,
  2376. &mcbsp2_ick,
  2377. &mcbsp3_ick,
  2378. &mcbsp4_ick,
  2379. &mcbsp2_fck,
  2380. &mcbsp3_fck,
  2381. &mcbsp4_fck,
  2382. &emu_src_ck,
  2383. &pclk_fck,
  2384. &pclkx2_fck,
  2385. &atclk_fck,
  2386. &traceclk_src_fck,
  2387. &traceclk_fck,
  2388. &sr1_fck,
  2389. &sr2_fck,
  2390. &sr_l4_ick,
  2391. &secure_32k_fck,
  2392. &gpt12_fck,
  2393. &wdt1_fck,
  2394. };
  2395. #endif