iwl-core.c 93 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2009 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/sched.h>
  32. #include <net/mac80211.h>
  33. #include "iwl-eeprom.h"
  34. #include "iwl-dev.h" /* FIXME: remove */
  35. #include "iwl-debug.h"
  36. #include "iwl-core.h"
  37. #include "iwl-io.h"
  38. #include "iwl-power.h"
  39. #include "iwl-sta.h"
  40. #include "iwl-helpers.h"
  41. MODULE_DESCRIPTION("iwl core");
  42. MODULE_VERSION(IWLWIFI_VERSION);
  43. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  44. MODULE_LICENSE("GPL");
  45. static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = {
  46. {COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP,
  47. 0, COEX_UNASSOC_IDLE_FLAGS},
  48. {COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP,
  49. 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS},
  50. {COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP,
  51. 0, COEX_UNASSOC_AUTO_SCAN_FLAGS},
  52. {COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP,
  53. 0, COEX_CALIBRATION_FLAGS},
  54. {COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP,
  55. 0, COEX_PERIODIC_CALIBRATION_FLAGS},
  56. {COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP,
  57. 0, COEX_CONNECTION_ESTAB_FLAGS},
  58. {COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP,
  59. 0, COEX_ASSOCIATED_IDLE_FLAGS},
  60. {COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP,
  61. 0, COEX_ASSOC_MANUAL_SCAN_FLAGS},
  62. {COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP,
  63. 0, COEX_ASSOC_AUTO_SCAN_FLAGS},
  64. {COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP,
  65. 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS},
  66. {COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS},
  67. {COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS},
  68. {COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP,
  69. 0, COEX_STAND_ALONE_DEBUG_FLAGS},
  70. {COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP,
  71. 0, COEX_IPAN_ASSOC_LEVEL_FLAGS},
  72. {COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS},
  73. {COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS}
  74. };
  75. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  76. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  77. IWL_RATE_SISO_##s##M_PLCP, \
  78. IWL_RATE_MIMO2_##s##M_PLCP,\
  79. IWL_RATE_MIMO3_##s##M_PLCP,\
  80. IWL_RATE_##r##M_IEEE, \
  81. IWL_RATE_##ip##M_INDEX, \
  82. IWL_RATE_##in##M_INDEX, \
  83. IWL_RATE_##rp##M_INDEX, \
  84. IWL_RATE_##rn##M_INDEX, \
  85. IWL_RATE_##pp##M_INDEX, \
  86. IWL_RATE_##np##M_INDEX }
  87. u32 iwl_debug_level;
  88. EXPORT_SYMBOL(iwl_debug_level);
  89. static irqreturn_t iwl_isr(int irq, void *data);
  90. /*
  91. * Parameter order:
  92. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  93. *
  94. * If there isn't a valid next or previous rate then INV is used which
  95. * maps to IWL_RATE_INVALID
  96. *
  97. */
  98. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  99. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  100. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  101. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  102. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  103. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  104. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  105. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  106. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  107. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  108. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  109. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  110. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  111. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  112. /* FIXME:RS: ^^ should be INV (legacy) */
  113. };
  114. EXPORT_SYMBOL(iwl_rates);
  115. /**
  116. * translate ucode response to mac80211 tx status control values
  117. */
  118. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  119. struct ieee80211_tx_info *info)
  120. {
  121. struct ieee80211_tx_rate *r = &info->control.rates[0];
  122. info->antenna_sel_tx =
  123. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  124. if (rate_n_flags & RATE_MCS_HT_MSK)
  125. r->flags |= IEEE80211_TX_RC_MCS;
  126. if (rate_n_flags & RATE_MCS_GF_MSK)
  127. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  128. if (rate_n_flags & RATE_MCS_HT40_MSK)
  129. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  130. if (rate_n_flags & RATE_MCS_DUP_MSK)
  131. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  132. if (rate_n_flags & RATE_MCS_SGI_MSK)
  133. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  134. r->idx = iwl_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  135. }
  136. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  137. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  138. {
  139. int idx = 0;
  140. /* HT rate format */
  141. if (rate_n_flags & RATE_MCS_HT_MSK) {
  142. idx = (rate_n_flags & 0xff);
  143. if (idx >= IWL_RATE_MIMO3_6M_PLCP)
  144. idx = idx - IWL_RATE_MIMO3_6M_PLCP;
  145. else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  146. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  147. idx += IWL_FIRST_OFDM_RATE;
  148. /* skip 9M not supported in ht*/
  149. if (idx >= IWL_RATE_9M_INDEX)
  150. idx += 1;
  151. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  152. return idx;
  153. /* legacy rate format, search for match in table */
  154. } else {
  155. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  156. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  157. return idx;
  158. }
  159. return -1;
  160. }
  161. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  162. int iwl_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  163. {
  164. int idx = 0;
  165. int band_offset = 0;
  166. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  167. if (rate_n_flags & RATE_MCS_HT_MSK) {
  168. idx = (rate_n_flags & 0xff);
  169. return idx;
  170. /* Legacy rate format, search for match in table */
  171. } else {
  172. if (band == IEEE80211_BAND_5GHZ)
  173. band_offset = IWL_FIRST_OFDM_RATE;
  174. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  175. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  176. return idx - band_offset;
  177. }
  178. return -1;
  179. }
  180. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
  181. {
  182. int i;
  183. u8 ind = ant;
  184. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  185. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  186. if (priv->hw_params.valid_tx_ant & BIT(ind))
  187. return ind;
  188. }
  189. return ant;
  190. }
  191. EXPORT_SYMBOL(iwl_toggle_tx_ant);
  192. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  193. EXPORT_SYMBOL(iwl_bcast_addr);
  194. /* This function both allocates and initializes hw and priv. */
  195. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  196. struct ieee80211_ops *hw_ops)
  197. {
  198. struct iwl_priv *priv;
  199. /* mac80211 allocates memory for this device instance, including
  200. * space for this driver's private structure */
  201. struct ieee80211_hw *hw =
  202. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  203. if (hw == NULL) {
  204. printk(KERN_ERR "%s: Can not allocate network device\n",
  205. cfg->name);
  206. goto out;
  207. }
  208. priv = hw->priv;
  209. priv->hw = hw;
  210. out:
  211. return hw;
  212. }
  213. EXPORT_SYMBOL(iwl_alloc_all);
  214. void iwl_hw_detect(struct iwl_priv *priv)
  215. {
  216. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  217. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  218. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  219. }
  220. EXPORT_SYMBOL(iwl_hw_detect);
  221. int iwl_hw_nic_init(struct iwl_priv *priv)
  222. {
  223. unsigned long flags;
  224. struct iwl_rx_queue *rxq = &priv->rxq;
  225. int ret;
  226. /* nic_init */
  227. spin_lock_irqsave(&priv->lock, flags);
  228. priv->cfg->ops->lib->apm_ops.init(priv);
  229. /* Set interrupt coalescing timer to 512 usecs */
  230. iwl_write8(priv, CSR_INT_COALESCING, 512 / 32);
  231. spin_unlock_irqrestore(&priv->lock, flags);
  232. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  233. priv->cfg->ops->lib->apm_ops.config(priv);
  234. /* Allocate the RX queue, or reset if it is already allocated */
  235. if (!rxq->bd) {
  236. ret = iwl_rx_queue_alloc(priv);
  237. if (ret) {
  238. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  239. return -ENOMEM;
  240. }
  241. } else
  242. iwl_rx_queue_reset(priv, rxq);
  243. iwl_rx_replenish(priv);
  244. iwl_rx_init(priv, rxq);
  245. spin_lock_irqsave(&priv->lock, flags);
  246. rxq->need_update = 1;
  247. iwl_rx_queue_update_write_ptr(priv, rxq);
  248. spin_unlock_irqrestore(&priv->lock, flags);
  249. /* Allocate and init all Tx and Command queues */
  250. ret = iwl_txq_ctx_reset(priv);
  251. if (ret)
  252. return ret;
  253. set_bit(STATUS_INIT, &priv->status);
  254. return 0;
  255. }
  256. EXPORT_SYMBOL(iwl_hw_nic_init);
  257. /*
  258. * QoS support
  259. */
  260. void iwl_activate_qos(struct iwl_priv *priv, u8 force)
  261. {
  262. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  263. return;
  264. priv->qos_data.def_qos_parm.qos_flags = 0;
  265. if (priv->qos_data.qos_cap.q_AP.queue_request &&
  266. !priv->qos_data.qos_cap.q_AP.txop_request)
  267. priv->qos_data.def_qos_parm.qos_flags |=
  268. QOS_PARAM_FLG_TXOP_TYPE_MSK;
  269. if (priv->qos_data.qos_active)
  270. priv->qos_data.def_qos_parm.qos_flags |=
  271. QOS_PARAM_FLG_UPDATE_EDCA_MSK;
  272. if (priv->current_ht_config.is_ht)
  273. priv->qos_data.def_qos_parm.qos_flags |= QOS_PARAM_FLG_TGN_MSK;
  274. if (force || iwl_is_associated(priv)) {
  275. IWL_DEBUG_QOS(priv, "send QoS cmd with Qos active=%d FLAGS=0x%X\n",
  276. priv->qos_data.qos_active,
  277. priv->qos_data.def_qos_parm.qos_flags);
  278. iwl_send_cmd_pdu_async(priv, REPLY_QOS_PARAM,
  279. sizeof(struct iwl_qosparam_cmd),
  280. &priv->qos_data.def_qos_parm, NULL);
  281. }
  282. }
  283. EXPORT_SYMBOL(iwl_activate_qos);
  284. /*
  285. * AC CWmin CW max AIFSN TXOP Limit TXOP Limit
  286. * (802.11b) (802.11a/g)
  287. * AC_BK 15 1023 7 0 0
  288. * AC_BE 15 1023 3 0 0
  289. * AC_VI 7 15 2 6.016ms 3.008ms
  290. * AC_VO 3 7 2 3.264ms 1.504ms
  291. */
  292. void iwl_reset_qos(struct iwl_priv *priv)
  293. {
  294. u16 cw_min = 15;
  295. u16 cw_max = 1023;
  296. u8 aifs = 2;
  297. bool is_legacy = false;
  298. unsigned long flags;
  299. int i;
  300. spin_lock_irqsave(&priv->lock, flags);
  301. /* QoS always active in AP and ADHOC mode
  302. * In STA mode wait for association
  303. */
  304. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  305. priv->iw_mode == NL80211_IFTYPE_AP)
  306. priv->qos_data.qos_active = 1;
  307. else
  308. priv->qos_data.qos_active = 0;
  309. /* check for legacy mode */
  310. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  311. (priv->active_rate & IWL_OFDM_RATES_MASK) == 0) ||
  312. (priv->iw_mode == NL80211_IFTYPE_STATION &&
  313. (priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK) == 0)) {
  314. cw_min = 31;
  315. is_legacy = 1;
  316. }
  317. if (priv->qos_data.qos_active)
  318. aifs = 3;
  319. /* AC_BE */
  320. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  321. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  322. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  323. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  324. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  325. if (priv->qos_data.qos_active) {
  326. /* AC_BK */
  327. i = 1;
  328. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  329. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  330. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  331. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  332. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  333. /* AC_VI */
  334. i = 2;
  335. priv->qos_data.def_qos_parm.ac[i].cw_min =
  336. cpu_to_le16((cw_min + 1) / 2 - 1);
  337. priv->qos_data.def_qos_parm.ac[i].cw_max =
  338. cpu_to_le16(cw_min);
  339. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  340. if (is_legacy)
  341. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  342. cpu_to_le16(6016);
  343. else
  344. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  345. cpu_to_le16(3008);
  346. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  347. /* AC_VO */
  348. i = 3;
  349. priv->qos_data.def_qos_parm.ac[i].cw_min =
  350. cpu_to_le16((cw_min + 1) / 4 - 1);
  351. priv->qos_data.def_qos_parm.ac[i].cw_max =
  352. cpu_to_le16((cw_min + 1) / 2 - 1);
  353. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  354. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  355. if (is_legacy)
  356. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  357. cpu_to_le16(3264);
  358. else
  359. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  360. cpu_to_le16(1504);
  361. } else {
  362. for (i = 1; i < 4; i++) {
  363. priv->qos_data.def_qos_parm.ac[i].cw_min =
  364. cpu_to_le16(cw_min);
  365. priv->qos_data.def_qos_parm.ac[i].cw_max =
  366. cpu_to_le16(cw_max);
  367. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  368. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  369. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  370. }
  371. }
  372. IWL_DEBUG_QOS(priv, "set QoS to default \n");
  373. spin_unlock_irqrestore(&priv->lock, flags);
  374. }
  375. EXPORT_SYMBOL(iwl_reset_qos);
  376. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  377. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  378. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  379. struct ieee80211_sta_ht_cap *ht_info,
  380. enum ieee80211_band band)
  381. {
  382. u16 max_bit_rate = 0;
  383. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  384. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  385. ht_info->cap = 0;
  386. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  387. ht_info->ht_supported = true;
  388. if (priv->cfg->ht_greenfield_support)
  389. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  390. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  391. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  392. (priv->cfg->sm_ps_mode << 2));
  393. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  394. if (priv->hw_params.ht40_channel & BIT(band)) {
  395. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  396. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  397. ht_info->mcs.rx_mask[4] = 0x01;
  398. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  399. }
  400. if (priv->cfg->mod_params->amsdu_size_8K)
  401. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  402. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  403. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  404. ht_info->mcs.rx_mask[0] = 0xFF;
  405. if (rx_chains_num >= 2)
  406. ht_info->mcs.rx_mask[1] = 0xFF;
  407. if (rx_chains_num >= 3)
  408. ht_info->mcs.rx_mask[2] = 0xFF;
  409. /* Highest supported Rx data rate */
  410. max_bit_rate *= rx_chains_num;
  411. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  412. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  413. /* Tx MCS capabilities */
  414. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  415. if (tx_chains_num != rx_chains_num) {
  416. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  417. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  418. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  419. }
  420. }
  421. /**
  422. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  423. */
  424. int iwlcore_init_geos(struct iwl_priv *priv)
  425. {
  426. struct iwl_channel_info *ch;
  427. struct ieee80211_supported_band *sband;
  428. struct ieee80211_channel *channels;
  429. struct ieee80211_channel *geo_ch;
  430. struct ieee80211_rate *rates;
  431. int i = 0;
  432. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  433. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  434. IWL_DEBUG_INFO(priv, "Geography modes already initialized.\n");
  435. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  436. return 0;
  437. }
  438. channels = kzalloc(sizeof(struct ieee80211_channel) *
  439. priv->channel_count, GFP_KERNEL);
  440. if (!channels)
  441. return -ENOMEM;
  442. rates = kzalloc((sizeof(struct ieee80211_rate) * IWL_RATE_COUNT_LEGACY),
  443. GFP_KERNEL);
  444. if (!rates) {
  445. kfree(channels);
  446. return -ENOMEM;
  447. }
  448. /* 5.2GHz channels start after the 2.4GHz channels */
  449. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  450. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  451. /* just OFDM */
  452. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  453. sband->n_bitrates = IWL_RATE_COUNT_LEGACY - IWL_FIRST_OFDM_RATE;
  454. if (priv->cfg->sku & IWL_SKU_N)
  455. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  456. IEEE80211_BAND_5GHZ);
  457. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  458. sband->channels = channels;
  459. /* OFDM & CCK */
  460. sband->bitrates = rates;
  461. sband->n_bitrates = IWL_RATE_COUNT_LEGACY;
  462. if (priv->cfg->sku & IWL_SKU_N)
  463. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  464. IEEE80211_BAND_2GHZ);
  465. priv->ieee_channels = channels;
  466. priv->ieee_rates = rates;
  467. for (i = 0; i < priv->channel_count; i++) {
  468. ch = &priv->channel_info[i];
  469. /* FIXME: might be removed if scan is OK */
  470. if (!is_channel_valid(ch))
  471. continue;
  472. if (is_channel_a_band(ch))
  473. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  474. else
  475. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  476. geo_ch = &sband->channels[sband->n_channels++];
  477. geo_ch->center_freq =
  478. ieee80211_channel_to_frequency(ch->channel);
  479. geo_ch->max_power = ch->max_power_avg;
  480. geo_ch->max_antenna_gain = 0xff;
  481. geo_ch->hw_value = ch->channel;
  482. if (is_channel_valid(ch)) {
  483. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  484. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  485. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  486. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  487. if (ch->flags & EEPROM_CHANNEL_RADAR)
  488. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  489. geo_ch->flags |= ch->ht40_extension_channel;
  490. if (ch->max_power_avg > priv->tx_power_device_lmt)
  491. priv->tx_power_device_lmt = ch->max_power_avg;
  492. } else {
  493. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  494. }
  495. IWL_DEBUG_INFO(priv, "Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  496. ch->channel, geo_ch->center_freq,
  497. is_channel_a_band(ch) ? "5.2" : "2.4",
  498. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  499. "restricted" : "valid",
  500. geo_ch->flags);
  501. }
  502. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  503. priv->cfg->sku & IWL_SKU_A) {
  504. IWL_INFO(priv, "Incorrectly detected BG card as ABG. "
  505. "Please send your PCI ID 0x%04X:0x%04X to maintainer.\n",
  506. priv->pci_dev->device,
  507. priv->pci_dev->subsystem_device);
  508. priv->cfg->sku &= ~IWL_SKU_A;
  509. }
  510. IWL_INFO(priv, "Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  511. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  512. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  513. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  514. return 0;
  515. }
  516. EXPORT_SYMBOL(iwlcore_init_geos);
  517. /*
  518. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  519. */
  520. void iwlcore_free_geos(struct iwl_priv *priv)
  521. {
  522. kfree(priv->ieee_channels);
  523. kfree(priv->ieee_rates);
  524. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  525. }
  526. EXPORT_SYMBOL(iwlcore_free_geos);
  527. /*
  528. * iwlcore_rts_tx_cmd_flag: Set rts/cts. 3945 and 4965 only share this
  529. * function.
  530. */
  531. void iwlcore_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  532. __le32 *tx_flags)
  533. {
  534. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  535. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  536. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  537. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  538. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  539. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  540. }
  541. }
  542. EXPORT_SYMBOL(iwlcore_rts_tx_cmd_flag);
  543. static bool is_single_rx_stream(struct iwl_priv *priv)
  544. {
  545. return !priv->current_ht_config.is_ht ||
  546. priv->current_ht_config.single_chain_sufficient;
  547. }
  548. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  549. enum ieee80211_band band,
  550. u16 channel, u8 extension_chan_offset)
  551. {
  552. const struct iwl_channel_info *ch_info;
  553. ch_info = iwl_get_channel_info(priv, band, channel);
  554. if (!is_channel_valid(ch_info))
  555. return 0;
  556. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  557. return !(ch_info->ht40_extension_channel &
  558. IEEE80211_CHAN_NO_HT40PLUS);
  559. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  560. return !(ch_info->ht40_extension_channel &
  561. IEEE80211_CHAN_NO_HT40MINUS);
  562. return 0;
  563. }
  564. u8 iwl_is_ht40_tx_allowed(struct iwl_priv *priv,
  565. struct ieee80211_sta_ht_cap *sta_ht_inf)
  566. {
  567. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  568. if (!ht_conf->is_ht || !ht_conf->is_40mhz)
  569. return 0;
  570. /* We do not check for IEEE80211_HT_CAP_SUP_WIDTH_20_40
  571. * the bit will not set if it is pure 40MHz case
  572. */
  573. if (sta_ht_inf) {
  574. if (!sta_ht_inf->ht_supported)
  575. return 0;
  576. }
  577. #ifdef CONFIG_IWLWIFI_DEBUG
  578. if (priv->disable_ht40)
  579. return 0;
  580. #endif
  581. return iwl_is_channel_extension(priv, priv->band,
  582. le16_to_cpu(priv->staging_rxon.channel),
  583. ht_conf->extension_chan_offset);
  584. }
  585. EXPORT_SYMBOL(iwl_is_ht40_tx_allowed);
  586. static u16 iwl_adjust_beacon_interval(u16 beacon_val, u16 max_beacon_val)
  587. {
  588. u16 new_val = 0;
  589. u16 beacon_factor = 0;
  590. beacon_factor = (beacon_val + max_beacon_val) / max_beacon_val;
  591. new_val = beacon_val / beacon_factor;
  592. if (!new_val)
  593. new_val = max_beacon_val;
  594. return new_val;
  595. }
  596. void iwl_setup_rxon_timing(struct iwl_priv *priv)
  597. {
  598. u64 tsf;
  599. s32 interval_tm, rem;
  600. unsigned long flags;
  601. struct ieee80211_conf *conf = NULL;
  602. u16 beacon_int;
  603. conf = ieee80211_get_hw_conf(priv->hw);
  604. spin_lock_irqsave(&priv->lock, flags);
  605. priv->rxon_timing.timestamp = cpu_to_le64(priv->timestamp);
  606. priv->rxon_timing.listen_interval = cpu_to_le16(conf->listen_interval);
  607. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  608. beacon_int = priv->beacon_int;
  609. priv->rxon_timing.atim_window = 0;
  610. } else {
  611. beacon_int = priv->vif->bss_conf.beacon_int;
  612. /* TODO: we need to get atim_window from upper stack
  613. * for now we set to 0 */
  614. priv->rxon_timing.atim_window = 0;
  615. }
  616. beacon_int = iwl_adjust_beacon_interval(beacon_int,
  617. priv->hw_params.max_beacon_itrvl * 1024);
  618. priv->rxon_timing.beacon_interval = cpu_to_le16(beacon_int);
  619. tsf = priv->timestamp; /* tsf is modifed by do_div: copy it */
  620. interval_tm = beacon_int * 1024;
  621. rem = do_div(tsf, interval_tm);
  622. priv->rxon_timing.beacon_init_val = cpu_to_le32(interval_tm - rem);
  623. spin_unlock_irqrestore(&priv->lock, flags);
  624. IWL_DEBUG_ASSOC(priv,
  625. "beacon interval %d beacon timer %d beacon tim %d\n",
  626. le16_to_cpu(priv->rxon_timing.beacon_interval),
  627. le32_to_cpu(priv->rxon_timing.beacon_init_val),
  628. le16_to_cpu(priv->rxon_timing.atim_window));
  629. }
  630. EXPORT_SYMBOL(iwl_setup_rxon_timing);
  631. void iwl_set_rxon_hwcrypto(struct iwl_priv *priv, int hw_decrypt)
  632. {
  633. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  634. if (hw_decrypt)
  635. rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
  636. else
  637. rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
  638. }
  639. EXPORT_SYMBOL(iwl_set_rxon_hwcrypto);
  640. /**
  641. * iwl_check_rxon_cmd - validate RXON structure is valid
  642. *
  643. * NOTE: This is really only useful during development and can eventually
  644. * be #ifdef'd out once the driver is stable and folks aren't actively
  645. * making changes
  646. */
  647. int iwl_check_rxon_cmd(struct iwl_priv *priv)
  648. {
  649. int error = 0;
  650. int counter = 1;
  651. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  652. if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
  653. error |= le32_to_cpu(rxon->flags &
  654. (RXON_FLG_TGJ_NARROW_BAND_MSK |
  655. RXON_FLG_RADAR_DETECT_MSK));
  656. if (error)
  657. IWL_WARN(priv, "check 24G fields %d | %d\n",
  658. counter++, error);
  659. } else {
  660. error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
  661. 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
  662. if (error)
  663. IWL_WARN(priv, "check 52 fields %d | %d\n",
  664. counter++, error);
  665. error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
  666. if (error)
  667. IWL_WARN(priv, "check 52 CCK %d | %d\n",
  668. counter++, error);
  669. }
  670. error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
  671. if (error)
  672. IWL_WARN(priv, "check mac addr %d | %d\n", counter++, error);
  673. /* make sure basic rates 6Mbps and 1Mbps are supported */
  674. error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
  675. ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
  676. if (error)
  677. IWL_WARN(priv, "check basic rate %d | %d\n", counter++, error);
  678. error |= (le16_to_cpu(rxon->assoc_id) > 2007);
  679. if (error)
  680. IWL_WARN(priv, "check assoc id %d | %d\n", counter++, error);
  681. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
  682. == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
  683. if (error)
  684. IWL_WARN(priv, "check CCK and short slot %d | %d\n",
  685. counter++, error);
  686. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
  687. == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
  688. if (error)
  689. IWL_WARN(priv, "check CCK & auto detect %d | %d\n",
  690. counter++, error);
  691. error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
  692. RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
  693. if (error)
  694. IWL_WARN(priv, "check TGG and auto detect %d | %d\n",
  695. counter++, error);
  696. if (error)
  697. IWL_WARN(priv, "Tuning to channel %d\n",
  698. le16_to_cpu(rxon->channel));
  699. if (error) {
  700. IWL_ERR(priv, "Not a valid iwl_rxon_assoc_cmd field values\n");
  701. return -1;
  702. }
  703. return 0;
  704. }
  705. EXPORT_SYMBOL(iwl_check_rxon_cmd);
  706. /**
  707. * iwl_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
  708. * @priv: staging_rxon is compared to active_rxon
  709. *
  710. * If the RXON structure is changing enough to require a new tune,
  711. * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
  712. * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
  713. */
  714. int iwl_full_rxon_required(struct iwl_priv *priv)
  715. {
  716. /* These items are only settable from the full RXON command */
  717. if (!(iwl_is_associated(priv)) ||
  718. compare_ether_addr(priv->staging_rxon.bssid_addr,
  719. priv->active_rxon.bssid_addr) ||
  720. compare_ether_addr(priv->staging_rxon.node_addr,
  721. priv->active_rxon.node_addr) ||
  722. compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
  723. priv->active_rxon.wlap_bssid_addr) ||
  724. (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
  725. (priv->staging_rxon.channel != priv->active_rxon.channel) ||
  726. (priv->staging_rxon.air_propagation !=
  727. priv->active_rxon.air_propagation) ||
  728. (priv->staging_rxon.ofdm_ht_single_stream_basic_rates !=
  729. priv->active_rxon.ofdm_ht_single_stream_basic_rates) ||
  730. (priv->staging_rxon.ofdm_ht_dual_stream_basic_rates !=
  731. priv->active_rxon.ofdm_ht_dual_stream_basic_rates) ||
  732. (priv->staging_rxon.ofdm_ht_triple_stream_basic_rates !=
  733. priv->active_rxon.ofdm_ht_triple_stream_basic_rates) ||
  734. (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
  735. return 1;
  736. /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
  737. * be updated with the RXON_ASSOC command -- however only some
  738. * flag transitions are allowed using RXON_ASSOC */
  739. /* Check if we are not switching bands */
  740. if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
  741. (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
  742. return 1;
  743. /* Check if we are switching association toggle */
  744. if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
  745. (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
  746. return 1;
  747. return 0;
  748. }
  749. EXPORT_SYMBOL(iwl_full_rxon_required);
  750. u8 iwl_rate_get_lowest_plcp(struct iwl_priv *priv)
  751. {
  752. int i;
  753. int rate_mask;
  754. /* Set rate mask*/
  755. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  756. rate_mask = priv->active_rate_basic & IWL_CCK_RATES_MASK;
  757. else
  758. rate_mask = priv->active_rate_basic & IWL_OFDM_RATES_MASK;
  759. /* Find lowest valid rate */
  760. for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
  761. i = iwl_rates[i].next_ieee) {
  762. if (rate_mask & (1 << i))
  763. return iwl_rates[i].plcp;
  764. }
  765. /* No valid rate was found. Assign the lowest one */
  766. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  767. return IWL_RATE_1M_PLCP;
  768. else
  769. return IWL_RATE_6M_PLCP;
  770. }
  771. EXPORT_SYMBOL(iwl_rate_get_lowest_plcp);
  772. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_config *ht_conf)
  773. {
  774. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  775. if (!ht_conf->is_ht) {
  776. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  777. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  778. RXON_FLG_HT40_PROT_MSK |
  779. RXON_FLG_HT_PROT_MSK);
  780. return;
  781. }
  782. /* FIXME: if the definition of ht_protection changed, the "translation"
  783. * will be needed for rxon->flags
  784. */
  785. rxon->flags |= cpu_to_le32(ht_conf->ht_protection << RXON_FLG_HT_OPERATING_MODE_POS);
  786. /* Set up channel bandwidth:
  787. * 20 MHz only, 20/40 mixed or pure 40 if ht40 ok */
  788. /* clear the HT channel mode before set the mode */
  789. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  790. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  791. if (iwl_is_ht40_tx_allowed(priv, NULL)) {
  792. /* pure ht40 */
  793. if (ht_conf->ht_protection == IEEE80211_HT_OP_MODE_PROTECTION_20MHZ) {
  794. rxon->flags |= RXON_FLG_CHANNEL_MODE_PURE_40;
  795. /* Note: control channel is opposite of extension channel */
  796. switch (ht_conf->extension_chan_offset) {
  797. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  798. rxon->flags &= ~RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  799. break;
  800. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  801. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  802. break;
  803. }
  804. } else {
  805. /* Note: control channel is opposite of extension channel */
  806. switch (ht_conf->extension_chan_offset) {
  807. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  808. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  809. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  810. break;
  811. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  812. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  813. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  814. break;
  815. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  816. default:
  817. /* channel location only valid if in Mixed mode */
  818. IWL_ERR(priv, "invalid extension channel offset\n");
  819. break;
  820. }
  821. }
  822. } else {
  823. rxon->flags |= RXON_FLG_CHANNEL_MODE_LEGACY;
  824. }
  825. if (priv->cfg->ops->hcmd->set_rxon_chain)
  826. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  827. IWL_DEBUG_ASSOC(priv, "rxon flags 0x%X operation mode :0x%X "
  828. "extension channel offset 0x%x\n",
  829. le32_to_cpu(rxon->flags), ht_conf->ht_protection,
  830. ht_conf->extension_chan_offset);
  831. return;
  832. }
  833. EXPORT_SYMBOL(iwl_set_rxon_ht);
  834. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  835. #define IWL_NUM_RX_CHAINS_SINGLE 2
  836. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  837. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  838. /*
  839. * Determine how many receiver/antenna chains to use.
  840. *
  841. * More provides better reception via diversity. Fewer saves power
  842. * at the expense of throughput, but only when not in powersave to
  843. * start with.
  844. *
  845. * MIMO (dual stream) requires at least 2, but works better with 3.
  846. * This does not determine *which* chains to use, just how many.
  847. */
  848. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  849. {
  850. /* # of Rx chains to use when expecting MIMO. */
  851. if (is_single_rx_stream(priv))
  852. return IWL_NUM_RX_CHAINS_SINGLE;
  853. else
  854. return IWL_NUM_RX_CHAINS_MULTIPLE;
  855. }
  856. /*
  857. * When we are in power saving mode, unless device support spatial
  858. * multiplexing power save, use the active count for rx chain count.
  859. */
  860. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  861. {
  862. int idle_cnt = active_cnt;
  863. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  864. /* # Rx chains when idling and maybe trying to save power */
  865. switch (priv->cfg->sm_ps_mode) {
  866. case WLAN_HT_CAP_SM_PS_STATIC:
  867. idle_cnt = (is_cam) ? active_cnt : IWL_NUM_IDLE_CHAINS_SINGLE;
  868. break;
  869. case WLAN_HT_CAP_SM_PS_DYNAMIC:
  870. idle_cnt = (is_cam) ? IWL_NUM_IDLE_CHAINS_DUAL :
  871. IWL_NUM_IDLE_CHAINS_SINGLE;
  872. break;
  873. case WLAN_HT_CAP_SM_PS_DISABLED:
  874. break;
  875. case WLAN_HT_CAP_SM_PS_INVALID:
  876. default:
  877. IWL_ERR(priv, "invalid sm_ps mode %u\n",
  878. priv->cfg->sm_ps_mode);
  879. WARN_ON(1);
  880. break;
  881. }
  882. return idle_cnt;
  883. }
  884. /* up to 4 chains */
  885. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  886. {
  887. u8 res;
  888. res = (chain_bitmap & BIT(0)) >> 0;
  889. res += (chain_bitmap & BIT(1)) >> 1;
  890. res += (chain_bitmap & BIT(2)) >> 2;
  891. res += (chain_bitmap & BIT(3)) >> 3;
  892. return res;
  893. }
  894. /**
  895. * iwl_is_monitor_mode - Determine if interface in monitor mode
  896. *
  897. * priv->iw_mode is set in add_interface, but add_interface is
  898. * never called for monitor mode. The only way mac80211 informs us about
  899. * monitor mode is through configuring filters (call to configure_filter).
  900. */
  901. bool iwl_is_monitor_mode(struct iwl_priv *priv)
  902. {
  903. return !!(priv->staging_rxon.filter_flags & RXON_FILTER_PROMISC_MSK);
  904. }
  905. EXPORT_SYMBOL(iwl_is_monitor_mode);
  906. /**
  907. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  908. *
  909. * Selects how many and which Rx receivers/antennas/chains to use.
  910. * This should not be used for scan command ... it puts data in wrong place.
  911. */
  912. void iwl_set_rxon_chain(struct iwl_priv *priv)
  913. {
  914. bool is_single = is_single_rx_stream(priv);
  915. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  916. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  917. u32 active_chains;
  918. u16 rx_chain;
  919. /* Tell uCode which antennas are actually connected.
  920. * Before first association, we assume all antennas are connected.
  921. * Just after first association, iwl_chain_noise_calibration()
  922. * checks which antennas actually *are* connected. */
  923. if (priv->chain_noise_data.active_chains)
  924. active_chains = priv->chain_noise_data.active_chains;
  925. else
  926. active_chains = priv->hw_params.valid_rx_ant;
  927. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  928. /* How many receivers should we use? */
  929. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  930. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  931. /* correct rx chain count according hw settings
  932. * and chain noise calibration
  933. */
  934. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  935. if (valid_rx_cnt < active_rx_cnt)
  936. active_rx_cnt = valid_rx_cnt;
  937. if (valid_rx_cnt < idle_rx_cnt)
  938. idle_rx_cnt = valid_rx_cnt;
  939. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  940. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  941. /* copied from 'iwl_bg_request_scan()' */
  942. /* Force use of chains B and C (0x6) for Rx for 4965
  943. * Avoid A (0x1) because of its off-channel reception on A-band.
  944. * MIMO is not used here, but value is required */
  945. if (iwl_is_monitor_mode(priv) &&
  946. !(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) &&
  947. ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) == CSR_HW_REV_TYPE_4965)) {
  948. rx_chain = ANT_ABC << RXON_RX_CHAIN_VALID_POS;
  949. rx_chain |= ANT_BC << RXON_RX_CHAIN_FORCE_SEL_POS;
  950. rx_chain |= ANT_ABC << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  951. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  952. }
  953. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  954. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  955. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  956. else
  957. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  958. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  959. priv->staging_rxon.rx_chain,
  960. active_rx_cnt, idle_rx_cnt);
  961. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  962. active_rx_cnt < idle_rx_cnt);
  963. }
  964. EXPORT_SYMBOL(iwl_set_rxon_chain);
  965. /**
  966. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  967. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  968. * @channel: Any channel valid for the requested phymode
  969. * In addition to setting the staging RXON, priv->phymode is also set.
  970. *
  971. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  972. * in the staging RXON flag structure based on the phymode
  973. */
  974. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  975. {
  976. enum ieee80211_band band = ch->band;
  977. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  978. if (!iwl_get_channel_info(priv, band, channel)) {
  979. IWL_DEBUG_INFO(priv, "Could not set channel to %d [%d]\n",
  980. channel, band);
  981. return -EINVAL;
  982. }
  983. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  984. (priv->band == band))
  985. return 0;
  986. priv->staging_rxon.channel = cpu_to_le16(channel);
  987. if (band == IEEE80211_BAND_5GHZ)
  988. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  989. else
  990. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  991. priv->band = band;
  992. IWL_DEBUG_INFO(priv, "Staging channel set to %d [%d]\n", channel, band);
  993. return 0;
  994. }
  995. EXPORT_SYMBOL(iwl_set_rxon_channel);
  996. void iwl_set_flags_for_band(struct iwl_priv *priv,
  997. enum ieee80211_band band)
  998. {
  999. if (band == IEEE80211_BAND_5GHZ) {
  1000. priv->staging_rxon.flags &=
  1001. ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
  1002. | RXON_FLG_CCK_MSK);
  1003. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1004. } else {
  1005. /* Copied from iwl_post_associate() */
  1006. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1007. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1008. else
  1009. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1010. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1011. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1012. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  1013. priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
  1014. priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
  1015. }
  1016. }
  1017. /*
  1018. * initialize rxon structure with default values from eeprom
  1019. */
  1020. void iwl_connection_init_rx_config(struct iwl_priv *priv, int mode)
  1021. {
  1022. const struct iwl_channel_info *ch_info;
  1023. memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
  1024. switch (mode) {
  1025. case NL80211_IFTYPE_AP:
  1026. priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
  1027. break;
  1028. case NL80211_IFTYPE_STATION:
  1029. priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
  1030. priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
  1031. break;
  1032. case NL80211_IFTYPE_ADHOC:
  1033. priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
  1034. priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
  1035. priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
  1036. RXON_FILTER_ACCEPT_GRP_MSK;
  1037. break;
  1038. default:
  1039. IWL_ERR(priv, "Unsupported interface type %d\n", mode);
  1040. break;
  1041. }
  1042. #if 0
  1043. /* TODO: Figure out when short_preamble would be set and cache from
  1044. * that */
  1045. if (!hw_to_local(priv->hw)->short_preamble)
  1046. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1047. else
  1048. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1049. #endif
  1050. ch_info = iwl_get_channel_info(priv, priv->band,
  1051. le16_to_cpu(priv->active_rxon.channel));
  1052. if (!ch_info)
  1053. ch_info = &priv->channel_info[0];
  1054. /*
  1055. * in some case A channels are all non IBSS
  1056. * in this case force B/G channel
  1057. */
  1058. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) &&
  1059. !(is_channel_ibss(ch_info)))
  1060. ch_info = &priv->channel_info[0];
  1061. priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
  1062. priv->band = ch_info->band;
  1063. iwl_set_flags_for_band(priv, priv->band);
  1064. priv->staging_rxon.ofdm_basic_rates =
  1065. (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1066. priv->staging_rxon.cck_basic_rates =
  1067. (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1068. /* clear both MIX and PURE40 mode flag */
  1069. priv->staging_rxon.flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED |
  1070. RXON_FLG_CHANNEL_MODE_PURE_40);
  1071. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1072. memcpy(priv->staging_rxon.wlap_bssid_addr, priv->mac_addr, ETH_ALEN);
  1073. priv->staging_rxon.ofdm_ht_single_stream_basic_rates = 0xff;
  1074. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates = 0xff;
  1075. priv->staging_rxon.ofdm_ht_triple_stream_basic_rates = 0xff;
  1076. }
  1077. EXPORT_SYMBOL(iwl_connection_init_rx_config);
  1078. static void iwl_set_rate(struct iwl_priv *priv)
  1079. {
  1080. const struct ieee80211_supported_band *hw = NULL;
  1081. struct ieee80211_rate *rate;
  1082. int i;
  1083. hw = iwl_get_hw_mode(priv, priv->band);
  1084. if (!hw) {
  1085. IWL_ERR(priv, "Failed to set rate: unable to get hw mode\n");
  1086. return;
  1087. }
  1088. priv->active_rate = 0;
  1089. priv->active_rate_basic = 0;
  1090. for (i = 0; i < hw->n_bitrates; i++) {
  1091. rate = &(hw->bitrates[i]);
  1092. if (rate->hw_value < IWL_RATE_COUNT_LEGACY)
  1093. priv->active_rate |= (1 << rate->hw_value);
  1094. }
  1095. IWL_DEBUG_RATE(priv, "Set active_rate = %0x, active_rate_basic = %0x\n",
  1096. priv->active_rate, priv->active_rate_basic);
  1097. /*
  1098. * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
  1099. * otherwise set it to the default of all CCK rates and 6, 12, 24 for
  1100. * OFDM
  1101. */
  1102. if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
  1103. priv->staging_rxon.cck_basic_rates =
  1104. ((priv->active_rate_basic &
  1105. IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
  1106. else
  1107. priv->staging_rxon.cck_basic_rates =
  1108. (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1109. if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
  1110. priv->staging_rxon.ofdm_basic_rates =
  1111. ((priv->active_rate_basic &
  1112. (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
  1113. IWL_FIRST_OFDM_RATE) & 0xFF;
  1114. else
  1115. priv->staging_rxon.ofdm_basic_rates =
  1116. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1117. }
  1118. void iwl_rx_csa(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  1119. {
  1120. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1121. struct iwl_rxon_cmd *rxon = (void *)&priv->active_rxon;
  1122. struct iwl_csa_notification *csa = &(pkt->u.csa_notif);
  1123. if (priv->switch_rxon.switch_in_progress) {
  1124. if (!le32_to_cpu(csa->status) &&
  1125. (csa->channel == priv->switch_rxon.channel)) {
  1126. rxon->channel = csa->channel;
  1127. priv->staging_rxon.channel = csa->channel;
  1128. IWL_DEBUG_11H(priv, "CSA notif: channel %d\n",
  1129. le16_to_cpu(csa->channel));
  1130. } else
  1131. IWL_ERR(priv, "CSA notif (fail) : channel %d\n",
  1132. le16_to_cpu(csa->channel));
  1133. priv->switch_rxon.switch_in_progress = false;
  1134. }
  1135. }
  1136. EXPORT_SYMBOL(iwl_rx_csa);
  1137. #ifdef CONFIG_IWLWIFI_DEBUG
  1138. void iwl_print_rx_config_cmd(struct iwl_priv *priv)
  1139. {
  1140. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  1141. IWL_DEBUG_RADIO(priv, "RX CONFIG:\n");
  1142. iwl_print_hex_dump(priv, IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
  1143. IWL_DEBUG_RADIO(priv, "u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
  1144. IWL_DEBUG_RADIO(priv, "u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
  1145. IWL_DEBUG_RADIO(priv, "u32 filter_flags: 0x%08x\n",
  1146. le32_to_cpu(rxon->filter_flags));
  1147. IWL_DEBUG_RADIO(priv, "u8 dev_type: 0x%x\n", rxon->dev_type);
  1148. IWL_DEBUG_RADIO(priv, "u8 ofdm_basic_rates: 0x%02x\n",
  1149. rxon->ofdm_basic_rates);
  1150. IWL_DEBUG_RADIO(priv, "u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
  1151. IWL_DEBUG_RADIO(priv, "u8[6] node_addr: %pM\n", rxon->node_addr);
  1152. IWL_DEBUG_RADIO(priv, "u8[6] bssid_addr: %pM\n", rxon->bssid_addr);
  1153. IWL_DEBUG_RADIO(priv, "u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
  1154. }
  1155. EXPORT_SYMBOL(iwl_print_rx_config_cmd);
  1156. #endif
  1157. /**
  1158. * iwl_irq_handle_error - called for HW or SW error interrupt from card
  1159. */
  1160. void iwl_irq_handle_error(struct iwl_priv *priv)
  1161. {
  1162. /* Set the FW error flag -- cleared on iwl_down */
  1163. set_bit(STATUS_FW_ERROR, &priv->status);
  1164. /* Cancel currently queued command. */
  1165. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1166. priv->cfg->ops->lib->dump_nic_error_log(priv);
  1167. if (priv->cfg->ops->lib->dump_csr)
  1168. priv->cfg->ops->lib->dump_csr(priv);
  1169. priv->cfg->ops->lib->dump_nic_event_log(priv, false, NULL, false);
  1170. #ifdef CONFIG_IWLWIFI_DEBUG
  1171. if (iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS)
  1172. iwl_print_rx_config_cmd(priv);
  1173. #endif
  1174. wake_up_interruptible(&priv->wait_command_queue);
  1175. /* Keep the restart process from trying to send host
  1176. * commands by clearing the INIT status bit */
  1177. clear_bit(STATUS_READY, &priv->status);
  1178. if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1179. IWL_DEBUG(priv, IWL_DL_FW_ERRORS,
  1180. "Restarting adapter due to uCode error.\n");
  1181. if (priv->cfg->mod_params->restart_fw)
  1182. queue_work(priv->workqueue, &priv->restart);
  1183. }
  1184. }
  1185. EXPORT_SYMBOL(iwl_irq_handle_error);
  1186. int iwl_apm_stop_master(struct iwl_priv *priv)
  1187. {
  1188. int ret = 0;
  1189. /* stop device's busmaster DMA activity */
  1190. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1191. ret = iwl_poll_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_MASTER_DISABLED,
  1192. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1193. if (ret)
  1194. IWL_WARN(priv, "Master Disable Timed Out, 100 usec\n");
  1195. IWL_DEBUG_INFO(priv, "stop master\n");
  1196. return ret;
  1197. }
  1198. EXPORT_SYMBOL(iwl_apm_stop_master);
  1199. void iwl_apm_stop(struct iwl_priv *priv)
  1200. {
  1201. IWL_DEBUG_INFO(priv, "Stop card, put in low power state\n");
  1202. /* Stop device's DMA activity */
  1203. iwl_apm_stop_master(priv);
  1204. /* Reset the entire device */
  1205. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1206. udelay(10);
  1207. /*
  1208. * Clear "initialization complete" bit to move adapter from
  1209. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  1210. */
  1211. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1212. }
  1213. EXPORT_SYMBOL(iwl_apm_stop);
  1214. /*
  1215. * Start up NIC's basic functionality after it has been reset
  1216. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  1217. * NOTE: This does not load uCode nor start the embedded processor
  1218. */
  1219. int iwl_apm_init(struct iwl_priv *priv)
  1220. {
  1221. int ret = 0;
  1222. u16 lctl;
  1223. IWL_DEBUG_INFO(priv, "Init card's basic functions\n");
  1224. /*
  1225. * Use "set_bit" below rather than "write", to preserve any hardware
  1226. * bits already set by default after reset.
  1227. */
  1228. /* Disable L0S exit timer (platform NMI Work/Around) */
  1229. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1230. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  1231. /*
  1232. * Disable L0s without affecting L1;
  1233. * don't wait for ICH L0s (ICH bug W/A)
  1234. */
  1235. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1236. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  1237. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  1238. iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  1239. /*
  1240. * Enable HAP INTA (interrupt from management bus) to
  1241. * wake device's PCI Express link L1a -> L0s
  1242. * NOTE: This is no-op for 3945 (non-existant bit)
  1243. */
  1244. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1245. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  1246. /*
  1247. * HW bug W/A for instability in PCIe bus L0->L0S->L1 transition.
  1248. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  1249. * If so (likely), disable L0S, so device moves directly L0->L1;
  1250. * costs negligible amount of power savings.
  1251. * If not (unlikely), enable L0S, so there is at least some
  1252. * power savings, even without L1.
  1253. */
  1254. if (priv->cfg->set_l0s) {
  1255. lctl = iwl_pcie_link_ctl(priv);
  1256. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  1257. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  1258. /* L1-ASPM enabled; disable(!) L0S */
  1259. iwl_set_bit(priv, CSR_GIO_REG,
  1260. CSR_GIO_REG_VAL_L0S_ENABLED);
  1261. IWL_DEBUG_POWER(priv, "L1 Enabled; Disabling L0S\n");
  1262. } else {
  1263. /* L1-ASPM disabled; enable(!) L0S */
  1264. iwl_clear_bit(priv, CSR_GIO_REG,
  1265. CSR_GIO_REG_VAL_L0S_ENABLED);
  1266. IWL_DEBUG_POWER(priv, "L1 Disabled; Enabling L0S\n");
  1267. }
  1268. }
  1269. /* Configure analog phase-lock-loop before activating to D0A */
  1270. if (priv->cfg->pll_cfg_val)
  1271. iwl_set_bit(priv, CSR_ANA_PLL_CFG, priv->cfg->pll_cfg_val);
  1272. /*
  1273. * Set "initialization complete" bit to move adapter from
  1274. * D0U* --> D0A* (powered-up active) state.
  1275. */
  1276. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1277. /*
  1278. * Wait for clock stabilization; once stabilized, access to
  1279. * device-internal resources is supported, e.g. iwl_write_prph()
  1280. * and accesses to uCode SRAM.
  1281. */
  1282. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  1283. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1284. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1285. if (ret < 0) {
  1286. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  1287. goto out;
  1288. }
  1289. /*
  1290. * Enable DMA and BSM (if used) clocks, wait for them to stabilize.
  1291. * BSM (Boostrap State Machine) is only in 3945 and 4965;
  1292. * later devices (i.e. 5000 and later) have non-volatile SRAM,
  1293. * and don't need BSM to restore data after power-saving sleep.
  1294. *
  1295. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  1296. * do not disable clocks. This preserves any hardware bits already
  1297. * set by default in "CLK_CTRL_REG" after reset.
  1298. */
  1299. if (priv->cfg->use_bsm)
  1300. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1301. APMG_CLK_VAL_DMA_CLK_RQT | APMG_CLK_VAL_BSM_CLK_RQT);
  1302. else
  1303. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1304. APMG_CLK_VAL_DMA_CLK_RQT);
  1305. udelay(20);
  1306. /* Disable L1-Active */
  1307. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  1308. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  1309. out:
  1310. return ret;
  1311. }
  1312. EXPORT_SYMBOL(iwl_apm_init);
  1313. void iwl_configure_filter(struct ieee80211_hw *hw,
  1314. unsigned int changed_flags,
  1315. unsigned int *total_flags,
  1316. u64 multicast)
  1317. {
  1318. struct iwl_priv *priv = hw->priv;
  1319. __le32 *filter_flags = &priv->staging_rxon.filter_flags;
  1320. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  1321. changed_flags, *total_flags);
  1322. if (changed_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS)) {
  1323. if (*total_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS))
  1324. *filter_flags |= RXON_FILTER_PROMISC_MSK;
  1325. else
  1326. *filter_flags &= ~RXON_FILTER_PROMISC_MSK;
  1327. }
  1328. if (changed_flags & FIF_ALLMULTI) {
  1329. if (*total_flags & FIF_ALLMULTI)
  1330. *filter_flags |= RXON_FILTER_ACCEPT_GRP_MSK;
  1331. else
  1332. *filter_flags &= ~RXON_FILTER_ACCEPT_GRP_MSK;
  1333. }
  1334. if (changed_flags & FIF_CONTROL) {
  1335. if (*total_flags & FIF_CONTROL)
  1336. *filter_flags |= RXON_FILTER_CTL2HOST_MSK;
  1337. else
  1338. *filter_flags &= ~RXON_FILTER_CTL2HOST_MSK;
  1339. }
  1340. if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
  1341. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1342. *filter_flags |= RXON_FILTER_BCON_AWARE_MSK;
  1343. else
  1344. *filter_flags &= ~RXON_FILTER_BCON_AWARE_MSK;
  1345. }
  1346. /* We avoid iwl_commit_rxon here to commit the new filter flags
  1347. * since mac80211 will call ieee80211_hw_config immediately.
  1348. * (mc_list is not supported at this time). Otherwise, we need to
  1349. * queue a background iwl_commit_rxon work.
  1350. */
  1351. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  1352. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  1353. }
  1354. EXPORT_SYMBOL(iwl_configure_filter);
  1355. int iwl_set_hw_params(struct iwl_priv *priv)
  1356. {
  1357. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  1358. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  1359. if (priv->cfg->mod_params->amsdu_size_8K)
  1360. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  1361. else
  1362. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  1363. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  1364. if (priv->cfg->mod_params->disable_11n)
  1365. priv->cfg->sku &= ~IWL_SKU_N;
  1366. /* Device-specific setup */
  1367. return priv->cfg->ops->lib->set_hw_params(priv);
  1368. }
  1369. EXPORT_SYMBOL(iwl_set_hw_params);
  1370. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  1371. {
  1372. int ret = 0;
  1373. s8 prev_tx_power = priv->tx_power_user_lmt;
  1374. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  1375. IWL_WARN(priv, "Requested user TXPOWER %d below lower limit %d.\n",
  1376. tx_power,
  1377. IWL_TX_POWER_TARGET_POWER_MIN);
  1378. return -EINVAL;
  1379. }
  1380. if (tx_power > priv->tx_power_device_lmt) {
  1381. IWL_WARN(priv,
  1382. "Requested user TXPOWER %d above upper limit %d.\n",
  1383. tx_power, priv->tx_power_device_lmt);
  1384. return -EINVAL;
  1385. }
  1386. if (priv->tx_power_user_lmt != tx_power)
  1387. force = true;
  1388. /* if nic is not up don't send command */
  1389. if (iwl_is_ready_rf(priv)) {
  1390. priv->tx_power_user_lmt = tx_power;
  1391. if (force && priv->cfg->ops->lib->send_tx_power)
  1392. ret = priv->cfg->ops->lib->send_tx_power(priv);
  1393. else if (!priv->cfg->ops->lib->send_tx_power)
  1394. ret = -EOPNOTSUPP;
  1395. /*
  1396. * if fail to set tx_power, restore the orig. tx power
  1397. */
  1398. if (ret)
  1399. priv->tx_power_user_lmt = prev_tx_power;
  1400. }
  1401. /*
  1402. * Even this is an async host command, the command
  1403. * will always report success from uCode
  1404. * So once driver can placing the command into the queue
  1405. * successfully, driver can use priv->tx_power_user_lmt
  1406. * to reflect the current tx power
  1407. */
  1408. return ret;
  1409. }
  1410. EXPORT_SYMBOL(iwl_set_tx_power);
  1411. #define ICT_COUNT (PAGE_SIZE/sizeof(u32))
  1412. /* Free dram table */
  1413. void iwl_free_isr_ict(struct iwl_priv *priv)
  1414. {
  1415. if (priv->ict_tbl_vir) {
  1416. pci_free_consistent(priv->pci_dev, (sizeof(u32) * ICT_COUNT) +
  1417. PAGE_SIZE, priv->ict_tbl_vir,
  1418. priv->ict_tbl_dma);
  1419. priv->ict_tbl_vir = NULL;
  1420. }
  1421. }
  1422. EXPORT_SYMBOL(iwl_free_isr_ict);
  1423. /* allocate dram shared table it is a PAGE_SIZE aligned
  1424. * also reset all data related to ICT table interrupt.
  1425. */
  1426. int iwl_alloc_isr_ict(struct iwl_priv *priv)
  1427. {
  1428. if (priv->cfg->use_isr_legacy)
  1429. return 0;
  1430. /* allocate shrared data table */
  1431. priv->ict_tbl_vir = pci_alloc_consistent(priv->pci_dev, (sizeof(u32) *
  1432. ICT_COUNT) + PAGE_SIZE,
  1433. &priv->ict_tbl_dma);
  1434. if (!priv->ict_tbl_vir)
  1435. return -ENOMEM;
  1436. /* align table to PAGE_SIZE boundry */
  1437. priv->aligned_ict_tbl_dma = ALIGN(priv->ict_tbl_dma, PAGE_SIZE);
  1438. IWL_DEBUG_ISR(priv, "ict dma addr %Lx dma aligned %Lx diff %d\n",
  1439. (unsigned long long)priv->ict_tbl_dma,
  1440. (unsigned long long)priv->aligned_ict_tbl_dma,
  1441. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1442. priv->ict_tbl = priv->ict_tbl_vir +
  1443. (priv->aligned_ict_tbl_dma - priv->ict_tbl_dma);
  1444. IWL_DEBUG_ISR(priv, "ict vir addr %p vir aligned %p diff %d\n",
  1445. priv->ict_tbl, priv->ict_tbl_vir,
  1446. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1447. /* reset table and index to all 0 */
  1448. memset(priv->ict_tbl_vir,0, (sizeof(u32) * ICT_COUNT) + PAGE_SIZE);
  1449. priv->ict_index = 0;
  1450. /* add periodic RX interrupt */
  1451. priv->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
  1452. return 0;
  1453. }
  1454. EXPORT_SYMBOL(iwl_alloc_isr_ict);
  1455. /* Device is going up inform it about using ICT interrupt table,
  1456. * also we need to tell the driver to start using ICT interrupt.
  1457. */
  1458. int iwl_reset_ict(struct iwl_priv *priv)
  1459. {
  1460. u32 val;
  1461. unsigned long flags;
  1462. if (!priv->ict_tbl_vir)
  1463. return 0;
  1464. spin_lock_irqsave(&priv->lock, flags);
  1465. iwl_disable_interrupts(priv);
  1466. memset(&priv->ict_tbl[0], 0, sizeof(u32) * ICT_COUNT);
  1467. val = priv->aligned_ict_tbl_dma >> PAGE_SHIFT;
  1468. val |= CSR_DRAM_INT_TBL_ENABLE;
  1469. val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
  1470. IWL_DEBUG_ISR(priv, "CSR_DRAM_INT_TBL_REG =0x%X "
  1471. "aligned dma address %Lx\n",
  1472. val, (unsigned long long)priv->aligned_ict_tbl_dma);
  1473. iwl_write32(priv, CSR_DRAM_INT_TBL_REG, val);
  1474. priv->use_ict = true;
  1475. priv->ict_index = 0;
  1476. iwl_write32(priv, CSR_INT, priv->inta_mask);
  1477. iwl_enable_interrupts(priv);
  1478. spin_unlock_irqrestore(&priv->lock, flags);
  1479. return 0;
  1480. }
  1481. EXPORT_SYMBOL(iwl_reset_ict);
  1482. /* Device is going down disable ict interrupt usage */
  1483. void iwl_disable_ict(struct iwl_priv *priv)
  1484. {
  1485. unsigned long flags;
  1486. spin_lock_irqsave(&priv->lock, flags);
  1487. priv->use_ict = false;
  1488. spin_unlock_irqrestore(&priv->lock, flags);
  1489. }
  1490. EXPORT_SYMBOL(iwl_disable_ict);
  1491. /* interrupt handler using ict table, with this interrupt driver will
  1492. * stop using INTA register to get device's interrupt, reading this register
  1493. * is expensive, device will write interrupts in ICT dram table, increment
  1494. * index then will fire interrupt to driver, driver will OR all ICT table
  1495. * entries from current index up to table entry with 0 value. the result is
  1496. * the interrupt we need to service, driver will set the entries back to 0 and
  1497. * set index.
  1498. */
  1499. irqreturn_t iwl_isr_ict(int irq, void *data)
  1500. {
  1501. struct iwl_priv *priv = data;
  1502. u32 inta, inta_mask;
  1503. u32 val = 0;
  1504. if (!priv)
  1505. return IRQ_NONE;
  1506. /* dram interrupt table not set yet,
  1507. * use legacy interrupt.
  1508. */
  1509. if (!priv->use_ict)
  1510. return iwl_isr(irq, data);
  1511. spin_lock(&priv->lock);
  1512. /* Disable (but don't clear!) interrupts here to avoid
  1513. * back-to-back ISRs and sporadic interrupts from our NIC.
  1514. * If we have something to service, the tasklet will re-enable ints.
  1515. * If we *don't* have something, we'll re-enable before leaving here.
  1516. */
  1517. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1518. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1519. /* Ignore interrupt if there's nothing in NIC to service.
  1520. * This may be due to IRQ shared with another device,
  1521. * or due to sporadic interrupts thrown from our NIC. */
  1522. if (!priv->ict_tbl[priv->ict_index]) {
  1523. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1524. goto none;
  1525. }
  1526. /* read all entries that not 0 start with ict_index */
  1527. while (priv->ict_tbl[priv->ict_index]) {
  1528. val |= le32_to_cpu(priv->ict_tbl[priv->ict_index]);
  1529. IWL_DEBUG_ISR(priv, "ICT index %d value 0x%08X\n",
  1530. priv->ict_index,
  1531. le32_to_cpu(priv->ict_tbl[priv->ict_index]));
  1532. priv->ict_tbl[priv->ict_index] = 0;
  1533. priv->ict_index = iwl_queue_inc_wrap(priv->ict_index,
  1534. ICT_COUNT);
  1535. }
  1536. /* We should not get this value, just ignore it. */
  1537. if (val == 0xffffffff)
  1538. val = 0;
  1539. inta = (0xff & val) | ((0xff00 & val) << 16);
  1540. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
  1541. inta, inta_mask, val);
  1542. inta &= priv->inta_mask;
  1543. priv->inta |= inta;
  1544. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1545. if (likely(inta))
  1546. tasklet_schedule(&priv->irq_tasklet);
  1547. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta) {
  1548. /* Allow interrupt if was disabled by this handler and
  1549. * no tasklet was schedules, We should not enable interrupt,
  1550. * tasklet will enable it.
  1551. */
  1552. iwl_enable_interrupts(priv);
  1553. }
  1554. spin_unlock(&priv->lock);
  1555. return IRQ_HANDLED;
  1556. none:
  1557. /* re-enable interrupts here since we don't have anything to service.
  1558. * only Re-enable if disabled by irq.
  1559. */
  1560. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1561. iwl_enable_interrupts(priv);
  1562. spin_unlock(&priv->lock);
  1563. return IRQ_NONE;
  1564. }
  1565. EXPORT_SYMBOL(iwl_isr_ict);
  1566. static irqreturn_t iwl_isr(int irq, void *data)
  1567. {
  1568. struct iwl_priv *priv = data;
  1569. u32 inta, inta_mask;
  1570. #ifdef CONFIG_IWLWIFI_DEBUG
  1571. u32 inta_fh;
  1572. #endif
  1573. if (!priv)
  1574. return IRQ_NONE;
  1575. spin_lock(&priv->lock);
  1576. /* Disable (but don't clear!) interrupts here to avoid
  1577. * back-to-back ISRs and sporadic interrupts from our NIC.
  1578. * If we have something to service, the tasklet will re-enable ints.
  1579. * If we *don't* have something, we'll re-enable before leaving here. */
  1580. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1581. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1582. /* Discover which interrupts are active/pending */
  1583. inta = iwl_read32(priv, CSR_INT);
  1584. /* Ignore interrupt if there's nothing in NIC to service.
  1585. * This may be due to IRQ shared with another device,
  1586. * or due to sporadic interrupts thrown from our NIC. */
  1587. if (!inta) {
  1588. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1589. goto none;
  1590. }
  1591. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1592. /* Hardware disappeared. It might have already raised
  1593. * an interrupt */
  1594. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1595. goto unplugged;
  1596. }
  1597. #ifdef CONFIG_IWLWIFI_DEBUG
  1598. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1599. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1600. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, "
  1601. "fh 0x%08x\n", inta, inta_mask, inta_fh);
  1602. }
  1603. #endif
  1604. priv->inta |= inta;
  1605. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1606. if (likely(inta))
  1607. tasklet_schedule(&priv->irq_tasklet);
  1608. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1609. iwl_enable_interrupts(priv);
  1610. unplugged:
  1611. spin_unlock(&priv->lock);
  1612. return IRQ_HANDLED;
  1613. none:
  1614. /* re-enable interrupts here since we don't have anything to service. */
  1615. /* only Re-enable if diabled by irq and no schedules tasklet. */
  1616. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1617. iwl_enable_interrupts(priv);
  1618. spin_unlock(&priv->lock);
  1619. return IRQ_NONE;
  1620. }
  1621. irqreturn_t iwl_isr_legacy(int irq, void *data)
  1622. {
  1623. struct iwl_priv *priv = data;
  1624. u32 inta, inta_mask;
  1625. u32 inta_fh;
  1626. if (!priv)
  1627. return IRQ_NONE;
  1628. spin_lock(&priv->lock);
  1629. /* Disable (but don't clear!) interrupts here to avoid
  1630. * back-to-back ISRs and sporadic interrupts from our NIC.
  1631. * If we have something to service, the tasklet will re-enable ints.
  1632. * If we *don't* have something, we'll re-enable before leaving here. */
  1633. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1634. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1635. /* Discover which interrupts are active/pending */
  1636. inta = iwl_read32(priv, CSR_INT);
  1637. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1638. /* Ignore interrupt if there's nothing in NIC to service.
  1639. * This may be due to IRQ shared with another device,
  1640. * or due to sporadic interrupts thrown from our NIC. */
  1641. if (!inta && !inta_fh) {
  1642. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0, inta_fh == 0\n");
  1643. goto none;
  1644. }
  1645. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1646. /* Hardware disappeared. It might have already raised
  1647. * an interrupt */
  1648. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1649. goto unplugged;
  1650. }
  1651. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  1652. inta, inta_mask, inta_fh);
  1653. inta &= ~CSR_INT_BIT_SCD;
  1654. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1655. if (likely(inta || inta_fh))
  1656. tasklet_schedule(&priv->irq_tasklet);
  1657. unplugged:
  1658. spin_unlock(&priv->lock);
  1659. return IRQ_HANDLED;
  1660. none:
  1661. /* re-enable interrupts here since we don't have anything to service. */
  1662. /* only Re-enable if diabled by irq */
  1663. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1664. iwl_enable_interrupts(priv);
  1665. spin_unlock(&priv->lock);
  1666. return IRQ_NONE;
  1667. }
  1668. EXPORT_SYMBOL(iwl_isr_legacy);
  1669. int iwl_send_bt_config(struct iwl_priv *priv)
  1670. {
  1671. struct iwl_bt_cmd bt_cmd = {
  1672. .flags = BT_COEX_MODE_4W,
  1673. .lead_time = BT_LEAD_TIME_DEF,
  1674. .max_kill = BT_MAX_KILL_DEF,
  1675. .kill_ack_mask = 0,
  1676. .kill_cts_mask = 0,
  1677. };
  1678. return iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1679. sizeof(struct iwl_bt_cmd), &bt_cmd);
  1680. }
  1681. EXPORT_SYMBOL(iwl_send_bt_config);
  1682. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags, bool clear)
  1683. {
  1684. struct iwl_statistics_cmd statistics_cmd = {
  1685. .configuration_flags =
  1686. clear ? IWL_STATS_CONF_CLEAR_STATS : 0,
  1687. };
  1688. if (flags & CMD_ASYNC)
  1689. return iwl_send_cmd_pdu_async(priv, REPLY_STATISTICS_CMD,
  1690. sizeof(struct iwl_statistics_cmd),
  1691. &statistics_cmd, NULL);
  1692. else
  1693. return iwl_send_cmd_pdu(priv, REPLY_STATISTICS_CMD,
  1694. sizeof(struct iwl_statistics_cmd),
  1695. &statistics_cmd);
  1696. }
  1697. EXPORT_SYMBOL(iwl_send_statistics_request);
  1698. /**
  1699. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  1700. * using sample data 100 bytes apart. If these sample points are good,
  1701. * it's a pretty good bet that everything between them is good, too.
  1702. */
  1703. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  1704. {
  1705. u32 val;
  1706. int ret = 0;
  1707. u32 errcnt = 0;
  1708. u32 i;
  1709. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1710. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  1711. /* read data comes through single port, auto-incr addr */
  1712. /* NOTE: Use the debugless read so we don't flood kernel log
  1713. * if IWL_DL_IO is set */
  1714. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1715. i + IWL49_RTC_INST_LOWER_BOUND);
  1716. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1717. if (val != le32_to_cpu(*image)) {
  1718. ret = -EIO;
  1719. errcnt++;
  1720. if (errcnt >= 3)
  1721. break;
  1722. }
  1723. }
  1724. return ret;
  1725. }
  1726. /**
  1727. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  1728. * looking at all data.
  1729. */
  1730. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  1731. u32 len)
  1732. {
  1733. u32 val;
  1734. u32 save_len = len;
  1735. int ret = 0;
  1736. u32 errcnt;
  1737. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1738. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1739. IWL49_RTC_INST_LOWER_BOUND);
  1740. errcnt = 0;
  1741. for (; len > 0; len -= sizeof(u32), image++) {
  1742. /* read data comes through single port, auto-incr addr */
  1743. /* NOTE: Use the debugless read so we don't flood kernel log
  1744. * if IWL_DL_IO is set */
  1745. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1746. if (val != le32_to_cpu(*image)) {
  1747. IWL_ERR(priv, "uCode INST section is invalid at "
  1748. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  1749. save_len - len, val, le32_to_cpu(*image));
  1750. ret = -EIO;
  1751. errcnt++;
  1752. if (errcnt >= 20)
  1753. break;
  1754. }
  1755. }
  1756. if (!errcnt)
  1757. IWL_DEBUG_INFO(priv,
  1758. "ucode image in INSTRUCTION memory is good\n");
  1759. return ret;
  1760. }
  1761. /**
  1762. * iwl_verify_ucode - determine which instruction image is in SRAM,
  1763. * and verify its contents
  1764. */
  1765. int iwl_verify_ucode(struct iwl_priv *priv)
  1766. {
  1767. __le32 *image;
  1768. u32 len;
  1769. int ret;
  1770. /* Try bootstrap */
  1771. image = (__le32 *)priv->ucode_boot.v_addr;
  1772. len = priv->ucode_boot.len;
  1773. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1774. if (!ret) {
  1775. IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n");
  1776. return 0;
  1777. }
  1778. /* Try initialize */
  1779. image = (__le32 *)priv->ucode_init.v_addr;
  1780. len = priv->ucode_init.len;
  1781. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1782. if (!ret) {
  1783. IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n");
  1784. return 0;
  1785. }
  1786. /* Try runtime/protocol */
  1787. image = (__le32 *)priv->ucode_code.v_addr;
  1788. len = priv->ucode_code.len;
  1789. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1790. if (!ret) {
  1791. IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n");
  1792. return 0;
  1793. }
  1794. IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  1795. /* Since nothing seems to match, show first several data entries in
  1796. * instruction SRAM, so maybe visual inspection will give a clue.
  1797. * Selection of bootstrap image (vs. other images) is arbitrary. */
  1798. image = (__le32 *)priv->ucode_boot.v_addr;
  1799. len = priv->ucode_boot.len;
  1800. ret = iwl_verify_inst_full(priv, image, len);
  1801. return ret;
  1802. }
  1803. EXPORT_SYMBOL(iwl_verify_ucode);
  1804. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1805. {
  1806. struct iwl_ct_kill_config cmd;
  1807. struct iwl_ct_kill_throttling_config adv_cmd;
  1808. unsigned long flags;
  1809. int ret = 0;
  1810. spin_lock_irqsave(&priv->lock, flags);
  1811. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1812. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1813. spin_unlock_irqrestore(&priv->lock, flags);
  1814. priv->thermal_throttle.ct_kill_toggle = false;
  1815. if (priv->cfg->support_ct_kill_exit) {
  1816. adv_cmd.critical_temperature_enter =
  1817. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1818. adv_cmd.critical_temperature_exit =
  1819. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  1820. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1821. sizeof(adv_cmd), &adv_cmd);
  1822. if (ret)
  1823. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1824. else
  1825. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1826. "succeeded, "
  1827. "critical temperature enter is %d,"
  1828. "exit is %d\n",
  1829. priv->hw_params.ct_kill_threshold,
  1830. priv->hw_params.ct_kill_exit_threshold);
  1831. } else {
  1832. cmd.critical_temperature_R =
  1833. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1834. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1835. sizeof(cmd), &cmd);
  1836. if (ret)
  1837. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1838. else
  1839. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1840. "succeeded, "
  1841. "critical temperature is %d\n",
  1842. priv->hw_params.ct_kill_threshold);
  1843. }
  1844. }
  1845. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1846. /*
  1847. * CARD_STATE_CMD
  1848. *
  1849. * Use: Sets the device's internal card state to enable, disable, or halt
  1850. *
  1851. * When in the 'enable' state the card operates as normal.
  1852. * When in the 'disable' state, the card enters into a low power mode.
  1853. * When in the 'halt' state, the card is shut down and must be fully
  1854. * restarted to come back on.
  1855. */
  1856. int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1857. {
  1858. struct iwl_host_cmd cmd = {
  1859. .id = REPLY_CARD_STATE_CMD,
  1860. .len = sizeof(u32),
  1861. .data = &flags,
  1862. .flags = meta_flag,
  1863. };
  1864. return iwl_send_cmd(priv, &cmd);
  1865. }
  1866. void iwl_rx_pm_sleep_notif(struct iwl_priv *priv,
  1867. struct iwl_rx_mem_buffer *rxb)
  1868. {
  1869. #ifdef CONFIG_IWLWIFI_DEBUG
  1870. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1871. struct iwl_sleep_notification *sleep = &(pkt->u.sleep_notif);
  1872. IWL_DEBUG_RX(priv, "sleep mode: %d, src: %d\n",
  1873. sleep->pm_sleep_mode, sleep->pm_wakeup_src);
  1874. #endif
  1875. }
  1876. EXPORT_SYMBOL(iwl_rx_pm_sleep_notif);
  1877. void iwl_rx_pm_debug_statistics_notif(struct iwl_priv *priv,
  1878. struct iwl_rx_mem_buffer *rxb)
  1879. {
  1880. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1881. u32 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  1882. IWL_DEBUG_RADIO(priv, "Dumping %d bytes of unhandled "
  1883. "notification for %s:\n", len,
  1884. get_cmd_string(pkt->hdr.cmd));
  1885. iwl_print_hex_dump(priv, IWL_DL_RADIO, pkt->u.raw, len);
  1886. }
  1887. EXPORT_SYMBOL(iwl_rx_pm_debug_statistics_notif);
  1888. void iwl_rx_reply_error(struct iwl_priv *priv,
  1889. struct iwl_rx_mem_buffer *rxb)
  1890. {
  1891. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1892. IWL_ERR(priv, "Error Reply type 0x%08X cmd %s (0x%02X) "
  1893. "seq 0x%04X ser 0x%08X\n",
  1894. le32_to_cpu(pkt->u.err_resp.error_type),
  1895. get_cmd_string(pkt->u.err_resp.cmd_id),
  1896. pkt->u.err_resp.cmd_id,
  1897. le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
  1898. le32_to_cpu(pkt->u.err_resp.error_info));
  1899. }
  1900. EXPORT_SYMBOL(iwl_rx_reply_error);
  1901. void iwl_clear_isr_stats(struct iwl_priv *priv)
  1902. {
  1903. memset(&priv->isr_stats, 0, sizeof(priv->isr_stats));
  1904. }
  1905. int iwl_mac_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1906. const struct ieee80211_tx_queue_params *params)
  1907. {
  1908. struct iwl_priv *priv = hw->priv;
  1909. unsigned long flags;
  1910. int q;
  1911. IWL_DEBUG_MAC80211(priv, "enter\n");
  1912. if (!iwl_is_ready_rf(priv)) {
  1913. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  1914. return -EIO;
  1915. }
  1916. if (queue >= AC_NUM) {
  1917. IWL_DEBUG_MAC80211(priv, "leave - queue >= AC_NUM %d\n", queue);
  1918. return 0;
  1919. }
  1920. q = AC_NUM - 1 - queue;
  1921. spin_lock_irqsave(&priv->lock, flags);
  1922. priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
  1923. priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
  1924. priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  1925. priv->qos_data.def_qos_parm.ac[q].edca_txop =
  1926. cpu_to_le16((params->txop * 32));
  1927. priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  1928. priv->qos_data.qos_active = 1;
  1929. if (priv->iw_mode == NL80211_IFTYPE_AP)
  1930. iwl_activate_qos(priv, 1);
  1931. else if (priv->assoc_id && iwl_is_associated(priv))
  1932. iwl_activate_qos(priv, 0);
  1933. spin_unlock_irqrestore(&priv->lock, flags);
  1934. IWL_DEBUG_MAC80211(priv, "leave\n");
  1935. return 0;
  1936. }
  1937. EXPORT_SYMBOL(iwl_mac_conf_tx);
  1938. static void iwl_ht_conf(struct iwl_priv *priv,
  1939. struct ieee80211_bss_conf *bss_conf)
  1940. {
  1941. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  1942. struct ieee80211_sta *sta;
  1943. IWL_DEBUG_MAC80211(priv, "enter: \n");
  1944. if (!ht_conf->is_ht)
  1945. return;
  1946. ht_conf->ht_protection =
  1947. bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_PROTECTION;
  1948. ht_conf->non_GF_STA_present =
  1949. !!(bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1950. ht_conf->single_chain_sufficient = false;
  1951. switch (priv->iw_mode) {
  1952. case NL80211_IFTYPE_STATION:
  1953. rcu_read_lock();
  1954. sta = ieee80211_find_sta(priv->vif, priv->bssid);
  1955. if (sta) {
  1956. struct ieee80211_sta_ht_cap *ht_cap = &sta->ht_cap;
  1957. int maxstreams;
  1958. maxstreams = (ht_cap->mcs.tx_params &
  1959. IEEE80211_HT_MCS_TX_MAX_STREAMS_MASK)
  1960. >> IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  1961. maxstreams += 1;
  1962. if ((ht_cap->mcs.rx_mask[1] == 0) &&
  1963. (ht_cap->mcs.rx_mask[2] == 0))
  1964. ht_conf->single_chain_sufficient = true;
  1965. if (maxstreams <= 1)
  1966. ht_conf->single_chain_sufficient = true;
  1967. } else {
  1968. /*
  1969. * If at all, this can only happen through a race
  1970. * when the AP disconnects us while we're still
  1971. * setting up the connection, in that case mac80211
  1972. * will soon tell us about that.
  1973. */
  1974. ht_conf->single_chain_sufficient = true;
  1975. }
  1976. rcu_read_unlock();
  1977. break;
  1978. case NL80211_IFTYPE_ADHOC:
  1979. ht_conf->single_chain_sufficient = true;
  1980. break;
  1981. default:
  1982. break;
  1983. }
  1984. IWL_DEBUG_MAC80211(priv, "leave\n");
  1985. }
  1986. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  1987. void iwl_bss_info_changed(struct ieee80211_hw *hw,
  1988. struct ieee80211_vif *vif,
  1989. struct ieee80211_bss_conf *bss_conf,
  1990. u32 changes)
  1991. {
  1992. struct iwl_priv *priv = hw->priv;
  1993. int ret;
  1994. IWL_DEBUG_MAC80211(priv, "changes = 0x%X\n", changes);
  1995. if (!iwl_is_alive(priv))
  1996. return;
  1997. mutex_lock(&priv->mutex);
  1998. if (changes & BSS_CHANGED_BEACON &&
  1999. priv->iw_mode == NL80211_IFTYPE_AP) {
  2000. dev_kfree_skb(priv->ibss_beacon);
  2001. priv->ibss_beacon = ieee80211_beacon_get(hw, vif);
  2002. }
  2003. if (changes & BSS_CHANGED_BEACON_INT) {
  2004. priv->beacon_int = bss_conf->beacon_int;
  2005. /* TODO: in AP mode, do something to make this take effect */
  2006. }
  2007. if (changes & BSS_CHANGED_BSSID) {
  2008. IWL_DEBUG_MAC80211(priv, "BSSID %pM\n", bss_conf->bssid);
  2009. /*
  2010. * If there is currently a HW scan going on in the
  2011. * background then we need to cancel it else the RXON
  2012. * below/in post_associate will fail.
  2013. */
  2014. if (iwl_scan_cancel_timeout(priv, 100)) {
  2015. IWL_WARN(priv, "Aborted scan still in progress after 100ms\n");
  2016. IWL_DEBUG_MAC80211(priv, "leaving - scan abort failed.\n");
  2017. mutex_unlock(&priv->mutex);
  2018. return;
  2019. }
  2020. /* mac80211 only sets assoc when in STATION mode */
  2021. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  2022. bss_conf->assoc) {
  2023. memcpy(priv->staging_rxon.bssid_addr,
  2024. bss_conf->bssid, ETH_ALEN);
  2025. /* currently needed in a few places */
  2026. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2027. } else {
  2028. priv->staging_rxon.filter_flags &=
  2029. ~RXON_FILTER_ASSOC_MSK;
  2030. }
  2031. }
  2032. /*
  2033. * This needs to be after setting the BSSID in case
  2034. * mac80211 decides to do both changes at once because
  2035. * it will invoke post_associate.
  2036. */
  2037. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2038. changes & BSS_CHANGED_BEACON) {
  2039. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2040. if (beacon)
  2041. iwl_mac_beacon_update(hw, beacon);
  2042. }
  2043. if (changes & BSS_CHANGED_ERP_PREAMBLE) {
  2044. IWL_DEBUG_MAC80211(priv, "ERP_PREAMBLE %d\n",
  2045. bss_conf->use_short_preamble);
  2046. if (bss_conf->use_short_preamble)
  2047. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2048. else
  2049. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2050. }
  2051. if (changes & BSS_CHANGED_ERP_CTS_PROT) {
  2052. IWL_DEBUG_MAC80211(priv, "ERP_CTS %d\n", bss_conf->use_cts_prot);
  2053. if (bss_conf->use_cts_prot && (priv->band != IEEE80211_BAND_5GHZ))
  2054. priv->staging_rxon.flags |= RXON_FLG_TGG_PROTECT_MSK;
  2055. else
  2056. priv->staging_rxon.flags &= ~RXON_FLG_TGG_PROTECT_MSK;
  2057. }
  2058. if (changes & BSS_CHANGED_BASIC_RATES) {
  2059. /* XXX use this information
  2060. *
  2061. * To do that, remove code from iwl_set_rate() and put something
  2062. * like this here:
  2063. *
  2064. if (A-band)
  2065. priv->staging_rxon.ofdm_basic_rates =
  2066. bss_conf->basic_rates;
  2067. else
  2068. priv->staging_rxon.ofdm_basic_rates =
  2069. bss_conf->basic_rates >> 4;
  2070. priv->staging_rxon.cck_basic_rates =
  2071. bss_conf->basic_rates & 0xF;
  2072. */
  2073. }
  2074. if (changes & BSS_CHANGED_HT) {
  2075. iwl_ht_conf(priv, bss_conf);
  2076. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2077. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2078. }
  2079. if (changes & BSS_CHANGED_ASSOC) {
  2080. IWL_DEBUG_MAC80211(priv, "ASSOC %d\n", bss_conf->assoc);
  2081. if (bss_conf->assoc) {
  2082. priv->assoc_id = bss_conf->aid;
  2083. priv->beacon_int = bss_conf->beacon_int;
  2084. priv->timestamp = bss_conf->timestamp;
  2085. priv->assoc_capability = bss_conf->assoc_capability;
  2086. iwl_led_associate(priv);
  2087. /*
  2088. * We have just associated, don't start scan too early
  2089. * leave time for EAPOL exchange to complete.
  2090. *
  2091. * XXX: do this in mac80211
  2092. */
  2093. priv->next_scan_jiffies = jiffies +
  2094. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  2095. if (!iwl_is_rfkill(priv))
  2096. priv->cfg->ops->lib->post_associate(priv);
  2097. } else {
  2098. priv->assoc_id = 0;
  2099. iwl_led_disassociate(priv);
  2100. /*
  2101. * inform the ucode that there is no longer an
  2102. * association and that no more packets should be
  2103. * send
  2104. */
  2105. priv->staging_rxon.filter_flags &=
  2106. ~RXON_FILTER_ASSOC_MSK;
  2107. priv->staging_rxon.assoc_id = 0;
  2108. iwlcore_commit_rxon(priv);
  2109. }
  2110. }
  2111. if (changes && iwl_is_associated(priv) && priv->assoc_id) {
  2112. IWL_DEBUG_MAC80211(priv, "Changes (%#x) while associated\n",
  2113. changes);
  2114. ret = iwl_send_rxon_assoc(priv);
  2115. if (!ret) {
  2116. /* Sync active_rxon with latest change. */
  2117. memcpy((void *)&priv->active_rxon,
  2118. &priv->staging_rxon,
  2119. sizeof(struct iwl_rxon_cmd));
  2120. }
  2121. }
  2122. if ((changes & BSS_CHANGED_BEACON_ENABLED) &&
  2123. vif->bss_conf.enable_beacon) {
  2124. memcpy(priv->staging_rxon.bssid_addr,
  2125. bss_conf->bssid, ETH_ALEN);
  2126. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2127. iwlcore_config_ap(priv);
  2128. }
  2129. mutex_unlock(&priv->mutex);
  2130. IWL_DEBUG_MAC80211(priv, "leave\n");
  2131. }
  2132. EXPORT_SYMBOL(iwl_bss_info_changed);
  2133. int iwl_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2134. {
  2135. struct iwl_priv *priv = hw->priv;
  2136. unsigned long flags;
  2137. __le64 timestamp;
  2138. IWL_DEBUG_MAC80211(priv, "enter\n");
  2139. if (!iwl_is_ready_rf(priv)) {
  2140. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2141. return -EIO;
  2142. }
  2143. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2144. IWL_DEBUG_MAC80211(priv, "leave - not IBSS\n");
  2145. return -EIO;
  2146. }
  2147. spin_lock_irqsave(&priv->lock, flags);
  2148. if (priv->ibss_beacon)
  2149. dev_kfree_skb(priv->ibss_beacon);
  2150. priv->ibss_beacon = skb;
  2151. priv->assoc_id = 0;
  2152. timestamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
  2153. priv->timestamp = le64_to_cpu(timestamp);
  2154. IWL_DEBUG_MAC80211(priv, "leave\n");
  2155. spin_unlock_irqrestore(&priv->lock, flags);
  2156. iwl_reset_qos(priv);
  2157. priv->cfg->ops->lib->post_associate(priv);
  2158. return 0;
  2159. }
  2160. EXPORT_SYMBOL(iwl_mac_beacon_update);
  2161. int iwl_set_mode(struct iwl_priv *priv, int mode)
  2162. {
  2163. if (mode == NL80211_IFTYPE_ADHOC) {
  2164. const struct iwl_channel_info *ch_info;
  2165. ch_info = iwl_get_channel_info(priv,
  2166. priv->band,
  2167. le16_to_cpu(priv->staging_rxon.channel));
  2168. if (!ch_info || !is_channel_ibss(ch_info)) {
  2169. IWL_ERR(priv, "channel %d not IBSS channel\n",
  2170. le16_to_cpu(priv->staging_rxon.channel));
  2171. return -EINVAL;
  2172. }
  2173. }
  2174. iwl_connection_init_rx_config(priv, mode);
  2175. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2176. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2177. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  2178. iwl_clear_stations_table(priv);
  2179. /* dont commit rxon if rf-kill is on*/
  2180. if (!iwl_is_ready_rf(priv))
  2181. return -EAGAIN;
  2182. iwlcore_commit_rxon(priv);
  2183. return 0;
  2184. }
  2185. EXPORT_SYMBOL(iwl_set_mode);
  2186. int iwl_mac_add_interface(struct ieee80211_hw *hw,
  2187. struct ieee80211_if_init_conf *conf)
  2188. {
  2189. struct iwl_priv *priv = hw->priv;
  2190. unsigned long flags;
  2191. IWL_DEBUG_MAC80211(priv, "enter: type %d\n", conf->type);
  2192. if (priv->vif) {
  2193. IWL_DEBUG_MAC80211(priv, "leave - vif != NULL\n");
  2194. return -EOPNOTSUPP;
  2195. }
  2196. spin_lock_irqsave(&priv->lock, flags);
  2197. priv->vif = conf->vif;
  2198. priv->iw_mode = conf->type;
  2199. spin_unlock_irqrestore(&priv->lock, flags);
  2200. mutex_lock(&priv->mutex);
  2201. if (conf->mac_addr) {
  2202. IWL_DEBUG_MAC80211(priv, "Set %pM\n", conf->mac_addr);
  2203. memcpy(priv->mac_addr, conf->mac_addr, ETH_ALEN);
  2204. }
  2205. if (iwl_set_mode(priv, conf->type) == -EAGAIN)
  2206. /* we are not ready, will run again when ready */
  2207. set_bit(STATUS_MODE_PENDING, &priv->status);
  2208. mutex_unlock(&priv->mutex);
  2209. IWL_DEBUG_MAC80211(priv, "leave\n");
  2210. return 0;
  2211. }
  2212. EXPORT_SYMBOL(iwl_mac_add_interface);
  2213. void iwl_mac_remove_interface(struct ieee80211_hw *hw,
  2214. struct ieee80211_if_init_conf *conf)
  2215. {
  2216. struct iwl_priv *priv = hw->priv;
  2217. IWL_DEBUG_MAC80211(priv, "enter\n");
  2218. mutex_lock(&priv->mutex);
  2219. if (iwl_is_ready_rf(priv)) {
  2220. iwl_scan_cancel_timeout(priv, 100);
  2221. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2222. iwlcore_commit_rxon(priv);
  2223. }
  2224. if (priv->vif == conf->vif) {
  2225. priv->vif = NULL;
  2226. memset(priv->bssid, 0, ETH_ALEN);
  2227. }
  2228. mutex_unlock(&priv->mutex);
  2229. IWL_DEBUG_MAC80211(priv, "leave\n");
  2230. }
  2231. EXPORT_SYMBOL(iwl_mac_remove_interface);
  2232. /**
  2233. * iwl_mac_config - mac80211 config callback
  2234. *
  2235. * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
  2236. * be set inappropriately and the driver currently sets the hardware up to
  2237. * use it whenever needed.
  2238. */
  2239. int iwl_mac_config(struct ieee80211_hw *hw, u32 changed)
  2240. {
  2241. struct iwl_priv *priv = hw->priv;
  2242. const struct iwl_channel_info *ch_info;
  2243. struct ieee80211_conf *conf = &hw->conf;
  2244. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2245. unsigned long flags = 0;
  2246. int ret = 0;
  2247. u16 ch;
  2248. int scan_active = 0;
  2249. mutex_lock(&priv->mutex);
  2250. IWL_DEBUG_MAC80211(priv, "enter to channel %d changed 0x%X\n",
  2251. conf->channel->hw_value, changed);
  2252. if (unlikely(!priv->cfg->mod_params->disable_hw_scan &&
  2253. test_bit(STATUS_SCANNING, &priv->status))) {
  2254. scan_active = 1;
  2255. IWL_DEBUG_MAC80211(priv, "leave - scanning\n");
  2256. }
  2257. /* during scanning mac80211 will delay channel setting until
  2258. * scan finish with changed = 0
  2259. */
  2260. if (!changed || (changed & IEEE80211_CONF_CHANGE_CHANNEL)) {
  2261. if (scan_active)
  2262. goto set_ch_out;
  2263. ch = ieee80211_frequency_to_channel(conf->channel->center_freq);
  2264. ch_info = iwl_get_channel_info(priv, conf->channel->band, ch);
  2265. if (!is_channel_valid(ch_info)) {
  2266. IWL_DEBUG_MAC80211(priv, "leave - invalid channel\n");
  2267. ret = -EINVAL;
  2268. goto set_ch_out;
  2269. }
  2270. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2271. !is_channel_ibss(ch_info)) {
  2272. IWL_ERR(priv, "channel %d in band %d not "
  2273. "IBSS channel\n",
  2274. conf->channel->hw_value, conf->channel->band);
  2275. ret = -EINVAL;
  2276. goto set_ch_out;
  2277. }
  2278. spin_lock_irqsave(&priv->lock, flags);
  2279. /* Configure HT40 channels */
  2280. ht_conf->is_ht = conf_is_ht(conf);
  2281. if (ht_conf->is_ht) {
  2282. if (conf_is_ht40_minus(conf)) {
  2283. ht_conf->extension_chan_offset =
  2284. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2285. ht_conf->is_40mhz = true;
  2286. } else if (conf_is_ht40_plus(conf)) {
  2287. ht_conf->extension_chan_offset =
  2288. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2289. ht_conf->is_40mhz = true;
  2290. } else {
  2291. ht_conf->extension_chan_offset =
  2292. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2293. ht_conf->is_40mhz = false;
  2294. }
  2295. } else
  2296. ht_conf->is_40mhz = false;
  2297. /* Default to no protection. Protection mode will later be set
  2298. * from BSS config in iwl_ht_conf */
  2299. ht_conf->ht_protection = IEEE80211_HT_OP_MODE_PROTECTION_NONE;
  2300. /* if we are switching from ht to 2.4 clear flags
  2301. * from any ht related info since 2.4 does not
  2302. * support ht */
  2303. if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
  2304. priv->staging_rxon.flags = 0;
  2305. iwl_set_rxon_channel(priv, conf->channel);
  2306. iwl_set_flags_for_band(priv, conf->channel->band);
  2307. spin_unlock_irqrestore(&priv->lock, flags);
  2308. if (iwl_is_associated(priv) &&
  2309. (le16_to_cpu(priv->active_rxon.channel) != ch) &&
  2310. priv->cfg->ops->lib->set_channel_switch) {
  2311. iwl_set_rate(priv);
  2312. /*
  2313. * at this point, staging_rxon has the
  2314. * configuration for channel switch
  2315. */
  2316. ret = priv->cfg->ops->lib->set_channel_switch(priv,
  2317. ch);
  2318. if (!ret) {
  2319. iwl_print_rx_config_cmd(priv);
  2320. goto out;
  2321. }
  2322. priv->switch_rxon.switch_in_progress = false;
  2323. }
  2324. set_ch_out:
  2325. /* The list of supported rates and rate mask can be different
  2326. * for each band; since the band may have changed, reset
  2327. * the rate mask to what mac80211 lists */
  2328. iwl_set_rate(priv);
  2329. }
  2330. if (changed & (IEEE80211_CONF_CHANGE_PS |
  2331. IEEE80211_CONF_CHANGE_IDLE)) {
  2332. ret = iwl_power_update_mode(priv, false);
  2333. if (ret)
  2334. IWL_DEBUG_MAC80211(priv, "Error setting sleep level\n");
  2335. }
  2336. if (changed & IEEE80211_CONF_CHANGE_POWER) {
  2337. IWL_DEBUG_MAC80211(priv, "TX Power old=%d new=%d\n",
  2338. priv->tx_power_user_lmt, conf->power_level);
  2339. iwl_set_tx_power(priv, conf->power_level, false);
  2340. }
  2341. /* call to ensure that 4965 rx_chain is set properly in monitor mode */
  2342. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2343. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2344. if (!iwl_is_ready(priv)) {
  2345. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2346. goto out;
  2347. }
  2348. if (scan_active)
  2349. goto out;
  2350. if (memcmp(&priv->active_rxon,
  2351. &priv->staging_rxon, sizeof(priv->staging_rxon)))
  2352. iwlcore_commit_rxon(priv);
  2353. else
  2354. IWL_DEBUG_INFO(priv, "Not re-sending same RXON configuration.\n");
  2355. out:
  2356. IWL_DEBUG_MAC80211(priv, "leave\n");
  2357. mutex_unlock(&priv->mutex);
  2358. return ret;
  2359. }
  2360. EXPORT_SYMBOL(iwl_mac_config);
  2361. int iwl_mac_get_tx_stats(struct ieee80211_hw *hw,
  2362. struct ieee80211_tx_queue_stats *stats)
  2363. {
  2364. struct iwl_priv *priv = hw->priv;
  2365. int i, avail;
  2366. struct iwl_tx_queue *txq;
  2367. struct iwl_queue *q;
  2368. unsigned long flags;
  2369. IWL_DEBUG_MAC80211(priv, "enter\n");
  2370. if (!iwl_is_ready_rf(priv)) {
  2371. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2372. return -EIO;
  2373. }
  2374. spin_lock_irqsave(&priv->lock, flags);
  2375. for (i = 0; i < AC_NUM; i++) {
  2376. txq = &priv->txq[i];
  2377. q = &txq->q;
  2378. avail = iwl_queue_space(q);
  2379. stats[i].len = q->n_window - avail;
  2380. stats[i].limit = q->n_window - q->high_mark;
  2381. stats[i].count = q->n_window;
  2382. }
  2383. spin_unlock_irqrestore(&priv->lock, flags);
  2384. IWL_DEBUG_MAC80211(priv, "leave\n");
  2385. return 0;
  2386. }
  2387. EXPORT_SYMBOL(iwl_mac_get_tx_stats);
  2388. void iwl_mac_reset_tsf(struct ieee80211_hw *hw)
  2389. {
  2390. struct iwl_priv *priv = hw->priv;
  2391. unsigned long flags;
  2392. mutex_lock(&priv->mutex);
  2393. IWL_DEBUG_MAC80211(priv, "enter\n");
  2394. spin_lock_irqsave(&priv->lock, flags);
  2395. memset(&priv->current_ht_config, 0, sizeof(struct iwl_ht_config));
  2396. spin_unlock_irqrestore(&priv->lock, flags);
  2397. iwl_reset_qos(priv);
  2398. spin_lock_irqsave(&priv->lock, flags);
  2399. priv->assoc_id = 0;
  2400. priv->assoc_capability = 0;
  2401. priv->assoc_station_added = 0;
  2402. /* new association get rid of ibss beacon skb */
  2403. if (priv->ibss_beacon)
  2404. dev_kfree_skb(priv->ibss_beacon);
  2405. priv->ibss_beacon = NULL;
  2406. priv->beacon_int = priv->vif->bss_conf.beacon_int;
  2407. priv->timestamp = 0;
  2408. if ((priv->iw_mode == NL80211_IFTYPE_STATION))
  2409. priv->beacon_int = 0;
  2410. spin_unlock_irqrestore(&priv->lock, flags);
  2411. if (!iwl_is_ready_rf(priv)) {
  2412. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2413. mutex_unlock(&priv->mutex);
  2414. return;
  2415. }
  2416. /* we are restarting association process
  2417. * clear RXON_FILTER_ASSOC_MSK bit
  2418. */
  2419. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  2420. iwl_scan_cancel_timeout(priv, 100);
  2421. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2422. iwlcore_commit_rxon(priv);
  2423. }
  2424. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2425. IWL_DEBUG_MAC80211(priv, "leave - not in IBSS\n");
  2426. mutex_unlock(&priv->mutex);
  2427. return;
  2428. }
  2429. iwl_set_rate(priv);
  2430. mutex_unlock(&priv->mutex);
  2431. IWL_DEBUG_MAC80211(priv, "leave\n");
  2432. }
  2433. EXPORT_SYMBOL(iwl_mac_reset_tsf);
  2434. int iwl_alloc_txq_mem(struct iwl_priv *priv)
  2435. {
  2436. if (!priv->txq)
  2437. priv->txq = kzalloc(
  2438. sizeof(struct iwl_tx_queue) * priv->cfg->num_of_queues,
  2439. GFP_KERNEL);
  2440. if (!priv->txq) {
  2441. IWL_ERR(priv, "Not enough memory for txq \n");
  2442. return -ENOMEM;
  2443. }
  2444. return 0;
  2445. }
  2446. EXPORT_SYMBOL(iwl_alloc_txq_mem);
  2447. void iwl_free_txq_mem(struct iwl_priv *priv)
  2448. {
  2449. kfree(priv->txq);
  2450. priv->txq = NULL;
  2451. }
  2452. EXPORT_SYMBOL(iwl_free_txq_mem);
  2453. int iwl_send_wimax_coex(struct iwl_priv *priv)
  2454. {
  2455. struct iwl_wimax_coex_cmd uninitialized_var(coex_cmd);
  2456. if (priv->cfg->support_wimax_coexist) {
  2457. /* UnMask wake up src at associated sleep */
  2458. coex_cmd.flags |= COEX_FLAGS_ASSOC_WA_UNMASK_MSK;
  2459. /* UnMask wake up src at unassociated sleep */
  2460. coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK;
  2461. memcpy(coex_cmd.sta_prio, cu_priorities,
  2462. sizeof(struct iwl_wimax_coex_event_entry) *
  2463. COEX_NUM_OF_EVENTS);
  2464. /* enabling the coexistence feature */
  2465. coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK;
  2466. /* enabling the priorities tables */
  2467. coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK;
  2468. } else {
  2469. /* coexistence is disabled */
  2470. memset(&coex_cmd, 0, sizeof(coex_cmd));
  2471. }
  2472. return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
  2473. sizeof(coex_cmd), &coex_cmd);
  2474. }
  2475. EXPORT_SYMBOL(iwl_send_wimax_coex);
  2476. #ifdef CONFIG_IWLWIFI_DEBUGFS
  2477. #define IWL_TRAFFIC_DUMP_SIZE (IWL_TRAFFIC_ENTRY_SIZE * IWL_TRAFFIC_ENTRIES)
  2478. void iwl_reset_traffic_log(struct iwl_priv *priv)
  2479. {
  2480. priv->tx_traffic_idx = 0;
  2481. priv->rx_traffic_idx = 0;
  2482. if (priv->tx_traffic)
  2483. memset(priv->tx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2484. if (priv->rx_traffic)
  2485. memset(priv->rx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2486. }
  2487. int iwl_alloc_traffic_mem(struct iwl_priv *priv)
  2488. {
  2489. u32 traffic_size = IWL_TRAFFIC_DUMP_SIZE;
  2490. if (iwl_debug_level & IWL_DL_TX) {
  2491. if (!priv->tx_traffic) {
  2492. priv->tx_traffic =
  2493. kzalloc(traffic_size, GFP_KERNEL);
  2494. if (!priv->tx_traffic)
  2495. return -ENOMEM;
  2496. }
  2497. }
  2498. if (iwl_debug_level & IWL_DL_RX) {
  2499. if (!priv->rx_traffic) {
  2500. priv->rx_traffic =
  2501. kzalloc(traffic_size, GFP_KERNEL);
  2502. if (!priv->rx_traffic)
  2503. return -ENOMEM;
  2504. }
  2505. }
  2506. iwl_reset_traffic_log(priv);
  2507. return 0;
  2508. }
  2509. EXPORT_SYMBOL(iwl_alloc_traffic_mem);
  2510. void iwl_free_traffic_mem(struct iwl_priv *priv)
  2511. {
  2512. kfree(priv->tx_traffic);
  2513. priv->tx_traffic = NULL;
  2514. kfree(priv->rx_traffic);
  2515. priv->rx_traffic = NULL;
  2516. }
  2517. EXPORT_SYMBOL(iwl_free_traffic_mem);
  2518. void iwl_dbg_log_tx_data_frame(struct iwl_priv *priv,
  2519. u16 length, struct ieee80211_hdr *header)
  2520. {
  2521. __le16 fc;
  2522. u16 len;
  2523. if (likely(!(iwl_debug_level & IWL_DL_TX)))
  2524. return;
  2525. if (!priv->tx_traffic)
  2526. return;
  2527. fc = header->frame_control;
  2528. if (ieee80211_is_data(fc)) {
  2529. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2530. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2531. memcpy((priv->tx_traffic +
  2532. (priv->tx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2533. header, len);
  2534. priv->tx_traffic_idx =
  2535. (priv->tx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2536. }
  2537. }
  2538. EXPORT_SYMBOL(iwl_dbg_log_tx_data_frame);
  2539. void iwl_dbg_log_rx_data_frame(struct iwl_priv *priv,
  2540. u16 length, struct ieee80211_hdr *header)
  2541. {
  2542. __le16 fc;
  2543. u16 len;
  2544. if (likely(!(iwl_debug_level & IWL_DL_RX)))
  2545. return;
  2546. if (!priv->rx_traffic)
  2547. return;
  2548. fc = header->frame_control;
  2549. if (ieee80211_is_data(fc)) {
  2550. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2551. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2552. memcpy((priv->rx_traffic +
  2553. (priv->rx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2554. header, len);
  2555. priv->rx_traffic_idx =
  2556. (priv->rx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2557. }
  2558. }
  2559. EXPORT_SYMBOL(iwl_dbg_log_rx_data_frame);
  2560. const char *get_mgmt_string(int cmd)
  2561. {
  2562. switch (cmd) {
  2563. IWL_CMD(MANAGEMENT_ASSOC_REQ);
  2564. IWL_CMD(MANAGEMENT_ASSOC_RESP);
  2565. IWL_CMD(MANAGEMENT_REASSOC_REQ);
  2566. IWL_CMD(MANAGEMENT_REASSOC_RESP);
  2567. IWL_CMD(MANAGEMENT_PROBE_REQ);
  2568. IWL_CMD(MANAGEMENT_PROBE_RESP);
  2569. IWL_CMD(MANAGEMENT_BEACON);
  2570. IWL_CMD(MANAGEMENT_ATIM);
  2571. IWL_CMD(MANAGEMENT_DISASSOC);
  2572. IWL_CMD(MANAGEMENT_AUTH);
  2573. IWL_CMD(MANAGEMENT_DEAUTH);
  2574. IWL_CMD(MANAGEMENT_ACTION);
  2575. default:
  2576. return "UNKNOWN";
  2577. }
  2578. }
  2579. const char *get_ctrl_string(int cmd)
  2580. {
  2581. switch (cmd) {
  2582. IWL_CMD(CONTROL_BACK_REQ);
  2583. IWL_CMD(CONTROL_BACK);
  2584. IWL_CMD(CONTROL_PSPOLL);
  2585. IWL_CMD(CONTROL_RTS);
  2586. IWL_CMD(CONTROL_CTS);
  2587. IWL_CMD(CONTROL_ACK);
  2588. IWL_CMD(CONTROL_CFEND);
  2589. IWL_CMD(CONTROL_CFENDACK);
  2590. default:
  2591. return "UNKNOWN";
  2592. }
  2593. }
  2594. void iwl_clear_traffic_stats(struct iwl_priv *priv)
  2595. {
  2596. memset(&priv->tx_stats, 0, sizeof(struct traffic_stats));
  2597. memset(&priv->rx_stats, 0, sizeof(struct traffic_stats));
  2598. priv->led_tpt = 0;
  2599. }
  2600. /*
  2601. * if CONFIG_IWLWIFI_DEBUGFS defined, iwl_update_stats function will
  2602. * record all the MGMT, CTRL and DATA pkt for both TX and Rx pass.
  2603. * Use debugFs to display the rx/rx_statistics
  2604. * if CONFIG_IWLWIFI_DEBUGFS not being defined, then no MGMT and CTRL
  2605. * information will be recorded, but DATA pkt still will be recorded
  2606. * for the reason of iwl_led.c need to control the led blinking based on
  2607. * number of tx and rx data.
  2608. *
  2609. */
  2610. void iwl_update_stats(struct iwl_priv *priv, bool is_tx, __le16 fc, u16 len)
  2611. {
  2612. struct traffic_stats *stats;
  2613. if (is_tx)
  2614. stats = &priv->tx_stats;
  2615. else
  2616. stats = &priv->rx_stats;
  2617. if (ieee80211_is_mgmt(fc)) {
  2618. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2619. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  2620. stats->mgmt[MANAGEMENT_ASSOC_REQ]++;
  2621. break;
  2622. case cpu_to_le16(IEEE80211_STYPE_ASSOC_RESP):
  2623. stats->mgmt[MANAGEMENT_ASSOC_RESP]++;
  2624. break;
  2625. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  2626. stats->mgmt[MANAGEMENT_REASSOC_REQ]++;
  2627. break;
  2628. case cpu_to_le16(IEEE80211_STYPE_REASSOC_RESP):
  2629. stats->mgmt[MANAGEMENT_REASSOC_RESP]++;
  2630. break;
  2631. case cpu_to_le16(IEEE80211_STYPE_PROBE_REQ):
  2632. stats->mgmt[MANAGEMENT_PROBE_REQ]++;
  2633. break;
  2634. case cpu_to_le16(IEEE80211_STYPE_PROBE_RESP):
  2635. stats->mgmt[MANAGEMENT_PROBE_RESP]++;
  2636. break;
  2637. case cpu_to_le16(IEEE80211_STYPE_BEACON):
  2638. stats->mgmt[MANAGEMENT_BEACON]++;
  2639. break;
  2640. case cpu_to_le16(IEEE80211_STYPE_ATIM):
  2641. stats->mgmt[MANAGEMENT_ATIM]++;
  2642. break;
  2643. case cpu_to_le16(IEEE80211_STYPE_DISASSOC):
  2644. stats->mgmt[MANAGEMENT_DISASSOC]++;
  2645. break;
  2646. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  2647. stats->mgmt[MANAGEMENT_AUTH]++;
  2648. break;
  2649. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  2650. stats->mgmt[MANAGEMENT_DEAUTH]++;
  2651. break;
  2652. case cpu_to_le16(IEEE80211_STYPE_ACTION):
  2653. stats->mgmt[MANAGEMENT_ACTION]++;
  2654. break;
  2655. }
  2656. } else if (ieee80211_is_ctl(fc)) {
  2657. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2658. case cpu_to_le16(IEEE80211_STYPE_BACK_REQ):
  2659. stats->ctrl[CONTROL_BACK_REQ]++;
  2660. break;
  2661. case cpu_to_le16(IEEE80211_STYPE_BACK):
  2662. stats->ctrl[CONTROL_BACK]++;
  2663. break;
  2664. case cpu_to_le16(IEEE80211_STYPE_PSPOLL):
  2665. stats->ctrl[CONTROL_PSPOLL]++;
  2666. break;
  2667. case cpu_to_le16(IEEE80211_STYPE_RTS):
  2668. stats->ctrl[CONTROL_RTS]++;
  2669. break;
  2670. case cpu_to_le16(IEEE80211_STYPE_CTS):
  2671. stats->ctrl[CONTROL_CTS]++;
  2672. break;
  2673. case cpu_to_le16(IEEE80211_STYPE_ACK):
  2674. stats->ctrl[CONTROL_ACK]++;
  2675. break;
  2676. case cpu_to_le16(IEEE80211_STYPE_CFEND):
  2677. stats->ctrl[CONTROL_CFEND]++;
  2678. break;
  2679. case cpu_to_le16(IEEE80211_STYPE_CFENDACK):
  2680. stats->ctrl[CONTROL_CFENDACK]++;
  2681. break;
  2682. }
  2683. } else {
  2684. /* data */
  2685. stats->data_cnt++;
  2686. stats->data_bytes += len;
  2687. }
  2688. iwl_leds_background(priv);
  2689. }
  2690. EXPORT_SYMBOL(iwl_update_stats);
  2691. #endif
  2692. const static char *get_csr_string(int cmd)
  2693. {
  2694. switch (cmd) {
  2695. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  2696. IWL_CMD(CSR_INT_COALESCING);
  2697. IWL_CMD(CSR_INT);
  2698. IWL_CMD(CSR_INT_MASK);
  2699. IWL_CMD(CSR_FH_INT_STATUS);
  2700. IWL_CMD(CSR_GPIO_IN);
  2701. IWL_CMD(CSR_RESET);
  2702. IWL_CMD(CSR_GP_CNTRL);
  2703. IWL_CMD(CSR_HW_REV);
  2704. IWL_CMD(CSR_EEPROM_REG);
  2705. IWL_CMD(CSR_EEPROM_GP);
  2706. IWL_CMD(CSR_OTP_GP_REG);
  2707. IWL_CMD(CSR_GIO_REG);
  2708. IWL_CMD(CSR_GP_UCODE_REG);
  2709. IWL_CMD(CSR_GP_DRIVER_REG);
  2710. IWL_CMD(CSR_UCODE_DRV_GP1);
  2711. IWL_CMD(CSR_UCODE_DRV_GP2);
  2712. IWL_CMD(CSR_LED_REG);
  2713. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  2714. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  2715. IWL_CMD(CSR_ANA_PLL_CFG);
  2716. IWL_CMD(CSR_HW_REV_WA_REG);
  2717. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  2718. default:
  2719. return "UNKNOWN";
  2720. }
  2721. }
  2722. void iwl_dump_csr(struct iwl_priv *priv)
  2723. {
  2724. int i;
  2725. u32 csr_tbl[] = {
  2726. CSR_HW_IF_CONFIG_REG,
  2727. CSR_INT_COALESCING,
  2728. CSR_INT,
  2729. CSR_INT_MASK,
  2730. CSR_FH_INT_STATUS,
  2731. CSR_GPIO_IN,
  2732. CSR_RESET,
  2733. CSR_GP_CNTRL,
  2734. CSR_HW_REV,
  2735. CSR_EEPROM_REG,
  2736. CSR_EEPROM_GP,
  2737. CSR_OTP_GP_REG,
  2738. CSR_GIO_REG,
  2739. CSR_GP_UCODE_REG,
  2740. CSR_GP_DRIVER_REG,
  2741. CSR_UCODE_DRV_GP1,
  2742. CSR_UCODE_DRV_GP2,
  2743. CSR_LED_REG,
  2744. CSR_DRAM_INT_TBL_REG,
  2745. CSR_GIO_CHICKEN_BITS,
  2746. CSR_ANA_PLL_CFG,
  2747. CSR_HW_REV_WA_REG,
  2748. CSR_DBG_HPET_MEM_REG
  2749. };
  2750. IWL_ERR(priv, "CSR values:\n");
  2751. IWL_ERR(priv, "(2nd byte of CSR_INT_COALESCING is "
  2752. "CSR_INT_PERIODIC_REG)\n");
  2753. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  2754. IWL_ERR(priv, " %25s: 0X%08x\n",
  2755. get_csr_string(csr_tbl[i]),
  2756. iwl_read32(priv, csr_tbl[i]));
  2757. }
  2758. }
  2759. EXPORT_SYMBOL(iwl_dump_csr);
  2760. #ifdef CONFIG_PM
  2761. int iwl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  2762. {
  2763. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2764. /*
  2765. * This function is called when system goes into suspend state
  2766. * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
  2767. * first but since iwl_mac_stop() has no knowledge of who the caller is,
  2768. * it will not call apm_ops.stop() to stop the DMA operation.
  2769. * Calling apm_ops.stop here to make sure we stop the DMA.
  2770. */
  2771. priv->cfg->ops->lib->apm_ops.stop(priv);
  2772. pci_save_state(pdev);
  2773. pci_disable_device(pdev);
  2774. pci_set_power_state(pdev, PCI_D3hot);
  2775. return 0;
  2776. }
  2777. EXPORT_SYMBOL(iwl_pci_suspend);
  2778. int iwl_pci_resume(struct pci_dev *pdev)
  2779. {
  2780. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2781. int ret;
  2782. pci_set_power_state(pdev, PCI_D0);
  2783. ret = pci_enable_device(pdev);
  2784. if (ret)
  2785. return ret;
  2786. pci_restore_state(pdev);
  2787. iwl_enable_interrupts(priv);
  2788. return 0;
  2789. }
  2790. EXPORT_SYMBOL(iwl_pci_resume);
  2791. #endif /* CONFIG_PM */