smc91x.h 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@cam.org>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. /*
  37. * Define your architecture specific bus configuration parameters here.
  38. */
  39. #if defined(CONFIG_ARCH_LUBBOCK)
  40. /* We can only do 16-bit reads and writes in the static memory space. */
  41. #define SMC_CAN_USE_8BIT 0
  42. #define SMC_CAN_USE_16BIT 1
  43. #define SMC_CAN_USE_32BIT 0
  44. #define SMC_NOWAIT 1
  45. /* The first two address lines aren't connected... */
  46. #define SMC_IO_SHIFT 2
  47. #define SMC_inw(a, r) readw((a) + (r))
  48. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  49. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  50. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  51. #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
  52. /* We can only do 16-bit reads and writes in the static memory space. */
  53. #define SMC_CAN_USE_8BIT 0
  54. #define SMC_CAN_USE_16BIT 1
  55. #define SMC_CAN_USE_32BIT 0
  56. #define SMC_NOWAIT 1
  57. #define SMC_IO_SHIFT 0
  58. #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
  59. #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
  60. #define SMC_insw(a, r, p, l) \
  61. do { \
  62. unsigned long __port = (a) + (r); \
  63. u16 *__p = (u16 *)(p); \
  64. int __l = (l); \
  65. insw(__port, __p, __l); \
  66. while (__l > 0) { \
  67. *__p = swab16(*__p); \
  68. __p++; \
  69. __l--; \
  70. } \
  71. } while (0)
  72. #define SMC_outsw(a, r, p, l) \
  73. do { \
  74. unsigned long __port = (a) + (r); \
  75. u16 *__p = (u16 *)(p); \
  76. int __l = (l); \
  77. while (__l > 0) { \
  78. /* Believe it or not, the swab isn't needed. */ \
  79. outw( /* swab16 */ (*__p++), __port); \
  80. __l--; \
  81. } \
  82. } while (0)
  83. #define SMC_IRQ_FLAGS (0)
  84. #elif defined(CONFIG_SA1100_PLEB)
  85. /* We can only do 16-bit reads and writes in the static memory space. */
  86. #define SMC_CAN_USE_8BIT 1
  87. #define SMC_CAN_USE_16BIT 1
  88. #define SMC_CAN_USE_32BIT 0
  89. #define SMC_IO_SHIFT 0
  90. #define SMC_NOWAIT 1
  91. #define SMC_inb(a, r) readb((a) + (r))
  92. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  93. #define SMC_inw(a, r) readw((a) + (r))
  94. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  95. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  96. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  97. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  98. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  99. #define SMC_IRQ_FLAGS (0)
  100. #elif defined(CONFIG_SA1100_ASSABET)
  101. #include <asm/arch/neponset.h>
  102. /* We can only do 8-bit reads and writes in the static memory space. */
  103. #define SMC_CAN_USE_8BIT 1
  104. #define SMC_CAN_USE_16BIT 0
  105. #define SMC_CAN_USE_32BIT 0
  106. #define SMC_NOWAIT 1
  107. /* The first two address lines aren't connected... */
  108. #define SMC_IO_SHIFT 2
  109. #define SMC_inb(a, r) readb((a) + (r))
  110. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  111. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  112. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  113. #elif defined(CONFIG_MACH_LOGICPD_PXA270)
  114. #define SMC_CAN_USE_8BIT 0
  115. #define SMC_CAN_USE_16BIT 1
  116. #define SMC_CAN_USE_32BIT 0
  117. #define SMC_IO_SHIFT 0
  118. #define SMC_NOWAIT 1
  119. #define SMC_USE_PXA_DMA 1
  120. #define SMC_inb(a, r) readb((a) + (r))
  121. #define SMC_inw(a, r) readw((a) + (r))
  122. #define SMC_inl(a, r) readl((a) + (r))
  123. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  124. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  125. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  126. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  127. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  128. #elif defined(CONFIG_ARCH_INNOKOM) || \
  129. defined(CONFIG_MACH_MAINSTONE) || \
  130. defined(CONFIG_ARCH_PXA_IDP) || \
  131. defined(CONFIG_ARCH_RAMSES)
  132. #define SMC_CAN_USE_8BIT 1
  133. #define SMC_CAN_USE_16BIT 1
  134. #define SMC_CAN_USE_32BIT 1
  135. #define SMC_IO_SHIFT 0
  136. #define SMC_NOWAIT 1
  137. #define SMC_USE_PXA_DMA 1
  138. #define SMC_inb(a, r) readb((a) + (r))
  139. #define SMC_inw(a, r) readw((a) + (r))
  140. #define SMC_inl(a, r) readl((a) + (r))
  141. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  142. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  143. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  144. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  145. /* We actually can't write halfwords properly if not word aligned */
  146. static inline void
  147. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  148. {
  149. if (reg & 2) {
  150. unsigned int v = val << 16;
  151. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  152. writel(v, ioaddr + (reg & ~2));
  153. } else {
  154. writew(val, ioaddr + reg);
  155. }
  156. }
  157. #elif defined(CONFIG_ARCH_OMAP)
  158. /* We can only do 16-bit reads and writes in the static memory space. */
  159. #define SMC_CAN_USE_8BIT 0
  160. #define SMC_CAN_USE_16BIT 1
  161. #define SMC_CAN_USE_32BIT 0
  162. #define SMC_IO_SHIFT 0
  163. #define SMC_NOWAIT 1
  164. #define SMC_inb(a, r) readb((a) + (r))
  165. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  166. #define SMC_inw(a, r) readw((a) + (r))
  167. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  168. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  169. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  170. #define SMC_inl(a, r) readl((a) + (r))
  171. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  172. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  173. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  174. #include <asm/mach-types.h>
  175. #include <asm/arch/cpu.h>
  176. #define SMC_IRQ_FLAGS (( \
  177. machine_is_omap_h2() \
  178. || machine_is_omap_h3() \
  179. || (machine_is_omap_innovator() && !cpu_is_omap1510()) \
  180. ) ? SA_TRIGGER_FALLING : SA_TRIGGER_RISING)
  181. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  182. #define SMC_CAN_USE_8BIT 0
  183. #define SMC_CAN_USE_16BIT 1
  184. #define SMC_CAN_USE_32BIT 0
  185. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  186. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  187. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  188. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  189. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  190. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  191. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  192. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  193. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  194. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  195. #define SMC_IRQ_FLAGS (0)
  196. #elif defined(CONFIG_ISA)
  197. #define SMC_CAN_USE_8BIT 1
  198. #define SMC_CAN_USE_16BIT 1
  199. #define SMC_CAN_USE_32BIT 0
  200. #define SMC_inb(a, r) inb((a) + (r))
  201. #define SMC_inw(a, r) inw((a) + (r))
  202. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  203. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  204. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  205. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  206. #elif defined(CONFIG_M32R)
  207. #define SMC_CAN_USE_8BIT 0
  208. #define SMC_CAN_USE_16BIT 1
  209. #define SMC_CAN_USE_32BIT 0
  210. #define SMC_inb(a, r) inb((u32)a) + (r))
  211. #define SMC_inw(a, r) inw(((u32)a) + (r))
  212. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  213. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  214. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  215. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  216. #define SMC_IRQ_FLAGS (0)
  217. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  218. #define RPC_LSB_DEFAULT RPC_LED_100_10
  219. #elif defined(CONFIG_MACH_LPD7A400) || defined(CONFIG_MACH_LPD7A404)
  220. /* The LPD7A40X_IOBARRIER is necessary to overcome a mismatch between
  221. * the way that the CPU handles chip selects and the way that the SMC
  222. * chip expects the chip select to operate. Refer to
  223. * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
  224. * IOBARRIER is a byte as a least-common denominator of possible
  225. * regions to use as the barrier. It would be wasteful to read 32
  226. * bits from a byte oriented region.
  227. *
  228. * There is no explicit protection against interrupts intervening
  229. * between the writew and the IOBARRIER. In SMC ISR there is a
  230. * preamble that performs an IOBARRIER in the extremely unlikely event
  231. * that the driver interrupts itself between a writew to the chip an
  232. * the IOBARRIER that follows *and* the cache is large enough that the
  233. * first off-chip access while handing the interrupt is to the SMC
  234. * chip. Other devices in the same address space as the SMC chip must
  235. * be aware of the potential for trouble and perform a similar
  236. * IOBARRIER on entry to their ISR.
  237. */
  238. #include <asm/arch/constants.h> /* IOBARRIER_VIRT */
  239. #define SMC_CAN_USE_8BIT 0
  240. #define SMC_CAN_USE_16BIT 1
  241. #define SMC_CAN_USE_32BIT 0
  242. #define SMC_NOWAIT 0
  243. #define LPD7A40X_IOBARRIER readb (IOBARRIER_VIRT)
  244. #define SMC_inw(a,r) readw ((void*) ((a) + (r)))
  245. #define SMC_insw(a,r,p,l) readsw ((void*) ((a) + (r)), p, l)
  246. #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7A40X_IOBARRIER; })
  247. #define SMC_outsw LPD7A40X_SMC_outsw
  248. static inline void LPD7A40X_SMC_outsw(unsigned long a, int r,
  249. unsigned char* p, int l)
  250. {
  251. unsigned short* ps = (unsigned short*) p;
  252. while (l-- > 0) {
  253. writew (*ps++, a + r);
  254. LPD7A40X_IOBARRIER;
  255. }
  256. }
  257. #define SMC_INTERRUPT_PREAMBLE LPD7A40X_IOBARRIER
  258. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  259. #define RPC_LSB_DEFAULT RPC_LED_100_10
  260. #elif defined(CONFIG_SOC_AU1X00)
  261. #include <au1xxx.h>
  262. /* We can only do 16-bit reads and writes in the static memory space. */
  263. #define SMC_CAN_USE_8BIT 0
  264. #define SMC_CAN_USE_16BIT 1
  265. #define SMC_CAN_USE_32BIT 0
  266. #define SMC_IO_SHIFT 0
  267. #define SMC_NOWAIT 1
  268. #define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
  269. #define SMC_insw(a, r, p, l) \
  270. do { \
  271. unsigned long _a = (unsigned long)((a) + (r)); \
  272. int _l = (l); \
  273. u16 *_p = (u16 *)(p); \
  274. while (_l-- > 0) \
  275. *_p++ = au_readw(_a); \
  276. } while(0)
  277. #define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
  278. #define SMC_outsw(a, r, p, l) \
  279. do { \
  280. unsigned long _a = (unsigned long)((a) + (r)); \
  281. int _l = (l); \
  282. const u16 *_p = (const u16 *)(p); \
  283. while (_l-- > 0) \
  284. au_writew(*_p++ , _a); \
  285. } while(0)
  286. #define SMC_IRQ_FLAGS (0)
  287. #else
  288. #define SMC_CAN_USE_8BIT 1
  289. #define SMC_CAN_USE_16BIT 1
  290. #define SMC_CAN_USE_32BIT 1
  291. #define SMC_NOWAIT 1
  292. #define SMC_inb(a, r) readb((a) + (r))
  293. #define SMC_inw(a, r) readw((a) + (r))
  294. #define SMC_inl(a, r) readl((a) + (r))
  295. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  296. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  297. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  298. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  299. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  300. #define RPC_LSA_DEFAULT RPC_LED_100_10
  301. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  302. #endif
  303. #ifdef SMC_USE_PXA_DMA
  304. /*
  305. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  306. * always happening in irq context so no need to worry about races. TX is
  307. * different and probably not worth it for that reason, and not as critical
  308. * as RX which can overrun memory and lose packets.
  309. */
  310. #include <linux/dma-mapping.h>
  311. #include <asm/dma.h>
  312. #include <asm/arch/pxa-regs.h>
  313. #ifdef SMC_insl
  314. #undef SMC_insl
  315. #define SMC_insl(a, r, p, l) \
  316. smc_pxa_dma_insl(a, lp->physaddr, r, dev->dma, p, l)
  317. static inline void
  318. smc_pxa_dma_insl(void __iomem *ioaddr, u_long physaddr, int reg, int dma,
  319. u_char *buf, int len)
  320. {
  321. dma_addr_t dmabuf;
  322. /* fallback if no DMA available */
  323. if (dma == (unsigned char)-1) {
  324. readsl(ioaddr + reg, buf, len);
  325. return;
  326. }
  327. /* 64 bit alignment is required for memory to memory DMA */
  328. if ((long)buf & 4) {
  329. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  330. buf += 4;
  331. len--;
  332. }
  333. len *= 4;
  334. dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
  335. DCSR(dma) = DCSR_NODESC;
  336. DTADR(dma) = dmabuf;
  337. DSADR(dma) = physaddr + reg;
  338. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  339. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  340. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  341. while (!(DCSR(dma) & DCSR_STOPSTATE))
  342. cpu_relax();
  343. DCSR(dma) = 0;
  344. dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
  345. }
  346. #endif
  347. #ifdef SMC_insw
  348. #undef SMC_insw
  349. #define SMC_insw(a, r, p, l) \
  350. smc_pxa_dma_insw(a, lp->physaddr, r, dev->dma, p, l)
  351. static inline void
  352. smc_pxa_dma_insw(void __iomem *ioaddr, u_long physaddr, int reg, int dma,
  353. u_char *buf, int len)
  354. {
  355. dma_addr_t dmabuf;
  356. /* fallback if no DMA available */
  357. if (dma == (unsigned char)-1) {
  358. readsw(ioaddr + reg, buf, len);
  359. return;
  360. }
  361. /* 64 bit alignment is required for memory to memory DMA */
  362. while ((long)buf & 6) {
  363. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  364. buf += 2;
  365. len--;
  366. }
  367. len *= 2;
  368. dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
  369. DCSR(dma) = DCSR_NODESC;
  370. DTADR(dma) = dmabuf;
  371. DSADR(dma) = physaddr + reg;
  372. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  373. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  374. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  375. while (!(DCSR(dma) & DCSR_STOPSTATE))
  376. cpu_relax();
  377. DCSR(dma) = 0;
  378. dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
  379. }
  380. #endif
  381. static void
  382. smc_pxa_dma_irq(int dma, void *dummy, struct pt_regs *regs)
  383. {
  384. DCSR(dma) = 0;
  385. }
  386. #endif /* SMC_USE_PXA_DMA */
  387. /*
  388. * Everything a particular hardware setup needs should have been defined
  389. * at this point. Add stubs for the undefined cases, mainly to avoid
  390. * compilation warnings since they'll be optimized away, or to prevent buggy
  391. * use of them.
  392. */
  393. #if ! SMC_CAN_USE_32BIT
  394. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  395. #define SMC_outl(x, ioaddr, reg) BUG()
  396. #define SMC_insl(a, r, p, l) BUG()
  397. #define SMC_outsl(a, r, p, l) BUG()
  398. #endif
  399. #if !defined(SMC_insl) || !defined(SMC_outsl)
  400. #define SMC_insl(a, r, p, l) BUG()
  401. #define SMC_outsl(a, r, p, l) BUG()
  402. #endif
  403. #if ! SMC_CAN_USE_16BIT
  404. /*
  405. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  406. * can't do it directly. Most registers are 16-bit so those are mandatory.
  407. */
  408. #define SMC_outw(x, ioaddr, reg) \
  409. do { \
  410. unsigned int __val16 = (x); \
  411. SMC_outb( __val16, ioaddr, reg ); \
  412. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  413. } while (0)
  414. #define SMC_inw(ioaddr, reg) \
  415. ({ \
  416. unsigned int __val16; \
  417. __val16 = SMC_inb( ioaddr, reg ); \
  418. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  419. __val16; \
  420. })
  421. #define SMC_insw(a, r, p, l) BUG()
  422. #define SMC_outsw(a, r, p, l) BUG()
  423. #endif
  424. #if !defined(SMC_insw) || !defined(SMC_outsw)
  425. #define SMC_insw(a, r, p, l) BUG()
  426. #define SMC_outsw(a, r, p, l) BUG()
  427. #endif
  428. #if ! SMC_CAN_USE_8BIT
  429. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  430. #define SMC_outb(x, ioaddr, reg) BUG()
  431. #define SMC_insb(a, r, p, l) BUG()
  432. #define SMC_outsb(a, r, p, l) BUG()
  433. #endif
  434. #if !defined(SMC_insb) || !defined(SMC_outsb)
  435. #define SMC_insb(a, r, p, l) BUG()
  436. #define SMC_outsb(a, r, p, l) BUG()
  437. #endif
  438. #ifndef SMC_CAN_USE_DATACS
  439. #define SMC_CAN_USE_DATACS 0
  440. #endif
  441. #ifndef SMC_IO_SHIFT
  442. #define SMC_IO_SHIFT 0
  443. #endif
  444. #ifndef SMC_IRQ_FLAGS
  445. #define SMC_IRQ_FLAGS SA_TRIGGER_RISING
  446. #endif
  447. #ifndef SMC_INTERRUPT_PREAMBLE
  448. #define SMC_INTERRUPT_PREAMBLE
  449. #endif
  450. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  451. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  452. #define SMC_DATA_EXTENT (4)
  453. /*
  454. . Bank Select Register:
  455. .
  456. . yyyy yyyy 0000 00xx
  457. . xx = bank number
  458. . yyyy yyyy = 0x33, for identification purposes.
  459. */
  460. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  461. // Transmit Control Register
  462. /* BANK 0 */
  463. #define TCR_REG SMC_REG(0x0000, 0)
  464. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  465. #define TCR_LOOP 0x0002 // Controls output pin LBK
  466. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  467. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  468. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  469. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  470. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  471. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  472. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  473. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  474. #define TCR_CLEAR 0 /* do NOTHING */
  475. /* the default settings for the TCR register : */
  476. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  477. // EPH Status Register
  478. /* BANK 0 */
  479. #define EPH_STATUS_REG SMC_REG(0x0002, 0)
  480. #define ES_TX_SUC 0x0001 // Last TX was successful
  481. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  482. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  483. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  484. #define ES_16COL 0x0010 // 16 Collisions Reached
  485. #define ES_SQET 0x0020 // Signal Quality Error Test
  486. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  487. #define ES_TXDEFR 0x0080 // Transmit Deferred
  488. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  489. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  490. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  491. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  492. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  493. #define ES_TXUNRN 0x8000 // Tx Underrun
  494. // Receive Control Register
  495. /* BANK 0 */
  496. #define RCR_REG SMC_REG(0x0004, 0)
  497. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  498. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  499. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  500. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  501. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  502. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  503. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  504. #define RCR_SOFTRST 0x8000 // resets the chip
  505. /* the normal settings for the RCR register : */
  506. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  507. #define RCR_CLEAR 0x0 // set it to a base state
  508. // Counter Register
  509. /* BANK 0 */
  510. #define COUNTER_REG SMC_REG(0x0006, 0)
  511. // Memory Information Register
  512. /* BANK 0 */
  513. #define MIR_REG SMC_REG(0x0008, 0)
  514. // Receive/Phy Control Register
  515. /* BANK 0 */
  516. #define RPC_REG SMC_REG(0x000A, 0)
  517. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  518. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  519. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  520. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  521. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  522. #define RPC_LED_100_10 (0x00) // LED = 100Mbps OR's with 10Mbps link detect
  523. #define RPC_LED_RES (0x01) // LED = Reserved
  524. #define RPC_LED_10 (0x02) // LED = 10Mbps link detect
  525. #define RPC_LED_FD (0x03) // LED = Full Duplex Mode
  526. #define RPC_LED_TX_RX (0x04) // LED = TX or RX packet occurred
  527. #define RPC_LED_100 (0x05) // LED = 100Mbps link dectect
  528. #define RPC_LED_TX (0x06) // LED = TX packet occurred
  529. #define RPC_LED_RX (0x07) // LED = RX packet occurred
  530. #ifndef RPC_LSA_DEFAULT
  531. #define RPC_LSA_DEFAULT RPC_LED_100
  532. #endif
  533. #ifndef RPC_LSB_DEFAULT
  534. #define RPC_LSB_DEFAULT RPC_LED_FD
  535. #endif
  536. #define RPC_DEFAULT (RPC_ANEG | (RPC_LSA_DEFAULT << RPC_LSXA_SHFT) | (RPC_LSB_DEFAULT << RPC_LSXB_SHFT) | RPC_SPEED | RPC_DPLX)
  537. /* Bank 0 0x0C is reserved */
  538. // Bank Select Register
  539. /* All Banks */
  540. #define BSR_REG 0x000E
  541. // Configuration Reg
  542. /* BANK 1 */
  543. #define CONFIG_REG SMC_REG(0x0000, 1)
  544. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  545. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  546. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  547. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  548. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  549. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  550. // Base Address Register
  551. /* BANK 1 */
  552. #define BASE_REG SMC_REG(0x0002, 1)
  553. // Individual Address Registers
  554. /* BANK 1 */
  555. #define ADDR0_REG SMC_REG(0x0004, 1)
  556. #define ADDR1_REG SMC_REG(0x0006, 1)
  557. #define ADDR2_REG SMC_REG(0x0008, 1)
  558. // General Purpose Register
  559. /* BANK 1 */
  560. #define GP_REG SMC_REG(0x000A, 1)
  561. // Control Register
  562. /* BANK 1 */
  563. #define CTL_REG SMC_REG(0x000C, 1)
  564. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  565. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  566. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  567. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  568. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  569. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  570. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  571. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  572. // MMU Command Register
  573. /* BANK 2 */
  574. #define MMU_CMD_REG SMC_REG(0x0000, 2)
  575. #define MC_BUSY 1 // When 1 the last release has not completed
  576. #define MC_NOP (0<<5) // No Op
  577. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  578. #define MC_RESET (2<<5) // Reset MMU to initial state
  579. #define MC_REMOVE (3<<5) // Remove the current rx packet
  580. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  581. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  582. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  583. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  584. // Packet Number Register
  585. /* BANK 2 */
  586. #define PN_REG SMC_REG(0x0002, 2)
  587. // Allocation Result Register
  588. /* BANK 2 */
  589. #define AR_REG SMC_REG(0x0003, 2)
  590. #define AR_FAILED 0x80 // Alocation Failed
  591. // TX FIFO Ports Register
  592. /* BANK 2 */
  593. #define TXFIFO_REG SMC_REG(0x0004, 2)
  594. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  595. // RX FIFO Ports Register
  596. /* BANK 2 */
  597. #define RXFIFO_REG SMC_REG(0x0005, 2)
  598. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  599. #define FIFO_REG SMC_REG(0x0004, 2)
  600. // Pointer Register
  601. /* BANK 2 */
  602. #define PTR_REG SMC_REG(0x0006, 2)
  603. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  604. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  605. #define PTR_READ 0x2000 // When 1 the operation is a read
  606. // Data Register
  607. /* BANK 2 */
  608. #define DATA_REG SMC_REG(0x0008, 2)
  609. // Interrupt Status/Acknowledge Register
  610. /* BANK 2 */
  611. #define INT_REG SMC_REG(0x000C, 2)
  612. // Interrupt Mask Register
  613. /* BANK 2 */
  614. #define IM_REG SMC_REG(0x000D, 2)
  615. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  616. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  617. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  618. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  619. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  620. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  621. #define IM_TX_INT 0x02 // Transmit Interrupt
  622. #define IM_RCV_INT 0x01 // Receive Interrupt
  623. // Multicast Table Registers
  624. /* BANK 3 */
  625. #define MCAST_REG1 SMC_REG(0x0000, 3)
  626. #define MCAST_REG2 SMC_REG(0x0002, 3)
  627. #define MCAST_REG3 SMC_REG(0x0004, 3)
  628. #define MCAST_REG4 SMC_REG(0x0006, 3)
  629. // Management Interface Register (MII)
  630. /* BANK 3 */
  631. #define MII_REG SMC_REG(0x0008, 3)
  632. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  633. #define MII_MDOE 0x0008 // MII Output Enable
  634. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  635. #define MII_MDI 0x0002 // MII Input, pin MDI
  636. #define MII_MDO 0x0001 // MII Output, pin MDO
  637. // Revision Register
  638. /* BANK 3 */
  639. /* ( hi: chip id low: rev # ) */
  640. #define REV_REG SMC_REG(0x000A, 3)
  641. // Early RCV Register
  642. /* BANK 3 */
  643. /* this is NOT on SMC9192 */
  644. #define ERCV_REG SMC_REG(0x000C, 3)
  645. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  646. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  647. // External Register
  648. /* BANK 7 */
  649. #define EXT_REG SMC_REG(0x0000, 7)
  650. #define CHIP_9192 3
  651. #define CHIP_9194 4
  652. #define CHIP_9195 5
  653. #define CHIP_9196 6
  654. #define CHIP_91100 7
  655. #define CHIP_91100FD 8
  656. #define CHIP_91111FD 9
  657. static const char * chip_ids[ 16 ] = {
  658. NULL, NULL, NULL,
  659. /* 3 */ "SMC91C90/91C92",
  660. /* 4 */ "SMC91C94",
  661. /* 5 */ "SMC91C95",
  662. /* 6 */ "SMC91C96",
  663. /* 7 */ "SMC91C100",
  664. /* 8 */ "SMC91C100FD",
  665. /* 9 */ "SMC91C11xFD",
  666. NULL, NULL, NULL,
  667. NULL, NULL, NULL};
  668. /*
  669. . Receive status bits
  670. */
  671. #define RS_ALGNERR 0x8000
  672. #define RS_BRODCAST 0x4000
  673. #define RS_BADCRC 0x2000
  674. #define RS_ODDFRAME 0x1000
  675. #define RS_TOOLONG 0x0800
  676. #define RS_TOOSHORT 0x0400
  677. #define RS_MULTICAST 0x0001
  678. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  679. /*
  680. * PHY IDs
  681. * LAN83C183 == LAN91C111 Internal PHY
  682. */
  683. #define PHY_LAN83C183 0x0016f840
  684. #define PHY_LAN83C180 0x02821c50
  685. /*
  686. * PHY Register Addresses (LAN91C111 Internal PHY)
  687. *
  688. * Generic PHY registers can be found in <linux/mii.h>
  689. *
  690. * These phy registers are specific to our on-board phy.
  691. */
  692. // PHY Configuration Register 1
  693. #define PHY_CFG1_REG 0x10
  694. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  695. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  696. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  697. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  698. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  699. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  700. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  701. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  702. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  703. #define PHY_CFG1_TLVL_MASK 0x003C
  704. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  705. // PHY Configuration Register 2
  706. #define PHY_CFG2_REG 0x11
  707. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  708. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  709. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  710. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  711. // PHY Status Output (and Interrupt status) Register
  712. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  713. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  714. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  715. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  716. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  717. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  718. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  719. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  720. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  721. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  722. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  723. // PHY Interrupt/Status Mask Register
  724. #define PHY_MASK_REG 0x13 // Interrupt Mask
  725. // Uses the same bit definitions as PHY_INT_REG
  726. /*
  727. * SMC91C96 ethernet config and status registers.
  728. * These are in the "attribute" space.
  729. */
  730. #define ECOR 0x8000
  731. #define ECOR_RESET 0x80
  732. #define ECOR_LEVEL_IRQ 0x40
  733. #define ECOR_WR_ATTRIB 0x04
  734. #define ECOR_ENABLE 0x01
  735. #define ECSR 0x8002
  736. #define ECSR_IOIS8 0x20
  737. #define ECSR_PWRDWN 0x04
  738. #define ECSR_INT 0x02
  739. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  740. /*
  741. * Macros to abstract register access according to the data bus
  742. * capabilities. Please use those and not the in/out primitives.
  743. * Note: the following macros do *not* select the bank -- this must
  744. * be done separately as needed in the main code. The SMC_REG() macro
  745. * only uses the bank argument for debugging purposes (when enabled).
  746. *
  747. * Note: despite inline functions being safer, everything leading to this
  748. * should preferably be macros to let BUG() display the line number in
  749. * the core source code since we're interested in the top call site
  750. * not in any inline function location.
  751. */
  752. #if SMC_DEBUG > 0
  753. #define SMC_REG(reg, bank) \
  754. ({ \
  755. int __b = SMC_CURRENT_BANK(); \
  756. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  757. printk( "%s: bank reg screwed (0x%04x)\n", \
  758. CARDNAME, __b ); \
  759. BUG(); \
  760. } \
  761. reg<<SMC_IO_SHIFT; \
  762. })
  763. #else
  764. #define SMC_REG(reg, bank) (reg<<SMC_IO_SHIFT)
  765. #endif
  766. /*
  767. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  768. * aligned to a 32 bit boundary. I tell you that does exist!
  769. * Fortunately the affected register accesses can be easily worked around
  770. * since we can write zeroes to the preceeding 16 bits without adverse
  771. * effects and use a 32-bit access.
  772. *
  773. * Enforce it on any 32-bit capable setup for now.
  774. */
  775. #define SMC_MUST_ALIGN_WRITE SMC_CAN_USE_32BIT
  776. #define SMC_GET_PN() \
  777. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, PN_REG)) \
  778. : (SMC_inw(ioaddr, PN_REG) & 0xFF) )
  779. #define SMC_SET_PN(x) \
  780. do { \
  781. if (SMC_MUST_ALIGN_WRITE) \
  782. SMC_outl((x)<<16, ioaddr, SMC_REG(0, 2)); \
  783. else if (SMC_CAN_USE_8BIT) \
  784. SMC_outb(x, ioaddr, PN_REG); \
  785. else \
  786. SMC_outw(x, ioaddr, PN_REG); \
  787. } while (0)
  788. #define SMC_GET_AR() \
  789. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, AR_REG)) \
  790. : (SMC_inw(ioaddr, PN_REG) >> 8) )
  791. #define SMC_GET_TXFIFO() \
  792. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, TXFIFO_REG)) \
  793. : (SMC_inw(ioaddr, TXFIFO_REG) & 0xFF) )
  794. #define SMC_GET_RXFIFO() \
  795. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, RXFIFO_REG)) \
  796. : (SMC_inw(ioaddr, TXFIFO_REG) >> 8) )
  797. #define SMC_GET_INT() \
  798. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, INT_REG)) \
  799. : (SMC_inw(ioaddr, INT_REG) & 0xFF) )
  800. #define SMC_ACK_INT(x) \
  801. do { \
  802. if (SMC_CAN_USE_8BIT) \
  803. SMC_outb(x, ioaddr, INT_REG); \
  804. else { \
  805. unsigned long __flags; \
  806. int __mask; \
  807. local_irq_save(__flags); \
  808. __mask = SMC_inw( ioaddr, INT_REG ) & ~0xff; \
  809. SMC_outw( __mask | (x), ioaddr, INT_REG ); \
  810. local_irq_restore(__flags); \
  811. } \
  812. } while (0)
  813. #define SMC_GET_INT_MASK() \
  814. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, IM_REG)) \
  815. : (SMC_inw( ioaddr, INT_REG ) >> 8) )
  816. #define SMC_SET_INT_MASK(x) \
  817. do { \
  818. if (SMC_CAN_USE_8BIT) \
  819. SMC_outb(x, ioaddr, IM_REG); \
  820. else \
  821. SMC_outw((x) << 8, ioaddr, INT_REG); \
  822. } while (0)
  823. #define SMC_CURRENT_BANK() SMC_inw(ioaddr, BANK_SELECT)
  824. #define SMC_SELECT_BANK(x) \
  825. do { \
  826. if (SMC_MUST_ALIGN_WRITE) \
  827. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  828. else \
  829. SMC_outw(x, ioaddr, BANK_SELECT); \
  830. } while (0)
  831. #define SMC_GET_BASE() SMC_inw(ioaddr, BASE_REG)
  832. #define SMC_SET_BASE(x) SMC_outw(x, ioaddr, BASE_REG)
  833. #define SMC_GET_CONFIG() SMC_inw(ioaddr, CONFIG_REG)
  834. #define SMC_SET_CONFIG(x) SMC_outw(x, ioaddr, CONFIG_REG)
  835. #define SMC_GET_COUNTER() SMC_inw(ioaddr, COUNTER_REG)
  836. #define SMC_GET_CTL() SMC_inw(ioaddr, CTL_REG)
  837. #define SMC_SET_CTL(x) SMC_outw(x, ioaddr, CTL_REG)
  838. #define SMC_GET_MII() SMC_inw(ioaddr, MII_REG)
  839. #define SMC_SET_MII(x) SMC_outw(x, ioaddr, MII_REG)
  840. #define SMC_GET_MIR() SMC_inw(ioaddr, MIR_REG)
  841. #define SMC_SET_MIR(x) SMC_outw(x, ioaddr, MIR_REG)
  842. #define SMC_GET_MMU_CMD() SMC_inw(ioaddr, MMU_CMD_REG)
  843. #define SMC_SET_MMU_CMD(x) SMC_outw(x, ioaddr, MMU_CMD_REG)
  844. #define SMC_GET_FIFO() SMC_inw(ioaddr, FIFO_REG)
  845. #define SMC_GET_PTR() SMC_inw(ioaddr, PTR_REG)
  846. #define SMC_SET_PTR(x) \
  847. do { \
  848. if (SMC_MUST_ALIGN_WRITE) \
  849. SMC_outl((x)<<16, ioaddr, SMC_REG(4, 2)); \
  850. else \
  851. SMC_outw(x, ioaddr, PTR_REG); \
  852. } while (0)
  853. #define SMC_GET_EPH_STATUS() SMC_inw(ioaddr, EPH_STATUS_REG)
  854. #define SMC_GET_RCR() SMC_inw(ioaddr, RCR_REG)
  855. #define SMC_SET_RCR(x) SMC_outw(x, ioaddr, RCR_REG)
  856. #define SMC_GET_REV() SMC_inw(ioaddr, REV_REG)
  857. #define SMC_GET_RPC() SMC_inw(ioaddr, RPC_REG)
  858. #define SMC_SET_RPC(x) \
  859. do { \
  860. if (SMC_MUST_ALIGN_WRITE) \
  861. SMC_outl((x)<<16, ioaddr, SMC_REG(8, 0)); \
  862. else \
  863. SMC_outw(x, ioaddr, RPC_REG); \
  864. } while (0)
  865. #define SMC_GET_TCR() SMC_inw(ioaddr, TCR_REG)
  866. #define SMC_SET_TCR(x) SMC_outw(x, ioaddr, TCR_REG)
  867. #ifndef SMC_GET_MAC_ADDR
  868. #define SMC_GET_MAC_ADDR(addr) \
  869. do { \
  870. unsigned int __v; \
  871. __v = SMC_inw( ioaddr, ADDR0_REG ); \
  872. addr[0] = __v; addr[1] = __v >> 8; \
  873. __v = SMC_inw( ioaddr, ADDR1_REG ); \
  874. addr[2] = __v; addr[3] = __v >> 8; \
  875. __v = SMC_inw( ioaddr, ADDR2_REG ); \
  876. addr[4] = __v; addr[5] = __v >> 8; \
  877. } while (0)
  878. #endif
  879. #define SMC_SET_MAC_ADDR(addr) \
  880. do { \
  881. SMC_outw( addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG ); \
  882. SMC_outw( addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG ); \
  883. SMC_outw( addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG ); \
  884. } while (0)
  885. #define SMC_SET_MCAST(x) \
  886. do { \
  887. const unsigned char *mt = (x); \
  888. SMC_outw( mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1 ); \
  889. SMC_outw( mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2 ); \
  890. SMC_outw( mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3 ); \
  891. SMC_outw( mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4 ); \
  892. } while (0)
  893. #define SMC_PUT_PKT_HDR(status, length) \
  894. do { \
  895. if (SMC_CAN_USE_32BIT) \
  896. SMC_outl((status) | (length)<<16, ioaddr, DATA_REG); \
  897. else { \
  898. SMC_outw(status, ioaddr, DATA_REG); \
  899. SMC_outw(length, ioaddr, DATA_REG); \
  900. } \
  901. } while (0)
  902. #define SMC_GET_PKT_HDR(status, length) \
  903. do { \
  904. if (SMC_CAN_USE_32BIT) { \
  905. unsigned int __val = SMC_inl(ioaddr, DATA_REG); \
  906. (status) = __val & 0xffff; \
  907. (length) = __val >> 16; \
  908. } else { \
  909. (status) = SMC_inw(ioaddr, DATA_REG); \
  910. (length) = SMC_inw(ioaddr, DATA_REG); \
  911. } \
  912. } while (0)
  913. #define SMC_PUSH_DATA(p, l) \
  914. do { \
  915. if (SMC_CAN_USE_32BIT) { \
  916. void *__ptr = (p); \
  917. int __len = (l); \
  918. void *__ioaddr = ioaddr; \
  919. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  920. __len -= 2; \
  921. SMC_outw(*(u16 *)__ptr, ioaddr, DATA_REG); \
  922. __ptr += 2; \
  923. } \
  924. if (SMC_CAN_USE_DATACS && lp->datacs) \
  925. __ioaddr = lp->datacs; \
  926. SMC_outsl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  927. if (__len & 2) { \
  928. __ptr += (__len & ~3); \
  929. SMC_outw(*((u16 *)__ptr), ioaddr, DATA_REG); \
  930. } \
  931. } else if (SMC_CAN_USE_16BIT) \
  932. SMC_outsw(ioaddr, DATA_REG, p, (l) >> 1); \
  933. else if (SMC_CAN_USE_8BIT) \
  934. SMC_outsb(ioaddr, DATA_REG, p, l); \
  935. } while (0)
  936. #define SMC_PULL_DATA(p, l) \
  937. do { \
  938. if (SMC_CAN_USE_32BIT) { \
  939. void *__ptr = (p); \
  940. int __len = (l); \
  941. void *__ioaddr = ioaddr; \
  942. if ((unsigned long)__ptr & 2) { \
  943. /* \
  944. * We want 32bit alignment here. \
  945. * Since some buses perform a full \
  946. * 32bit fetch even for 16bit data \
  947. * we can't use SMC_inw() here. \
  948. * Back both source (on-chip) and \
  949. * destination pointers of 2 bytes. \
  950. * This is possible since the call to \
  951. * SMC_GET_PKT_HDR() already advanced \
  952. * the source pointer of 4 bytes, and \
  953. * the skb_reserve(skb, 2) advanced \
  954. * the destination pointer of 2 bytes. \
  955. */ \
  956. __ptr -= 2; \
  957. __len += 2; \
  958. SMC_SET_PTR(2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  959. } \
  960. if (SMC_CAN_USE_DATACS && lp->datacs) \
  961. __ioaddr = lp->datacs; \
  962. __len += 2; \
  963. SMC_insl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  964. } else if (SMC_CAN_USE_16BIT) \
  965. SMC_insw(ioaddr, DATA_REG, p, (l) >> 1); \
  966. else if (SMC_CAN_USE_8BIT) \
  967. SMC_insb(ioaddr, DATA_REG, p, l); \
  968. } while (0)
  969. #endif /* _SMC91X_H_ */