sh-sci.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. #include <linux/serial_core.h>
  2. #include <linux/io.h>
  3. #include <linux/gpio.h>
  4. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  5. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  6. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  7. defined(CONFIG_CPU_SUBTYPE_SH7709)
  8. # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
  9. # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
  10. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  11. # define SCPCR 0xA4000116
  12. # define SCPDR 0xA4000136
  13. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  14. defined(CONFIG_CPU_SUBTYPE_SH7721) || \
  15. defined(CONFIG_ARCH_SH73A0) || \
  16. defined(CONFIG_ARCH_SH7367) || \
  17. defined(CONFIG_ARCH_SH7377) || \
  18. defined(CONFIG_ARCH_SH7372)
  19. # define PORT_PTCR 0xA405011EUL
  20. # define PORT_PVCR 0xA4050122UL
  21. # define SCIF_ORER 0x0200 /* overrun error bit */
  22. #elif defined(CONFIG_SH_RTS7751R2D)
  23. # define SCSPTR1 0xFFE0001C /* 8 bit SCIF */
  24. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  25. # define SCIF_ORER 0x0001 /* overrun error bit */
  26. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  27. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  28. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  29. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  30. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  31. defined(CONFIG_CPU_SUBTYPE_SH7751R)
  32. # define SCSPTR1 0xffe0001c /* 8 bit SCI */
  33. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  34. # define SCIF_ORER 0x0001 /* overrun error bit */
  35. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  36. # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
  37. # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
  38. # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
  39. # define SCIF_ORER 0x0001 /* overrun error bit */
  40. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  41. # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
  42. # define SCIF_ORER 0x0001 /* overrun error bit */
  43. # define PACR 0xa4050100
  44. # define PBCR 0xa4050102
  45. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  46. # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
  47. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  48. # define PWDR 0xA4050166
  49. # define PSCR 0xA405011E
  50. # define SCIF_ORER 0x0001 /* overrun error bit */
  51. #elif defined(CONFIG_CPU_SUBTYPE_SH7366)
  52. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  53. # define SCSPTR0 SCPDR0
  54. # define SCIF_ORER 0x0001 /* overrun error bit */
  55. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  56. # define SCSPTR0 0xa4050160
  57. # define SCIF_ORER 0x0001 /* overrun error bit */
  58. #elif defined(CONFIG_CPU_SUBTYPE_SH7724)
  59. # define SCIF_ORER 0x0001 /* overrun error bit */
  60. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  61. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  62. # define SCIF_ORER 0x0001 /* overrun error bit */
  63. #elif defined(CONFIG_CPU_SUBTYPE_SH7757)
  64. # define SCSPTR0 0xfe4b0020
  65. # define SCIF_ORER 0x0001
  66. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  67. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  68. # define SCIF_ORER 0x0001 /* overrun error bit */
  69. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  70. # define SCSPTR0 0xff923020 /* 16 bit SCIF */
  71. # define SCIF_ORER 0x0001 /* overrun error bit */
  72. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  73. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  74. # define SCIF_ORER 0x0001 /* Overrun error bit */
  75. #elif defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  76. defined(CONFIG_CPU_SUBTYPE_SH7786)
  77. # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
  78. # define SCIF_ORER 0x0001 /* Overrun error bit */
  79. #elif defined(CONFIG_CPU_SUBTYPE_SH7201) || \
  80. defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  81. defined(CONFIG_CPU_SUBTYPE_SH7206) || \
  82. defined(CONFIG_CPU_SUBTYPE_SH7263)
  83. # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
  84. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  85. # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
  86. # define SCIF_ORER 0x0001 /* overrun error bit */
  87. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  88. # define SCSPTR0 0xffc30020 /* 16 bit SCIF */
  89. # define SCIF_ORER 0x0001 /* Overrun error bit */
  90. #else
  91. # error CPU subtype not defined
  92. #endif
  93. /* SCxSR SCI */
  94. #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  95. #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  96. #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  97. #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  98. #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  99. #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  100. /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  101. /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  102. #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
  103. /* SCxSR SCIF */
  104. #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  105. #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  106. #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  107. #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  108. #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  109. #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  110. #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  111. #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  112. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  113. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  114. defined(CONFIG_CPU_SUBTYPE_SH7721) || \
  115. defined(CONFIG_ARCH_SH73A0) || \
  116. defined(CONFIG_ARCH_SH7367) || \
  117. defined(CONFIG_ARCH_SH7377) || \
  118. defined(CONFIG_ARCH_SH7372)
  119. # define SCIF_ORER 0x0200
  120. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
  121. # define SCIF_RFDC_MASK 0x007f
  122. # define SCIF_TXROOM_MAX 64
  123. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  124. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK )
  125. # define SCIF_RFDC_MASK 0x007f
  126. # define SCIF_TXROOM_MAX 64
  127. /* SH7763 SCIF2 support */
  128. # define SCIF2_RFDC_MASK 0x001f
  129. # define SCIF2_TXROOM_MAX 16
  130. #else
  131. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
  132. # define SCIF_RFDC_MASK 0x001f
  133. # define SCIF_TXROOM_MAX 16
  134. #endif
  135. #ifndef SCIF_ORER
  136. #define SCIF_ORER 0x0000
  137. #endif
  138. #define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  139. #define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
  140. #define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  141. #define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  142. #define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  143. #define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  144. #define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  145. #define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : SCIF_ORER)
  146. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  147. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  148. defined(CONFIG_CPU_SUBTYPE_SH7721) || \
  149. defined(CONFIG_ARCH_SH73A0) || \
  150. defined(CONFIG_ARCH_SH7367) || \
  151. defined(CONFIG_ARCH_SH7377) || \
  152. defined(CONFIG_ARCH_SH7372)
  153. # define SCxSR_RDxF_CLEAR(port) (sci_in(port, SCxSR) & 0xfffc)
  154. # define SCxSR_ERROR_CLEAR(port) (sci_in(port, SCxSR) & 0xfd73)
  155. # define SCxSR_TDxE_CLEAR(port) (sci_in(port, SCxSR) & 0xffdf)
  156. # define SCxSR_BREAK_CLEAR(port) (sci_in(port, SCxSR) & 0xffe3)
  157. #else
  158. # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
  159. # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
  160. # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
  161. # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
  162. #endif
  163. /* SCFCR */
  164. #define SCFCR_RFRST 0x0002
  165. #define SCFCR_TFRST 0x0004
  166. #define SCFCR_MCE 0x0008
  167. #define SCI_MAJOR 204
  168. #define SCI_MINOR_START 8
  169. #define SCI_IN(size, offset) \
  170. ioread##size(port->membase + (offset))
  171. #define SCI_OUT(size, offset, value) \
  172. iowrite##size(value, port->membase + (offset))
  173. #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
  174. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  175. { \
  176. if (port->type == PORT_SCIF || port->type == PORT_SCIFB) { \
  177. return SCI_IN(scif_size, scif_offset); \
  178. } else { /* PORT_SCI or PORT_SCIFA */ \
  179. return SCI_IN(sci_size, sci_offset); \
  180. } \
  181. } \
  182. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  183. { \
  184. if (port->type == PORT_SCIF || port->type == PORT_SCIFB) { \
  185. SCI_OUT(scif_size, scif_offset, value); \
  186. } else { /* PORT_SCI or PORT_SCIFA */ \
  187. SCI_OUT(sci_size, sci_offset, value); \
  188. } \
  189. }
  190. #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
  191. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  192. { \
  193. return SCI_IN(scif_size, scif_offset); \
  194. } \
  195. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  196. { \
  197. SCI_OUT(scif_size, scif_offset, value); \
  198. }
  199. #if defined(CONFIG_CPU_SH3) || \
  200. defined(CONFIG_ARCH_SH73A0) || \
  201. defined(CONFIG_ARCH_SH7367) || \
  202. defined(CONFIG_ARCH_SH7377) || \
  203. defined(CONFIG_ARCH_SH7372)
  204. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  205. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  206. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  207. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  208. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  209. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  210. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  211. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  212. defined(CONFIG_CPU_SUBTYPE_SH7721) || \
  213. defined(CONFIG_ARCH_SH7367)
  214. #define SCIF_FNS(name, scif_offset, scif_size) \
  215. CPU_SCIF_FNS(name, scif_offset, scif_size)
  216. #elif defined(CONFIG_ARCH_SH7377) || \
  217. defined(CONFIG_ARCH_SH7372) || \
  218. defined(CONFIG_ARCH_SH73A0)
  219. #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scifb_offset, sh4_scifb_size) \
  220. CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scifb_offset, sh4_scifb_size)
  221. #define SCIF_FNS(name, scif_offset, scif_size) \
  222. CPU_SCIF_FNS(name, scif_offset, scif_size)
  223. #else
  224. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  225. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  226. CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
  227. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  228. CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
  229. #endif
  230. #elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
  231. defined(CONFIG_CPU_SUBTYPE_SH7724)
  232. #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size) \
  233. CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size)
  234. #define SCIF_FNS(name, sh4_scif_offset, sh4_scif_size) \
  235. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  236. #else
  237. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  238. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  239. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  240. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  241. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  242. #endif
  243. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  244. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  245. defined(CONFIG_CPU_SUBTYPE_SH7721) || \
  246. defined(CONFIG_ARCH_SH7367)
  247. SCIF_FNS(SCSMR, 0x00, 16)
  248. SCIF_FNS(SCBRR, 0x04, 8)
  249. SCIF_FNS(SCSCR, 0x08, 16)
  250. SCIF_FNS(SCxSR, 0x14, 16)
  251. SCIF_FNS(SCFCR, 0x18, 16)
  252. SCIF_FNS(SCFDR, 0x1c, 16)
  253. SCIF_FNS(SCxTDR, 0x20, 8)
  254. SCIF_FNS(SCxRDR, 0x24, 8)
  255. SCIF_FNS(SCLSR, 0x00, 0)
  256. #elif defined(CONFIG_ARCH_SH7377) || \
  257. defined(CONFIG_ARCH_SH7372) || \
  258. defined(CONFIG_ARCH_SH73A0)
  259. SCIF_FNS(SCSMR, 0x00, 16)
  260. SCIF_FNS(SCBRR, 0x04, 8)
  261. SCIF_FNS(SCSCR, 0x08, 16)
  262. SCIF_FNS(SCTDSR, 0x0c, 16)
  263. SCIF_FNS(SCFER, 0x10, 16)
  264. SCIF_FNS(SCxSR, 0x14, 16)
  265. SCIF_FNS(SCFCR, 0x18, 16)
  266. SCIF_FNS(SCFDR, 0x1c, 16)
  267. SCIF_FNS(SCTFDR, 0x38, 16)
  268. SCIF_FNS(SCRFDR, 0x3c, 16)
  269. SCIx_FNS(SCxTDR, 0x20, 8, 0x40, 8)
  270. SCIx_FNS(SCxRDR, 0x24, 8, 0x60, 8)
  271. SCIF_FNS(SCLSR, 0x00, 0)
  272. #elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
  273. defined(CONFIG_CPU_SUBTYPE_SH7724)
  274. SCIx_FNS(SCSMR, 0x00, 16, 0x00, 16)
  275. SCIx_FNS(SCBRR, 0x04, 8, 0x04, 8)
  276. SCIx_FNS(SCSCR, 0x08, 16, 0x08, 16)
  277. SCIx_FNS(SCxTDR, 0x20, 8, 0x0c, 8)
  278. SCIx_FNS(SCxSR, 0x14, 16, 0x10, 16)
  279. SCIx_FNS(SCxRDR, 0x24, 8, 0x14, 8)
  280. SCIx_FNS(SCSPTR, 0, 0, 0, 0)
  281. SCIF_FNS(SCFCR, 0x18, 16)
  282. SCIF_FNS(SCFDR, 0x1c, 16)
  283. SCIF_FNS(SCLSR, 0x24, 16)
  284. #else
  285. /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 */
  286. /* name off sz off sz off sz off sz */
  287. SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16)
  288. SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8)
  289. SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16)
  290. SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8)
  291. SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16)
  292. SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8)
  293. SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
  294. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  295. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  296. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  297. defined(CONFIG_CPU_SUBTYPE_SH7786)
  298. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  299. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  300. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  301. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  302. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  303. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  304. SCIF_FNS(SCFDR, 0, 0, 0x1C, 16)
  305. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  306. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  307. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  308. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  309. #else
  310. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  311. #if defined(CONFIG_CPU_SUBTYPE_SH7722)
  312. SCIF_FNS(SCSPTR, 0, 0, 0, 0)
  313. #else
  314. SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
  315. #endif
  316. SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
  317. #endif
  318. #endif
  319. #define sci_in(port, reg) sci_##reg##_in(port)
  320. #define sci_out(port, reg, value) sci_##reg##_out(port, value)
  321. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  322. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  323. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  324. defined(CONFIG_CPU_SUBTYPE_SH7709)
  325. static inline int sci_rxd_in(struct uart_port *port)
  326. {
  327. if (port->mapbase == 0xfffffe80)
  328. return __raw_readb(SCPDR)&0x01 ? 1 : 0; /* SCI */
  329. return 1;
  330. }
  331. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  332. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  333. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  334. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  335. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  336. defined(CONFIG_CPU_SUBTYPE_SH7091)
  337. static inline int sci_rxd_in(struct uart_port *port)
  338. {
  339. if (port->mapbase == 0xffe00000)
  340. return __raw_readb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
  341. return 1;
  342. }
  343. #else /* default case for non-SCI processors */
  344. static inline int sci_rxd_in(struct uart_port *port)
  345. {
  346. return 1;
  347. }
  348. #endif