pci.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "wifi.h"
  30. #include "core.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. #include <linux/export.h>
  36. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  37. PCI_VENDOR_ID_INTEL,
  38. PCI_VENDOR_ID_ATI,
  39. PCI_VENDOR_ID_AMD,
  40. PCI_VENDOR_ID_SI
  41. };
  42. static const u8 ac_to_hwq[] = {
  43. VO_QUEUE,
  44. VI_QUEUE,
  45. BE_QUEUE,
  46. BK_QUEUE
  47. };
  48. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  49. struct sk_buff *skb)
  50. {
  51. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  52. __le16 fc = rtl_get_fc(skb);
  53. u8 queue_index = skb_get_queue_mapping(skb);
  54. if (unlikely(ieee80211_is_beacon(fc)))
  55. return BEACON_QUEUE;
  56. if (ieee80211_is_mgmt(fc))
  57. return MGNT_QUEUE;
  58. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  59. if (ieee80211_is_nullfunc(fc))
  60. return HIGH_QUEUE;
  61. return ac_to_hwq[queue_index];
  62. }
  63. /* Update PCI dependent default settings*/
  64. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  65. {
  66. struct rtl_priv *rtlpriv = rtl_priv(hw);
  67. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  68. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  69. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  70. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  71. u8 init_aspm;
  72. ppsc->reg_rfps_level = 0;
  73. ppsc->support_aspm = false;
  74. /*Update PCI ASPM setting */
  75. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  76. switch (rtlpci->const_pci_aspm) {
  77. case 0:
  78. /*No ASPM */
  79. break;
  80. case 1:
  81. /*ASPM dynamically enabled/disable. */
  82. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  83. break;
  84. case 2:
  85. /*ASPM with Clock Req dynamically enabled/disable. */
  86. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  87. RT_RF_OFF_LEVL_CLK_REQ);
  88. break;
  89. case 3:
  90. /*
  91. * Always enable ASPM and Clock Req
  92. * from initialization to halt.
  93. * */
  94. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  95. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  96. RT_RF_OFF_LEVL_CLK_REQ);
  97. break;
  98. case 4:
  99. /*
  100. * Always enable ASPM without Clock Req
  101. * from initialization to halt.
  102. * */
  103. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  104. RT_RF_OFF_LEVL_CLK_REQ);
  105. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  106. break;
  107. }
  108. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  109. /*Update Radio OFF setting */
  110. switch (rtlpci->const_hwsw_rfoff_d3) {
  111. case 1:
  112. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  113. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  114. break;
  115. case 2:
  116. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  117. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  118. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  119. break;
  120. case 3:
  121. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  122. break;
  123. }
  124. /*Set HW definition to determine if it supports ASPM. */
  125. switch (rtlpci->const_support_pciaspm) {
  126. case 0:{
  127. /*Not support ASPM. */
  128. bool support_aspm = false;
  129. ppsc->support_aspm = support_aspm;
  130. break;
  131. }
  132. case 1:{
  133. /*Support ASPM. */
  134. bool support_aspm = true;
  135. bool support_backdoor = true;
  136. ppsc->support_aspm = support_aspm;
  137. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  138. !priv->ndis_adapter.amd_l1_patch)
  139. support_backdoor = false; */
  140. ppsc->support_backdoor = support_backdoor;
  141. break;
  142. }
  143. case 2:
  144. /*ASPM value set by chipset. */
  145. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  146. bool support_aspm = true;
  147. ppsc->support_aspm = support_aspm;
  148. }
  149. break;
  150. default:
  151. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  152. "switch case not processed\n");
  153. break;
  154. }
  155. /* toshiba aspm issue, toshiba will set aspm selfly
  156. * so we should not set aspm in driver */
  157. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  158. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  159. init_aspm == 0x43)
  160. ppsc->support_aspm = false;
  161. }
  162. static bool _rtl_pci_platform_switch_device_pci_aspm(
  163. struct ieee80211_hw *hw,
  164. u8 value)
  165. {
  166. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  167. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  168. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  169. value |= 0x40;
  170. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  171. return false;
  172. }
  173. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  174. static bool _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  175. {
  176. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  177. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  178. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  179. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  180. udelay(100);
  181. return true;
  182. }
  183. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  184. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  185. {
  186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  187. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  188. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  189. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  190. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  191. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  192. /*Retrieve original configuration settings. */
  193. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  194. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  195. pcibridge_linkctrlreg;
  196. u16 aspmlevel = 0;
  197. u8 tmp_u1b = 0;
  198. if (!ppsc->support_aspm)
  199. return;
  200. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  201. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  202. "PCI(Bridge) UNKNOWN\n");
  203. return;
  204. }
  205. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  206. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  207. _rtl_pci_switch_clk_req(hw, 0x0);
  208. }
  209. /*for promising device will in L0 state after an I/O. */
  210. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  211. /*Set corresponding value. */
  212. aspmlevel |= BIT(0) | BIT(1);
  213. linkctrl_reg &= ~aspmlevel;
  214. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  215. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  216. udelay(50);
  217. /*4 Disable Pci Bridge ASPM */
  218. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  219. pcibridge_linkctrlreg);
  220. udelay(50);
  221. }
  222. /*
  223. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  224. *power saving We should follow the sequence to enable
  225. *RTL8192SE first then enable Pci Bridge ASPM
  226. *or the system will show bluescreen.
  227. */
  228. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  229. {
  230. struct rtl_priv *rtlpriv = rtl_priv(hw);
  231. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  232. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  233. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  234. u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
  235. u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
  236. u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
  237. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  238. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  239. u16 aspmlevel;
  240. u8 u_pcibridge_aspmsetting;
  241. u8 u_device_aspmsetting;
  242. if (!ppsc->support_aspm)
  243. return;
  244. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  245. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  246. "PCI(Bridge) UNKNOWN\n");
  247. return;
  248. }
  249. /*4 Enable Pci Bridge ASPM */
  250. u_pcibridge_aspmsetting =
  251. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  252. rtlpci->const_hostpci_aspm_setting;
  253. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  254. u_pcibridge_aspmsetting &= ~BIT(0);
  255. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  256. u_pcibridge_aspmsetting);
  257. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  258. "PlatformEnableASPM():PciBridge busnumber[%x], DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
  259. pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
  260. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  261. u_pcibridge_aspmsetting);
  262. udelay(50);
  263. /*Get ASPM level (with/without Clock Req) */
  264. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  265. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  266. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  267. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  268. u_device_aspmsetting |= aspmlevel;
  269. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  270. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  271. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  272. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  273. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  274. }
  275. udelay(100);
  276. }
  277. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  278. {
  279. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  280. bool status = false;
  281. u8 offset_e0;
  282. unsigned offset_e4;
  283. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  284. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  285. if (offset_e0 == 0xA0) {
  286. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  287. if (offset_e4 & BIT(23))
  288. status = true;
  289. }
  290. return status;
  291. }
  292. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  293. {
  294. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  295. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  296. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  297. u8 linkctrl_reg;
  298. u8 num4bbytes;
  299. num4bbytes = (capabilityoffset + 0x10) / 4;
  300. /*Read Link Control Register */
  301. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  302. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  303. }
  304. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  305. struct ieee80211_hw *hw)
  306. {
  307. struct rtl_priv *rtlpriv = rtl_priv(hw);
  308. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  309. u8 tmp;
  310. int pos;
  311. u8 linkctrl_reg;
  312. /*Link Control Register */
  313. pos = pci_pcie_cap(pdev);
  314. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &linkctrl_reg);
  315. pcipriv->ndis_adapter.linkctrl_reg = linkctrl_reg;
  316. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  317. pcipriv->ndis_adapter.linkctrl_reg);
  318. pci_read_config_byte(pdev, 0x98, &tmp);
  319. tmp |= BIT(4);
  320. pci_write_config_byte(pdev, 0x98, tmp);
  321. tmp = 0x17;
  322. pci_write_config_byte(pdev, 0x70f, tmp);
  323. }
  324. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  325. {
  326. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  327. _rtl_pci_update_default_setting(hw);
  328. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  329. /*Always enable ASPM & Clock Req. */
  330. rtl_pci_enable_aspm(hw);
  331. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  332. }
  333. }
  334. static void _rtl_pci_io_handler_init(struct device *dev,
  335. struct ieee80211_hw *hw)
  336. {
  337. struct rtl_priv *rtlpriv = rtl_priv(hw);
  338. rtlpriv->io.dev = dev;
  339. rtlpriv->io.write8_async = pci_write8_async;
  340. rtlpriv->io.write16_async = pci_write16_async;
  341. rtlpriv->io.write32_async = pci_write32_async;
  342. rtlpriv->io.read8_sync = pci_read8_sync;
  343. rtlpriv->io.read16_sync = pci_read16_sync;
  344. rtlpriv->io.read32_sync = pci_read32_sync;
  345. }
  346. static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
  347. {
  348. }
  349. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  350. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  351. {
  352. struct rtl_priv *rtlpriv = rtl_priv(hw);
  353. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  354. u8 additionlen = FCS_LEN;
  355. struct sk_buff *next_skb;
  356. /* here open is 4, wep/tkip is 8, aes is 12*/
  357. if (info->control.hw_key)
  358. additionlen += info->control.hw_key->icv_len;
  359. /* The most skb num is 6 */
  360. tcb_desc->empkt_num = 0;
  361. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  362. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  363. struct ieee80211_tx_info *next_info;
  364. next_info = IEEE80211_SKB_CB(next_skb);
  365. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  366. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  367. next_skb->len + additionlen;
  368. tcb_desc->empkt_num++;
  369. } else {
  370. break;
  371. }
  372. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  373. next_skb))
  374. break;
  375. if (tcb_desc->empkt_num >= 5)
  376. break;
  377. }
  378. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  379. return true;
  380. }
  381. /* just for early mode now */
  382. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  383. {
  384. struct rtl_priv *rtlpriv = rtl_priv(hw);
  385. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  386. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  387. struct sk_buff *skb = NULL;
  388. struct ieee80211_tx_info *info = NULL;
  389. int tid;
  390. if (!rtlpriv->rtlhal.earlymode_enable)
  391. return;
  392. /* we juse use em for BE/BK/VI/VO */
  393. for (tid = 7; tid >= 0; tid--) {
  394. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(hw, tid)];
  395. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  396. while (!mac->act_scanning &&
  397. rtlpriv->psc.rfpwr_state == ERFON) {
  398. struct rtl_tcb_desc tcb_desc;
  399. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  400. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  401. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  402. (ring->entries - skb_queue_len(&ring->queue) > 5)) {
  403. skb = skb_dequeue(&mac->skb_waitq[tid]);
  404. } else {
  405. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  406. break;
  407. }
  408. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  409. /* Some macaddr can't do early mode. like
  410. * multicast/broadcast/no_qos data */
  411. info = IEEE80211_SKB_CB(skb);
  412. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  413. _rtl_update_earlymode_info(hw, skb,
  414. &tcb_desc, tid);
  415. rtlpriv->intf_ops->adapter_tx(hw, skb, &tcb_desc);
  416. }
  417. }
  418. }
  419. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  420. {
  421. struct rtl_priv *rtlpriv = rtl_priv(hw);
  422. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  423. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  424. while (skb_queue_len(&ring->queue)) {
  425. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  426. struct sk_buff *skb;
  427. struct ieee80211_tx_info *info;
  428. __le16 fc;
  429. u8 tid;
  430. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  431. HW_DESC_OWN);
  432. /*
  433. *beacon packet will only use the first
  434. *descriptor defautly,and the own may not
  435. *be cleared by the hardware
  436. */
  437. if (own)
  438. return;
  439. ring->idx = (ring->idx + 1) % ring->entries;
  440. skb = __skb_dequeue(&ring->queue);
  441. pci_unmap_single(rtlpci->pdev,
  442. rtlpriv->cfg->ops->
  443. get_desc((u8 *) entry, true,
  444. HW_DESC_TXBUFF_ADDR),
  445. skb->len, PCI_DMA_TODEVICE);
  446. /* remove early mode header */
  447. if (rtlpriv->rtlhal.earlymode_enable)
  448. skb_pull(skb, EM_HDR_LEN);
  449. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  450. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  451. ring->idx,
  452. skb_queue_len(&ring->queue),
  453. *(u16 *) (skb->data + 22));
  454. if (prio == TXCMD_QUEUE) {
  455. dev_kfree_skb(skb);
  456. goto tx_status_ok;
  457. }
  458. /* for sw LPS, just after NULL skb send out, we can
  459. * sure AP kown we are sleeped, our we should not let
  460. * rf to sleep*/
  461. fc = rtl_get_fc(skb);
  462. if (ieee80211_is_nullfunc(fc)) {
  463. if (ieee80211_has_pm(fc)) {
  464. rtlpriv->mac80211.offchan_delay = true;
  465. rtlpriv->psc.state_inap = true;
  466. } else {
  467. rtlpriv->psc.state_inap = false;
  468. }
  469. }
  470. /* update tid tx pkt num */
  471. tid = rtl_get_tid(skb);
  472. if (tid <= 7)
  473. rtlpriv->link_info.tidtx_inperiod[tid]++;
  474. info = IEEE80211_SKB_CB(skb);
  475. ieee80211_tx_info_clear_status(info);
  476. info->flags |= IEEE80211_TX_STAT_ACK;
  477. /*info->status.rates[0].count = 1; */
  478. ieee80211_tx_status_irqsafe(hw, skb);
  479. if ((ring->entries - skb_queue_len(&ring->queue))
  480. == 2) {
  481. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  482. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%d\n",
  483. prio, ring->idx,
  484. skb_queue_len(&ring->queue));
  485. ieee80211_wake_queue(hw,
  486. skb_get_queue_mapping
  487. (skb));
  488. }
  489. tx_status_ok:
  490. skb = NULL;
  491. }
  492. if (((rtlpriv->link_info.num_rx_inperiod +
  493. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  494. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  495. schedule_work(&rtlpriv->works.lps_leave_work);
  496. }
  497. }
  498. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  499. struct ieee80211_rx_status rx_status)
  500. {
  501. struct rtl_priv *rtlpriv = rtl_priv(hw);
  502. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  503. __le16 fc = rtl_get_fc(skb);
  504. bool unicast = false;
  505. struct sk_buff *uskb = NULL;
  506. u8 *pdata;
  507. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  508. if (is_broadcast_ether_addr(hdr->addr1)) {
  509. ;/*TODO*/
  510. } else if (is_multicast_ether_addr(hdr->addr1)) {
  511. ;/*TODO*/
  512. } else {
  513. unicast = true;
  514. rtlpriv->stats.rxbytesunicast += skb->len;
  515. }
  516. rtl_is_special_data(hw, skb, false);
  517. if (ieee80211_is_data(fc)) {
  518. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  519. if (unicast)
  520. rtlpriv->link_info.num_rx_inperiod++;
  521. }
  522. /* for sw lps */
  523. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  524. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  525. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  526. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  527. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  528. return;
  529. if (unlikely(!rtl_action_proc(hw, skb, false)))
  530. return;
  531. uskb = dev_alloc_skb(skb->len + 128);
  532. if (!uskb)
  533. return; /* exit if allocation failed */
  534. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  535. pdata = (u8 *)skb_put(uskb, skb->len);
  536. memcpy(pdata, skb->data, skb->len);
  537. ieee80211_rx_irqsafe(hw, uskb);
  538. }
  539. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  540. {
  541. struct rtl_priv *rtlpriv = rtl_priv(hw);
  542. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  543. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  544. struct ieee80211_rx_status rx_status = { 0 };
  545. unsigned int count = rtlpci->rxringcount;
  546. u8 own;
  547. u8 tmp_one;
  548. u32 bufferaddress;
  549. struct rtl_stats stats = {
  550. .signal = 0,
  551. .noise = -98,
  552. .rate = 0,
  553. };
  554. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  555. /*RX NORMAL PKT */
  556. while (count--) {
  557. /*rx descriptor */
  558. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  559. index];
  560. /*rx pkt */
  561. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  562. index];
  563. struct sk_buff *new_skb = NULL;
  564. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  565. false, HW_DESC_OWN);
  566. /*wait data to be filled by hardware */
  567. if (own)
  568. break;
  569. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  570. &rx_status,
  571. (u8 *) pdesc, skb);
  572. if (stats.crc || stats.hwerror)
  573. goto done;
  574. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  575. if (unlikely(!new_skb)) {
  576. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV), DBG_DMESG,
  577. "can't alloc skb for rx\n");
  578. goto done;
  579. }
  580. pci_unmap_single(rtlpci->pdev,
  581. *((dma_addr_t *) skb->cb),
  582. rtlpci->rxbuffersize,
  583. PCI_DMA_FROMDEVICE);
  584. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  585. HW_DESC_RXPKT_LEN));
  586. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  587. /*
  588. * NOTICE This can not be use for mac80211,
  589. * this is done in mac80211 code,
  590. * if you done here sec DHCP will fail
  591. * skb_trim(skb, skb->len - 4);
  592. */
  593. _rtl_receive_one(hw, skb, rx_status);
  594. if (((rtlpriv->link_info.num_rx_inperiod +
  595. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  596. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  597. schedule_work(&rtlpriv->works.lps_leave_work);
  598. }
  599. dev_kfree_skb_any(skb);
  600. skb = new_skb;
  601. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  602. *((dma_addr_t *) skb->cb) =
  603. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  604. rtlpci->rxbuffersize,
  605. PCI_DMA_FROMDEVICE);
  606. done:
  607. bufferaddress = (*((dma_addr_t *)skb->cb));
  608. tmp_one = 1;
  609. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  610. HW_DESC_RXBUFF_ADDR,
  611. (u8 *)&bufferaddress);
  612. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  613. HW_DESC_RXPKT_LEN,
  614. (u8 *)&rtlpci->rxbuffersize);
  615. if (index == rtlpci->rxringcount - 1)
  616. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  617. HW_DESC_RXERO,
  618. (u8 *)&tmp_one);
  619. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  620. (u8 *)&tmp_one);
  621. index = (index + 1) % rtlpci->rxringcount;
  622. }
  623. rtlpci->rx_ring[rx_queue_idx].idx = index;
  624. }
  625. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  626. {
  627. struct ieee80211_hw *hw = dev_id;
  628. struct rtl_priv *rtlpriv = rtl_priv(hw);
  629. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  630. unsigned long flags;
  631. u32 inta = 0;
  632. u32 intb = 0;
  633. irqreturn_t ret = IRQ_HANDLED;
  634. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  635. /*read ISR: 4/8bytes */
  636. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  637. /*Shared IRQ or HW disappared */
  638. if (!inta || inta == 0xffff) {
  639. ret = IRQ_NONE;
  640. goto done;
  641. }
  642. /*<1> beacon related */
  643. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  644. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  645. "beacon ok interrupt!\n");
  646. }
  647. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  648. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  649. "beacon err interrupt!\n");
  650. }
  651. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  652. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  653. }
  654. if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
  655. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  656. "prepare beacon for interrupt!\n");
  657. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  658. }
  659. /*<3> Tx related */
  660. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  661. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  662. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  663. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  664. "Manage ok interrupt!\n");
  665. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  666. }
  667. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  668. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  669. "HIGH_QUEUE ok interrupt!\n");
  670. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  671. }
  672. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  673. rtlpriv->link_info.num_tx_inperiod++;
  674. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  675. "BK Tx OK interrupt!\n");
  676. _rtl_pci_tx_isr(hw, BK_QUEUE);
  677. }
  678. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  679. rtlpriv->link_info.num_tx_inperiod++;
  680. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  681. "BE TX OK interrupt!\n");
  682. _rtl_pci_tx_isr(hw, BE_QUEUE);
  683. }
  684. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  685. rtlpriv->link_info.num_tx_inperiod++;
  686. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  687. "VI TX OK interrupt!\n");
  688. _rtl_pci_tx_isr(hw, VI_QUEUE);
  689. }
  690. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  691. rtlpriv->link_info.num_tx_inperiod++;
  692. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  693. "Vo TX OK interrupt!\n");
  694. _rtl_pci_tx_isr(hw, VO_QUEUE);
  695. }
  696. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  697. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  698. rtlpriv->link_info.num_tx_inperiod++;
  699. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  700. "CMD TX OK interrupt!\n");
  701. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  702. }
  703. }
  704. /*<2> Rx related */
  705. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  706. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  707. _rtl_pci_rx_interrupt(hw);
  708. }
  709. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  710. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  711. "rx descriptor unavailable!\n");
  712. _rtl_pci_rx_interrupt(hw);
  713. }
  714. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  715. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  716. _rtl_pci_rx_interrupt(hw);
  717. }
  718. if (rtlpriv->rtlhal.earlymode_enable)
  719. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  720. done:
  721. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  722. return ret;
  723. }
  724. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  725. {
  726. _rtl_pci_tx_chk_waitq(hw);
  727. }
  728. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  729. {
  730. struct rtl_priv *rtlpriv = rtl_priv(hw);
  731. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  732. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  733. struct rtl8192_tx_ring *ring = NULL;
  734. struct ieee80211_hdr *hdr = NULL;
  735. struct ieee80211_tx_info *info = NULL;
  736. struct sk_buff *pskb = NULL;
  737. struct rtl_tx_desc *pdesc = NULL;
  738. struct rtl_tcb_desc tcb_desc;
  739. u8 temp_one = 1;
  740. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  741. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  742. pskb = __skb_dequeue(&ring->queue);
  743. if (pskb)
  744. kfree_skb(pskb);
  745. /*NB: the beacon data buffer must be 32-bit aligned. */
  746. pskb = ieee80211_beacon_get(hw, mac->vif);
  747. if (pskb == NULL)
  748. return;
  749. hdr = rtl_get_hdr(pskb);
  750. info = IEEE80211_SKB_CB(pskb);
  751. pdesc = &ring->desc[0];
  752. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  753. info, pskb, BEACON_QUEUE, &tcb_desc);
  754. __skb_queue_tail(&ring->queue, pskb);
  755. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  756. (u8 *)&temp_one);
  757. return;
  758. }
  759. static void rtl_lps_leave_work_callback(struct work_struct *work)
  760. {
  761. struct rtl_works *rtlworks =
  762. container_of(work, struct rtl_works, lps_leave_work);
  763. struct ieee80211_hw *hw = rtlworks->hw;
  764. rtl_lps_leave(hw);
  765. }
  766. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  767. {
  768. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  769. u8 i;
  770. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  771. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  772. /*
  773. *we just alloc 2 desc for beacon queue,
  774. *because we just need first desc in hw beacon.
  775. */
  776. rtlpci->txringcount[BEACON_QUEUE] = 2;
  777. /*
  778. *BE queue need more descriptor for performance
  779. *consideration or, No more tx desc will happen,
  780. *and may cause mac80211 mem leakage.
  781. */
  782. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  783. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  784. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  785. }
  786. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  787. struct pci_dev *pdev)
  788. {
  789. struct rtl_priv *rtlpriv = rtl_priv(hw);
  790. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  791. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  792. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  793. rtlpci->up_first_time = true;
  794. rtlpci->being_init_adapter = false;
  795. rtlhal->hw = hw;
  796. rtlpci->pdev = pdev;
  797. /*Tx/Rx related var */
  798. _rtl_pci_init_trx_var(hw);
  799. /*IBSS*/ mac->beacon_interval = 100;
  800. /*AMPDU*/
  801. mac->min_space_cfg = 0;
  802. mac->max_mss_density = 0;
  803. /*set sane AMPDU defaults */
  804. mac->current_ampdu_density = 7;
  805. mac->current_ampdu_factor = 3;
  806. /*QOS*/
  807. rtlpci->acm_method = eAcmWay2_SW;
  808. /*task */
  809. tasklet_init(&rtlpriv->works.irq_tasklet,
  810. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  811. (unsigned long)hw);
  812. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  813. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  814. (unsigned long)hw);
  815. INIT_WORK(&rtlpriv->works.lps_leave_work, rtl_lps_leave_work_callback);
  816. }
  817. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  818. unsigned int prio, unsigned int entries)
  819. {
  820. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  821. struct rtl_priv *rtlpriv = rtl_priv(hw);
  822. struct rtl_tx_desc *ring;
  823. dma_addr_t dma;
  824. u32 nextdescaddress;
  825. int i;
  826. ring = pci_alloc_consistent(rtlpci->pdev,
  827. sizeof(*ring) * entries, &dma);
  828. if (!ring || (unsigned long)ring & 0xFF) {
  829. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  830. "Cannot allocate TX ring (prio = %d)\n", prio);
  831. return -ENOMEM;
  832. }
  833. memset(ring, 0, sizeof(*ring) * entries);
  834. rtlpci->tx_ring[prio].desc = ring;
  835. rtlpci->tx_ring[prio].dma = dma;
  836. rtlpci->tx_ring[prio].idx = 0;
  837. rtlpci->tx_ring[prio].entries = entries;
  838. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  839. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  840. prio, ring);
  841. for (i = 0; i < entries; i++) {
  842. nextdescaddress = (u32) dma +
  843. ((i + 1) % entries) *
  844. sizeof(*ring);
  845. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  846. true, HW_DESC_TX_NEXTDESC_ADDR,
  847. (u8 *)&nextdescaddress);
  848. }
  849. return 0;
  850. }
  851. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  852. {
  853. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  854. struct rtl_priv *rtlpriv = rtl_priv(hw);
  855. struct rtl_rx_desc *entry = NULL;
  856. int i, rx_queue_idx;
  857. u8 tmp_one = 1;
  858. /*
  859. *rx_queue_idx 0:RX_MPDU_QUEUE
  860. *rx_queue_idx 1:RX_CMD_QUEUE
  861. */
  862. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  863. rx_queue_idx++) {
  864. rtlpci->rx_ring[rx_queue_idx].desc =
  865. pci_alloc_consistent(rtlpci->pdev,
  866. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  867. desc) * rtlpci->rxringcount,
  868. &rtlpci->rx_ring[rx_queue_idx].dma);
  869. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  870. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  871. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  872. "Cannot allocate RX ring\n");
  873. return -ENOMEM;
  874. }
  875. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  876. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  877. rtlpci->rxringcount);
  878. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  879. /* If amsdu_8k is disabled, set buffersize to 4096. This
  880. * change will reduce memory fragmentation.
  881. */
  882. if (rtlpci->rxbuffersize > 4096 &&
  883. rtlpriv->rtlhal.disable_amsdu_8k)
  884. rtlpci->rxbuffersize = 4096;
  885. for (i = 0; i < rtlpci->rxringcount; i++) {
  886. struct sk_buff *skb =
  887. dev_alloc_skb(rtlpci->rxbuffersize);
  888. u32 bufferaddress;
  889. if (!skb)
  890. return 0;
  891. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  892. /*skb->dev = dev; */
  893. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  894. /*
  895. *just set skb->cb to mapping addr
  896. *for pci_unmap_single use
  897. */
  898. *((dma_addr_t *) skb->cb) =
  899. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  900. rtlpci->rxbuffersize,
  901. PCI_DMA_FROMDEVICE);
  902. bufferaddress = (*((dma_addr_t *)skb->cb));
  903. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  904. HW_DESC_RXBUFF_ADDR,
  905. (u8 *)&bufferaddress);
  906. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  907. HW_DESC_RXPKT_LEN,
  908. (u8 *)&rtlpci->
  909. rxbuffersize);
  910. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  911. HW_DESC_RXOWN,
  912. (u8 *)&tmp_one);
  913. }
  914. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  915. HW_DESC_RXERO, (u8 *)&tmp_one);
  916. }
  917. return 0;
  918. }
  919. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  920. unsigned int prio)
  921. {
  922. struct rtl_priv *rtlpriv = rtl_priv(hw);
  923. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  924. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  925. while (skb_queue_len(&ring->queue)) {
  926. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  927. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  928. pci_unmap_single(rtlpci->pdev,
  929. rtlpriv->cfg->
  930. ops->get_desc((u8 *) entry, true,
  931. HW_DESC_TXBUFF_ADDR),
  932. skb->len, PCI_DMA_TODEVICE);
  933. kfree_skb(skb);
  934. ring->idx = (ring->idx + 1) % ring->entries;
  935. }
  936. pci_free_consistent(rtlpci->pdev,
  937. sizeof(*ring->desc) * ring->entries,
  938. ring->desc, ring->dma);
  939. ring->desc = NULL;
  940. }
  941. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  942. {
  943. int i, rx_queue_idx;
  944. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  945. /*rx_queue_idx 1:RX_CMD_QUEUE */
  946. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  947. rx_queue_idx++) {
  948. for (i = 0; i < rtlpci->rxringcount; i++) {
  949. struct sk_buff *skb =
  950. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  951. if (!skb)
  952. continue;
  953. pci_unmap_single(rtlpci->pdev,
  954. *((dma_addr_t *) skb->cb),
  955. rtlpci->rxbuffersize,
  956. PCI_DMA_FROMDEVICE);
  957. kfree_skb(skb);
  958. }
  959. pci_free_consistent(rtlpci->pdev,
  960. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  961. desc) * rtlpci->rxringcount,
  962. rtlpci->rx_ring[rx_queue_idx].desc,
  963. rtlpci->rx_ring[rx_queue_idx].dma);
  964. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  965. }
  966. }
  967. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  968. {
  969. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  970. int ret;
  971. int i;
  972. ret = _rtl_pci_init_rx_ring(hw);
  973. if (ret)
  974. return ret;
  975. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  976. ret = _rtl_pci_init_tx_ring(hw, i,
  977. rtlpci->txringcount[i]);
  978. if (ret)
  979. goto err_free_rings;
  980. }
  981. return 0;
  982. err_free_rings:
  983. _rtl_pci_free_rx_ring(rtlpci);
  984. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  985. if (rtlpci->tx_ring[i].desc)
  986. _rtl_pci_free_tx_ring(hw, i);
  987. return 1;
  988. }
  989. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  990. {
  991. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  992. u32 i;
  993. /*free rx rings */
  994. _rtl_pci_free_rx_ring(rtlpci);
  995. /*free tx rings */
  996. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  997. _rtl_pci_free_tx_ring(hw, i);
  998. return 0;
  999. }
  1000. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1001. {
  1002. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1003. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1004. int i, rx_queue_idx;
  1005. unsigned long flags;
  1006. u8 tmp_one = 1;
  1007. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1008. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1009. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1010. rx_queue_idx++) {
  1011. /*
  1012. *force the rx_ring[RX_MPDU_QUEUE/
  1013. *RX_CMD_QUEUE].idx to the first one
  1014. */
  1015. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1016. struct rtl_rx_desc *entry = NULL;
  1017. for (i = 0; i < rtlpci->rxringcount; i++) {
  1018. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1019. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1020. false,
  1021. HW_DESC_RXOWN,
  1022. (u8 *)&tmp_one);
  1023. }
  1024. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1025. }
  1026. }
  1027. /*
  1028. *after reset, release previous pending packet,
  1029. *and force the tx idx to the first one
  1030. */
  1031. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1032. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1033. if (rtlpci->tx_ring[i].desc) {
  1034. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1035. while (skb_queue_len(&ring->queue)) {
  1036. struct rtl_tx_desc *entry =
  1037. &ring->desc[ring->idx];
  1038. struct sk_buff *skb =
  1039. __skb_dequeue(&ring->queue);
  1040. pci_unmap_single(rtlpci->pdev,
  1041. rtlpriv->cfg->ops->
  1042. get_desc((u8 *)
  1043. entry,
  1044. true,
  1045. HW_DESC_TXBUFF_ADDR),
  1046. skb->len, PCI_DMA_TODEVICE);
  1047. kfree_skb(skb);
  1048. ring->idx = (ring->idx + 1) % ring->entries;
  1049. }
  1050. ring->idx = 0;
  1051. }
  1052. }
  1053. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1054. return 0;
  1055. }
  1056. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1057. struct sk_buff *skb)
  1058. {
  1059. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1060. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1061. struct ieee80211_sta *sta = info->control.sta;
  1062. struct rtl_sta_info *sta_entry = NULL;
  1063. u8 tid = rtl_get_tid(skb);
  1064. if (!sta)
  1065. return false;
  1066. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1067. if (!rtlpriv->rtlhal.earlymode_enable)
  1068. return false;
  1069. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1070. return false;
  1071. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1072. return false;
  1073. if (tid > 7)
  1074. return false;
  1075. /* maybe every tid should be checked */
  1076. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1077. return false;
  1078. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1079. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1080. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1081. return true;
  1082. }
  1083. static int rtl_pci_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  1084. struct rtl_tcb_desc *ptcb_desc)
  1085. {
  1086. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1087. struct rtl_sta_info *sta_entry = NULL;
  1088. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1089. struct ieee80211_sta *sta = info->control.sta;
  1090. struct rtl8192_tx_ring *ring;
  1091. struct rtl_tx_desc *pdesc;
  1092. u8 idx;
  1093. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1094. unsigned long flags;
  1095. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1096. __le16 fc = rtl_get_fc(skb);
  1097. u8 *pda_addr = hdr->addr1;
  1098. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1099. /*ssn */
  1100. u8 tid = 0;
  1101. u16 seq_number = 0;
  1102. u8 own;
  1103. u8 temp_one = 1;
  1104. if (ieee80211_is_auth(fc)) {
  1105. RT_TRACE(rtlpriv, COMP_SEND, DBG_DMESG, "MAC80211_LINKING\n");
  1106. rtl_ips_nic_on(hw);
  1107. }
  1108. if (rtlpriv->psc.sw_ps_enabled) {
  1109. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1110. !ieee80211_has_pm(fc))
  1111. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1112. }
  1113. rtl_action_proc(hw, skb, true);
  1114. if (is_multicast_ether_addr(pda_addr))
  1115. rtlpriv->stats.txbytesmulticast += skb->len;
  1116. else if (is_broadcast_ether_addr(pda_addr))
  1117. rtlpriv->stats.txbytesbroadcast += skb->len;
  1118. else
  1119. rtlpriv->stats.txbytesunicast += skb->len;
  1120. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1121. ring = &rtlpci->tx_ring[hw_queue];
  1122. if (hw_queue != BEACON_QUEUE)
  1123. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1124. ring->entries;
  1125. else
  1126. idx = 0;
  1127. pdesc = &ring->desc[idx];
  1128. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1129. true, HW_DESC_OWN);
  1130. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1131. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1132. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1133. hw_queue, ring->idx, idx,
  1134. skb_queue_len(&ring->queue));
  1135. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1136. return skb->len;
  1137. }
  1138. if (ieee80211_is_data_qos(fc)) {
  1139. tid = rtl_get_tid(skb);
  1140. if (sta) {
  1141. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1142. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1143. IEEE80211_SCTL_SEQ) >> 4;
  1144. seq_number += 1;
  1145. if (!ieee80211_has_morefrags(hdr->frame_control))
  1146. sta_entry->tids[tid].seq_number = seq_number;
  1147. }
  1148. }
  1149. if (ieee80211_is_data(fc))
  1150. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1151. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1152. info, skb, hw_queue, ptcb_desc);
  1153. __skb_queue_tail(&ring->queue, skb);
  1154. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1155. HW_DESC_OWN, (u8 *)&temp_one);
  1156. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1157. hw_queue != BEACON_QUEUE) {
  1158. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1159. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1160. hw_queue, ring->idx, idx,
  1161. skb_queue_len(&ring->queue));
  1162. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1163. }
  1164. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1165. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1166. return 0;
  1167. }
  1168. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1169. {
  1170. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1171. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1172. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1173. u16 i = 0;
  1174. int queue_id;
  1175. struct rtl8192_tx_ring *ring;
  1176. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1177. u32 queue_len;
  1178. ring = &pcipriv->dev.tx_ring[queue_id];
  1179. queue_len = skb_queue_len(&ring->queue);
  1180. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1181. queue_id == TXCMD_QUEUE) {
  1182. queue_id--;
  1183. continue;
  1184. } else {
  1185. msleep(20);
  1186. i++;
  1187. }
  1188. /* we just wait 1s for all queues */
  1189. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1190. is_hal_stop(rtlhal) || i >= 200)
  1191. return;
  1192. }
  1193. }
  1194. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1195. {
  1196. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1197. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1198. _rtl_pci_deinit_trx_ring(hw);
  1199. synchronize_irq(rtlpci->pdev->irq);
  1200. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1201. cancel_work_sync(&rtlpriv->works.lps_leave_work);
  1202. flush_workqueue(rtlpriv->works.rtl_wq);
  1203. destroy_workqueue(rtlpriv->works.rtl_wq);
  1204. }
  1205. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1206. {
  1207. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1208. int err;
  1209. _rtl_pci_init_struct(hw, pdev);
  1210. err = _rtl_pci_init_trx_ring(hw);
  1211. if (err) {
  1212. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1213. "tx ring initialization failed\n");
  1214. return err;
  1215. }
  1216. return 1;
  1217. }
  1218. static int rtl_pci_start(struct ieee80211_hw *hw)
  1219. {
  1220. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1221. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1222. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1223. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1224. int err;
  1225. rtl_pci_reset_trx_ring(hw);
  1226. rtlpci->driver_is_goingto_unload = false;
  1227. err = rtlpriv->cfg->ops->hw_init(hw);
  1228. if (err) {
  1229. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1230. "Failed to config hardware!\n");
  1231. return err;
  1232. }
  1233. rtlpriv->cfg->ops->enable_interrupt(hw);
  1234. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1235. rtl_init_rx_config(hw);
  1236. /*should be after adapter start and interrupt enable. */
  1237. set_hal_start(rtlhal);
  1238. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1239. rtlpci->up_first_time = false;
  1240. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "OK\n");
  1241. return 0;
  1242. }
  1243. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1244. {
  1245. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1246. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1247. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1248. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1249. unsigned long flags;
  1250. u8 RFInProgressTimeOut = 0;
  1251. /*
  1252. *should be before disable interrupt&adapter
  1253. *and will do it immediately.
  1254. */
  1255. set_hal_stop(rtlhal);
  1256. rtlpriv->cfg->ops->disable_interrupt(hw);
  1257. cancel_work_sync(&rtlpriv->works.lps_leave_work);
  1258. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1259. while (ppsc->rfchange_inprogress) {
  1260. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1261. if (RFInProgressTimeOut > 100) {
  1262. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1263. break;
  1264. }
  1265. mdelay(1);
  1266. RFInProgressTimeOut++;
  1267. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1268. }
  1269. ppsc->rfchange_inprogress = true;
  1270. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1271. rtlpci->driver_is_goingto_unload = true;
  1272. rtlpriv->cfg->ops->hw_disable(hw);
  1273. /* some things are not needed if firmware not available */
  1274. if (!rtlpriv->max_fw_size)
  1275. return;
  1276. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1277. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1278. ppsc->rfchange_inprogress = false;
  1279. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1280. rtl_pci_enable_aspm(hw);
  1281. }
  1282. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1283. struct ieee80211_hw *hw)
  1284. {
  1285. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1286. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1287. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1288. struct pci_dev *bridge_pdev = pdev->bus->self;
  1289. u16 venderid;
  1290. u16 deviceid;
  1291. u8 revisionid;
  1292. u16 irqline;
  1293. u8 tmp;
  1294. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1295. venderid = pdev->vendor;
  1296. deviceid = pdev->device;
  1297. pci_read_config_byte(pdev, 0x8, &revisionid);
  1298. pci_read_config_word(pdev, 0x3C, &irqline);
  1299. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1300. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1301. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1302. * the correct driver is r8192e_pci, thus this routine should
  1303. * return false.
  1304. */
  1305. if (deviceid == RTL_PCI_8192SE_DID &&
  1306. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1307. return false;
  1308. if (deviceid == RTL_PCI_8192_DID ||
  1309. deviceid == RTL_PCI_0044_DID ||
  1310. deviceid == RTL_PCI_0047_DID ||
  1311. deviceid == RTL_PCI_8192SE_DID ||
  1312. deviceid == RTL_PCI_8174_DID ||
  1313. deviceid == RTL_PCI_8173_DID ||
  1314. deviceid == RTL_PCI_8172_DID ||
  1315. deviceid == RTL_PCI_8171_DID) {
  1316. switch (revisionid) {
  1317. case RTL_PCI_REVISION_ID_8192PCIE:
  1318. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1319. "8192 PCI-E is found - vid/did=%x/%x\n",
  1320. venderid, deviceid);
  1321. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1322. break;
  1323. case RTL_PCI_REVISION_ID_8192SE:
  1324. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1325. "8192SE is found - vid/did=%x/%x\n",
  1326. venderid, deviceid);
  1327. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1328. break;
  1329. default:
  1330. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1331. "Err: Unknown device - vid/did=%x/%x\n",
  1332. venderid, deviceid);
  1333. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1334. break;
  1335. }
  1336. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1337. deviceid == RTL_PCI_8192CE_DID ||
  1338. deviceid == RTL_PCI_8191CE_DID ||
  1339. deviceid == RTL_PCI_8188CE_DID) {
  1340. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1341. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1342. "8192C PCI-E is found - vid/did=%x/%x\n",
  1343. venderid, deviceid);
  1344. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1345. deviceid == RTL_PCI_8192DE_DID2) {
  1346. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1347. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1348. "8192D PCI-E is found - vid/did=%x/%x\n",
  1349. venderid, deviceid);
  1350. } else {
  1351. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1352. "Err: Unknown device - vid/did=%x/%x\n",
  1353. venderid, deviceid);
  1354. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1355. }
  1356. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1357. if (revisionid == 0 || revisionid == 1) {
  1358. if (revisionid == 0) {
  1359. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1360. "Find 92DE MAC0\n");
  1361. rtlhal->interfaceindex = 0;
  1362. } else if (revisionid == 1) {
  1363. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1364. "Find 92DE MAC1\n");
  1365. rtlhal->interfaceindex = 1;
  1366. }
  1367. } else {
  1368. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1369. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1370. venderid, deviceid, revisionid);
  1371. rtlhal->interfaceindex = 0;
  1372. }
  1373. }
  1374. /*find bus info */
  1375. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1376. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1377. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1378. if (bridge_pdev) {
  1379. /*find bridge info if available */
  1380. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1381. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1382. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1383. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1384. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1385. "Pci Bridge Vendor is found index: %d\n",
  1386. tmp);
  1387. break;
  1388. }
  1389. }
  1390. }
  1391. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1392. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1393. pcipriv->ndis_adapter.pcibridge_busnum =
  1394. bridge_pdev->bus->number;
  1395. pcipriv->ndis_adapter.pcibridge_devnum =
  1396. PCI_SLOT(bridge_pdev->devfn);
  1397. pcipriv->ndis_adapter.pcibridge_funcnum =
  1398. PCI_FUNC(bridge_pdev->devfn);
  1399. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1400. pci_pcie_cap(bridge_pdev);
  1401. pcipriv->ndis_adapter.num4bytes =
  1402. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1403. rtl_pci_get_linkcontrol_field(hw);
  1404. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1405. PCI_BRIDGE_VENDOR_AMD) {
  1406. pcipriv->ndis_adapter.amd_l1_patch =
  1407. rtl_pci_get_amd_l1_patch(hw);
  1408. }
  1409. }
  1410. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1411. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1412. pcipriv->ndis_adapter.busnumber,
  1413. pcipriv->ndis_adapter.devnumber,
  1414. pcipriv->ndis_adapter.funcnumber,
  1415. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1416. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1417. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1418. pcipriv->ndis_adapter.pcibridge_busnum,
  1419. pcipriv->ndis_adapter.pcibridge_devnum,
  1420. pcipriv->ndis_adapter.pcibridge_funcnum,
  1421. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1422. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1423. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1424. pcipriv->ndis_adapter.amd_l1_patch);
  1425. rtl_pci_parse_configuration(pdev, hw);
  1426. return true;
  1427. }
  1428. int __devinit rtl_pci_probe(struct pci_dev *pdev,
  1429. const struct pci_device_id *id)
  1430. {
  1431. struct ieee80211_hw *hw = NULL;
  1432. struct rtl_priv *rtlpriv = NULL;
  1433. struct rtl_pci_priv *pcipriv = NULL;
  1434. struct rtl_pci *rtlpci;
  1435. unsigned long pmem_start, pmem_len, pmem_flags;
  1436. int err;
  1437. err = pci_enable_device(pdev);
  1438. if (err) {
  1439. RT_ASSERT(false, "%s : Cannot enable new PCI device\n",
  1440. pci_name(pdev));
  1441. return err;
  1442. }
  1443. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1444. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1445. RT_ASSERT(false,
  1446. "Unable to obtain 32bit DMA for consistent allocations\n");
  1447. pci_disable_device(pdev);
  1448. return -ENOMEM;
  1449. }
  1450. }
  1451. pci_set_master(pdev);
  1452. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1453. sizeof(struct rtl_priv), &rtl_ops);
  1454. if (!hw) {
  1455. RT_ASSERT(false,
  1456. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1457. err = -ENOMEM;
  1458. goto fail1;
  1459. }
  1460. SET_IEEE80211_DEV(hw, &pdev->dev);
  1461. pci_set_drvdata(pdev, hw);
  1462. rtlpriv = hw->priv;
  1463. pcipriv = (void *)rtlpriv->priv;
  1464. pcipriv->dev.pdev = pdev;
  1465. init_completion(&rtlpriv->firmware_loading_complete);
  1466. /* init cfg & intf_ops */
  1467. rtlpriv->rtlhal.interface = INTF_PCI;
  1468. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1469. rtlpriv->intf_ops = &rtl_pci_ops;
  1470. /*
  1471. *init dbgp flags before all
  1472. *other functions, because we will
  1473. *use it in other funtions like
  1474. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1475. *you can not use these macro
  1476. *before this
  1477. */
  1478. rtl_dbgp_flag_init(hw);
  1479. /* MEM map */
  1480. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1481. if (err) {
  1482. RT_ASSERT(false, "Can't obtain PCI resources\n");
  1483. goto fail2;
  1484. }
  1485. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1486. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1487. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1488. /*shared mem start */
  1489. rtlpriv->io.pci_mem_start =
  1490. (unsigned long)pci_iomap(pdev,
  1491. rtlpriv->cfg->bar_id, pmem_len);
  1492. if (rtlpriv->io.pci_mem_start == 0) {
  1493. RT_ASSERT(false, "Can't map PCI mem\n");
  1494. goto fail2;
  1495. }
  1496. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1497. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1498. pmem_start, pmem_len, pmem_flags,
  1499. rtlpriv->io.pci_mem_start);
  1500. /* Disable Clk Request */
  1501. pci_write_config_byte(pdev, 0x81, 0);
  1502. /* leave D3 mode */
  1503. pci_write_config_byte(pdev, 0x44, 0);
  1504. pci_write_config_byte(pdev, 0x04, 0x06);
  1505. pci_write_config_byte(pdev, 0x04, 0x07);
  1506. /* find adapter */
  1507. if (!_rtl_pci_find_adapter(pdev, hw))
  1508. goto fail3;
  1509. /* Init IO handler */
  1510. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1511. /*like read eeprom and so on */
  1512. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1513. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1514. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Can't init_sw_vars\n");
  1515. goto fail3;
  1516. }
  1517. rtlpriv->cfg->ops->init_sw_leds(hw);
  1518. /*aspm */
  1519. rtl_pci_init_aspm(hw);
  1520. /* Init mac80211 sw */
  1521. err = rtl_init_core(hw);
  1522. if (err) {
  1523. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1524. "Can't allocate sw for mac80211\n");
  1525. goto fail3;
  1526. }
  1527. /* Init PCI sw */
  1528. err = !rtl_pci_init(hw, pdev);
  1529. if (err) {
  1530. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Failed to init PCI\n");
  1531. goto fail3;
  1532. }
  1533. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1534. if (err) {
  1535. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1536. "failed to create sysfs device attributes\n");
  1537. goto fail3;
  1538. }
  1539. rtlpci = rtl_pcidev(pcipriv);
  1540. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1541. IRQF_SHARED, KBUILD_MODNAME, hw);
  1542. if (err) {
  1543. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1544. "%s: failed to register IRQ handler\n",
  1545. wiphy_name(hw->wiphy));
  1546. goto fail3;
  1547. }
  1548. rtlpci->irq_alloc = 1;
  1549. return 0;
  1550. fail3:
  1551. pci_set_drvdata(pdev, NULL);
  1552. rtl_deinit_core(hw);
  1553. _rtl_pci_io_handler_release(hw);
  1554. if (rtlpriv->io.pci_mem_start != 0)
  1555. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1556. fail2:
  1557. pci_release_regions(pdev);
  1558. complete(&rtlpriv->firmware_loading_complete);
  1559. fail1:
  1560. pci_disable_device(pdev);
  1561. return -ENODEV;
  1562. }
  1563. EXPORT_SYMBOL(rtl_pci_probe);
  1564. void rtl_pci_disconnect(struct pci_dev *pdev)
  1565. {
  1566. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1567. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1568. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1569. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1570. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1571. /* just in case driver is removed before firmware callback */
  1572. wait_for_completion(&rtlpriv->firmware_loading_complete);
  1573. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1574. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1575. /*ieee80211_unregister_hw will call ops_stop */
  1576. if (rtlmac->mac80211_registered == 1) {
  1577. ieee80211_unregister_hw(hw);
  1578. rtlmac->mac80211_registered = 0;
  1579. } else {
  1580. rtl_deinit_deferred_work(hw);
  1581. rtlpriv->intf_ops->adapter_stop(hw);
  1582. }
  1583. /*deinit rfkill */
  1584. rtl_deinit_rfkill(hw);
  1585. rtl_pci_deinit(hw);
  1586. rtl_deinit_core(hw);
  1587. _rtl_pci_io_handler_release(hw);
  1588. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1589. if (rtlpci->irq_alloc) {
  1590. free_irq(rtlpci->pdev->irq, hw);
  1591. rtlpci->irq_alloc = 0;
  1592. }
  1593. if (rtlpriv->io.pci_mem_start != 0) {
  1594. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1595. pci_release_regions(pdev);
  1596. }
  1597. pci_disable_device(pdev);
  1598. rtl_pci_disable_aspm(hw);
  1599. pci_set_drvdata(pdev, NULL);
  1600. ieee80211_free_hw(hw);
  1601. }
  1602. EXPORT_SYMBOL(rtl_pci_disconnect);
  1603. /***************************************
  1604. kernel pci power state define:
  1605. PCI_D0 ((pci_power_t __force) 0)
  1606. PCI_D1 ((pci_power_t __force) 1)
  1607. PCI_D2 ((pci_power_t __force) 2)
  1608. PCI_D3hot ((pci_power_t __force) 3)
  1609. PCI_D3cold ((pci_power_t __force) 4)
  1610. PCI_UNKNOWN ((pci_power_t __force) 5)
  1611. This function is called when system
  1612. goes into suspend state mac80211 will
  1613. call rtl_mac_stop() from the mac80211
  1614. suspend function first, So there is
  1615. no need to call hw_disable here.
  1616. ****************************************/
  1617. int rtl_pci_suspend(struct device *dev)
  1618. {
  1619. struct pci_dev *pdev = to_pci_dev(dev);
  1620. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1621. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1622. rtlpriv->cfg->ops->hw_suspend(hw);
  1623. rtl_deinit_rfkill(hw);
  1624. return 0;
  1625. }
  1626. EXPORT_SYMBOL(rtl_pci_suspend);
  1627. int rtl_pci_resume(struct device *dev)
  1628. {
  1629. struct pci_dev *pdev = to_pci_dev(dev);
  1630. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1631. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1632. rtlpriv->cfg->ops->hw_resume(hw);
  1633. rtl_init_rfkill(hw);
  1634. return 0;
  1635. }
  1636. EXPORT_SYMBOL(rtl_pci_resume);
  1637. struct rtl_intf_ops rtl_pci_ops = {
  1638. .read_efuse_byte = read_efuse_byte,
  1639. .adapter_start = rtl_pci_start,
  1640. .adapter_stop = rtl_pci_stop,
  1641. .adapter_tx = rtl_pci_tx,
  1642. .flush = rtl_pci_flush,
  1643. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1644. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1645. .disable_aspm = rtl_pci_disable_aspm,
  1646. .enable_aspm = rtl_pci_enable_aspm,
  1647. };