tg3.c 385 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/prefetch.h>
  39. #include <linux/dma-mapping.h>
  40. #include <net/checksum.h>
  41. #include <net/ip.h>
  42. #include <asm/system.h>
  43. #include <asm/io.h>
  44. #include <asm/byteorder.h>
  45. #include <asm/uaccess.h>
  46. #ifdef CONFIG_SPARC
  47. #include <asm/idprom.h>
  48. #include <asm/prom.h>
  49. #endif
  50. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  51. #define TG3_VLAN_TAG_USED 1
  52. #else
  53. #define TG3_VLAN_TAG_USED 0
  54. #endif
  55. #define TG3_TSO_SUPPORT 1
  56. #include "tg3.h"
  57. #define DRV_MODULE_NAME "tg3"
  58. #define PFX DRV_MODULE_NAME ": "
  59. #define DRV_MODULE_VERSION "3.92"
  60. #define DRV_MODULE_RELDATE "May 2, 2008"
  61. #define TG3_DEF_MAC_MODE 0
  62. #define TG3_DEF_RX_MODE 0
  63. #define TG3_DEF_TX_MODE 0
  64. #define TG3_DEF_MSG_ENABLE \
  65. (NETIF_MSG_DRV | \
  66. NETIF_MSG_PROBE | \
  67. NETIF_MSG_LINK | \
  68. NETIF_MSG_TIMER | \
  69. NETIF_MSG_IFDOWN | \
  70. NETIF_MSG_IFUP | \
  71. NETIF_MSG_RX_ERR | \
  72. NETIF_MSG_TX_ERR)
  73. /* length of time before we decide the hardware is borked,
  74. * and dev->tx_timeout() should be called to fix the problem
  75. */
  76. #define TG3_TX_TIMEOUT (5 * HZ)
  77. /* hardware minimum and maximum for a single frame's data payload */
  78. #define TG3_MIN_MTU 60
  79. #define TG3_MAX_MTU(tp) \
  80. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  81. /* These numbers seem to be hard coded in the NIC firmware somehow.
  82. * You can't change the ring sizes, but you can change where you place
  83. * them in the NIC onboard memory.
  84. */
  85. #define TG3_RX_RING_SIZE 512
  86. #define TG3_DEF_RX_RING_PENDING 200
  87. #define TG3_RX_JUMBO_RING_SIZE 256
  88. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  89. /* Do not place this n-ring entries value into the tp struct itself,
  90. * we really want to expose these constants to GCC so that modulo et
  91. * al. operations are done with shifts and masks instead of with
  92. * hw multiply/modulo instructions. Another solution would be to
  93. * replace things like '% foo' with '& (foo - 1)'.
  94. */
  95. #define TG3_RX_RCB_RING_SIZE(tp) \
  96. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  97. #define TG3_TX_RING_SIZE 512
  98. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  99. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  100. TG3_RX_RING_SIZE)
  101. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  102. TG3_RX_JUMBO_RING_SIZE)
  103. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RCB_RING_SIZE(tp))
  105. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  106. TG3_TX_RING_SIZE)
  107. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  108. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  109. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  110. /* minimum number of free TX descriptors required to wake up TX process */
  111. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  112. /* number of ETHTOOL_GSTATS u64's */
  113. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  114. #define TG3_NUM_TEST 6
  115. static char version[] __devinitdata =
  116. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  117. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  118. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  119. MODULE_LICENSE("GPL");
  120. MODULE_VERSION(DRV_MODULE_VERSION);
  121. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  122. module_param(tg3_debug, int, 0);
  123. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  124. static struct pci_device_id tg3_pci_tbl[] = {
  125. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  190. {}
  191. };
  192. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  193. static const struct {
  194. const char string[ETH_GSTRING_LEN];
  195. } ethtool_stats_keys[TG3_NUM_STATS] = {
  196. { "rx_octets" },
  197. { "rx_fragments" },
  198. { "rx_ucast_packets" },
  199. { "rx_mcast_packets" },
  200. { "rx_bcast_packets" },
  201. { "rx_fcs_errors" },
  202. { "rx_align_errors" },
  203. { "rx_xon_pause_rcvd" },
  204. { "rx_xoff_pause_rcvd" },
  205. { "rx_mac_ctrl_rcvd" },
  206. { "rx_xoff_entered" },
  207. { "rx_frame_too_long_errors" },
  208. { "rx_jabbers" },
  209. { "rx_undersize_packets" },
  210. { "rx_in_length_errors" },
  211. { "rx_out_length_errors" },
  212. { "rx_64_or_less_octet_packets" },
  213. { "rx_65_to_127_octet_packets" },
  214. { "rx_128_to_255_octet_packets" },
  215. { "rx_256_to_511_octet_packets" },
  216. { "rx_512_to_1023_octet_packets" },
  217. { "rx_1024_to_1522_octet_packets" },
  218. { "rx_1523_to_2047_octet_packets" },
  219. { "rx_2048_to_4095_octet_packets" },
  220. { "rx_4096_to_8191_octet_packets" },
  221. { "rx_8192_to_9022_octet_packets" },
  222. { "tx_octets" },
  223. { "tx_collisions" },
  224. { "tx_xon_sent" },
  225. { "tx_xoff_sent" },
  226. { "tx_flow_control" },
  227. { "tx_mac_errors" },
  228. { "tx_single_collisions" },
  229. { "tx_mult_collisions" },
  230. { "tx_deferred" },
  231. { "tx_excessive_collisions" },
  232. { "tx_late_collisions" },
  233. { "tx_collide_2times" },
  234. { "tx_collide_3times" },
  235. { "tx_collide_4times" },
  236. { "tx_collide_5times" },
  237. { "tx_collide_6times" },
  238. { "tx_collide_7times" },
  239. { "tx_collide_8times" },
  240. { "tx_collide_9times" },
  241. { "tx_collide_10times" },
  242. { "tx_collide_11times" },
  243. { "tx_collide_12times" },
  244. { "tx_collide_13times" },
  245. { "tx_collide_14times" },
  246. { "tx_collide_15times" },
  247. { "tx_ucast_packets" },
  248. { "tx_mcast_packets" },
  249. { "tx_bcast_packets" },
  250. { "tx_carrier_sense_errors" },
  251. { "tx_discards" },
  252. { "tx_errors" },
  253. { "dma_writeq_full" },
  254. { "dma_write_prioq_full" },
  255. { "rxbds_empty" },
  256. { "rx_discards" },
  257. { "rx_errors" },
  258. { "rx_threshold_hit" },
  259. { "dma_readq_full" },
  260. { "dma_read_prioq_full" },
  261. { "tx_comp_queue_full" },
  262. { "ring_set_send_prod_index" },
  263. { "ring_status_update" },
  264. { "nic_irqs" },
  265. { "nic_avoided_irqs" },
  266. { "nic_tx_threshold_hit" }
  267. };
  268. static const struct {
  269. const char string[ETH_GSTRING_LEN];
  270. } ethtool_test_keys[TG3_NUM_TEST] = {
  271. { "nvram test (online) " },
  272. { "link test (online) " },
  273. { "register test (offline)" },
  274. { "memory test (offline)" },
  275. { "loopback test (offline)" },
  276. { "interrupt test (offline)" },
  277. };
  278. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  279. {
  280. writel(val, tp->regs + off);
  281. }
  282. static u32 tg3_read32(struct tg3 *tp, u32 off)
  283. {
  284. return (readl(tp->regs + off));
  285. }
  286. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  287. {
  288. writel(val, tp->aperegs + off);
  289. }
  290. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  291. {
  292. return (readl(tp->aperegs + off));
  293. }
  294. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  295. {
  296. unsigned long flags;
  297. spin_lock_irqsave(&tp->indirect_lock, flags);
  298. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  299. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  300. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  301. }
  302. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  303. {
  304. writel(val, tp->regs + off);
  305. readl(tp->regs + off);
  306. }
  307. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  308. {
  309. unsigned long flags;
  310. u32 val;
  311. spin_lock_irqsave(&tp->indirect_lock, flags);
  312. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  313. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  314. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  315. return val;
  316. }
  317. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  318. {
  319. unsigned long flags;
  320. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  321. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  322. TG3_64BIT_REG_LOW, val);
  323. return;
  324. }
  325. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  326. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  327. TG3_64BIT_REG_LOW, val);
  328. return;
  329. }
  330. spin_lock_irqsave(&tp->indirect_lock, flags);
  331. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  332. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  333. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  334. /* In indirect mode when disabling interrupts, we also need
  335. * to clear the interrupt bit in the GRC local ctrl register.
  336. */
  337. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  338. (val == 0x1)) {
  339. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  340. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  341. }
  342. }
  343. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  344. {
  345. unsigned long flags;
  346. u32 val;
  347. spin_lock_irqsave(&tp->indirect_lock, flags);
  348. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  349. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  350. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  351. return val;
  352. }
  353. /* usec_wait specifies the wait time in usec when writing to certain registers
  354. * where it is unsafe to read back the register without some delay.
  355. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  356. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  357. */
  358. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  359. {
  360. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  361. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  362. /* Non-posted methods */
  363. tp->write32(tp, off, val);
  364. else {
  365. /* Posted method */
  366. tg3_write32(tp, off, val);
  367. if (usec_wait)
  368. udelay(usec_wait);
  369. tp->read32(tp, off);
  370. }
  371. /* Wait again after the read for the posted method to guarantee that
  372. * the wait time is met.
  373. */
  374. if (usec_wait)
  375. udelay(usec_wait);
  376. }
  377. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  378. {
  379. tp->write32_mbox(tp, off, val);
  380. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  381. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  382. tp->read32_mbox(tp, off);
  383. }
  384. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  385. {
  386. void __iomem *mbox = tp->regs + off;
  387. writel(val, mbox);
  388. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  389. writel(val, mbox);
  390. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  391. readl(mbox);
  392. }
  393. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  394. {
  395. return (readl(tp->regs + off + GRCMBOX_BASE));
  396. }
  397. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  398. {
  399. writel(val, tp->regs + off + GRCMBOX_BASE);
  400. }
  401. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  402. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  403. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  404. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  405. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  406. #define tw32(reg,val) tp->write32(tp, reg, val)
  407. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  408. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  409. #define tr32(reg) tp->read32(tp, reg)
  410. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  411. {
  412. unsigned long flags;
  413. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  414. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  415. return;
  416. spin_lock_irqsave(&tp->indirect_lock, flags);
  417. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  418. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  419. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  420. /* Always leave this as zero. */
  421. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  422. } else {
  423. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  424. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  425. /* Always leave this as zero. */
  426. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  427. }
  428. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  429. }
  430. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  431. {
  432. unsigned long flags;
  433. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  434. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  435. *val = 0;
  436. return;
  437. }
  438. spin_lock_irqsave(&tp->indirect_lock, flags);
  439. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  440. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  441. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  442. /* Always leave this as zero. */
  443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  444. } else {
  445. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  446. *val = tr32(TG3PCI_MEM_WIN_DATA);
  447. /* Always leave this as zero. */
  448. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  449. }
  450. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  451. }
  452. static void tg3_ape_lock_init(struct tg3 *tp)
  453. {
  454. int i;
  455. /* Make sure the driver hasn't any stale locks. */
  456. for (i = 0; i < 8; i++)
  457. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  458. APE_LOCK_GRANT_DRIVER);
  459. }
  460. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  461. {
  462. int i, off;
  463. int ret = 0;
  464. u32 status;
  465. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  466. return 0;
  467. switch (locknum) {
  468. case TG3_APE_LOCK_MEM:
  469. break;
  470. default:
  471. return -EINVAL;
  472. }
  473. off = 4 * locknum;
  474. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  475. /* Wait for up to 1 millisecond to acquire lock. */
  476. for (i = 0; i < 100; i++) {
  477. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  478. if (status == APE_LOCK_GRANT_DRIVER)
  479. break;
  480. udelay(10);
  481. }
  482. if (status != APE_LOCK_GRANT_DRIVER) {
  483. /* Revoke the lock request. */
  484. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  485. APE_LOCK_GRANT_DRIVER);
  486. ret = -EBUSY;
  487. }
  488. return ret;
  489. }
  490. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  491. {
  492. int off;
  493. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  494. return;
  495. switch (locknum) {
  496. case TG3_APE_LOCK_MEM:
  497. break;
  498. default:
  499. return;
  500. }
  501. off = 4 * locknum;
  502. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  503. }
  504. static void tg3_disable_ints(struct tg3 *tp)
  505. {
  506. tw32(TG3PCI_MISC_HOST_CTRL,
  507. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  508. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  509. }
  510. static inline void tg3_cond_int(struct tg3 *tp)
  511. {
  512. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  513. (tp->hw_status->status & SD_STATUS_UPDATED))
  514. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  515. else
  516. tw32(HOSTCC_MODE, tp->coalesce_mode |
  517. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  518. }
  519. static void tg3_enable_ints(struct tg3 *tp)
  520. {
  521. tp->irq_sync = 0;
  522. wmb();
  523. tw32(TG3PCI_MISC_HOST_CTRL,
  524. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  525. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  526. (tp->last_tag << 24));
  527. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  528. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  529. (tp->last_tag << 24));
  530. tg3_cond_int(tp);
  531. }
  532. static inline unsigned int tg3_has_work(struct tg3 *tp)
  533. {
  534. struct tg3_hw_status *sblk = tp->hw_status;
  535. unsigned int work_exists = 0;
  536. /* check for phy events */
  537. if (!(tp->tg3_flags &
  538. (TG3_FLAG_USE_LINKCHG_REG |
  539. TG3_FLAG_POLL_SERDES))) {
  540. if (sblk->status & SD_STATUS_LINK_CHG)
  541. work_exists = 1;
  542. }
  543. /* check for RX/TX work to do */
  544. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  545. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  546. work_exists = 1;
  547. return work_exists;
  548. }
  549. /* tg3_restart_ints
  550. * similar to tg3_enable_ints, but it accurately determines whether there
  551. * is new work pending and can return without flushing the PIO write
  552. * which reenables interrupts
  553. */
  554. static void tg3_restart_ints(struct tg3 *tp)
  555. {
  556. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  557. tp->last_tag << 24);
  558. mmiowb();
  559. /* When doing tagged status, this work check is unnecessary.
  560. * The last_tag we write above tells the chip which piece of
  561. * work we've completed.
  562. */
  563. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  564. tg3_has_work(tp))
  565. tw32(HOSTCC_MODE, tp->coalesce_mode |
  566. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  567. }
  568. static inline void tg3_netif_stop(struct tg3 *tp)
  569. {
  570. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  571. napi_disable(&tp->napi);
  572. netif_tx_disable(tp->dev);
  573. }
  574. static inline void tg3_netif_start(struct tg3 *tp)
  575. {
  576. netif_wake_queue(tp->dev);
  577. /* NOTE: unconditional netif_wake_queue is only appropriate
  578. * so long as all callers are assured to have free tx slots
  579. * (such as after tg3_init_hw)
  580. */
  581. napi_enable(&tp->napi);
  582. tp->hw_status->status |= SD_STATUS_UPDATED;
  583. tg3_enable_ints(tp);
  584. }
  585. static void tg3_switch_clocks(struct tg3 *tp)
  586. {
  587. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  588. u32 orig_clock_ctrl;
  589. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  590. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  591. return;
  592. orig_clock_ctrl = clock_ctrl;
  593. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  594. CLOCK_CTRL_CLKRUN_OENABLE |
  595. 0x1f);
  596. tp->pci_clock_ctrl = clock_ctrl;
  597. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  598. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  599. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  600. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  601. }
  602. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  603. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  604. clock_ctrl |
  605. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  606. 40);
  607. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  608. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  609. 40);
  610. }
  611. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  612. }
  613. #define PHY_BUSY_LOOPS 5000
  614. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  615. {
  616. u32 frame_val;
  617. unsigned int loops;
  618. int ret;
  619. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  620. tw32_f(MAC_MI_MODE,
  621. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  622. udelay(80);
  623. }
  624. *val = 0x0;
  625. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  626. MI_COM_PHY_ADDR_MASK);
  627. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  628. MI_COM_REG_ADDR_MASK);
  629. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  630. tw32_f(MAC_MI_COM, frame_val);
  631. loops = PHY_BUSY_LOOPS;
  632. while (loops != 0) {
  633. udelay(10);
  634. frame_val = tr32(MAC_MI_COM);
  635. if ((frame_val & MI_COM_BUSY) == 0) {
  636. udelay(5);
  637. frame_val = tr32(MAC_MI_COM);
  638. break;
  639. }
  640. loops -= 1;
  641. }
  642. ret = -EBUSY;
  643. if (loops != 0) {
  644. *val = frame_val & MI_COM_DATA_MASK;
  645. ret = 0;
  646. }
  647. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  648. tw32_f(MAC_MI_MODE, tp->mi_mode);
  649. udelay(80);
  650. }
  651. return ret;
  652. }
  653. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  654. {
  655. u32 frame_val;
  656. unsigned int loops;
  657. int ret;
  658. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  659. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  660. return 0;
  661. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  662. tw32_f(MAC_MI_MODE,
  663. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  664. udelay(80);
  665. }
  666. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  667. MI_COM_PHY_ADDR_MASK);
  668. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  669. MI_COM_REG_ADDR_MASK);
  670. frame_val |= (val & MI_COM_DATA_MASK);
  671. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  672. tw32_f(MAC_MI_COM, frame_val);
  673. loops = PHY_BUSY_LOOPS;
  674. while (loops != 0) {
  675. udelay(10);
  676. frame_val = tr32(MAC_MI_COM);
  677. if ((frame_val & MI_COM_BUSY) == 0) {
  678. udelay(5);
  679. frame_val = tr32(MAC_MI_COM);
  680. break;
  681. }
  682. loops -= 1;
  683. }
  684. ret = -EBUSY;
  685. if (loops != 0)
  686. ret = 0;
  687. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  688. tw32_f(MAC_MI_MODE, tp->mi_mode);
  689. udelay(80);
  690. }
  691. return ret;
  692. }
  693. static int tg3_bmcr_reset(struct tg3 *tp)
  694. {
  695. u32 phy_control;
  696. int limit, err;
  697. /* OK, reset it, and poll the BMCR_RESET bit until it
  698. * clears or we time out.
  699. */
  700. phy_control = BMCR_RESET;
  701. err = tg3_writephy(tp, MII_BMCR, phy_control);
  702. if (err != 0)
  703. return -EBUSY;
  704. limit = 5000;
  705. while (limit--) {
  706. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  707. if (err != 0)
  708. return -EBUSY;
  709. if ((phy_control & BMCR_RESET) == 0) {
  710. udelay(40);
  711. break;
  712. }
  713. udelay(10);
  714. }
  715. if (limit <= 0)
  716. return -EBUSY;
  717. return 0;
  718. }
  719. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  720. {
  721. struct tg3 *tp = (struct tg3 *)bp->priv;
  722. u32 val;
  723. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  724. return -EAGAIN;
  725. if (tg3_readphy(tp, reg, &val))
  726. return -EIO;
  727. return val;
  728. }
  729. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  730. {
  731. struct tg3 *tp = (struct tg3 *)bp->priv;
  732. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  733. return -EAGAIN;
  734. if (tg3_writephy(tp, reg, val))
  735. return -EIO;
  736. return 0;
  737. }
  738. static int tg3_mdio_reset(struct mii_bus *bp)
  739. {
  740. return 0;
  741. }
  742. static void tg3_mdio_start(struct tg3 *tp)
  743. {
  744. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  745. mutex_lock(&tp->mdio_bus.mdio_lock);
  746. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  747. mutex_unlock(&tp->mdio_bus.mdio_lock);
  748. }
  749. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  750. tw32_f(MAC_MI_MODE, tp->mi_mode);
  751. udelay(80);
  752. }
  753. static void tg3_mdio_stop(struct tg3 *tp)
  754. {
  755. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  756. mutex_lock(&tp->mdio_bus.mdio_lock);
  757. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  758. mutex_unlock(&tp->mdio_bus.mdio_lock);
  759. }
  760. }
  761. static int tg3_mdio_init(struct tg3 *tp)
  762. {
  763. int i;
  764. u32 reg;
  765. struct mii_bus *mdio_bus = &tp->mdio_bus;
  766. tg3_mdio_start(tp);
  767. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  768. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  769. return 0;
  770. memset(mdio_bus, 0, sizeof(*mdio_bus));
  771. mdio_bus->name = "tg3 mdio bus";
  772. snprintf(mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  773. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  774. mdio_bus->priv = tp;
  775. mdio_bus->dev = &tp->pdev->dev;
  776. mdio_bus->read = &tg3_mdio_read;
  777. mdio_bus->write = &tg3_mdio_write;
  778. mdio_bus->reset = &tg3_mdio_reset;
  779. mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  780. mdio_bus->irq = &tp->mdio_irq[0];
  781. for (i = 0; i < PHY_MAX_ADDR; i++)
  782. mdio_bus->irq[i] = PHY_POLL;
  783. /* The bus registration will look for all the PHYs on the mdio bus.
  784. * Unfortunately, it does not ensure the PHY is powered up before
  785. * accessing the PHY ID registers. A chip reset is the
  786. * quickest way to bring the device back to an operational state..
  787. */
  788. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  789. tg3_bmcr_reset(tp);
  790. i = mdiobus_register(mdio_bus);
  791. if (!i)
  792. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  793. else
  794. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  795. tp->dev->name, i);
  796. return i;
  797. }
  798. static void tg3_mdio_fini(struct tg3 *tp)
  799. {
  800. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  801. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  802. mdiobus_unregister(&tp->mdio_bus);
  803. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  804. }
  805. }
  806. /* tp->lock is held. */
  807. static void tg3_wait_for_event_ack(struct tg3 *tp)
  808. {
  809. int i;
  810. /* Wait for up to 2.5 milliseconds */
  811. for (i = 0; i < 250000; i++) {
  812. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  813. break;
  814. udelay(10);
  815. }
  816. }
  817. /* tp->lock is held. */
  818. static void tg3_ump_link_report(struct tg3 *tp)
  819. {
  820. u32 reg;
  821. u32 val;
  822. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  823. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  824. return;
  825. tg3_wait_for_event_ack(tp);
  826. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  827. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  828. val = 0;
  829. if (!tg3_readphy(tp, MII_BMCR, &reg))
  830. val = reg << 16;
  831. if (!tg3_readphy(tp, MII_BMSR, &reg))
  832. val |= (reg & 0xffff);
  833. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  834. val = 0;
  835. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  836. val = reg << 16;
  837. if (!tg3_readphy(tp, MII_LPA, &reg))
  838. val |= (reg & 0xffff);
  839. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  840. val = 0;
  841. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  842. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  843. val = reg << 16;
  844. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  845. val |= (reg & 0xffff);
  846. }
  847. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  848. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  849. val = reg << 16;
  850. else
  851. val = 0;
  852. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  853. val = tr32(GRC_RX_CPU_EVENT);
  854. val |= GRC_RX_CPU_DRIVER_EVENT;
  855. tw32_f(GRC_RX_CPU_EVENT, val);
  856. }
  857. static void tg3_link_report(struct tg3 *tp)
  858. {
  859. if (!netif_carrier_ok(tp->dev)) {
  860. if (netif_msg_link(tp))
  861. printk(KERN_INFO PFX "%s: Link is down.\n",
  862. tp->dev->name);
  863. tg3_ump_link_report(tp);
  864. } else if (netif_msg_link(tp)) {
  865. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  866. tp->dev->name,
  867. (tp->link_config.active_speed == SPEED_1000 ?
  868. 1000 :
  869. (tp->link_config.active_speed == SPEED_100 ?
  870. 100 : 10)),
  871. (tp->link_config.active_duplex == DUPLEX_FULL ?
  872. "full" : "half"));
  873. printk(KERN_INFO PFX
  874. "%s: Flow control is %s for TX and %s for RX.\n",
  875. tp->dev->name,
  876. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  877. "on" : "off",
  878. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  879. "on" : "off");
  880. tg3_ump_link_report(tp);
  881. }
  882. }
  883. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  884. {
  885. u16 miireg;
  886. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  887. miireg = ADVERTISE_PAUSE_CAP;
  888. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  889. miireg = ADVERTISE_PAUSE_ASYM;
  890. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  891. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  892. else
  893. miireg = 0;
  894. return miireg;
  895. }
  896. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  897. {
  898. u16 miireg;
  899. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  900. miireg = ADVERTISE_1000XPAUSE;
  901. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  902. miireg = ADVERTISE_1000XPSE_ASYM;
  903. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  904. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  905. else
  906. miireg = 0;
  907. return miireg;
  908. }
  909. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  910. {
  911. u8 cap = 0;
  912. if (lcladv & ADVERTISE_PAUSE_CAP) {
  913. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  914. if (rmtadv & LPA_PAUSE_CAP)
  915. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  916. else if (rmtadv & LPA_PAUSE_ASYM)
  917. cap = TG3_FLOW_CTRL_RX;
  918. } else {
  919. if (rmtadv & LPA_PAUSE_CAP)
  920. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  921. }
  922. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  923. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  924. cap = TG3_FLOW_CTRL_TX;
  925. }
  926. return cap;
  927. }
  928. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  929. {
  930. u8 cap = 0;
  931. if (lcladv & ADVERTISE_1000XPAUSE) {
  932. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  933. if (rmtadv & LPA_1000XPAUSE)
  934. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  935. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  936. cap = TG3_FLOW_CTRL_RX;
  937. } else {
  938. if (rmtadv & LPA_1000XPAUSE)
  939. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  940. }
  941. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  942. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  943. cap = TG3_FLOW_CTRL_TX;
  944. }
  945. return cap;
  946. }
  947. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  948. {
  949. u8 autoneg;
  950. u8 flowctrl = 0;
  951. u32 old_rx_mode = tp->rx_mode;
  952. u32 old_tx_mode = tp->tx_mode;
  953. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  954. autoneg = tp->mdio_bus.phy_map[PHY_ADDR]->autoneg;
  955. else
  956. autoneg = tp->link_config.autoneg;
  957. if (autoneg == AUTONEG_ENABLE &&
  958. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  959. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  960. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  961. else
  962. flowctrl = tg3_resolve_flowctrl_1000T(lcladv, rmtadv);
  963. } else
  964. flowctrl = tp->link_config.flowctrl;
  965. tp->link_config.active_flowctrl = flowctrl;
  966. if (flowctrl & TG3_FLOW_CTRL_RX)
  967. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  968. else
  969. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  970. if (old_rx_mode != tp->rx_mode)
  971. tw32_f(MAC_RX_MODE, tp->rx_mode);
  972. if (flowctrl & TG3_FLOW_CTRL_TX)
  973. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  974. else
  975. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  976. if (old_tx_mode != tp->tx_mode)
  977. tw32_f(MAC_TX_MODE, tp->tx_mode);
  978. }
  979. static void tg3_adjust_link(struct net_device *dev)
  980. {
  981. u8 oldflowctrl, linkmesg = 0;
  982. u32 mac_mode, lcl_adv, rmt_adv;
  983. struct tg3 *tp = netdev_priv(dev);
  984. struct phy_device *phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  985. spin_lock(&tp->lock);
  986. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  987. MAC_MODE_HALF_DUPLEX);
  988. oldflowctrl = tp->link_config.active_flowctrl;
  989. if (phydev->link) {
  990. lcl_adv = 0;
  991. rmt_adv = 0;
  992. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  993. mac_mode |= MAC_MODE_PORT_MODE_MII;
  994. else
  995. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  996. if (phydev->duplex == DUPLEX_HALF)
  997. mac_mode |= MAC_MODE_HALF_DUPLEX;
  998. else {
  999. lcl_adv = tg3_advert_flowctrl_1000T(
  1000. tp->link_config.flowctrl);
  1001. if (phydev->pause)
  1002. rmt_adv = LPA_PAUSE_CAP;
  1003. if (phydev->asym_pause)
  1004. rmt_adv |= LPA_PAUSE_ASYM;
  1005. }
  1006. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1007. } else
  1008. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1009. if (mac_mode != tp->mac_mode) {
  1010. tp->mac_mode = mac_mode;
  1011. tw32_f(MAC_MODE, tp->mac_mode);
  1012. udelay(40);
  1013. }
  1014. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1015. tw32(MAC_TX_LENGTHS,
  1016. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1017. (6 << TX_LENGTHS_IPG_SHIFT) |
  1018. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1019. else
  1020. tw32(MAC_TX_LENGTHS,
  1021. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1022. (6 << TX_LENGTHS_IPG_SHIFT) |
  1023. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1024. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1025. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1026. phydev->speed != tp->link_config.active_speed ||
  1027. phydev->duplex != tp->link_config.active_duplex ||
  1028. oldflowctrl != tp->link_config.active_flowctrl)
  1029. linkmesg = 1;
  1030. tp->link_config.active_speed = phydev->speed;
  1031. tp->link_config.active_duplex = phydev->duplex;
  1032. spin_unlock(&tp->lock);
  1033. if (linkmesg)
  1034. tg3_link_report(tp);
  1035. }
  1036. static int tg3_phy_init(struct tg3 *tp)
  1037. {
  1038. struct phy_device *phydev;
  1039. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1040. return 0;
  1041. /* Bring the PHY back to a known state. */
  1042. tg3_bmcr_reset(tp);
  1043. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1044. /* Attach the MAC to the PHY. */
  1045. phydev = phy_connect(tp->dev, phydev->dev.bus_id,
  1046. tg3_adjust_link, 0, phydev->interface);
  1047. if (IS_ERR(phydev)) {
  1048. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1049. return PTR_ERR(phydev);
  1050. }
  1051. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1052. /* Mask with MAC supported features. */
  1053. phydev->supported &= (PHY_GBIT_FEATURES |
  1054. SUPPORTED_Pause |
  1055. SUPPORTED_Asym_Pause);
  1056. phydev->advertising = phydev->supported;
  1057. printk(KERN_INFO
  1058. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  1059. tp->dev->name, phydev->drv->name, phydev->dev.bus_id);
  1060. return 0;
  1061. }
  1062. static void tg3_phy_start(struct tg3 *tp)
  1063. {
  1064. struct phy_device *phydev;
  1065. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1066. return;
  1067. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1068. if (tp->link_config.phy_is_low_power) {
  1069. tp->link_config.phy_is_low_power = 0;
  1070. phydev->speed = tp->link_config.orig_speed;
  1071. phydev->duplex = tp->link_config.orig_duplex;
  1072. phydev->autoneg = tp->link_config.orig_autoneg;
  1073. phydev->advertising = tp->link_config.orig_advertising;
  1074. }
  1075. phy_start(phydev);
  1076. phy_start_aneg(phydev);
  1077. }
  1078. static void tg3_phy_stop(struct tg3 *tp)
  1079. {
  1080. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1081. return;
  1082. phy_stop(tp->mdio_bus.phy_map[PHY_ADDR]);
  1083. }
  1084. static void tg3_phy_fini(struct tg3 *tp)
  1085. {
  1086. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1087. phy_disconnect(tp->mdio_bus.phy_map[PHY_ADDR]);
  1088. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1089. }
  1090. }
  1091. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1092. {
  1093. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1094. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1095. }
  1096. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1097. {
  1098. u32 phy;
  1099. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1100. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1101. return;
  1102. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1103. u32 ephy;
  1104. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1105. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1106. ephy | MII_TG3_EPHY_SHADOW_EN);
  1107. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1108. if (enable)
  1109. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1110. else
  1111. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1112. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1113. }
  1114. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1115. }
  1116. } else {
  1117. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1118. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1119. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1120. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1121. if (enable)
  1122. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1123. else
  1124. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1125. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1126. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1127. }
  1128. }
  1129. }
  1130. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1131. {
  1132. u32 val;
  1133. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1134. return;
  1135. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1136. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1137. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1138. (val | (1 << 15) | (1 << 4)));
  1139. }
  1140. static void tg3_phy_apply_otp(struct tg3 *tp)
  1141. {
  1142. u32 otp, phy;
  1143. if (!tp->phy_otp)
  1144. return;
  1145. otp = tp->phy_otp;
  1146. /* Enable SM_DSP clock and tx 6dB coding. */
  1147. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1148. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1149. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1150. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1151. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1152. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1153. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1154. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1155. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1156. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1157. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1158. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1159. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1160. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1161. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1162. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1163. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1164. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1165. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1166. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1167. /* Turn off SM_DSP clock. */
  1168. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1169. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1170. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1171. }
  1172. static int tg3_wait_macro_done(struct tg3 *tp)
  1173. {
  1174. int limit = 100;
  1175. while (limit--) {
  1176. u32 tmp32;
  1177. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1178. if ((tmp32 & 0x1000) == 0)
  1179. break;
  1180. }
  1181. }
  1182. if (limit <= 0)
  1183. return -EBUSY;
  1184. return 0;
  1185. }
  1186. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1187. {
  1188. static const u32 test_pat[4][6] = {
  1189. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1190. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1191. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1192. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1193. };
  1194. int chan;
  1195. for (chan = 0; chan < 4; chan++) {
  1196. int i;
  1197. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1198. (chan * 0x2000) | 0x0200);
  1199. tg3_writephy(tp, 0x16, 0x0002);
  1200. for (i = 0; i < 6; i++)
  1201. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1202. test_pat[chan][i]);
  1203. tg3_writephy(tp, 0x16, 0x0202);
  1204. if (tg3_wait_macro_done(tp)) {
  1205. *resetp = 1;
  1206. return -EBUSY;
  1207. }
  1208. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1209. (chan * 0x2000) | 0x0200);
  1210. tg3_writephy(tp, 0x16, 0x0082);
  1211. if (tg3_wait_macro_done(tp)) {
  1212. *resetp = 1;
  1213. return -EBUSY;
  1214. }
  1215. tg3_writephy(tp, 0x16, 0x0802);
  1216. if (tg3_wait_macro_done(tp)) {
  1217. *resetp = 1;
  1218. return -EBUSY;
  1219. }
  1220. for (i = 0; i < 6; i += 2) {
  1221. u32 low, high;
  1222. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1223. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1224. tg3_wait_macro_done(tp)) {
  1225. *resetp = 1;
  1226. return -EBUSY;
  1227. }
  1228. low &= 0x7fff;
  1229. high &= 0x000f;
  1230. if (low != test_pat[chan][i] ||
  1231. high != test_pat[chan][i+1]) {
  1232. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1233. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1234. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1235. return -EBUSY;
  1236. }
  1237. }
  1238. }
  1239. return 0;
  1240. }
  1241. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1242. {
  1243. int chan;
  1244. for (chan = 0; chan < 4; chan++) {
  1245. int i;
  1246. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1247. (chan * 0x2000) | 0x0200);
  1248. tg3_writephy(tp, 0x16, 0x0002);
  1249. for (i = 0; i < 6; i++)
  1250. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1251. tg3_writephy(tp, 0x16, 0x0202);
  1252. if (tg3_wait_macro_done(tp))
  1253. return -EBUSY;
  1254. }
  1255. return 0;
  1256. }
  1257. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1258. {
  1259. u32 reg32, phy9_orig;
  1260. int retries, do_phy_reset, err;
  1261. retries = 10;
  1262. do_phy_reset = 1;
  1263. do {
  1264. if (do_phy_reset) {
  1265. err = tg3_bmcr_reset(tp);
  1266. if (err)
  1267. return err;
  1268. do_phy_reset = 0;
  1269. }
  1270. /* Disable transmitter and interrupt. */
  1271. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1272. continue;
  1273. reg32 |= 0x3000;
  1274. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1275. /* Set full-duplex, 1000 mbps. */
  1276. tg3_writephy(tp, MII_BMCR,
  1277. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1278. /* Set to master mode. */
  1279. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1280. continue;
  1281. tg3_writephy(tp, MII_TG3_CTRL,
  1282. (MII_TG3_CTRL_AS_MASTER |
  1283. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1284. /* Enable SM_DSP_CLOCK and 6dB. */
  1285. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1286. /* Block the PHY control access. */
  1287. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1288. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1289. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1290. if (!err)
  1291. break;
  1292. } while (--retries);
  1293. err = tg3_phy_reset_chanpat(tp);
  1294. if (err)
  1295. return err;
  1296. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1297. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1298. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1299. tg3_writephy(tp, 0x16, 0x0000);
  1300. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1302. /* Set Extended packet length bit for jumbo frames */
  1303. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1304. }
  1305. else {
  1306. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1307. }
  1308. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1309. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1310. reg32 &= ~0x3000;
  1311. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1312. } else if (!err)
  1313. err = -EBUSY;
  1314. return err;
  1315. }
  1316. /* This will reset the tigon3 PHY if there is no valid
  1317. * link unless the FORCE argument is non-zero.
  1318. */
  1319. static int tg3_phy_reset(struct tg3 *tp)
  1320. {
  1321. u32 cpmuctrl;
  1322. u32 phy_status;
  1323. int err;
  1324. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1325. u32 val;
  1326. val = tr32(GRC_MISC_CFG);
  1327. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1328. udelay(40);
  1329. }
  1330. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1331. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1332. if (err != 0)
  1333. return -EBUSY;
  1334. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1335. netif_carrier_off(tp->dev);
  1336. tg3_link_report(tp);
  1337. }
  1338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1341. err = tg3_phy_reset_5703_4_5(tp);
  1342. if (err)
  1343. return err;
  1344. goto out;
  1345. }
  1346. cpmuctrl = 0;
  1347. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1348. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1349. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1350. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1351. tw32(TG3_CPMU_CTRL,
  1352. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1353. }
  1354. err = tg3_bmcr_reset(tp);
  1355. if (err)
  1356. return err;
  1357. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1358. u32 phy;
  1359. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1360. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1361. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1362. }
  1363. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1364. u32 val;
  1365. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1366. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1367. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1368. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1369. udelay(40);
  1370. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1371. }
  1372. /* Disable GPHY autopowerdown. */
  1373. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1374. MII_TG3_MISC_SHDW_WREN |
  1375. MII_TG3_MISC_SHDW_APD_SEL |
  1376. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  1377. }
  1378. tg3_phy_apply_otp(tp);
  1379. out:
  1380. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1381. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1382. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1383. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1384. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1385. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1386. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1387. }
  1388. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1389. tg3_writephy(tp, 0x1c, 0x8d68);
  1390. tg3_writephy(tp, 0x1c, 0x8d68);
  1391. }
  1392. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1393. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1394. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1395. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1396. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1397. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1398. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1399. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1400. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1401. }
  1402. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1403. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1404. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1405. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1406. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1407. tg3_writephy(tp, MII_TG3_TEST1,
  1408. MII_TG3_TEST1_TRIM_EN | 0x4);
  1409. } else
  1410. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1411. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1412. }
  1413. /* Set Extended packet length bit (bit 14) on all chips that */
  1414. /* support jumbo frames */
  1415. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1416. /* Cannot do read-modify-write on 5401 */
  1417. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1418. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1419. u32 phy_reg;
  1420. /* Set bit 14 with read-modify-write to preserve other bits */
  1421. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1422. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1423. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1424. }
  1425. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1426. * jumbo frames transmission.
  1427. */
  1428. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1429. u32 phy_reg;
  1430. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1431. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1432. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1433. }
  1434. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1435. /* adjust output voltage */
  1436. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1437. }
  1438. tg3_phy_toggle_automdix(tp, 1);
  1439. tg3_phy_set_wirespeed(tp);
  1440. return 0;
  1441. }
  1442. static void tg3_frob_aux_power(struct tg3 *tp)
  1443. {
  1444. struct tg3 *tp_peer = tp;
  1445. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1446. return;
  1447. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1448. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1449. struct net_device *dev_peer;
  1450. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1451. /* remove_one() may have been run on the peer. */
  1452. if (!dev_peer)
  1453. tp_peer = tp;
  1454. else
  1455. tp_peer = netdev_priv(dev_peer);
  1456. }
  1457. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1458. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1459. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1460. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1461. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1462. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1463. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1464. (GRC_LCLCTRL_GPIO_OE0 |
  1465. GRC_LCLCTRL_GPIO_OE1 |
  1466. GRC_LCLCTRL_GPIO_OE2 |
  1467. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1468. GRC_LCLCTRL_GPIO_OUTPUT1),
  1469. 100);
  1470. } else {
  1471. u32 no_gpio2;
  1472. u32 grc_local_ctrl = 0;
  1473. if (tp_peer != tp &&
  1474. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1475. return;
  1476. /* Workaround to prevent overdrawing Amps. */
  1477. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1478. ASIC_REV_5714) {
  1479. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1480. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1481. grc_local_ctrl, 100);
  1482. }
  1483. /* On 5753 and variants, GPIO2 cannot be used. */
  1484. no_gpio2 = tp->nic_sram_data_cfg &
  1485. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1486. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1487. GRC_LCLCTRL_GPIO_OE1 |
  1488. GRC_LCLCTRL_GPIO_OE2 |
  1489. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1490. GRC_LCLCTRL_GPIO_OUTPUT2;
  1491. if (no_gpio2) {
  1492. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1493. GRC_LCLCTRL_GPIO_OUTPUT2);
  1494. }
  1495. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1496. grc_local_ctrl, 100);
  1497. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1498. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1499. grc_local_ctrl, 100);
  1500. if (!no_gpio2) {
  1501. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1502. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1503. grc_local_ctrl, 100);
  1504. }
  1505. }
  1506. } else {
  1507. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1508. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1509. if (tp_peer != tp &&
  1510. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1511. return;
  1512. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1513. (GRC_LCLCTRL_GPIO_OE1 |
  1514. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1515. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1516. GRC_LCLCTRL_GPIO_OE1, 100);
  1517. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1518. (GRC_LCLCTRL_GPIO_OE1 |
  1519. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1520. }
  1521. }
  1522. }
  1523. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1524. {
  1525. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1526. return 1;
  1527. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1528. if (speed != SPEED_10)
  1529. return 1;
  1530. } else if (speed == SPEED_10)
  1531. return 1;
  1532. return 0;
  1533. }
  1534. static int tg3_setup_phy(struct tg3 *, int);
  1535. #define RESET_KIND_SHUTDOWN 0
  1536. #define RESET_KIND_INIT 1
  1537. #define RESET_KIND_SUSPEND 2
  1538. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1539. static int tg3_halt_cpu(struct tg3 *, u32);
  1540. static int tg3_nvram_lock(struct tg3 *);
  1541. static void tg3_nvram_unlock(struct tg3 *);
  1542. static void tg3_power_down_phy(struct tg3 *tp)
  1543. {
  1544. u32 val;
  1545. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1546. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1547. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1548. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1549. sg_dig_ctrl |=
  1550. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1551. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1552. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1553. }
  1554. return;
  1555. }
  1556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1557. tg3_bmcr_reset(tp);
  1558. val = tr32(GRC_MISC_CFG);
  1559. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1560. udelay(40);
  1561. return;
  1562. } else if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1563. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1564. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1565. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1566. }
  1567. /* The PHY should not be powered down on some chips because
  1568. * of bugs.
  1569. */
  1570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1571. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1572. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1573. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1574. return;
  1575. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1576. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1577. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1578. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1579. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1580. }
  1581. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1582. }
  1583. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1584. {
  1585. u32 misc_host_ctrl;
  1586. u16 power_control, power_caps;
  1587. int pm = tp->pm_cap;
  1588. /* Make sure register accesses (indirect or otherwise)
  1589. * will function correctly.
  1590. */
  1591. pci_write_config_dword(tp->pdev,
  1592. TG3PCI_MISC_HOST_CTRL,
  1593. tp->misc_host_ctrl);
  1594. pci_read_config_word(tp->pdev,
  1595. pm + PCI_PM_CTRL,
  1596. &power_control);
  1597. power_control |= PCI_PM_CTRL_PME_STATUS;
  1598. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1599. switch (state) {
  1600. case PCI_D0:
  1601. power_control |= 0;
  1602. pci_write_config_word(tp->pdev,
  1603. pm + PCI_PM_CTRL,
  1604. power_control);
  1605. udelay(100); /* Delay after power state change */
  1606. /* Switch out of Vaux if it is a NIC */
  1607. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1608. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1609. return 0;
  1610. case PCI_D1:
  1611. power_control |= 1;
  1612. break;
  1613. case PCI_D2:
  1614. power_control |= 2;
  1615. break;
  1616. case PCI_D3hot:
  1617. power_control |= 3;
  1618. break;
  1619. default:
  1620. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1621. "requested.\n",
  1622. tp->dev->name, state);
  1623. return -EINVAL;
  1624. };
  1625. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1626. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1627. tw32(TG3PCI_MISC_HOST_CTRL,
  1628. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1629. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1630. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1631. !tp->link_config.phy_is_low_power) {
  1632. struct phy_device *phydev;
  1633. u32 advertising;
  1634. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1635. tp->link_config.phy_is_low_power = 1;
  1636. tp->link_config.orig_speed = phydev->speed;
  1637. tp->link_config.orig_duplex = phydev->duplex;
  1638. tp->link_config.orig_autoneg = phydev->autoneg;
  1639. tp->link_config.orig_advertising = phydev->advertising;
  1640. advertising = ADVERTISED_TP |
  1641. ADVERTISED_Pause |
  1642. ADVERTISED_Autoneg |
  1643. ADVERTISED_10baseT_Half;
  1644. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1645. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  1646. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1647. advertising |=
  1648. ADVERTISED_100baseT_Half |
  1649. ADVERTISED_100baseT_Full |
  1650. ADVERTISED_10baseT_Full;
  1651. else
  1652. advertising |= ADVERTISED_10baseT_Full;
  1653. }
  1654. phydev->advertising = advertising;
  1655. phy_start_aneg(phydev);
  1656. }
  1657. } else {
  1658. if (tp->link_config.phy_is_low_power == 0) {
  1659. tp->link_config.phy_is_low_power = 1;
  1660. tp->link_config.orig_speed = tp->link_config.speed;
  1661. tp->link_config.orig_duplex = tp->link_config.duplex;
  1662. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1663. }
  1664. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1665. tp->link_config.speed = SPEED_10;
  1666. tp->link_config.duplex = DUPLEX_HALF;
  1667. tp->link_config.autoneg = AUTONEG_ENABLE;
  1668. tg3_setup_phy(tp, 0);
  1669. }
  1670. }
  1671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1672. u32 val;
  1673. val = tr32(GRC_VCPU_EXT_CTRL);
  1674. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1675. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1676. int i;
  1677. u32 val;
  1678. for (i = 0; i < 200; i++) {
  1679. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1680. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1681. break;
  1682. msleep(1);
  1683. }
  1684. }
  1685. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1686. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1687. WOL_DRV_STATE_SHUTDOWN |
  1688. WOL_DRV_WOL |
  1689. WOL_SET_MAGIC_PKT);
  1690. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1691. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1692. u32 mac_mode;
  1693. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1694. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1695. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1696. udelay(40);
  1697. }
  1698. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1699. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1700. else
  1701. mac_mode = MAC_MODE_PORT_MODE_MII;
  1702. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1703. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1704. ASIC_REV_5700) {
  1705. u32 speed = (tp->tg3_flags &
  1706. TG3_FLAG_WOL_SPEED_100MB) ?
  1707. SPEED_100 : SPEED_10;
  1708. if (tg3_5700_link_polarity(tp, speed))
  1709. mac_mode |= MAC_MODE_LINK_POLARITY;
  1710. else
  1711. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1712. }
  1713. } else {
  1714. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1715. }
  1716. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1717. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1718. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1719. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1720. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1721. tw32_f(MAC_MODE, mac_mode);
  1722. udelay(100);
  1723. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1724. udelay(10);
  1725. }
  1726. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1727. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1728. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1729. u32 base_val;
  1730. base_val = tp->pci_clock_ctrl;
  1731. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1732. CLOCK_CTRL_TXCLK_DISABLE);
  1733. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1734. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1735. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1736. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1737. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1738. /* do nothing */
  1739. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1740. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1741. u32 newbits1, newbits2;
  1742. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1743. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1744. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1745. CLOCK_CTRL_TXCLK_DISABLE |
  1746. CLOCK_CTRL_ALTCLK);
  1747. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1748. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1749. newbits1 = CLOCK_CTRL_625_CORE;
  1750. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1751. } else {
  1752. newbits1 = CLOCK_CTRL_ALTCLK;
  1753. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1754. }
  1755. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1756. 40);
  1757. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1758. 40);
  1759. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1760. u32 newbits3;
  1761. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1762. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1763. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1764. CLOCK_CTRL_TXCLK_DISABLE |
  1765. CLOCK_CTRL_44MHZ_CORE);
  1766. } else {
  1767. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1768. }
  1769. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1770. tp->pci_clock_ctrl | newbits3, 40);
  1771. }
  1772. }
  1773. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1774. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1775. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1776. tg3_power_down_phy(tp);
  1777. tg3_frob_aux_power(tp);
  1778. /* Workaround for unstable PLL clock */
  1779. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1780. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1781. u32 val = tr32(0x7d00);
  1782. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1783. tw32(0x7d00, val);
  1784. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1785. int err;
  1786. err = tg3_nvram_lock(tp);
  1787. tg3_halt_cpu(tp, RX_CPU_BASE);
  1788. if (!err)
  1789. tg3_nvram_unlock(tp);
  1790. }
  1791. }
  1792. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1793. /* Finally, set the new power state. */
  1794. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1795. udelay(100); /* Delay after power state change */
  1796. return 0;
  1797. }
  1798. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1799. {
  1800. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1801. case MII_TG3_AUX_STAT_10HALF:
  1802. *speed = SPEED_10;
  1803. *duplex = DUPLEX_HALF;
  1804. break;
  1805. case MII_TG3_AUX_STAT_10FULL:
  1806. *speed = SPEED_10;
  1807. *duplex = DUPLEX_FULL;
  1808. break;
  1809. case MII_TG3_AUX_STAT_100HALF:
  1810. *speed = SPEED_100;
  1811. *duplex = DUPLEX_HALF;
  1812. break;
  1813. case MII_TG3_AUX_STAT_100FULL:
  1814. *speed = SPEED_100;
  1815. *duplex = DUPLEX_FULL;
  1816. break;
  1817. case MII_TG3_AUX_STAT_1000HALF:
  1818. *speed = SPEED_1000;
  1819. *duplex = DUPLEX_HALF;
  1820. break;
  1821. case MII_TG3_AUX_STAT_1000FULL:
  1822. *speed = SPEED_1000;
  1823. *duplex = DUPLEX_FULL;
  1824. break;
  1825. default:
  1826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1827. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1828. SPEED_10;
  1829. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1830. DUPLEX_HALF;
  1831. break;
  1832. }
  1833. *speed = SPEED_INVALID;
  1834. *duplex = DUPLEX_INVALID;
  1835. break;
  1836. };
  1837. }
  1838. static void tg3_phy_copper_begin(struct tg3 *tp)
  1839. {
  1840. u32 new_adv;
  1841. int i;
  1842. if (tp->link_config.phy_is_low_power) {
  1843. /* Entering low power mode. Disable gigabit and
  1844. * 100baseT advertisements.
  1845. */
  1846. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1847. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1848. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1849. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1850. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1851. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1852. } else if (tp->link_config.speed == SPEED_INVALID) {
  1853. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1854. tp->link_config.advertising &=
  1855. ~(ADVERTISED_1000baseT_Half |
  1856. ADVERTISED_1000baseT_Full);
  1857. new_adv = ADVERTISE_CSMA;
  1858. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1859. new_adv |= ADVERTISE_10HALF;
  1860. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1861. new_adv |= ADVERTISE_10FULL;
  1862. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1863. new_adv |= ADVERTISE_100HALF;
  1864. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1865. new_adv |= ADVERTISE_100FULL;
  1866. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1867. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1868. if (tp->link_config.advertising &
  1869. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1870. new_adv = 0;
  1871. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1872. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1873. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1874. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1875. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1876. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1877. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1878. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1879. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1880. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1881. } else {
  1882. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1883. }
  1884. } else {
  1885. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1886. new_adv |= ADVERTISE_CSMA;
  1887. /* Asking for a specific link mode. */
  1888. if (tp->link_config.speed == SPEED_1000) {
  1889. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1890. if (tp->link_config.duplex == DUPLEX_FULL)
  1891. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1892. else
  1893. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1894. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1895. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1896. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1897. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1898. } else {
  1899. if (tp->link_config.speed == SPEED_100) {
  1900. if (tp->link_config.duplex == DUPLEX_FULL)
  1901. new_adv |= ADVERTISE_100FULL;
  1902. else
  1903. new_adv |= ADVERTISE_100HALF;
  1904. } else {
  1905. if (tp->link_config.duplex == DUPLEX_FULL)
  1906. new_adv |= ADVERTISE_10FULL;
  1907. else
  1908. new_adv |= ADVERTISE_10HALF;
  1909. }
  1910. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1911. new_adv = 0;
  1912. }
  1913. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1914. }
  1915. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1916. tp->link_config.speed != SPEED_INVALID) {
  1917. u32 bmcr, orig_bmcr;
  1918. tp->link_config.active_speed = tp->link_config.speed;
  1919. tp->link_config.active_duplex = tp->link_config.duplex;
  1920. bmcr = 0;
  1921. switch (tp->link_config.speed) {
  1922. default:
  1923. case SPEED_10:
  1924. break;
  1925. case SPEED_100:
  1926. bmcr |= BMCR_SPEED100;
  1927. break;
  1928. case SPEED_1000:
  1929. bmcr |= TG3_BMCR_SPEED1000;
  1930. break;
  1931. };
  1932. if (tp->link_config.duplex == DUPLEX_FULL)
  1933. bmcr |= BMCR_FULLDPLX;
  1934. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1935. (bmcr != orig_bmcr)) {
  1936. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1937. for (i = 0; i < 1500; i++) {
  1938. u32 tmp;
  1939. udelay(10);
  1940. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1941. tg3_readphy(tp, MII_BMSR, &tmp))
  1942. continue;
  1943. if (!(tmp & BMSR_LSTATUS)) {
  1944. udelay(40);
  1945. break;
  1946. }
  1947. }
  1948. tg3_writephy(tp, MII_BMCR, bmcr);
  1949. udelay(40);
  1950. }
  1951. } else {
  1952. tg3_writephy(tp, MII_BMCR,
  1953. BMCR_ANENABLE | BMCR_ANRESTART);
  1954. }
  1955. }
  1956. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1957. {
  1958. int err;
  1959. /* Turn off tap power management. */
  1960. /* Set Extended packet length bit */
  1961. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1962. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1963. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1964. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1965. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1966. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1967. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1968. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1969. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1970. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1971. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1972. udelay(40);
  1973. return err;
  1974. }
  1975. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1976. {
  1977. u32 adv_reg, all_mask = 0;
  1978. if (mask & ADVERTISED_10baseT_Half)
  1979. all_mask |= ADVERTISE_10HALF;
  1980. if (mask & ADVERTISED_10baseT_Full)
  1981. all_mask |= ADVERTISE_10FULL;
  1982. if (mask & ADVERTISED_100baseT_Half)
  1983. all_mask |= ADVERTISE_100HALF;
  1984. if (mask & ADVERTISED_100baseT_Full)
  1985. all_mask |= ADVERTISE_100FULL;
  1986. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1987. return 0;
  1988. if ((adv_reg & all_mask) != all_mask)
  1989. return 0;
  1990. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1991. u32 tg3_ctrl;
  1992. all_mask = 0;
  1993. if (mask & ADVERTISED_1000baseT_Half)
  1994. all_mask |= ADVERTISE_1000HALF;
  1995. if (mask & ADVERTISED_1000baseT_Full)
  1996. all_mask |= ADVERTISE_1000FULL;
  1997. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1998. return 0;
  1999. if ((tg3_ctrl & all_mask) != all_mask)
  2000. return 0;
  2001. }
  2002. return 1;
  2003. }
  2004. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2005. {
  2006. u32 curadv, reqadv;
  2007. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2008. return 1;
  2009. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2010. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2011. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2012. if (curadv != reqadv)
  2013. return 0;
  2014. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2015. tg3_readphy(tp, MII_LPA, rmtadv);
  2016. } else {
  2017. /* Reprogram the advertisement register, even if it
  2018. * does not affect the current link. If the link
  2019. * gets renegotiated in the future, we can save an
  2020. * additional renegotiation cycle by advertising
  2021. * it correctly in the first place.
  2022. */
  2023. if (curadv != reqadv) {
  2024. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2025. ADVERTISE_PAUSE_ASYM);
  2026. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2027. }
  2028. }
  2029. return 1;
  2030. }
  2031. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2032. {
  2033. int current_link_up;
  2034. u32 bmsr, dummy;
  2035. u32 lcl_adv, rmt_adv;
  2036. u16 current_speed;
  2037. u8 current_duplex;
  2038. int i, err;
  2039. tw32(MAC_EVENT, 0);
  2040. tw32_f(MAC_STATUS,
  2041. (MAC_STATUS_SYNC_CHANGED |
  2042. MAC_STATUS_CFG_CHANGED |
  2043. MAC_STATUS_MI_COMPLETION |
  2044. MAC_STATUS_LNKSTATE_CHANGED));
  2045. udelay(40);
  2046. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2047. tw32_f(MAC_MI_MODE,
  2048. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2049. udelay(80);
  2050. }
  2051. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2052. /* Some third-party PHYs need to be reset on link going
  2053. * down.
  2054. */
  2055. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2056. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2057. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2058. netif_carrier_ok(tp->dev)) {
  2059. tg3_readphy(tp, MII_BMSR, &bmsr);
  2060. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2061. !(bmsr & BMSR_LSTATUS))
  2062. force_reset = 1;
  2063. }
  2064. if (force_reset)
  2065. tg3_phy_reset(tp);
  2066. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2067. tg3_readphy(tp, MII_BMSR, &bmsr);
  2068. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2069. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2070. bmsr = 0;
  2071. if (!(bmsr & BMSR_LSTATUS)) {
  2072. err = tg3_init_5401phy_dsp(tp);
  2073. if (err)
  2074. return err;
  2075. tg3_readphy(tp, MII_BMSR, &bmsr);
  2076. for (i = 0; i < 1000; i++) {
  2077. udelay(10);
  2078. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2079. (bmsr & BMSR_LSTATUS)) {
  2080. udelay(40);
  2081. break;
  2082. }
  2083. }
  2084. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2085. !(bmsr & BMSR_LSTATUS) &&
  2086. tp->link_config.active_speed == SPEED_1000) {
  2087. err = tg3_phy_reset(tp);
  2088. if (!err)
  2089. err = tg3_init_5401phy_dsp(tp);
  2090. if (err)
  2091. return err;
  2092. }
  2093. }
  2094. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2095. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2096. /* 5701 {A0,B0} CRC bug workaround */
  2097. tg3_writephy(tp, 0x15, 0x0a75);
  2098. tg3_writephy(tp, 0x1c, 0x8c68);
  2099. tg3_writephy(tp, 0x1c, 0x8d68);
  2100. tg3_writephy(tp, 0x1c, 0x8c68);
  2101. }
  2102. /* Clear pending interrupts... */
  2103. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2104. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2105. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2106. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2107. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2108. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2109. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2110. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2111. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2112. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2113. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2114. else
  2115. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2116. }
  2117. current_link_up = 0;
  2118. current_speed = SPEED_INVALID;
  2119. current_duplex = DUPLEX_INVALID;
  2120. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2121. u32 val;
  2122. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2123. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2124. if (!(val & (1 << 10))) {
  2125. val |= (1 << 10);
  2126. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2127. goto relink;
  2128. }
  2129. }
  2130. bmsr = 0;
  2131. for (i = 0; i < 100; i++) {
  2132. tg3_readphy(tp, MII_BMSR, &bmsr);
  2133. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2134. (bmsr & BMSR_LSTATUS))
  2135. break;
  2136. udelay(40);
  2137. }
  2138. if (bmsr & BMSR_LSTATUS) {
  2139. u32 aux_stat, bmcr;
  2140. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2141. for (i = 0; i < 2000; i++) {
  2142. udelay(10);
  2143. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2144. aux_stat)
  2145. break;
  2146. }
  2147. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2148. &current_speed,
  2149. &current_duplex);
  2150. bmcr = 0;
  2151. for (i = 0; i < 200; i++) {
  2152. tg3_readphy(tp, MII_BMCR, &bmcr);
  2153. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2154. continue;
  2155. if (bmcr && bmcr != 0x7fff)
  2156. break;
  2157. udelay(10);
  2158. }
  2159. lcl_adv = 0;
  2160. rmt_adv = 0;
  2161. tp->link_config.active_speed = current_speed;
  2162. tp->link_config.active_duplex = current_duplex;
  2163. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2164. if ((bmcr & BMCR_ANENABLE) &&
  2165. tg3_copper_is_advertising_all(tp,
  2166. tp->link_config.advertising)) {
  2167. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2168. &rmt_adv))
  2169. current_link_up = 1;
  2170. }
  2171. } else {
  2172. if (!(bmcr & BMCR_ANENABLE) &&
  2173. tp->link_config.speed == current_speed &&
  2174. tp->link_config.duplex == current_duplex &&
  2175. tp->link_config.flowctrl ==
  2176. tp->link_config.active_flowctrl) {
  2177. current_link_up = 1;
  2178. }
  2179. }
  2180. if (current_link_up == 1 &&
  2181. tp->link_config.active_duplex == DUPLEX_FULL)
  2182. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2183. }
  2184. relink:
  2185. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2186. u32 tmp;
  2187. tg3_phy_copper_begin(tp);
  2188. tg3_readphy(tp, MII_BMSR, &tmp);
  2189. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2190. (tmp & BMSR_LSTATUS))
  2191. current_link_up = 1;
  2192. }
  2193. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2194. if (current_link_up == 1) {
  2195. if (tp->link_config.active_speed == SPEED_100 ||
  2196. tp->link_config.active_speed == SPEED_10)
  2197. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2198. else
  2199. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2200. } else
  2201. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2202. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2203. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2204. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2206. if (current_link_up == 1 &&
  2207. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2208. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2209. else
  2210. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2211. }
  2212. /* ??? Without this setting Netgear GA302T PHY does not
  2213. * ??? send/receive packets...
  2214. */
  2215. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2216. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2217. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2218. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2219. udelay(80);
  2220. }
  2221. tw32_f(MAC_MODE, tp->mac_mode);
  2222. udelay(40);
  2223. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2224. /* Polled via timer. */
  2225. tw32_f(MAC_EVENT, 0);
  2226. } else {
  2227. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2228. }
  2229. udelay(40);
  2230. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2231. current_link_up == 1 &&
  2232. tp->link_config.active_speed == SPEED_1000 &&
  2233. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2234. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2235. udelay(120);
  2236. tw32_f(MAC_STATUS,
  2237. (MAC_STATUS_SYNC_CHANGED |
  2238. MAC_STATUS_CFG_CHANGED));
  2239. udelay(40);
  2240. tg3_write_mem(tp,
  2241. NIC_SRAM_FIRMWARE_MBOX,
  2242. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2243. }
  2244. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2245. if (current_link_up)
  2246. netif_carrier_on(tp->dev);
  2247. else
  2248. netif_carrier_off(tp->dev);
  2249. tg3_link_report(tp);
  2250. }
  2251. return 0;
  2252. }
  2253. struct tg3_fiber_aneginfo {
  2254. int state;
  2255. #define ANEG_STATE_UNKNOWN 0
  2256. #define ANEG_STATE_AN_ENABLE 1
  2257. #define ANEG_STATE_RESTART_INIT 2
  2258. #define ANEG_STATE_RESTART 3
  2259. #define ANEG_STATE_DISABLE_LINK_OK 4
  2260. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2261. #define ANEG_STATE_ABILITY_DETECT 6
  2262. #define ANEG_STATE_ACK_DETECT_INIT 7
  2263. #define ANEG_STATE_ACK_DETECT 8
  2264. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2265. #define ANEG_STATE_COMPLETE_ACK 10
  2266. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2267. #define ANEG_STATE_IDLE_DETECT 12
  2268. #define ANEG_STATE_LINK_OK 13
  2269. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2270. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2271. u32 flags;
  2272. #define MR_AN_ENABLE 0x00000001
  2273. #define MR_RESTART_AN 0x00000002
  2274. #define MR_AN_COMPLETE 0x00000004
  2275. #define MR_PAGE_RX 0x00000008
  2276. #define MR_NP_LOADED 0x00000010
  2277. #define MR_TOGGLE_TX 0x00000020
  2278. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2279. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2280. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2281. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2282. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2283. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2284. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2285. #define MR_TOGGLE_RX 0x00002000
  2286. #define MR_NP_RX 0x00004000
  2287. #define MR_LINK_OK 0x80000000
  2288. unsigned long link_time, cur_time;
  2289. u32 ability_match_cfg;
  2290. int ability_match_count;
  2291. char ability_match, idle_match, ack_match;
  2292. u32 txconfig, rxconfig;
  2293. #define ANEG_CFG_NP 0x00000080
  2294. #define ANEG_CFG_ACK 0x00000040
  2295. #define ANEG_CFG_RF2 0x00000020
  2296. #define ANEG_CFG_RF1 0x00000010
  2297. #define ANEG_CFG_PS2 0x00000001
  2298. #define ANEG_CFG_PS1 0x00008000
  2299. #define ANEG_CFG_HD 0x00004000
  2300. #define ANEG_CFG_FD 0x00002000
  2301. #define ANEG_CFG_INVAL 0x00001f06
  2302. };
  2303. #define ANEG_OK 0
  2304. #define ANEG_DONE 1
  2305. #define ANEG_TIMER_ENAB 2
  2306. #define ANEG_FAILED -1
  2307. #define ANEG_STATE_SETTLE_TIME 10000
  2308. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2309. struct tg3_fiber_aneginfo *ap)
  2310. {
  2311. u16 flowctrl;
  2312. unsigned long delta;
  2313. u32 rx_cfg_reg;
  2314. int ret;
  2315. if (ap->state == ANEG_STATE_UNKNOWN) {
  2316. ap->rxconfig = 0;
  2317. ap->link_time = 0;
  2318. ap->cur_time = 0;
  2319. ap->ability_match_cfg = 0;
  2320. ap->ability_match_count = 0;
  2321. ap->ability_match = 0;
  2322. ap->idle_match = 0;
  2323. ap->ack_match = 0;
  2324. }
  2325. ap->cur_time++;
  2326. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2327. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2328. if (rx_cfg_reg != ap->ability_match_cfg) {
  2329. ap->ability_match_cfg = rx_cfg_reg;
  2330. ap->ability_match = 0;
  2331. ap->ability_match_count = 0;
  2332. } else {
  2333. if (++ap->ability_match_count > 1) {
  2334. ap->ability_match = 1;
  2335. ap->ability_match_cfg = rx_cfg_reg;
  2336. }
  2337. }
  2338. if (rx_cfg_reg & ANEG_CFG_ACK)
  2339. ap->ack_match = 1;
  2340. else
  2341. ap->ack_match = 0;
  2342. ap->idle_match = 0;
  2343. } else {
  2344. ap->idle_match = 1;
  2345. ap->ability_match_cfg = 0;
  2346. ap->ability_match_count = 0;
  2347. ap->ability_match = 0;
  2348. ap->ack_match = 0;
  2349. rx_cfg_reg = 0;
  2350. }
  2351. ap->rxconfig = rx_cfg_reg;
  2352. ret = ANEG_OK;
  2353. switch(ap->state) {
  2354. case ANEG_STATE_UNKNOWN:
  2355. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2356. ap->state = ANEG_STATE_AN_ENABLE;
  2357. /* fallthru */
  2358. case ANEG_STATE_AN_ENABLE:
  2359. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2360. if (ap->flags & MR_AN_ENABLE) {
  2361. ap->link_time = 0;
  2362. ap->cur_time = 0;
  2363. ap->ability_match_cfg = 0;
  2364. ap->ability_match_count = 0;
  2365. ap->ability_match = 0;
  2366. ap->idle_match = 0;
  2367. ap->ack_match = 0;
  2368. ap->state = ANEG_STATE_RESTART_INIT;
  2369. } else {
  2370. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2371. }
  2372. break;
  2373. case ANEG_STATE_RESTART_INIT:
  2374. ap->link_time = ap->cur_time;
  2375. ap->flags &= ~(MR_NP_LOADED);
  2376. ap->txconfig = 0;
  2377. tw32(MAC_TX_AUTO_NEG, 0);
  2378. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2379. tw32_f(MAC_MODE, tp->mac_mode);
  2380. udelay(40);
  2381. ret = ANEG_TIMER_ENAB;
  2382. ap->state = ANEG_STATE_RESTART;
  2383. /* fallthru */
  2384. case ANEG_STATE_RESTART:
  2385. delta = ap->cur_time - ap->link_time;
  2386. if (delta > ANEG_STATE_SETTLE_TIME) {
  2387. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2388. } else {
  2389. ret = ANEG_TIMER_ENAB;
  2390. }
  2391. break;
  2392. case ANEG_STATE_DISABLE_LINK_OK:
  2393. ret = ANEG_DONE;
  2394. break;
  2395. case ANEG_STATE_ABILITY_DETECT_INIT:
  2396. ap->flags &= ~(MR_TOGGLE_TX);
  2397. ap->txconfig = ANEG_CFG_FD;
  2398. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2399. if (flowctrl & ADVERTISE_1000XPAUSE)
  2400. ap->txconfig |= ANEG_CFG_PS1;
  2401. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2402. ap->txconfig |= ANEG_CFG_PS2;
  2403. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2404. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2405. tw32_f(MAC_MODE, tp->mac_mode);
  2406. udelay(40);
  2407. ap->state = ANEG_STATE_ABILITY_DETECT;
  2408. break;
  2409. case ANEG_STATE_ABILITY_DETECT:
  2410. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2411. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2412. }
  2413. break;
  2414. case ANEG_STATE_ACK_DETECT_INIT:
  2415. ap->txconfig |= ANEG_CFG_ACK;
  2416. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2417. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2418. tw32_f(MAC_MODE, tp->mac_mode);
  2419. udelay(40);
  2420. ap->state = ANEG_STATE_ACK_DETECT;
  2421. /* fallthru */
  2422. case ANEG_STATE_ACK_DETECT:
  2423. if (ap->ack_match != 0) {
  2424. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2425. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2426. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2427. } else {
  2428. ap->state = ANEG_STATE_AN_ENABLE;
  2429. }
  2430. } else if (ap->ability_match != 0 &&
  2431. ap->rxconfig == 0) {
  2432. ap->state = ANEG_STATE_AN_ENABLE;
  2433. }
  2434. break;
  2435. case ANEG_STATE_COMPLETE_ACK_INIT:
  2436. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2437. ret = ANEG_FAILED;
  2438. break;
  2439. }
  2440. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2441. MR_LP_ADV_HALF_DUPLEX |
  2442. MR_LP_ADV_SYM_PAUSE |
  2443. MR_LP_ADV_ASYM_PAUSE |
  2444. MR_LP_ADV_REMOTE_FAULT1 |
  2445. MR_LP_ADV_REMOTE_FAULT2 |
  2446. MR_LP_ADV_NEXT_PAGE |
  2447. MR_TOGGLE_RX |
  2448. MR_NP_RX);
  2449. if (ap->rxconfig & ANEG_CFG_FD)
  2450. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2451. if (ap->rxconfig & ANEG_CFG_HD)
  2452. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2453. if (ap->rxconfig & ANEG_CFG_PS1)
  2454. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2455. if (ap->rxconfig & ANEG_CFG_PS2)
  2456. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2457. if (ap->rxconfig & ANEG_CFG_RF1)
  2458. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2459. if (ap->rxconfig & ANEG_CFG_RF2)
  2460. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2461. if (ap->rxconfig & ANEG_CFG_NP)
  2462. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2463. ap->link_time = ap->cur_time;
  2464. ap->flags ^= (MR_TOGGLE_TX);
  2465. if (ap->rxconfig & 0x0008)
  2466. ap->flags |= MR_TOGGLE_RX;
  2467. if (ap->rxconfig & ANEG_CFG_NP)
  2468. ap->flags |= MR_NP_RX;
  2469. ap->flags |= MR_PAGE_RX;
  2470. ap->state = ANEG_STATE_COMPLETE_ACK;
  2471. ret = ANEG_TIMER_ENAB;
  2472. break;
  2473. case ANEG_STATE_COMPLETE_ACK:
  2474. if (ap->ability_match != 0 &&
  2475. ap->rxconfig == 0) {
  2476. ap->state = ANEG_STATE_AN_ENABLE;
  2477. break;
  2478. }
  2479. delta = ap->cur_time - ap->link_time;
  2480. if (delta > ANEG_STATE_SETTLE_TIME) {
  2481. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2482. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2483. } else {
  2484. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2485. !(ap->flags & MR_NP_RX)) {
  2486. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2487. } else {
  2488. ret = ANEG_FAILED;
  2489. }
  2490. }
  2491. }
  2492. break;
  2493. case ANEG_STATE_IDLE_DETECT_INIT:
  2494. ap->link_time = ap->cur_time;
  2495. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2496. tw32_f(MAC_MODE, tp->mac_mode);
  2497. udelay(40);
  2498. ap->state = ANEG_STATE_IDLE_DETECT;
  2499. ret = ANEG_TIMER_ENAB;
  2500. break;
  2501. case ANEG_STATE_IDLE_DETECT:
  2502. if (ap->ability_match != 0 &&
  2503. ap->rxconfig == 0) {
  2504. ap->state = ANEG_STATE_AN_ENABLE;
  2505. break;
  2506. }
  2507. delta = ap->cur_time - ap->link_time;
  2508. if (delta > ANEG_STATE_SETTLE_TIME) {
  2509. /* XXX another gem from the Broadcom driver :( */
  2510. ap->state = ANEG_STATE_LINK_OK;
  2511. }
  2512. break;
  2513. case ANEG_STATE_LINK_OK:
  2514. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2515. ret = ANEG_DONE;
  2516. break;
  2517. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2518. /* ??? unimplemented */
  2519. break;
  2520. case ANEG_STATE_NEXT_PAGE_WAIT:
  2521. /* ??? unimplemented */
  2522. break;
  2523. default:
  2524. ret = ANEG_FAILED;
  2525. break;
  2526. };
  2527. return ret;
  2528. }
  2529. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2530. {
  2531. int res = 0;
  2532. struct tg3_fiber_aneginfo aninfo;
  2533. int status = ANEG_FAILED;
  2534. unsigned int tick;
  2535. u32 tmp;
  2536. tw32_f(MAC_TX_AUTO_NEG, 0);
  2537. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2538. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2539. udelay(40);
  2540. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2541. udelay(40);
  2542. memset(&aninfo, 0, sizeof(aninfo));
  2543. aninfo.flags |= MR_AN_ENABLE;
  2544. aninfo.state = ANEG_STATE_UNKNOWN;
  2545. aninfo.cur_time = 0;
  2546. tick = 0;
  2547. while (++tick < 195000) {
  2548. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2549. if (status == ANEG_DONE || status == ANEG_FAILED)
  2550. break;
  2551. udelay(1);
  2552. }
  2553. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2554. tw32_f(MAC_MODE, tp->mac_mode);
  2555. udelay(40);
  2556. *txflags = aninfo.txconfig;
  2557. *rxflags = aninfo.flags;
  2558. if (status == ANEG_DONE &&
  2559. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2560. MR_LP_ADV_FULL_DUPLEX)))
  2561. res = 1;
  2562. return res;
  2563. }
  2564. static void tg3_init_bcm8002(struct tg3 *tp)
  2565. {
  2566. u32 mac_status = tr32(MAC_STATUS);
  2567. int i;
  2568. /* Reset when initting first time or we have a link. */
  2569. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2570. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2571. return;
  2572. /* Set PLL lock range. */
  2573. tg3_writephy(tp, 0x16, 0x8007);
  2574. /* SW reset */
  2575. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2576. /* Wait for reset to complete. */
  2577. /* XXX schedule_timeout() ... */
  2578. for (i = 0; i < 500; i++)
  2579. udelay(10);
  2580. /* Config mode; select PMA/Ch 1 regs. */
  2581. tg3_writephy(tp, 0x10, 0x8411);
  2582. /* Enable auto-lock and comdet, select txclk for tx. */
  2583. tg3_writephy(tp, 0x11, 0x0a10);
  2584. tg3_writephy(tp, 0x18, 0x00a0);
  2585. tg3_writephy(tp, 0x16, 0x41ff);
  2586. /* Assert and deassert POR. */
  2587. tg3_writephy(tp, 0x13, 0x0400);
  2588. udelay(40);
  2589. tg3_writephy(tp, 0x13, 0x0000);
  2590. tg3_writephy(tp, 0x11, 0x0a50);
  2591. udelay(40);
  2592. tg3_writephy(tp, 0x11, 0x0a10);
  2593. /* Wait for signal to stabilize */
  2594. /* XXX schedule_timeout() ... */
  2595. for (i = 0; i < 15000; i++)
  2596. udelay(10);
  2597. /* Deselect the channel register so we can read the PHYID
  2598. * later.
  2599. */
  2600. tg3_writephy(tp, 0x10, 0x8011);
  2601. }
  2602. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2603. {
  2604. u16 flowctrl;
  2605. u32 sg_dig_ctrl, sg_dig_status;
  2606. u32 serdes_cfg, expected_sg_dig_ctrl;
  2607. int workaround, port_a;
  2608. int current_link_up;
  2609. serdes_cfg = 0;
  2610. expected_sg_dig_ctrl = 0;
  2611. workaround = 0;
  2612. port_a = 1;
  2613. current_link_up = 0;
  2614. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2615. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2616. workaround = 1;
  2617. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2618. port_a = 0;
  2619. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2620. /* preserve bits 20-23 for voltage regulator */
  2621. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2622. }
  2623. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2624. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2625. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2626. if (workaround) {
  2627. u32 val = serdes_cfg;
  2628. if (port_a)
  2629. val |= 0xc010000;
  2630. else
  2631. val |= 0x4010000;
  2632. tw32_f(MAC_SERDES_CFG, val);
  2633. }
  2634. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2635. }
  2636. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2637. tg3_setup_flow_control(tp, 0, 0);
  2638. current_link_up = 1;
  2639. }
  2640. goto out;
  2641. }
  2642. /* Want auto-negotiation. */
  2643. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2644. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2645. if (flowctrl & ADVERTISE_1000XPAUSE)
  2646. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2647. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2648. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2649. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2650. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2651. tp->serdes_counter &&
  2652. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2653. MAC_STATUS_RCVD_CFG)) ==
  2654. MAC_STATUS_PCS_SYNCED)) {
  2655. tp->serdes_counter--;
  2656. current_link_up = 1;
  2657. goto out;
  2658. }
  2659. restart_autoneg:
  2660. if (workaround)
  2661. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2662. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2663. udelay(5);
  2664. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2665. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2666. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2667. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2668. MAC_STATUS_SIGNAL_DET)) {
  2669. sg_dig_status = tr32(SG_DIG_STATUS);
  2670. mac_status = tr32(MAC_STATUS);
  2671. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2672. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2673. u32 local_adv = 0, remote_adv = 0;
  2674. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2675. local_adv |= ADVERTISE_1000XPAUSE;
  2676. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2677. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2678. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2679. remote_adv |= LPA_1000XPAUSE;
  2680. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2681. remote_adv |= LPA_1000XPAUSE_ASYM;
  2682. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2683. current_link_up = 1;
  2684. tp->serdes_counter = 0;
  2685. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2686. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2687. if (tp->serdes_counter)
  2688. tp->serdes_counter--;
  2689. else {
  2690. if (workaround) {
  2691. u32 val = serdes_cfg;
  2692. if (port_a)
  2693. val |= 0xc010000;
  2694. else
  2695. val |= 0x4010000;
  2696. tw32_f(MAC_SERDES_CFG, val);
  2697. }
  2698. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2699. udelay(40);
  2700. /* Link parallel detection - link is up */
  2701. /* only if we have PCS_SYNC and not */
  2702. /* receiving config code words */
  2703. mac_status = tr32(MAC_STATUS);
  2704. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2705. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2706. tg3_setup_flow_control(tp, 0, 0);
  2707. current_link_up = 1;
  2708. tp->tg3_flags2 |=
  2709. TG3_FLG2_PARALLEL_DETECT;
  2710. tp->serdes_counter =
  2711. SERDES_PARALLEL_DET_TIMEOUT;
  2712. } else
  2713. goto restart_autoneg;
  2714. }
  2715. }
  2716. } else {
  2717. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2718. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2719. }
  2720. out:
  2721. return current_link_up;
  2722. }
  2723. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2724. {
  2725. int current_link_up = 0;
  2726. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2727. goto out;
  2728. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2729. u32 txflags, rxflags;
  2730. int i;
  2731. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2732. u32 local_adv = 0, remote_adv = 0;
  2733. if (txflags & ANEG_CFG_PS1)
  2734. local_adv |= ADVERTISE_1000XPAUSE;
  2735. if (txflags & ANEG_CFG_PS2)
  2736. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2737. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2738. remote_adv |= LPA_1000XPAUSE;
  2739. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2740. remote_adv |= LPA_1000XPAUSE_ASYM;
  2741. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2742. current_link_up = 1;
  2743. }
  2744. for (i = 0; i < 30; i++) {
  2745. udelay(20);
  2746. tw32_f(MAC_STATUS,
  2747. (MAC_STATUS_SYNC_CHANGED |
  2748. MAC_STATUS_CFG_CHANGED));
  2749. udelay(40);
  2750. if ((tr32(MAC_STATUS) &
  2751. (MAC_STATUS_SYNC_CHANGED |
  2752. MAC_STATUS_CFG_CHANGED)) == 0)
  2753. break;
  2754. }
  2755. mac_status = tr32(MAC_STATUS);
  2756. if (current_link_up == 0 &&
  2757. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2758. !(mac_status & MAC_STATUS_RCVD_CFG))
  2759. current_link_up = 1;
  2760. } else {
  2761. tg3_setup_flow_control(tp, 0, 0);
  2762. /* Forcing 1000FD link up. */
  2763. current_link_up = 1;
  2764. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2765. udelay(40);
  2766. tw32_f(MAC_MODE, tp->mac_mode);
  2767. udelay(40);
  2768. }
  2769. out:
  2770. return current_link_up;
  2771. }
  2772. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2773. {
  2774. u32 orig_pause_cfg;
  2775. u16 orig_active_speed;
  2776. u8 orig_active_duplex;
  2777. u32 mac_status;
  2778. int current_link_up;
  2779. int i;
  2780. orig_pause_cfg = tp->link_config.active_flowctrl;
  2781. orig_active_speed = tp->link_config.active_speed;
  2782. orig_active_duplex = tp->link_config.active_duplex;
  2783. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2784. netif_carrier_ok(tp->dev) &&
  2785. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2786. mac_status = tr32(MAC_STATUS);
  2787. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2788. MAC_STATUS_SIGNAL_DET |
  2789. MAC_STATUS_CFG_CHANGED |
  2790. MAC_STATUS_RCVD_CFG);
  2791. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2792. MAC_STATUS_SIGNAL_DET)) {
  2793. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2794. MAC_STATUS_CFG_CHANGED));
  2795. return 0;
  2796. }
  2797. }
  2798. tw32_f(MAC_TX_AUTO_NEG, 0);
  2799. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2800. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2801. tw32_f(MAC_MODE, tp->mac_mode);
  2802. udelay(40);
  2803. if (tp->phy_id == PHY_ID_BCM8002)
  2804. tg3_init_bcm8002(tp);
  2805. /* Enable link change event even when serdes polling. */
  2806. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2807. udelay(40);
  2808. current_link_up = 0;
  2809. mac_status = tr32(MAC_STATUS);
  2810. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2811. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2812. else
  2813. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2814. tp->hw_status->status =
  2815. (SD_STATUS_UPDATED |
  2816. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2817. for (i = 0; i < 100; i++) {
  2818. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2819. MAC_STATUS_CFG_CHANGED));
  2820. udelay(5);
  2821. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2822. MAC_STATUS_CFG_CHANGED |
  2823. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2824. break;
  2825. }
  2826. mac_status = tr32(MAC_STATUS);
  2827. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2828. current_link_up = 0;
  2829. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2830. tp->serdes_counter == 0) {
  2831. tw32_f(MAC_MODE, (tp->mac_mode |
  2832. MAC_MODE_SEND_CONFIGS));
  2833. udelay(1);
  2834. tw32_f(MAC_MODE, tp->mac_mode);
  2835. }
  2836. }
  2837. if (current_link_up == 1) {
  2838. tp->link_config.active_speed = SPEED_1000;
  2839. tp->link_config.active_duplex = DUPLEX_FULL;
  2840. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2841. LED_CTRL_LNKLED_OVERRIDE |
  2842. LED_CTRL_1000MBPS_ON));
  2843. } else {
  2844. tp->link_config.active_speed = SPEED_INVALID;
  2845. tp->link_config.active_duplex = DUPLEX_INVALID;
  2846. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2847. LED_CTRL_LNKLED_OVERRIDE |
  2848. LED_CTRL_TRAFFIC_OVERRIDE));
  2849. }
  2850. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2851. if (current_link_up)
  2852. netif_carrier_on(tp->dev);
  2853. else
  2854. netif_carrier_off(tp->dev);
  2855. tg3_link_report(tp);
  2856. } else {
  2857. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  2858. if (orig_pause_cfg != now_pause_cfg ||
  2859. orig_active_speed != tp->link_config.active_speed ||
  2860. orig_active_duplex != tp->link_config.active_duplex)
  2861. tg3_link_report(tp);
  2862. }
  2863. return 0;
  2864. }
  2865. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2866. {
  2867. int current_link_up, err = 0;
  2868. u32 bmsr, bmcr;
  2869. u16 current_speed;
  2870. u8 current_duplex;
  2871. u32 local_adv, remote_adv;
  2872. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2873. tw32_f(MAC_MODE, tp->mac_mode);
  2874. udelay(40);
  2875. tw32(MAC_EVENT, 0);
  2876. tw32_f(MAC_STATUS,
  2877. (MAC_STATUS_SYNC_CHANGED |
  2878. MAC_STATUS_CFG_CHANGED |
  2879. MAC_STATUS_MI_COMPLETION |
  2880. MAC_STATUS_LNKSTATE_CHANGED));
  2881. udelay(40);
  2882. if (force_reset)
  2883. tg3_phy_reset(tp);
  2884. current_link_up = 0;
  2885. current_speed = SPEED_INVALID;
  2886. current_duplex = DUPLEX_INVALID;
  2887. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2888. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2890. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2891. bmsr |= BMSR_LSTATUS;
  2892. else
  2893. bmsr &= ~BMSR_LSTATUS;
  2894. }
  2895. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2896. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2897. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2898. tp->link_config.flowctrl == tp->link_config.active_flowctrl) {
  2899. /* do nothing, just check for link up at the end */
  2900. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2901. u32 adv, new_adv;
  2902. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2903. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2904. ADVERTISE_1000XPAUSE |
  2905. ADVERTISE_1000XPSE_ASYM |
  2906. ADVERTISE_SLCT);
  2907. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2908. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2909. new_adv |= ADVERTISE_1000XHALF;
  2910. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2911. new_adv |= ADVERTISE_1000XFULL;
  2912. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2913. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2914. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2915. tg3_writephy(tp, MII_BMCR, bmcr);
  2916. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2917. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2918. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2919. return err;
  2920. }
  2921. } else {
  2922. u32 new_bmcr;
  2923. bmcr &= ~BMCR_SPEED1000;
  2924. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2925. if (tp->link_config.duplex == DUPLEX_FULL)
  2926. new_bmcr |= BMCR_FULLDPLX;
  2927. if (new_bmcr != bmcr) {
  2928. /* BMCR_SPEED1000 is a reserved bit that needs
  2929. * to be set on write.
  2930. */
  2931. new_bmcr |= BMCR_SPEED1000;
  2932. /* Force a linkdown */
  2933. if (netif_carrier_ok(tp->dev)) {
  2934. u32 adv;
  2935. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2936. adv &= ~(ADVERTISE_1000XFULL |
  2937. ADVERTISE_1000XHALF |
  2938. ADVERTISE_SLCT);
  2939. tg3_writephy(tp, MII_ADVERTISE, adv);
  2940. tg3_writephy(tp, MII_BMCR, bmcr |
  2941. BMCR_ANRESTART |
  2942. BMCR_ANENABLE);
  2943. udelay(10);
  2944. netif_carrier_off(tp->dev);
  2945. }
  2946. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2947. bmcr = new_bmcr;
  2948. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2949. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2950. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2951. ASIC_REV_5714) {
  2952. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2953. bmsr |= BMSR_LSTATUS;
  2954. else
  2955. bmsr &= ~BMSR_LSTATUS;
  2956. }
  2957. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2958. }
  2959. }
  2960. if (bmsr & BMSR_LSTATUS) {
  2961. current_speed = SPEED_1000;
  2962. current_link_up = 1;
  2963. if (bmcr & BMCR_FULLDPLX)
  2964. current_duplex = DUPLEX_FULL;
  2965. else
  2966. current_duplex = DUPLEX_HALF;
  2967. local_adv = 0;
  2968. remote_adv = 0;
  2969. if (bmcr & BMCR_ANENABLE) {
  2970. u32 common;
  2971. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2972. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2973. common = local_adv & remote_adv;
  2974. if (common & (ADVERTISE_1000XHALF |
  2975. ADVERTISE_1000XFULL)) {
  2976. if (common & ADVERTISE_1000XFULL)
  2977. current_duplex = DUPLEX_FULL;
  2978. else
  2979. current_duplex = DUPLEX_HALF;
  2980. }
  2981. else
  2982. current_link_up = 0;
  2983. }
  2984. }
  2985. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  2986. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2987. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2988. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2989. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2990. tw32_f(MAC_MODE, tp->mac_mode);
  2991. udelay(40);
  2992. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2993. tp->link_config.active_speed = current_speed;
  2994. tp->link_config.active_duplex = current_duplex;
  2995. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2996. if (current_link_up)
  2997. netif_carrier_on(tp->dev);
  2998. else {
  2999. netif_carrier_off(tp->dev);
  3000. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3001. }
  3002. tg3_link_report(tp);
  3003. }
  3004. return err;
  3005. }
  3006. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3007. {
  3008. if (tp->serdes_counter) {
  3009. /* Give autoneg time to complete. */
  3010. tp->serdes_counter--;
  3011. return;
  3012. }
  3013. if (!netif_carrier_ok(tp->dev) &&
  3014. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3015. u32 bmcr;
  3016. tg3_readphy(tp, MII_BMCR, &bmcr);
  3017. if (bmcr & BMCR_ANENABLE) {
  3018. u32 phy1, phy2;
  3019. /* Select shadow register 0x1f */
  3020. tg3_writephy(tp, 0x1c, 0x7c00);
  3021. tg3_readphy(tp, 0x1c, &phy1);
  3022. /* Select expansion interrupt status register */
  3023. tg3_writephy(tp, 0x17, 0x0f01);
  3024. tg3_readphy(tp, 0x15, &phy2);
  3025. tg3_readphy(tp, 0x15, &phy2);
  3026. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3027. /* We have signal detect and not receiving
  3028. * config code words, link is up by parallel
  3029. * detection.
  3030. */
  3031. bmcr &= ~BMCR_ANENABLE;
  3032. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3033. tg3_writephy(tp, MII_BMCR, bmcr);
  3034. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3035. }
  3036. }
  3037. }
  3038. else if (netif_carrier_ok(tp->dev) &&
  3039. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3040. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3041. u32 phy2;
  3042. /* Select expansion interrupt status register */
  3043. tg3_writephy(tp, 0x17, 0x0f01);
  3044. tg3_readphy(tp, 0x15, &phy2);
  3045. if (phy2 & 0x20) {
  3046. u32 bmcr;
  3047. /* Config code words received, turn on autoneg. */
  3048. tg3_readphy(tp, MII_BMCR, &bmcr);
  3049. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3050. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3051. }
  3052. }
  3053. }
  3054. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3055. {
  3056. int err;
  3057. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3058. err = tg3_setup_fiber_phy(tp, force_reset);
  3059. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3060. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3061. } else {
  3062. err = tg3_setup_copper_phy(tp, force_reset);
  3063. }
  3064. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  3065. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  3066. u32 val, scale;
  3067. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3068. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3069. scale = 65;
  3070. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3071. scale = 6;
  3072. else
  3073. scale = 12;
  3074. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3075. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3076. tw32(GRC_MISC_CFG, val);
  3077. }
  3078. if (tp->link_config.active_speed == SPEED_1000 &&
  3079. tp->link_config.active_duplex == DUPLEX_HALF)
  3080. tw32(MAC_TX_LENGTHS,
  3081. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3082. (6 << TX_LENGTHS_IPG_SHIFT) |
  3083. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3084. else
  3085. tw32(MAC_TX_LENGTHS,
  3086. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3087. (6 << TX_LENGTHS_IPG_SHIFT) |
  3088. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3089. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3090. if (netif_carrier_ok(tp->dev)) {
  3091. tw32(HOSTCC_STAT_COAL_TICKS,
  3092. tp->coal.stats_block_coalesce_usecs);
  3093. } else {
  3094. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3095. }
  3096. }
  3097. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3098. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3099. if (!netif_carrier_ok(tp->dev))
  3100. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3101. tp->pwrmgmt_thresh;
  3102. else
  3103. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3104. tw32(PCIE_PWR_MGMT_THRESH, val);
  3105. }
  3106. return err;
  3107. }
  3108. /* This is called whenever we suspect that the system chipset is re-
  3109. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3110. * is bogus tx completions. We try to recover by setting the
  3111. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3112. * in the workqueue.
  3113. */
  3114. static void tg3_tx_recover(struct tg3 *tp)
  3115. {
  3116. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3117. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3118. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3119. "mapped I/O cycles to the network device, attempting to "
  3120. "recover. Please report the problem to the driver maintainer "
  3121. "and include system chipset information.\n", tp->dev->name);
  3122. spin_lock(&tp->lock);
  3123. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3124. spin_unlock(&tp->lock);
  3125. }
  3126. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3127. {
  3128. smp_mb();
  3129. return (tp->tx_pending -
  3130. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3131. }
  3132. /* Tigon3 never reports partial packet sends. So we do not
  3133. * need special logic to handle SKBs that have not had all
  3134. * of their frags sent yet, like SunGEM does.
  3135. */
  3136. static void tg3_tx(struct tg3 *tp)
  3137. {
  3138. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3139. u32 sw_idx = tp->tx_cons;
  3140. while (sw_idx != hw_idx) {
  3141. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3142. struct sk_buff *skb = ri->skb;
  3143. int i, tx_bug = 0;
  3144. if (unlikely(skb == NULL)) {
  3145. tg3_tx_recover(tp);
  3146. return;
  3147. }
  3148. pci_unmap_single(tp->pdev,
  3149. pci_unmap_addr(ri, mapping),
  3150. skb_headlen(skb),
  3151. PCI_DMA_TODEVICE);
  3152. ri->skb = NULL;
  3153. sw_idx = NEXT_TX(sw_idx);
  3154. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3155. ri = &tp->tx_buffers[sw_idx];
  3156. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3157. tx_bug = 1;
  3158. pci_unmap_page(tp->pdev,
  3159. pci_unmap_addr(ri, mapping),
  3160. skb_shinfo(skb)->frags[i].size,
  3161. PCI_DMA_TODEVICE);
  3162. sw_idx = NEXT_TX(sw_idx);
  3163. }
  3164. dev_kfree_skb(skb);
  3165. if (unlikely(tx_bug)) {
  3166. tg3_tx_recover(tp);
  3167. return;
  3168. }
  3169. }
  3170. tp->tx_cons = sw_idx;
  3171. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3172. * before checking for netif_queue_stopped(). Without the
  3173. * memory barrier, there is a small possibility that tg3_start_xmit()
  3174. * will miss it and cause the queue to be stopped forever.
  3175. */
  3176. smp_mb();
  3177. if (unlikely(netif_queue_stopped(tp->dev) &&
  3178. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3179. netif_tx_lock(tp->dev);
  3180. if (netif_queue_stopped(tp->dev) &&
  3181. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3182. netif_wake_queue(tp->dev);
  3183. netif_tx_unlock(tp->dev);
  3184. }
  3185. }
  3186. /* Returns size of skb allocated or < 0 on error.
  3187. *
  3188. * We only need to fill in the address because the other members
  3189. * of the RX descriptor are invariant, see tg3_init_rings.
  3190. *
  3191. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3192. * posting buffers we only dirty the first cache line of the RX
  3193. * descriptor (containing the address). Whereas for the RX status
  3194. * buffers the cpu only reads the last cacheline of the RX descriptor
  3195. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3196. */
  3197. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3198. int src_idx, u32 dest_idx_unmasked)
  3199. {
  3200. struct tg3_rx_buffer_desc *desc;
  3201. struct ring_info *map, *src_map;
  3202. struct sk_buff *skb;
  3203. dma_addr_t mapping;
  3204. int skb_size, dest_idx;
  3205. src_map = NULL;
  3206. switch (opaque_key) {
  3207. case RXD_OPAQUE_RING_STD:
  3208. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3209. desc = &tp->rx_std[dest_idx];
  3210. map = &tp->rx_std_buffers[dest_idx];
  3211. if (src_idx >= 0)
  3212. src_map = &tp->rx_std_buffers[src_idx];
  3213. skb_size = tp->rx_pkt_buf_sz;
  3214. break;
  3215. case RXD_OPAQUE_RING_JUMBO:
  3216. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3217. desc = &tp->rx_jumbo[dest_idx];
  3218. map = &tp->rx_jumbo_buffers[dest_idx];
  3219. if (src_idx >= 0)
  3220. src_map = &tp->rx_jumbo_buffers[src_idx];
  3221. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3222. break;
  3223. default:
  3224. return -EINVAL;
  3225. };
  3226. /* Do not overwrite any of the map or rp information
  3227. * until we are sure we can commit to a new buffer.
  3228. *
  3229. * Callers depend upon this behavior and assume that
  3230. * we leave everything unchanged if we fail.
  3231. */
  3232. skb = netdev_alloc_skb(tp->dev, skb_size);
  3233. if (skb == NULL)
  3234. return -ENOMEM;
  3235. skb_reserve(skb, tp->rx_offset);
  3236. mapping = pci_map_single(tp->pdev, skb->data,
  3237. skb_size - tp->rx_offset,
  3238. PCI_DMA_FROMDEVICE);
  3239. map->skb = skb;
  3240. pci_unmap_addr_set(map, mapping, mapping);
  3241. if (src_map != NULL)
  3242. src_map->skb = NULL;
  3243. desc->addr_hi = ((u64)mapping >> 32);
  3244. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3245. return skb_size;
  3246. }
  3247. /* We only need to move over in the address because the other
  3248. * members of the RX descriptor are invariant. See notes above
  3249. * tg3_alloc_rx_skb for full details.
  3250. */
  3251. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3252. int src_idx, u32 dest_idx_unmasked)
  3253. {
  3254. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3255. struct ring_info *src_map, *dest_map;
  3256. int dest_idx;
  3257. switch (opaque_key) {
  3258. case RXD_OPAQUE_RING_STD:
  3259. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3260. dest_desc = &tp->rx_std[dest_idx];
  3261. dest_map = &tp->rx_std_buffers[dest_idx];
  3262. src_desc = &tp->rx_std[src_idx];
  3263. src_map = &tp->rx_std_buffers[src_idx];
  3264. break;
  3265. case RXD_OPAQUE_RING_JUMBO:
  3266. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3267. dest_desc = &tp->rx_jumbo[dest_idx];
  3268. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3269. src_desc = &tp->rx_jumbo[src_idx];
  3270. src_map = &tp->rx_jumbo_buffers[src_idx];
  3271. break;
  3272. default:
  3273. return;
  3274. };
  3275. dest_map->skb = src_map->skb;
  3276. pci_unmap_addr_set(dest_map, mapping,
  3277. pci_unmap_addr(src_map, mapping));
  3278. dest_desc->addr_hi = src_desc->addr_hi;
  3279. dest_desc->addr_lo = src_desc->addr_lo;
  3280. src_map->skb = NULL;
  3281. }
  3282. #if TG3_VLAN_TAG_USED
  3283. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3284. {
  3285. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3286. }
  3287. #endif
  3288. /* The RX ring scheme is composed of multiple rings which post fresh
  3289. * buffers to the chip, and one special ring the chip uses to report
  3290. * status back to the host.
  3291. *
  3292. * The special ring reports the status of received packets to the
  3293. * host. The chip does not write into the original descriptor the
  3294. * RX buffer was obtained from. The chip simply takes the original
  3295. * descriptor as provided by the host, updates the status and length
  3296. * field, then writes this into the next status ring entry.
  3297. *
  3298. * Each ring the host uses to post buffers to the chip is described
  3299. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3300. * it is first placed into the on-chip ram. When the packet's length
  3301. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3302. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3303. * which is within the range of the new packet's length is chosen.
  3304. *
  3305. * The "separate ring for rx status" scheme may sound queer, but it makes
  3306. * sense from a cache coherency perspective. If only the host writes
  3307. * to the buffer post rings, and only the chip writes to the rx status
  3308. * rings, then cache lines never move beyond shared-modified state.
  3309. * If both the host and chip were to write into the same ring, cache line
  3310. * eviction could occur since both entities want it in an exclusive state.
  3311. */
  3312. static int tg3_rx(struct tg3 *tp, int budget)
  3313. {
  3314. u32 work_mask, rx_std_posted = 0;
  3315. u32 sw_idx = tp->rx_rcb_ptr;
  3316. u16 hw_idx;
  3317. int received;
  3318. hw_idx = tp->hw_status->idx[0].rx_producer;
  3319. /*
  3320. * We need to order the read of hw_idx and the read of
  3321. * the opaque cookie.
  3322. */
  3323. rmb();
  3324. work_mask = 0;
  3325. received = 0;
  3326. while (sw_idx != hw_idx && budget > 0) {
  3327. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3328. unsigned int len;
  3329. struct sk_buff *skb;
  3330. dma_addr_t dma_addr;
  3331. u32 opaque_key, desc_idx, *post_ptr;
  3332. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3333. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3334. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3335. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3336. mapping);
  3337. skb = tp->rx_std_buffers[desc_idx].skb;
  3338. post_ptr = &tp->rx_std_ptr;
  3339. rx_std_posted++;
  3340. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3341. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3342. mapping);
  3343. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3344. post_ptr = &tp->rx_jumbo_ptr;
  3345. }
  3346. else {
  3347. goto next_pkt_nopost;
  3348. }
  3349. work_mask |= opaque_key;
  3350. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3351. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3352. drop_it:
  3353. tg3_recycle_rx(tp, opaque_key,
  3354. desc_idx, *post_ptr);
  3355. drop_it_no_recycle:
  3356. /* Other statistics kept track of by card. */
  3357. tp->net_stats.rx_dropped++;
  3358. goto next_pkt;
  3359. }
  3360. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  3361. if (len > RX_COPY_THRESHOLD
  3362. && tp->rx_offset == 2
  3363. /* rx_offset != 2 iff this is a 5701 card running
  3364. * in PCI-X mode [see tg3_get_invariants()] */
  3365. ) {
  3366. int skb_size;
  3367. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3368. desc_idx, *post_ptr);
  3369. if (skb_size < 0)
  3370. goto drop_it;
  3371. pci_unmap_single(tp->pdev, dma_addr,
  3372. skb_size - tp->rx_offset,
  3373. PCI_DMA_FROMDEVICE);
  3374. skb_put(skb, len);
  3375. } else {
  3376. struct sk_buff *copy_skb;
  3377. tg3_recycle_rx(tp, opaque_key,
  3378. desc_idx, *post_ptr);
  3379. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  3380. if (copy_skb == NULL)
  3381. goto drop_it_no_recycle;
  3382. skb_reserve(copy_skb, 2);
  3383. skb_put(copy_skb, len);
  3384. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3385. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3386. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3387. /* We'll reuse the original ring buffer. */
  3388. skb = copy_skb;
  3389. }
  3390. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3391. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3392. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3393. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3394. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3395. else
  3396. skb->ip_summed = CHECKSUM_NONE;
  3397. skb->protocol = eth_type_trans(skb, tp->dev);
  3398. #if TG3_VLAN_TAG_USED
  3399. if (tp->vlgrp != NULL &&
  3400. desc->type_flags & RXD_FLAG_VLAN) {
  3401. tg3_vlan_rx(tp, skb,
  3402. desc->err_vlan & RXD_VLAN_MASK);
  3403. } else
  3404. #endif
  3405. netif_receive_skb(skb);
  3406. tp->dev->last_rx = jiffies;
  3407. received++;
  3408. budget--;
  3409. next_pkt:
  3410. (*post_ptr)++;
  3411. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3412. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3413. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3414. TG3_64BIT_REG_LOW, idx);
  3415. work_mask &= ~RXD_OPAQUE_RING_STD;
  3416. rx_std_posted = 0;
  3417. }
  3418. next_pkt_nopost:
  3419. sw_idx++;
  3420. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3421. /* Refresh hw_idx to see if there is new work */
  3422. if (sw_idx == hw_idx) {
  3423. hw_idx = tp->hw_status->idx[0].rx_producer;
  3424. rmb();
  3425. }
  3426. }
  3427. /* ACK the status ring. */
  3428. tp->rx_rcb_ptr = sw_idx;
  3429. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3430. /* Refill RX ring(s). */
  3431. if (work_mask & RXD_OPAQUE_RING_STD) {
  3432. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3433. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3434. sw_idx);
  3435. }
  3436. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3437. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3438. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3439. sw_idx);
  3440. }
  3441. mmiowb();
  3442. return received;
  3443. }
  3444. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3445. {
  3446. struct tg3_hw_status *sblk = tp->hw_status;
  3447. /* handle link change and other phy events */
  3448. if (!(tp->tg3_flags &
  3449. (TG3_FLAG_USE_LINKCHG_REG |
  3450. TG3_FLAG_POLL_SERDES))) {
  3451. if (sblk->status & SD_STATUS_LINK_CHG) {
  3452. sblk->status = SD_STATUS_UPDATED |
  3453. (sblk->status & ~SD_STATUS_LINK_CHG);
  3454. spin_lock(&tp->lock);
  3455. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3456. tw32_f(MAC_STATUS,
  3457. (MAC_STATUS_SYNC_CHANGED |
  3458. MAC_STATUS_CFG_CHANGED |
  3459. MAC_STATUS_MI_COMPLETION |
  3460. MAC_STATUS_LNKSTATE_CHANGED));
  3461. udelay(40);
  3462. } else
  3463. tg3_setup_phy(tp, 0);
  3464. spin_unlock(&tp->lock);
  3465. }
  3466. }
  3467. /* run TX completion thread */
  3468. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3469. tg3_tx(tp);
  3470. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3471. return work_done;
  3472. }
  3473. /* run RX thread, within the bounds set by NAPI.
  3474. * All RX "locking" is done by ensuring outside
  3475. * code synchronizes with tg3->napi.poll()
  3476. */
  3477. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3478. work_done += tg3_rx(tp, budget - work_done);
  3479. return work_done;
  3480. }
  3481. static int tg3_poll(struct napi_struct *napi, int budget)
  3482. {
  3483. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3484. int work_done = 0;
  3485. struct tg3_hw_status *sblk = tp->hw_status;
  3486. while (1) {
  3487. work_done = tg3_poll_work(tp, work_done, budget);
  3488. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3489. goto tx_recovery;
  3490. if (unlikely(work_done >= budget))
  3491. break;
  3492. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3493. /* tp->last_tag is used in tg3_restart_ints() below
  3494. * to tell the hw how much work has been processed,
  3495. * so we must read it before checking for more work.
  3496. */
  3497. tp->last_tag = sblk->status_tag;
  3498. rmb();
  3499. } else
  3500. sblk->status &= ~SD_STATUS_UPDATED;
  3501. if (likely(!tg3_has_work(tp))) {
  3502. netif_rx_complete(tp->dev, napi);
  3503. tg3_restart_ints(tp);
  3504. break;
  3505. }
  3506. }
  3507. return work_done;
  3508. tx_recovery:
  3509. /* work_done is guaranteed to be less than budget. */
  3510. netif_rx_complete(tp->dev, napi);
  3511. schedule_work(&tp->reset_task);
  3512. return work_done;
  3513. }
  3514. static void tg3_irq_quiesce(struct tg3 *tp)
  3515. {
  3516. BUG_ON(tp->irq_sync);
  3517. tp->irq_sync = 1;
  3518. smp_mb();
  3519. synchronize_irq(tp->pdev->irq);
  3520. }
  3521. static inline int tg3_irq_sync(struct tg3 *tp)
  3522. {
  3523. return tp->irq_sync;
  3524. }
  3525. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3526. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3527. * with as well. Most of the time, this is not necessary except when
  3528. * shutting down the device.
  3529. */
  3530. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3531. {
  3532. spin_lock_bh(&tp->lock);
  3533. if (irq_sync)
  3534. tg3_irq_quiesce(tp);
  3535. }
  3536. static inline void tg3_full_unlock(struct tg3 *tp)
  3537. {
  3538. spin_unlock_bh(&tp->lock);
  3539. }
  3540. /* One-shot MSI handler - Chip automatically disables interrupt
  3541. * after sending MSI so driver doesn't have to do it.
  3542. */
  3543. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3544. {
  3545. struct net_device *dev = dev_id;
  3546. struct tg3 *tp = netdev_priv(dev);
  3547. prefetch(tp->hw_status);
  3548. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3549. if (likely(!tg3_irq_sync(tp)))
  3550. netif_rx_schedule(dev, &tp->napi);
  3551. return IRQ_HANDLED;
  3552. }
  3553. /* MSI ISR - No need to check for interrupt sharing and no need to
  3554. * flush status block and interrupt mailbox. PCI ordering rules
  3555. * guarantee that MSI will arrive after the status block.
  3556. */
  3557. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3558. {
  3559. struct net_device *dev = dev_id;
  3560. struct tg3 *tp = netdev_priv(dev);
  3561. prefetch(tp->hw_status);
  3562. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3563. /*
  3564. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3565. * chip-internal interrupt pending events.
  3566. * Writing non-zero to intr-mbox-0 additional tells the
  3567. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3568. * event coalescing.
  3569. */
  3570. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3571. if (likely(!tg3_irq_sync(tp)))
  3572. netif_rx_schedule(dev, &tp->napi);
  3573. return IRQ_RETVAL(1);
  3574. }
  3575. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3576. {
  3577. struct net_device *dev = dev_id;
  3578. struct tg3 *tp = netdev_priv(dev);
  3579. struct tg3_hw_status *sblk = tp->hw_status;
  3580. unsigned int handled = 1;
  3581. /* In INTx mode, it is possible for the interrupt to arrive at
  3582. * the CPU before the status block posted prior to the interrupt.
  3583. * Reading the PCI State register will confirm whether the
  3584. * interrupt is ours and will flush the status block.
  3585. */
  3586. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3587. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3588. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3589. handled = 0;
  3590. goto out;
  3591. }
  3592. }
  3593. /*
  3594. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3595. * chip-internal interrupt pending events.
  3596. * Writing non-zero to intr-mbox-0 additional tells the
  3597. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3598. * event coalescing.
  3599. *
  3600. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3601. * spurious interrupts. The flush impacts performance but
  3602. * excessive spurious interrupts can be worse in some cases.
  3603. */
  3604. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3605. if (tg3_irq_sync(tp))
  3606. goto out;
  3607. sblk->status &= ~SD_STATUS_UPDATED;
  3608. if (likely(tg3_has_work(tp))) {
  3609. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3610. netif_rx_schedule(dev, &tp->napi);
  3611. } else {
  3612. /* No work, shared interrupt perhaps? re-enable
  3613. * interrupts, and flush that PCI write
  3614. */
  3615. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3616. 0x00000000);
  3617. }
  3618. out:
  3619. return IRQ_RETVAL(handled);
  3620. }
  3621. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3622. {
  3623. struct net_device *dev = dev_id;
  3624. struct tg3 *tp = netdev_priv(dev);
  3625. struct tg3_hw_status *sblk = tp->hw_status;
  3626. unsigned int handled = 1;
  3627. /* In INTx mode, it is possible for the interrupt to arrive at
  3628. * the CPU before the status block posted prior to the interrupt.
  3629. * Reading the PCI State register will confirm whether the
  3630. * interrupt is ours and will flush the status block.
  3631. */
  3632. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3633. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3634. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3635. handled = 0;
  3636. goto out;
  3637. }
  3638. }
  3639. /*
  3640. * writing any value to intr-mbox-0 clears PCI INTA# and
  3641. * chip-internal interrupt pending events.
  3642. * writing non-zero to intr-mbox-0 additional tells the
  3643. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3644. * event coalescing.
  3645. *
  3646. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3647. * spurious interrupts. The flush impacts performance but
  3648. * excessive spurious interrupts can be worse in some cases.
  3649. */
  3650. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3651. if (tg3_irq_sync(tp))
  3652. goto out;
  3653. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3654. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3655. /* Update last_tag to mark that this status has been
  3656. * seen. Because interrupt may be shared, we may be
  3657. * racing with tg3_poll(), so only update last_tag
  3658. * if tg3_poll() is not scheduled.
  3659. */
  3660. tp->last_tag = sblk->status_tag;
  3661. __netif_rx_schedule(dev, &tp->napi);
  3662. }
  3663. out:
  3664. return IRQ_RETVAL(handled);
  3665. }
  3666. /* ISR for interrupt test */
  3667. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3668. {
  3669. struct net_device *dev = dev_id;
  3670. struct tg3 *tp = netdev_priv(dev);
  3671. struct tg3_hw_status *sblk = tp->hw_status;
  3672. if ((sblk->status & SD_STATUS_UPDATED) ||
  3673. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3674. tg3_disable_ints(tp);
  3675. return IRQ_RETVAL(1);
  3676. }
  3677. return IRQ_RETVAL(0);
  3678. }
  3679. static int tg3_init_hw(struct tg3 *, int);
  3680. static int tg3_halt(struct tg3 *, int, int);
  3681. /* Restart hardware after configuration changes, self-test, etc.
  3682. * Invoked with tp->lock held.
  3683. */
  3684. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3685. __releases(tp->lock)
  3686. __acquires(tp->lock)
  3687. {
  3688. int err;
  3689. err = tg3_init_hw(tp, reset_phy);
  3690. if (err) {
  3691. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3692. "aborting.\n", tp->dev->name);
  3693. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3694. tg3_full_unlock(tp);
  3695. del_timer_sync(&tp->timer);
  3696. tp->irq_sync = 0;
  3697. napi_enable(&tp->napi);
  3698. dev_close(tp->dev);
  3699. tg3_full_lock(tp, 0);
  3700. }
  3701. return err;
  3702. }
  3703. #ifdef CONFIG_NET_POLL_CONTROLLER
  3704. static void tg3_poll_controller(struct net_device *dev)
  3705. {
  3706. struct tg3 *tp = netdev_priv(dev);
  3707. tg3_interrupt(tp->pdev->irq, dev);
  3708. }
  3709. #endif
  3710. static void tg3_reset_task(struct work_struct *work)
  3711. {
  3712. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3713. int err;
  3714. unsigned int restart_timer;
  3715. tg3_full_lock(tp, 0);
  3716. if (!netif_running(tp->dev)) {
  3717. tg3_full_unlock(tp);
  3718. return;
  3719. }
  3720. tg3_full_unlock(tp);
  3721. tg3_phy_stop(tp);
  3722. tg3_netif_stop(tp);
  3723. tg3_full_lock(tp, 1);
  3724. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3725. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3726. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3727. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3728. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3729. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3730. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3731. }
  3732. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3733. err = tg3_init_hw(tp, 1);
  3734. if (err)
  3735. goto out;
  3736. tg3_netif_start(tp);
  3737. if (restart_timer)
  3738. mod_timer(&tp->timer, jiffies + 1);
  3739. out:
  3740. tg3_full_unlock(tp);
  3741. if (!err)
  3742. tg3_phy_start(tp);
  3743. }
  3744. static void tg3_dump_short_state(struct tg3 *tp)
  3745. {
  3746. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3747. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3748. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3749. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3750. }
  3751. static void tg3_tx_timeout(struct net_device *dev)
  3752. {
  3753. struct tg3 *tp = netdev_priv(dev);
  3754. if (netif_msg_tx_err(tp)) {
  3755. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3756. dev->name);
  3757. tg3_dump_short_state(tp);
  3758. }
  3759. schedule_work(&tp->reset_task);
  3760. }
  3761. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3762. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3763. {
  3764. u32 base = (u32) mapping & 0xffffffff;
  3765. return ((base > 0xffffdcc0) &&
  3766. (base + len + 8 < base));
  3767. }
  3768. /* Test for DMA addresses > 40-bit */
  3769. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3770. int len)
  3771. {
  3772. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3773. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3774. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3775. return 0;
  3776. #else
  3777. return 0;
  3778. #endif
  3779. }
  3780. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3781. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3782. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3783. u32 last_plus_one, u32 *start,
  3784. u32 base_flags, u32 mss)
  3785. {
  3786. struct sk_buff *new_skb;
  3787. dma_addr_t new_addr = 0;
  3788. u32 entry = *start;
  3789. int i, ret = 0;
  3790. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  3791. new_skb = skb_copy(skb, GFP_ATOMIC);
  3792. else {
  3793. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  3794. new_skb = skb_copy_expand(skb,
  3795. skb_headroom(skb) + more_headroom,
  3796. skb_tailroom(skb), GFP_ATOMIC);
  3797. }
  3798. if (!new_skb) {
  3799. ret = -1;
  3800. } else {
  3801. /* New SKB is guaranteed to be linear. */
  3802. entry = *start;
  3803. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3804. PCI_DMA_TODEVICE);
  3805. /* Make sure new skb does not cross any 4G boundaries.
  3806. * Drop the packet if it does.
  3807. */
  3808. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3809. ret = -1;
  3810. dev_kfree_skb(new_skb);
  3811. new_skb = NULL;
  3812. } else {
  3813. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3814. base_flags, 1 | (mss << 1));
  3815. *start = NEXT_TX(entry);
  3816. }
  3817. }
  3818. /* Now clean up the sw ring entries. */
  3819. i = 0;
  3820. while (entry != last_plus_one) {
  3821. int len;
  3822. if (i == 0)
  3823. len = skb_headlen(skb);
  3824. else
  3825. len = skb_shinfo(skb)->frags[i-1].size;
  3826. pci_unmap_single(tp->pdev,
  3827. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3828. len, PCI_DMA_TODEVICE);
  3829. if (i == 0) {
  3830. tp->tx_buffers[entry].skb = new_skb;
  3831. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3832. } else {
  3833. tp->tx_buffers[entry].skb = NULL;
  3834. }
  3835. entry = NEXT_TX(entry);
  3836. i++;
  3837. }
  3838. dev_kfree_skb(skb);
  3839. return ret;
  3840. }
  3841. static void tg3_set_txd(struct tg3 *tp, int entry,
  3842. dma_addr_t mapping, int len, u32 flags,
  3843. u32 mss_and_is_end)
  3844. {
  3845. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3846. int is_end = (mss_and_is_end & 0x1);
  3847. u32 mss = (mss_and_is_end >> 1);
  3848. u32 vlan_tag = 0;
  3849. if (is_end)
  3850. flags |= TXD_FLAG_END;
  3851. if (flags & TXD_FLAG_VLAN) {
  3852. vlan_tag = flags >> 16;
  3853. flags &= 0xffff;
  3854. }
  3855. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3856. txd->addr_hi = ((u64) mapping >> 32);
  3857. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3858. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3859. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3860. }
  3861. /* hard_start_xmit for devices that don't have any bugs and
  3862. * support TG3_FLG2_HW_TSO_2 only.
  3863. */
  3864. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3865. {
  3866. struct tg3 *tp = netdev_priv(dev);
  3867. dma_addr_t mapping;
  3868. u32 len, entry, base_flags, mss;
  3869. len = skb_headlen(skb);
  3870. /* We are running in BH disabled context with netif_tx_lock
  3871. * and TX reclaim runs via tp->napi.poll inside of a software
  3872. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3873. * no IRQ context deadlocks to worry about either. Rejoice!
  3874. */
  3875. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3876. if (!netif_queue_stopped(dev)) {
  3877. netif_stop_queue(dev);
  3878. /* This is a hard error, log it. */
  3879. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3880. "queue awake!\n", dev->name);
  3881. }
  3882. return NETDEV_TX_BUSY;
  3883. }
  3884. entry = tp->tx_prod;
  3885. base_flags = 0;
  3886. mss = 0;
  3887. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3888. int tcp_opt_len, ip_tcp_len;
  3889. if (skb_header_cloned(skb) &&
  3890. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3891. dev_kfree_skb(skb);
  3892. goto out_unlock;
  3893. }
  3894. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3895. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3896. else {
  3897. struct iphdr *iph = ip_hdr(skb);
  3898. tcp_opt_len = tcp_optlen(skb);
  3899. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3900. iph->check = 0;
  3901. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3902. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3903. }
  3904. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3905. TXD_FLAG_CPU_POST_DMA);
  3906. tcp_hdr(skb)->check = 0;
  3907. }
  3908. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3909. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3910. #if TG3_VLAN_TAG_USED
  3911. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3912. base_flags |= (TXD_FLAG_VLAN |
  3913. (vlan_tx_tag_get(skb) << 16));
  3914. #endif
  3915. /* Queue skb data, a.k.a. the main skb fragment. */
  3916. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3917. tp->tx_buffers[entry].skb = skb;
  3918. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3919. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3920. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3921. entry = NEXT_TX(entry);
  3922. /* Now loop through additional data fragments, and queue them. */
  3923. if (skb_shinfo(skb)->nr_frags > 0) {
  3924. unsigned int i, last;
  3925. last = skb_shinfo(skb)->nr_frags - 1;
  3926. for (i = 0; i <= last; i++) {
  3927. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3928. len = frag->size;
  3929. mapping = pci_map_page(tp->pdev,
  3930. frag->page,
  3931. frag->page_offset,
  3932. len, PCI_DMA_TODEVICE);
  3933. tp->tx_buffers[entry].skb = NULL;
  3934. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3935. tg3_set_txd(tp, entry, mapping, len,
  3936. base_flags, (i == last) | (mss << 1));
  3937. entry = NEXT_TX(entry);
  3938. }
  3939. }
  3940. /* Packets are ready, update Tx producer idx local and on card. */
  3941. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3942. tp->tx_prod = entry;
  3943. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3944. netif_stop_queue(dev);
  3945. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3946. netif_wake_queue(tp->dev);
  3947. }
  3948. out_unlock:
  3949. mmiowb();
  3950. dev->trans_start = jiffies;
  3951. return NETDEV_TX_OK;
  3952. }
  3953. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3954. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3955. * TSO header is greater than 80 bytes.
  3956. */
  3957. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3958. {
  3959. struct sk_buff *segs, *nskb;
  3960. /* Estimate the number of fragments in the worst case */
  3961. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3962. netif_stop_queue(tp->dev);
  3963. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  3964. return NETDEV_TX_BUSY;
  3965. netif_wake_queue(tp->dev);
  3966. }
  3967. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3968. if (IS_ERR(segs))
  3969. goto tg3_tso_bug_end;
  3970. do {
  3971. nskb = segs;
  3972. segs = segs->next;
  3973. nskb->next = NULL;
  3974. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3975. } while (segs);
  3976. tg3_tso_bug_end:
  3977. dev_kfree_skb(skb);
  3978. return NETDEV_TX_OK;
  3979. }
  3980. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3981. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3982. */
  3983. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3984. {
  3985. struct tg3 *tp = netdev_priv(dev);
  3986. dma_addr_t mapping;
  3987. u32 len, entry, base_flags, mss;
  3988. int would_hit_hwbug;
  3989. len = skb_headlen(skb);
  3990. /* We are running in BH disabled context with netif_tx_lock
  3991. * and TX reclaim runs via tp->napi.poll inside of a software
  3992. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3993. * no IRQ context deadlocks to worry about either. Rejoice!
  3994. */
  3995. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3996. if (!netif_queue_stopped(dev)) {
  3997. netif_stop_queue(dev);
  3998. /* This is a hard error, log it. */
  3999. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4000. "queue awake!\n", dev->name);
  4001. }
  4002. return NETDEV_TX_BUSY;
  4003. }
  4004. entry = tp->tx_prod;
  4005. base_flags = 0;
  4006. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4007. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4008. mss = 0;
  4009. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4010. struct iphdr *iph;
  4011. int tcp_opt_len, ip_tcp_len, hdr_len;
  4012. if (skb_header_cloned(skb) &&
  4013. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4014. dev_kfree_skb(skb);
  4015. goto out_unlock;
  4016. }
  4017. tcp_opt_len = tcp_optlen(skb);
  4018. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4019. hdr_len = ip_tcp_len + tcp_opt_len;
  4020. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4021. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4022. return (tg3_tso_bug(tp, skb));
  4023. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4024. TXD_FLAG_CPU_POST_DMA);
  4025. iph = ip_hdr(skb);
  4026. iph->check = 0;
  4027. iph->tot_len = htons(mss + hdr_len);
  4028. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4029. tcp_hdr(skb)->check = 0;
  4030. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4031. } else
  4032. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4033. iph->daddr, 0,
  4034. IPPROTO_TCP,
  4035. 0);
  4036. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4037. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4038. if (tcp_opt_len || iph->ihl > 5) {
  4039. int tsflags;
  4040. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4041. mss |= (tsflags << 11);
  4042. }
  4043. } else {
  4044. if (tcp_opt_len || iph->ihl > 5) {
  4045. int tsflags;
  4046. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4047. base_flags |= tsflags << 12;
  4048. }
  4049. }
  4050. }
  4051. #if TG3_VLAN_TAG_USED
  4052. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4053. base_flags |= (TXD_FLAG_VLAN |
  4054. (vlan_tx_tag_get(skb) << 16));
  4055. #endif
  4056. /* Queue skb data, a.k.a. the main skb fragment. */
  4057. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4058. tp->tx_buffers[entry].skb = skb;
  4059. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  4060. would_hit_hwbug = 0;
  4061. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4062. would_hit_hwbug = 1;
  4063. else if (tg3_4g_overflow_test(mapping, len))
  4064. would_hit_hwbug = 1;
  4065. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4066. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4067. entry = NEXT_TX(entry);
  4068. /* Now loop through additional data fragments, and queue them. */
  4069. if (skb_shinfo(skb)->nr_frags > 0) {
  4070. unsigned int i, last;
  4071. last = skb_shinfo(skb)->nr_frags - 1;
  4072. for (i = 0; i <= last; i++) {
  4073. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4074. len = frag->size;
  4075. mapping = pci_map_page(tp->pdev,
  4076. frag->page,
  4077. frag->page_offset,
  4078. len, PCI_DMA_TODEVICE);
  4079. tp->tx_buffers[entry].skb = NULL;
  4080. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  4081. if (tg3_4g_overflow_test(mapping, len))
  4082. would_hit_hwbug = 1;
  4083. if (tg3_40bit_overflow_test(tp, mapping, len))
  4084. would_hit_hwbug = 1;
  4085. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4086. tg3_set_txd(tp, entry, mapping, len,
  4087. base_flags, (i == last)|(mss << 1));
  4088. else
  4089. tg3_set_txd(tp, entry, mapping, len,
  4090. base_flags, (i == last));
  4091. entry = NEXT_TX(entry);
  4092. }
  4093. }
  4094. if (would_hit_hwbug) {
  4095. u32 last_plus_one = entry;
  4096. u32 start;
  4097. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4098. start &= (TG3_TX_RING_SIZE - 1);
  4099. /* If the workaround fails due to memory/mapping
  4100. * failure, silently drop this packet.
  4101. */
  4102. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4103. &start, base_flags, mss))
  4104. goto out_unlock;
  4105. entry = start;
  4106. }
  4107. /* Packets are ready, update Tx producer idx local and on card. */
  4108. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4109. tp->tx_prod = entry;
  4110. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4111. netif_stop_queue(dev);
  4112. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4113. netif_wake_queue(tp->dev);
  4114. }
  4115. out_unlock:
  4116. mmiowb();
  4117. dev->trans_start = jiffies;
  4118. return NETDEV_TX_OK;
  4119. }
  4120. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4121. int new_mtu)
  4122. {
  4123. dev->mtu = new_mtu;
  4124. if (new_mtu > ETH_DATA_LEN) {
  4125. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4126. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4127. ethtool_op_set_tso(dev, 0);
  4128. }
  4129. else
  4130. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4131. } else {
  4132. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4133. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4134. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4135. }
  4136. }
  4137. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4138. {
  4139. struct tg3 *tp = netdev_priv(dev);
  4140. int err;
  4141. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4142. return -EINVAL;
  4143. if (!netif_running(dev)) {
  4144. /* We'll just catch it later when the
  4145. * device is up'd.
  4146. */
  4147. tg3_set_mtu(dev, tp, new_mtu);
  4148. return 0;
  4149. }
  4150. tg3_phy_stop(tp);
  4151. tg3_netif_stop(tp);
  4152. tg3_full_lock(tp, 1);
  4153. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4154. tg3_set_mtu(dev, tp, new_mtu);
  4155. err = tg3_restart_hw(tp, 0);
  4156. if (!err)
  4157. tg3_netif_start(tp);
  4158. tg3_full_unlock(tp);
  4159. if (!err)
  4160. tg3_phy_start(tp);
  4161. return err;
  4162. }
  4163. /* Free up pending packets in all rx/tx rings.
  4164. *
  4165. * The chip has been shut down and the driver detached from
  4166. * the networking, so no interrupts or new tx packets will
  4167. * end up in the driver. tp->{tx,}lock is not held and we are not
  4168. * in an interrupt context and thus may sleep.
  4169. */
  4170. static void tg3_free_rings(struct tg3 *tp)
  4171. {
  4172. struct ring_info *rxp;
  4173. int i;
  4174. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4175. rxp = &tp->rx_std_buffers[i];
  4176. if (rxp->skb == NULL)
  4177. continue;
  4178. pci_unmap_single(tp->pdev,
  4179. pci_unmap_addr(rxp, mapping),
  4180. tp->rx_pkt_buf_sz - tp->rx_offset,
  4181. PCI_DMA_FROMDEVICE);
  4182. dev_kfree_skb_any(rxp->skb);
  4183. rxp->skb = NULL;
  4184. }
  4185. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4186. rxp = &tp->rx_jumbo_buffers[i];
  4187. if (rxp->skb == NULL)
  4188. continue;
  4189. pci_unmap_single(tp->pdev,
  4190. pci_unmap_addr(rxp, mapping),
  4191. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4192. PCI_DMA_FROMDEVICE);
  4193. dev_kfree_skb_any(rxp->skb);
  4194. rxp->skb = NULL;
  4195. }
  4196. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4197. struct tx_ring_info *txp;
  4198. struct sk_buff *skb;
  4199. int j;
  4200. txp = &tp->tx_buffers[i];
  4201. skb = txp->skb;
  4202. if (skb == NULL) {
  4203. i++;
  4204. continue;
  4205. }
  4206. pci_unmap_single(tp->pdev,
  4207. pci_unmap_addr(txp, mapping),
  4208. skb_headlen(skb),
  4209. PCI_DMA_TODEVICE);
  4210. txp->skb = NULL;
  4211. i++;
  4212. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  4213. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  4214. pci_unmap_page(tp->pdev,
  4215. pci_unmap_addr(txp, mapping),
  4216. skb_shinfo(skb)->frags[j].size,
  4217. PCI_DMA_TODEVICE);
  4218. i++;
  4219. }
  4220. dev_kfree_skb_any(skb);
  4221. }
  4222. }
  4223. /* Initialize tx/rx rings for packet processing.
  4224. *
  4225. * The chip has been shut down and the driver detached from
  4226. * the networking, so no interrupts or new tx packets will
  4227. * end up in the driver. tp->{tx,}lock are held and thus
  4228. * we may not sleep.
  4229. */
  4230. static int tg3_init_rings(struct tg3 *tp)
  4231. {
  4232. u32 i;
  4233. /* Free up all the SKBs. */
  4234. tg3_free_rings(tp);
  4235. /* Zero out all descriptors. */
  4236. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4237. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4238. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4239. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4240. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4241. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4242. (tp->dev->mtu > ETH_DATA_LEN))
  4243. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4244. /* Initialize invariants of the rings, we only set this
  4245. * stuff once. This works because the card does not
  4246. * write into the rx buffer posting rings.
  4247. */
  4248. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4249. struct tg3_rx_buffer_desc *rxd;
  4250. rxd = &tp->rx_std[i];
  4251. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4252. << RXD_LEN_SHIFT;
  4253. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4254. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4255. (i << RXD_OPAQUE_INDEX_SHIFT));
  4256. }
  4257. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4258. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4259. struct tg3_rx_buffer_desc *rxd;
  4260. rxd = &tp->rx_jumbo[i];
  4261. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4262. << RXD_LEN_SHIFT;
  4263. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4264. RXD_FLAG_JUMBO;
  4265. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4266. (i << RXD_OPAQUE_INDEX_SHIFT));
  4267. }
  4268. }
  4269. /* Now allocate fresh SKBs for each rx ring. */
  4270. for (i = 0; i < tp->rx_pending; i++) {
  4271. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4272. printk(KERN_WARNING PFX
  4273. "%s: Using a smaller RX standard ring, "
  4274. "only %d out of %d buffers were allocated "
  4275. "successfully.\n",
  4276. tp->dev->name, i, tp->rx_pending);
  4277. if (i == 0)
  4278. return -ENOMEM;
  4279. tp->rx_pending = i;
  4280. break;
  4281. }
  4282. }
  4283. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4284. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4285. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4286. -1, i) < 0) {
  4287. printk(KERN_WARNING PFX
  4288. "%s: Using a smaller RX jumbo ring, "
  4289. "only %d out of %d buffers were "
  4290. "allocated successfully.\n",
  4291. tp->dev->name, i, tp->rx_jumbo_pending);
  4292. if (i == 0) {
  4293. tg3_free_rings(tp);
  4294. return -ENOMEM;
  4295. }
  4296. tp->rx_jumbo_pending = i;
  4297. break;
  4298. }
  4299. }
  4300. }
  4301. return 0;
  4302. }
  4303. /*
  4304. * Must not be invoked with interrupt sources disabled and
  4305. * the hardware shutdown down.
  4306. */
  4307. static void tg3_free_consistent(struct tg3 *tp)
  4308. {
  4309. kfree(tp->rx_std_buffers);
  4310. tp->rx_std_buffers = NULL;
  4311. if (tp->rx_std) {
  4312. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4313. tp->rx_std, tp->rx_std_mapping);
  4314. tp->rx_std = NULL;
  4315. }
  4316. if (tp->rx_jumbo) {
  4317. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4318. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4319. tp->rx_jumbo = NULL;
  4320. }
  4321. if (tp->rx_rcb) {
  4322. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4323. tp->rx_rcb, tp->rx_rcb_mapping);
  4324. tp->rx_rcb = NULL;
  4325. }
  4326. if (tp->tx_ring) {
  4327. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4328. tp->tx_ring, tp->tx_desc_mapping);
  4329. tp->tx_ring = NULL;
  4330. }
  4331. if (tp->hw_status) {
  4332. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4333. tp->hw_status, tp->status_mapping);
  4334. tp->hw_status = NULL;
  4335. }
  4336. if (tp->hw_stats) {
  4337. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4338. tp->hw_stats, tp->stats_mapping);
  4339. tp->hw_stats = NULL;
  4340. }
  4341. }
  4342. /*
  4343. * Must not be invoked with interrupt sources disabled and
  4344. * the hardware shutdown down. Can sleep.
  4345. */
  4346. static int tg3_alloc_consistent(struct tg3 *tp)
  4347. {
  4348. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4349. (TG3_RX_RING_SIZE +
  4350. TG3_RX_JUMBO_RING_SIZE)) +
  4351. (sizeof(struct tx_ring_info) *
  4352. TG3_TX_RING_SIZE),
  4353. GFP_KERNEL);
  4354. if (!tp->rx_std_buffers)
  4355. return -ENOMEM;
  4356. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4357. tp->tx_buffers = (struct tx_ring_info *)
  4358. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4359. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4360. &tp->rx_std_mapping);
  4361. if (!tp->rx_std)
  4362. goto err_out;
  4363. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4364. &tp->rx_jumbo_mapping);
  4365. if (!tp->rx_jumbo)
  4366. goto err_out;
  4367. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4368. &tp->rx_rcb_mapping);
  4369. if (!tp->rx_rcb)
  4370. goto err_out;
  4371. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4372. &tp->tx_desc_mapping);
  4373. if (!tp->tx_ring)
  4374. goto err_out;
  4375. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4376. TG3_HW_STATUS_SIZE,
  4377. &tp->status_mapping);
  4378. if (!tp->hw_status)
  4379. goto err_out;
  4380. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4381. sizeof(struct tg3_hw_stats),
  4382. &tp->stats_mapping);
  4383. if (!tp->hw_stats)
  4384. goto err_out;
  4385. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4386. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4387. return 0;
  4388. err_out:
  4389. tg3_free_consistent(tp);
  4390. return -ENOMEM;
  4391. }
  4392. #define MAX_WAIT_CNT 1000
  4393. /* To stop a block, clear the enable bit and poll till it
  4394. * clears. tp->lock is held.
  4395. */
  4396. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4397. {
  4398. unsigned int i;
  4399. u32 val;
  4400. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4401. switch (ofs) {
  4402. case RCVLSC_MODE:
  4403. case DMAC_MODE:
  4404. case MBFREE_MODE:
  4405. case BUFMGR_MODE:
  4406. case MEMARB_MODE:
  4407. /* We can't enable/disable these bits of the
  4408. * 5705/5750, just say success.
  4409. */
  4410. return 0;
  4411. default:
  4412. break;
  4413. };
  4414. }
  4415. val = tr32(ofs);
  4416. val &= ~enable_bit;
  4417. tw32_f(ofs, val);
  4418. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4419. udelay(100);
  4420. val = tr32(ofs);
  4421. if ((val & enable_bit) == 0)
  4422. break;
  4423. }
  4424. if (i == MAX_WAIT_CNT && !silent) {
  4425. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4426. "ofs=%lx enable_bit=%x\n",
  4427. ofs, enable_bit);
  4428. return -ENODEV;
  4429. }
  4430. return 0;
  4431. }
  4432. /* tp->lock is held. */
  4433. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4434. {
  4435. int i, err;
  4436. tg3_disable_ints(tp);
  4437. tp->rx_mode &= ~RX_MODE_ENABLE;
  4438. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4439. udelay(10);
  4440. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4441. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4442. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4443. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4444. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4445. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4446. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4447. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4448. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4449. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4450. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4451. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4452. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4453. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4454. tw32_f(MAC_MODE, tp->mac_mode);
  4455. udelay(40);
  4456. tp->tx_mode &= ~TX_MODE_ENABLE;
  4457. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4458. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4459. udelay(100);
  4460. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4461. break;
  4462. }
  4463. if (i >= MAX_WAIT_CNT) {
  4464. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4465. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4466. tp->dev->name, tr32(MAC_TX_MODE));
  4467. err |= -ENODEV;
  4468. }
  4469. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4470. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4471. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4472. tw32(FTQ_RESET, 0xffffffff);
  4473. tw32(FTQ_RESET, 0x00000000);
  4474. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4475. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4476. if (tp->hw_status)
  4477. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4478. if (tp->hw_stats)
  4479. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4480. return err;
  4481. }
  4482. /* tp->lock is held. */
  4483. static int tg3_nvram_lock(struct tg3 *tp)
  4484. {
  4485. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4486. int i;
  4487. if (tp->nvram_lock_cnt == 0) {
  4488. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4489. for (i = 0; i < 8000; i++) {
  4490. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4491. break;
  4492. udelay(20);
  4493. }
  4494. if (i == 8000) {
  4495. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4496. return -ENODEV;
  4497. }
  4498. }
  4499. tp->nvram_lock_cnt++;
  4500. }
  4501. return 0;
  4502. }
  4503. /* tp->lock is held. */
  4504. static void tg3_nvram_unlock(struct tg3 *tp)
  4505. {
  4506. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4507. if (tp->nvram_lock_cnt > 0)
  4508. tp->nvram_lock_cnt--;
  4509. if (tp->nvram_lock_cnt == 0)
  4510. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4511. }
  4512. }
  4513. /* tp->lock is held. */
  4514. static void tg3_enable_nvram_access(struct tg3 *tp)
  4515. {
  4516. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4517. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4518. u32 nvaccess = tr32(NVRAM_ACCESS);
  4519. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4520. }
  4521. }
  4522. /* tp->lock is held. */
  4523. static void tg3_disable_nvram_access(struct tg3 *tp)
  4524. {
  4525. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4526. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4527. u32 nvaccess = tr32(NVRAM_ACCESS);
  4528. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4529. }
  4530. }
  4531. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4532. {
  4533. int i;
  4534. u32 apedata;
  4535. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4536. if (apedata != APE_SEG_SIG_MAGIC)
  4537. return;
  4538. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4539. if (apedata != APE_FW_STATUS_READY)
  4540. return;
  4541. /* Wait for up to 1 millisecond for APE to service previous event. */
  4542. for (i = 0; i < 10; i++) {
  4543. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4544. return;
  4545. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4546. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4547. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4548. event | APE_EVENT_STATUS_EVENT_PENDING);
  4549. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4550. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4551. break;
  4552. udelay(100);
  4553. }
  4554. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4555. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4556. }
  4557. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4558. {
  4559. u32 event;
  4560. u32 apedata;
  4561. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4562. return;
  4563. switch (kind) {
  4564. case RESET_KIND_INIT:
  4565. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4566. APE_HOST_SEG_SIG_MAGIC);
  4567. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4568. APE_HOST_SEG_LEN_MAGIC);
  4569. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4570. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4571. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4572. APE_HOST_DRIVER_ID_MAGIC);
  4573. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4574. APE_HOST_BEHAV_NO_PHYLOCK);
  4575. event = APE_EVENT_STATUS_STATE_START;
  4576. break;
  4577. case RESET_KIND_SHUTDOWN:
  4578. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4579. break;
  4580. case RESET_KIND_SUSPEND:
  4581. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4582. break;
  4583. default:
  4584. return;
  4585. }
  4586. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4587. tg3_ape_send_event(tp, event);
  4588. }
  4589. /* tp->lock is held. */
  4590. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4591. {
  4592. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4593. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4594. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4595. switch (kind) {
  4596. case RESET_KIND_INIT:
  4597. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4598. DRV_STATE_START);
  4599. break;
  4600. case RESET_KIND_SHUTDOWN:
  4601. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4602. DRV_STATE_UNLOAD);
  4603. break;
  4604. case RESET_KIND_SUSPEND:
  4605. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4606. DRV_STATE_SUSPEND);
  4607. break;
  4608. default:
  4609. break;
  4610. };
  4611. }
  4612. if (kind == RESET_KIND_INIT ||
  4613. kind == RESET_KIND_SUSPEND)
  4614. tg3_ape_driver_state_change(tp, kind);
  4615. }
  4616. /* tp->lock is held. */
  4617. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4618. {
  4619. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4620. switch (kind) {
  4621. case RESET_KIND_INIT:
  4622. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4623. DRV_STATE_START_DONE);
  4624. break;
  4625. case RESET_KIND_SHUTDOWN:
  4626. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4627. DRV_STATE_UNLOAD_DONE);
  4628. break;
  4629. default:
  4630. break;
  4631. };
  4632. }
  4633. if (kind == RESET_KIND_SHUTDOWN)
  4634. tg3_ape_driver_state_change(tp, kind);
  4635. }
  4636. /* tp->lock is held. */
  4637. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4638. {
  4639. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4640. switch (kind) {
  4641. case RESET_KIND_INIT:
  4642. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4643. DRV_STATE_START);
  4644. break;
  4645. case RESET_KIND_SHUTDOWN:
  4646. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4647. DRV_STATE_UNLOAD);
  4648. break;
  4649. case RESET_KIND_SUSPEND:
  4650. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4651. DRV_STATE_SUSPEND);
  4652. break;
  4653. default:
  4654. break;
  4655. };
  4656. }
  4657. }
  4658. static int tg3_poll_fw(struct tg3 *tp)
  4659. {
  4660. int i;
  4661. u32 val;
  4662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4663. /* Wait up to 20ms for init done. */
  4664. for (i = 0; i < 200; i++) {
  4665. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4666. return 0;
  4667. udelay(100);
  4668. }
  4669. return -ENODEV;
  4670. }
  4671. /* Wait for firmware initialization to complete. */
  4672. for (i = 0; i < 100000; i++) {
  4673. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4674. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4675. break;
  4676. udelay(10);
  4677. }
  4678. /* Chip might not be fitted with firmware. Some Sun onboard
  4679. * parts are configured like that. So don't signal the timeout
  4680. * of the above loop as an error, but do report the lack of
  4681. * running firmware once.
  4682. */
  4683. if (i >= 100000 &&
  4684. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4685. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4686. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4687. tp->dev->name);
  4688. }
  4689. return 0;
  4690. }
  4691. /* Save PCI command register before chip reset */
  4692. static void tg3_save_pci_state(struct tg3 *tp)
  4693. {
  4694. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4695. }
  4696. /* Restore PCI state after chip reset */
  4697. static void tg3_restore_pci_state(struct tg3 *tp)
  4698. {
  4699. u32 val;
  4700. /* Re-enable indirect register accesses. */
  4701. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4702. tp->misc_host_ctrl);
  4703. /* Set MAX PCI retry to zero. */
  4704. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4705. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4706. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4707. val |= PCISTATE_RETRY_SAME_DMA;
  4708. /* Allow reads and writes to the APE register and memory space. */
  4709. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4710. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4711. PCISTATE_ALLOW_APE_SHMEM_WR;
  4712. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4713. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4714. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4715. pcie_set_readrq(tp->pdev, 4096);
  4716. else {
  4717. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4718. tp->pci_cacheline_sz);
  4719. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4720. tp->pci_lat_timer);
  4721. }
  4722. /* Make sure PCI-X relaxed ordering bit is clear. */
  4723. if (tp->pcix_cap) {
  4724. u16 pcix_cmd;
  4725. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4726. &pcix_cmd);
  4727. pcix_cmd &= ~PCI_X_CMD_ERO;
  4728. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4729. pcix_cmd);
  4730. }
  4731. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4732. /* Chip reset on 5780 will reset MSI enable bit,
  4733. * so need to restore it.
  4734. */
  4735. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4736. u16 ctrl;
  4737. pci_read_config_word(tp->pdev,
  4738. tp->msi_cap + PCI_MSI_FLAGS,
  4739. &ctrl);
  4740. pci_write_config_word(tp->pdev,
  4741. tp->msi_cap + PCI_MSI_FLAGS,
  4742. ctrl | PCI_MSI_FLAGS_ENABLE);
  4743. val = tr32(MSGINT_MODE);
  4744. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4745. }
  4746. }
  4747. }
  4748. static void tg3_stop_fw(struct tg3 *);
  4749. /* tp->lock is held. */
  4750. static int tg3_chip_reset(struct tg3 *tp)
  4751. {
  4752. u32 val;
  4753. void (*write_op)(struct tg3 *, u32, u32);
  4754. int err;
  4755. tg3_nvram_lock(tp);
  4756. tg3_mdio_stop(tp);
  4757. /* No matching tg3_nvram_unlock() after this because
  4758. * chip reset below will undo the nvram lock.
  4759. */
  4760. tp->nvram_lock_cnt = 0;
  4761. /* GRC_MISC_CFG core clock reset will clear the memory
  4762. * enable bit in PCI register 4 and the MSI enable bit
  4763. * on some chips, so we save relevant registers here.
  4764. */
  4765. tg3_save_pci_state(tp);
  4766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4769. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  4771. tw32(GRC_FASTBOOT_PC, 0);
  4772. /*
  4773. * We must avoid the readl() that normally takes place.
  4774. * It locks machines, causes machine checks, and other
  4775. * fun things. So, temporarily disable the 5701
  4776. * hardware workaround, while we do the reset.
  4777. */
  4778. write_op = tp->write32;
  4779. if (write_op == tg3_write_flush_reg32)
  4780. tp->write32 = tg3_write32;
  4781. /* Prevent the irq handler from reading or writing PCI registers
  4782. * during chip reset when the memory enable bit in the PCI command
  4783. * register may be cleared. The chip does not generate interrupt
  4784. * at this time, but the irq handler may still be called due to irq
  4785. * sharing or irqpoll.
  4786. */
  4787. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4788. if (tp->hw_status) {
  4789. tp->hw_status->status = 0;
  4790. tp->hw_status->status_tag = 0;
  4791. }
  4792. tp->last_tag = 0;
  4793. smp_mb();
  4794. synchronize_irq(tp->pdev->irq);
  4795. /* do the reset */
  4796. val = GRC_MISC_CFG_CORECLK_RESET;
  4797. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4798. if (tr32(0x7e2c) == 0x60) {
  4799. tw32(0x7e2c, 0x20);
  4800. }
  4801. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4802. tw32(GRC_MISC_CFG, (1 << 29));
  4803. val |= (1 << 29);
  4804. }
  4805. }
  4806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4807. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4808. tw32(GRC_VCPU_EXT_CTRL,
  4809. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4810. }
  4811. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4812. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4813. tw32(GRC_MISC_CFG, val);
  4814. /* restore 5701 hardware bug workaround write method */
  4815. tp->write32 = write_op;
  4816. /* Unfortunately, we have to delay before the PCI read back.
  4817. * Some 575X chips even will not respond to a PCI cfg access
  4818. * when the reset command is given to the chip.
  4819. *
  4820. * How do these hardware designers expect things to work
  4821. * properly if the PCI write is posted for a long period
  4822. * of time? It is always necessary to have some method by
  4823. * which a register read back can occur to push the write
  4824. * out which does the reset.
  4825. *
  4826. * For most tg3 variants the trick below was working.
  4827. * Ho hum...
  4828. */
  4829. udelay(120);
  4830. /* Flush PCI posted writes. The normal MMIO registers
  4831. * are inaccessible at this time so this is the only
  4832. * way to make this reliably (actually, this is no longer
  4833. * the case, see above). I tried to use indirect
  4834. * register read/write but this upset some 5701 variants.
  4835. */
  4836. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4837. udelay(120);
  4838. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4839. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4840. int i;
  4841. u32 cfg_val;
  4842. /* Wait for link training to complete. */
  4843. for (i = 0; i < 5000; i++)
  4844. udelay(100);
  4845. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4846. pci_write_config_dword(tp->pdev, 0xc4,
  4847. cfg_val | (1 << 15));
  4848. }
  4849. /* Set PCIE max payload size and clear error status. */
  4850. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4851. }
  4852. tg3_restore_pci_state(tp);
  4853. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4854. val = 0;
  4855. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4856. val = tr32(MEMARB_MODE);
  4857. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4858. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4859. tg3_stop_fw(tp);
  4860. tw32(0x5000, 0x400);
  4861. }
  4862. tw32(GRC_MODE, tp->grc_mode);
  4863. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4864. val = tr32(0xc4);
  4865. tw32(0xc4, val | (1 << 15));
  4866. }
  4867. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4869. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4870. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4871. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4872. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4873. }
  4874. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4875. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4876. tw32_f(MAC_MODE, tp->mac_mode);
  4877. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4878. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4879. tw32_f(MAC_MODE, tp->mac_mode);
  4880. } else
  4881. tw32_f(MAC_MODE, 0);
  4882. udelay(40);
  4883. tg3_mdio_start(tp);
  4884. err = tg3_poll_fw(tp);
  4885. if (err)
  4886. return err;
  4887. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4888. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4889. val = tr32(0x7c00);
  4890. tw32(0x7c00, val | (1 << 25));
  4891. }
  4892. /* Reprobe ASF enable state. */
  4893. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4894. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4895. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4896. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4897. u32 nic_cfg;
  4898. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4899. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4900. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4901. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4902. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4903. }
  4904. }
  4905. return 0;
  4906. }
  4907. /* tp->lock is held. */
  4908. static void tg3_stop_fw(struct tg3 *tp)
  4909. {
  4910. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4911. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4912. u32 val;
  4913. /* Wait for RX cpu to ACK the previous event. */
  4914. tg3_wait_for_event_ack(tp);
  4915. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4916. val = tr32(GRC_RX_CPU_EVENT);
  4917. val |= GRC_RX_CPU_DRIVER_EVENT;
  4918. tw32(GRC_RX_CPU_EVENT, val);
  4919. /* Wait for RX cpu to ACK this event. */
  4920. tg3_wait_for_event_ack(tp);
  4921. }
  4922. }
  4923. /* tp->lock is held. */
  4924. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4925. {
  4926. int err;
  4927. tg3_stop_fw(tp);
  4928. tg3_write_sig_pre_reset(tp, kind);
  4929. tg3_abort_hw(tp, silent);
  4930. err = tg3_chip_reset(tp);
  4931. tg3_write_sig_legacy(tp, kind);
  4932. tg3_write_sig_post_reset(tp, kind);
  4933. if (err)
  4934. return err;
  4935. return 0;
  4936. }
  4937. #define TG3_FW_RELEASE_MAJOR 0x0
  4938. #define TG3_FW_RELASE_MINOR 0x0
  4939. #define TG3_FW_RELEASE_FIX 0x0
  4940. #define TG3_FW_START_ADDR 0x08000000
  4941. #define TG3_FW_TEXT_ADDR 0x08000000
  4942. #define TG3_FW_TEXT_LEN 0x9c0
  4943. #define TG3_FW_RODATA_ADDR 0x080009c0
  4944. #define TG3_FW_RODATA_LEN 0x60
  4945. #define TG3_FW_DATA_ADDR 0x08000a40
  4946. #define TG3_FW_DATA_LEN 0x20
  4947. #define TG3_FW_SBSS_ADDR 0x08000a60
  4948. #define TG3_FW_SBSS_LEN 0xc
  4949. #define TG3_FW_BSS_ADDR 0x08000a70
  4950. #define TG3_FW_BSS_LEN 0x10
  4951. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4952. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4953. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4954. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4955. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4956. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4957. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4958. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4959. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4960. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4961. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4962. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4963. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4964. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4965. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4966. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4967. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4968. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4969. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4970. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4971. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4972. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4973. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4974. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4975. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4976. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4977. 0, 0, 0, 0, 0, 0,
  4978. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4979. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4980. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4981. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4982. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4983. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4984. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4985. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4986. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4987. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4988. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4989. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4990. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4991. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4992. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4993. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4994. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4995. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4996. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4997. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4998. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4999. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5000. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5001. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5002. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5003. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5004. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5005. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5006. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5007. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5008. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5009. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5010. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5011. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5012. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5013. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5014. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5015. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5016. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5017. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5018. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5019. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5020. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5021. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5022. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5023. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5024. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5025. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5026. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5027. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5028. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5029. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5030. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5031. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5032. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5033. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5034. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5035. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5036. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5037. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5038. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5039. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5040. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5041. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5042. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5043. };
  5044. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5045. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5046. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5047. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5048. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5049. 0x00000000
  5050. };
  5051. #if 0 /* All zeros, don't eat up space with it. */
  5052. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5053. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5054. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5055. };
  5056. #endif
  5057. #define RX_CPU_SCRATCH_BASE 0x30000
  5058. #define RX_CPU_SCRATCH_SIZE 0x04000
  5059. #define TX_CPU_SCRATCH_BASE 0x34000
  5060. #define TX_CPU_SCRATCH_SIZE 0x04000
  5061. /* tp->lock is held. */
  5062. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5063. {
  5064. int i;
  5065. BUG_ON(offset == TX_CPU_BASE &&
  5066. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5067. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5068. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5069. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5070. return 0;
  5071. }
  5072. if (offset == RX_CPU_BASE) {
  5073. for (i = 0; i < 10000; i++) {
  5074. tw32(offset + CPU_STATE, 0xffffffff);
  5075. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5076. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5077. break;
  5078. }
  5079. tw32(offset + CPU_STATE, 0xffffffff);
  5080. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5081. udelay(10);
  5082. } else {
  5083. for (i = 0; i < 10000; i++) {
  5084. tw32(offset + CPU_STATE, 0xffffffff);
  5085. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5086. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5087. break;
  5088. }
  5089. }
  5090. if (i >= 10000) {
  5091. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5092. "and %s CPU\n",
  5093. tp->dev->name,
  5094. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5095. return -ENODEV;
  5096. }
  5097. /* Clear firmware's nvram arbitration. */
  5098. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5099. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5100. return 0;
  5101. }
  5102. struct fw_info {
  5103. unsigned int text_base;
  5104. unsigned int text_len;
  5105. const u32 *text_data;
  5106. unsigned int rodata_base;
  5107. unsigned int rodata_len;
  5108. const u32 *rodata_data;
  5109. unsigned int data_base;
  5110. unsigned int data_len;
  5111. const u32 *data_data;
  5112. };
  5113. /* tp->lock is held. */
  5114. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5115. int cpu_scratch_size, struct fw_info *info)
  5116. {
  5117. int err, lock_err, i;
  5118. void (*write_op)(struct tg3 *, u32, u32);
  5119. if (cpu_base == TX_CPU_BASE &&
  5120. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5121. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5122. "TX cpu firmware on %s which is 5705.\n",
  5123. tp->dev->name);
  5124. return -EINVAL;
  5125. }
  5126. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5127. write_op = tg3_write_mem;
  5128. else
  5129. write_op = tg3_write_indirect_reg32;
  5130. /* It is possible that bootcode is still loading at this point.
  5131. * Get the nvram lock first before halting the cpu.
  5132. */
  5133. lock_err = tg3_nvram_lock(tp);
  5134. err = tg3_halt_cpu(tp, cpu_base);
  5135. if (!lock_err)
  5136. tg3_nvram_unlock(tp);
  5137. if (err)
  5138. goto out;
  5139. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5140. write_op(tp, cpu_scratch_base + i, 0);
  5141. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5142. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5143. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5144. write_op(tp, (cpu_scratch_base +
  5145. (info->text_base & 0xffff) +
  5146. (i * sizeof(u32))),
  5147. (info->text_data ?
  5148. info->text_data[i] : 0));
  5149. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5150. write_op(tp, (cpu_scratch_base +
  5151. (info->rodata_base & 0xffff) +
  5152. (i * sizeof(u32))),
  5153. (info->rodata_data ?
  5154. info->rodata_data[i] : 0));
  5155. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5156. write_op(tp, (cpu_scratch_base +
  5157. (info->data_base & 0xffff) +
  5158. (i * sizeof(u32))),
  5159. (info->data_data ?
  5160. info->data_data[i] : 0));
  5161. err = 0;
  5162. out:
  5163. return err;
  5164. }
  5165. /* tp->lock is held. */
  5166. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5167. {
  5168. struct fw_info info;
  5169. int err, i;
  5170. info.text_base = TG3_FW_TEXT_ADDR;
  5171. info.text_len = TG3_FW_TEXT_LEN;
  5172. info.text_data = &tg3FwText[0];
  5173. info.rodata_base = TG3_FW_RODATA_ADDR;
  5174. info.rodata_len = TG3_FW_RODATA_LEN;
  5175. info.rodata_data = &tg3FwRodata[0];
  5176. info.data_base = TG3_FW_DATA_ADDR;
  5177. info.data_len = TG3_FW_DATA_LEN;
  5178. info.data_data = NULL;
  5179. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5180. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5181. &info);
  5182. if (err)
  5183. return err;
  5184. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5185. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5186. &info);
  5187. if (err)
  5188. return err;
  5189. /* Now startup only the RX cpu. */
  5190. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5191. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5192. for (i = 0; i < 5; i++) {
  5193. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5194. break;
  5195. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5196. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5197. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5198. udelay(1000);
  5199. }
  5200. if (i >= 5) {
  5201. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5202. "to set RX CPU PC, is %08x should be %08x\n",
  5203. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5204. TG3_FW_TEXT_ADDR);
  5205. return -ENODEV;
  5206. }
  5207. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5208. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5209. return 0;
  5210. }
  5211. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5212. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5213. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5214. #define TG3_TSO_FW_START_ADDR 0x08000000
  5215. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5216. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5217. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5218. #define TG3_TSO_FW_RODATA_LEN 0x60
  5219. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5220. #define TG3_TSO_FW_DATA_LEN 0x30
  5221. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5222. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5223. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5224. #define TG3_TSO_FW_BSS_LEN 0x894
  5225. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5226. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5227. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5228. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5229. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5230. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5231. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5232. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5233. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5234. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5235. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5236. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5237. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5238. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5239. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5240. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5241. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5242. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5243. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5244. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5245. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5246. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5247. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5248. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5249. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5250. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5251. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5252. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5253. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5254. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5255. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5256. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5257. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5258. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5259. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5260. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5261. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5262. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5263. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5264. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5265. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5266. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5267. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5268. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5269. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5270. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5271. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5272. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5273. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5274. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5275. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5276. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5277. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5278. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5279. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5280. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5281. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5282. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5283. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5284. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5285. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5286. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5287. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5288. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5289. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5290. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5291. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5292. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5293. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5294. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5295. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5296. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5297. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5298. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5299. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5300. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5301. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5302. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5303. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5304. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5305. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5306. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5307. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5308. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5309. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5310. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5311. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5312. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5313. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5314. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5315. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5316. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5317. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5318. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5319. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5320. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5321. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5322. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5323. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5324. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5325. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5326. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5327. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5328. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5329. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5330. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5331. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5332. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5333. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5334. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5335. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5336. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5337. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5338. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5339. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5340. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5341. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5342. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5343. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5344. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5345. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5346. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5347. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5348. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5349. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5350. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5351. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5352. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5353. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5354. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5355. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5356. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5357. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5358. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5359. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5360. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5361. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5362. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5363. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5364. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5365. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5366. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5367. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5368. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5369. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5370. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5371. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5372. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5373. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5374. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5375. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5376. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5377. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5378. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5379. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5380. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5381. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5382. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5383. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5384. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5385. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5386. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5387. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5388. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5389. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5390. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5391. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5392. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5393. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5394. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5395. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5396. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5397. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5398. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5399. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5400. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5401. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5402. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5403. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5404. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5405. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5406. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5407. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5408. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5409. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5410. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5411. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5412. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5413. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5414. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5415. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5416. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5417. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5418. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5419. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5420. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5421. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5422. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5423. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5424. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5425. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5426. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5427. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5428. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5429. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5430. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5431. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5432. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5433. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5434. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5435. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5436. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5437. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5438. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5439. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5440. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5441. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5442. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5443. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5444. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5445. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5446. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5447. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5448. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5449. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5450. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5451. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5452. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5453. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5454. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5455. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5456. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5457. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5458. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5459. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5460. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5461. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5462. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5463. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5464. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5465. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5466. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5467. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5468. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5469. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5470. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5471. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5472. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5473. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5474. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5475. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5476. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5477. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5478. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5479. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5480. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5481. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5482. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5483. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5484. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5485. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5486. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5487. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5488. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5489. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5490. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5491. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5492. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5493. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5494. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5495. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5496. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5497. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5498. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5499. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5500. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5501. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5502. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5503. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5504. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5505. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5506. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5507. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5508. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5509. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5510. };
  5511. static const u32 tg3TsoFwRodata[] = {
  5512. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5513. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5514. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5515. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5516. 0x00000000,
  5517. };
  5518. static const u32 tg3TsoFwData[] = {
  5519. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5520. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5521. 0x00000000,
  5522. };
  5523. /* 5705 needs a special version of the TSO firmware. */
  5524. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5525. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5526. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5527. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5528. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5529. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5530. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5531. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5532. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5533. #define TG3_TSO5_FW_DATA_LEN 0x20
  5534. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5535. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5536. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5537. #define TG3_TSO5_FW_BSS_LEN 0x88
  5538. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5539. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5540. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5541. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5542. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5543. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5544. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5545. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5546. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5547. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5548. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5549. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5550. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5551. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5552. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5553. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5554. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5555. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5556. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5557. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5558. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5559. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5560. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5561. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5562. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5563. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5564. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5565. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5566. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5567. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5568. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5569. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5570. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5571. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5572. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5573. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5574. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5575. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5576. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5577. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5578. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5579. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5580. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5581. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5582. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5583. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5584. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5585. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5586. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5587. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5588. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5589. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5590. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5591. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5592. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5593. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5594. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5595. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5596. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5597. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5598. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5599. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5600. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5601. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5602. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5603. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5604. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5605. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5606. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5607. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5608. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5609. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5610. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5611. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5612. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5613. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5614. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5615. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5616. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5617. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5618. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5619. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5620. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5621. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5622. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5623. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5624. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5625. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5626. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5627. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5628. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5629. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5630. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5631. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5632. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5633. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5634. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5635. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5636. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5637. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5638. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5639. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5640. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5641. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5642. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5643. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5644. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5645. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5646. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5647. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5648. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5649. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5650. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5651. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5652. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5653. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5654. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5655. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5656. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5657. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5658. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5659. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5660. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5661. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5662. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5663. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5664. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5665. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5666. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5667. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5668. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5669. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5670. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5671. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5672. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5673. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5674. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5675. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5676. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5677. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5678. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5679. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5680. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5681. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5682. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5683. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5684. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5685. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5686. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5687. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5688. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5689. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5690. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5691. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5692. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5693. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5694. 0x00000000, 0x00000000, 0x00000000,
  5695. };
  5696. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5697. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5698. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5699. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5700. 0x00000000, 0x00000000, 0x00000000,
  5701. };
  5702. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5703. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5704. 0x00000000, 0x00000000, 0x00000000,
  5705. };
  5706. /* tp->lock is held. */
  5707. static int tg3_load_tso_firmware(struct tg3 *tp)
  5708. {
  5709. struct fw_info info;
  5710. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5711. int err, i;
  5712. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5713. return 0;
  5714. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5715. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5716. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5717. info.text_data = &tg3Tso5FwText[0];
  5718. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5719. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5720. info.rodata_data = &tg3Tso5FwRodata[0];
  5721. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5722. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5723. info.data_data = &tg3Tso5FwData[0];
  5724. cpu_base = RX_CPU_BASE;
  5725. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5726. cpu_scratch_size = (info.text_len +
  5727. info.rodata_len +
  5728. info.data_len +
  5729. TG3_TSO5_FW_SBSS_LEN +
  5730. TG3_TSO5_FW_BSS_LEN);
  5731. } else {
  5732. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5733. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5734. info.text_data = &tg3TsoFwText[0];
  5735. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5736. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5737. info.rodata_data = &tg3TsoFwRodata[0];
  5738. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5739. info.data_len = TG3_TSO_FW_DATA_LEN;
  5740. info.data_data = &tg3TsoFwData[0];
  5741. cpu_base = TX_CPU_BASE;
  5742. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5743. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5744. }
  5745. err = tg3_load_firmware_cpu(tp, cpu_base,
  5746. cpu_scratch_base, cpu_scratch_size,
  5747. &info);
  5748. if (err)
  5749. return err;
  5750. /* Now startup the cpu. */
  5751. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5752. tw32_f(cpu_base + CPU_PC, info.text_base);
  5753. for (i = 0; i < 5; i++) {
  5754. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5755. break;
  5756. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5757. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5758. tw32_f(cpu_base + CPU_PC, info.text_base);
  5759. udelay(1000);
  5760. }
  5761. if (i >= 5) {
  5762. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5763. "to set CPU PC, is %08x should be %08x\n",
  5764. tp->dev->name, tr32(cpu_base + CPU_PC),
  5765. info.text_base);
  5766. return -ENODEV;
  5767. }
  5768. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5769. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5770. return 0;
  5771. }
  5772. /* tp->lock is held. */
  5773. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5774. {
  5775. u32 addr_high, addr_low;
  5776. int i;
  5777. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5778. tp->dev->dev_addr[1]);
  5779. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5780. (tp->dev->dev_addr[3] << 16) |
  5781. (tp->dev->dev_addr[4] << 8) |
  5782. (tp->dev->dev_addr[5] << 0));
  5783. for (i = 0; i < 4; i++) {
  5784. if (i == 1 && skip_mac_1)
  5785. continue;
  5786. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5787. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5788. }
  5789. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5790. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5791. for (i = 0; i < 12; i++) {
  5792. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5793. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5794. }
  5795. }
  5796. addr_high = (tp->dev->dev_addr[0] +
  5797. tp->dev->dev_addr[1] +
  5798. tp->dev->dev_addr[2] +
  5799. tp->dev->dev_addr[3] +
  5800. tp->dev->dev_addr[4] +
  5801. tp->dev->dev_addr[5]) &
  5802. TX_BACKOFF_SEED_MASK;
  5803. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5804. }
  5805. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5806. {
  5807. struct tg3 *tp = netdev_priv(dev);
  5808. struct sockaddr *addr = p;
  5809. int err = 0, skip_mac_1 = 0;
  5810. if (!is_valid_ether_addr(addr->sa_data))
  5811. return -EINVAL;
  5812. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5813. if (!netif_running(dev))
  5814. return 0;
  5815. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5816. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5817. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5818. addr0_low = tr32(MAC_ADDR_0_LOW);
  5819. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5820. addr1_low = tr32(MAC_ADDR_1_LOW);
  5821. /* Skip MAC addr 1 if ASF is using it. */
  5822. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5823. !(addr1_high == 0 && addr1_low == 0))
  5824. skip_mac_1 = 1;
  5825. }
  5826. spin_lock_bh(&tp->lock);
  5827. __tg3_set_mac_addr(tp, skip_mac_1);
  5828. spin_unlock_bh(&tp->lock);
  5829. return err;
  5830. }
  5831. /* tp->lock is held. */
  5832. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5833. dma_addr_t mapping, u32 maxlen_flags,
  5834. u32 nic_addr)
  5835. {
  5836. tg3_write_mem(tp,
  5837. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5838. ((u64) mapping >> 32));
  5839. tg3_write_mem(tp,
  5840. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5841. ((u64) mapping & 0xffffffff));
  5842. tg3_write_mem(tp,
  5843. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5844. maxlen_flags);
  5845. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5846. tg3_write_mem(tp,
  5847. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5848. nic_addr);
  5849. }
  5850. static void __tg3_set_rx_mode(struct net_device *);
  5851. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5852. {
  5853. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5854. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5855. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5856. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5857. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5858. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5859. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5860. }
  5861. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5862. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5863. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5864. u32 val = ec->stats_block_coalesce_usecs;
  5865. if (!netif_carrier_ok(tp->dev))
  5866. val = 0;
  5867. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5868. }
  5869. }
  5870. /* tp->lock is held. */
  5871. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5872. {
  5873. u32 val, rdmac_mode;
  5874. int i, err, limit;
  5875. tg3_disable_ints(tp);
  5876. tg3_stop_fw(tp);
  5877. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5878. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5879. tg3_abort_hw(tp, 1);
  5880. }
  5881. if (reset_phy &&
  5882. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5883. tg3_phy_reset(tp);
  5884. err = tg3_chip_reset(tp);
  5885. if (err)
  5886. return err;
  5887. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5888. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  5889. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  5890. val = tr32(TG3_CPMU_CTRL);
  5891. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5892. tw32(TG3_CPMU_CTRL, val);
  5893. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5894. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5895. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5896. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5897. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5898. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5899. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5900. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5901. val = tr32(TG3_CPMU_HST_ACC);
  5902. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5903. val |= CPMU_HST_ACC_MACCLK_6_25;
  5904. tw32(TG3_CPMU_HST_ACC, val);
  5905. }
  5906. /* This works around an issue with Athlon chipsets on
  5907. * B3 tigon3 silicon. This bit has no effect on any
  5908. * other revision. But do not set this on PCI Express
  5909. * chips and don't even touch the clocks if the CPMU is present.
  5910. */
  5911. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5912. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5913. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5914. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5915. }
  5916. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5917. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5918. val = tr32(TG3PCI_PCISTATE);
  5919. val |= PCISTATE_RETRY_SAME_DMA;
  5920. tw32(TG3PCI_PCISTATE, val);
  5921. }
  5922. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5923. /* Allow reads and writes to the
  5924. * APE register and memory space.
  5925. */
  5926. val = tr32(TG3PCI_PCISTATE);
  5927. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5928. PCISTATE_ALLOW_APE_SHMEM_WR;
  5929. tw32(TG3PCI_PCISTATE, val);
  5930. }
  5931. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5932. /* Enable some hw fixes. */
  5933. val = tr32(TG3PCI_MSI_DATA);
  5934. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5935. tw32(TG3PCI_MSI_DATA, val);
  5936. }
  5937. /* Descriptor ring init may make accesses to the
  5938. * NIC SRAM area to setup the TX descriptors, so we
  5939. * can only do this after the hardware has been
  5940. * successfully reset.
  5941. */
  5942. err = tg3_init_rings(tp);
  5943. if (err)
  5944. return err;
  5945. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5946. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5947. /* This value is determined during the probe time DMA
  5948. * engine test, tg3_test_dma.
  5949. */
  5950. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5951. }
  5952. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5953. GRC_MODE_4X_NIC_SEND_RINGS |
  5954. GRC_MODE_NO_TX_PHDR_CSUM |
  5955. GRC_MODE_NO_RX_PHDR_CSUM);
  5956. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5957. /* Pseudo-header checksum is done by hardware logic and not
  5958. * the offload processers, so make the chip do the pseudo-
  5959. * header checksums on receive. For transmit it is more
  5960. * convenient to do the pseudo-header checksum in software
  5961. * as Linux does that on transmit for us in all cases.
  5962. */
  5963. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5964. tw32(GRC_MODE,
  5965. tp->grc_mode |
  5966. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5967. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5968. val = tr32(GRC_MISC_CFG);
  5969. val &= ~0xff;
  5970. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5971. tw32(GRC_MISC_CFG, val);
  5972. /* Initialize MBUF/DESC pool. */
  5973. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5974. /* Do nothing. */
  5975. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5976. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5977. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5978. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5979. else
  5980. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5981. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5982. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5983. }
  5984. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5985. int fw_len;
  5986. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5987. TG3_TSO5_FW_RODATA_LEN +
  5988. TG3_TSO5_FW_DATA_LEN +
  5989. TG3_TSO5_FW_SBSS_LEN +
  5990. TG3_TSO5_FW_BSS_LEN);
  5991. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5992. tw32(BUFMGR_MB_POOL_ADDR,
  5993. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5994. tw32(BUFMGR_MB_POOL_SIZE,
  5995. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5996. }
  5997. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5998. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5999. tp->bufmgr_config.mbuf_read_dma_low_water);
  6000. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6001. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6002. tw32(BUFMGR_MB_HIGH_WATER,
  6003. tp->bufmgr_config.mbuf_high_water);
  6004. } else {
  6005. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6006. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6007. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6008. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6009. tw32(BUFMGR_MB_HIGH_WATER,
  6010. tp->bufmgr_config.mbuf_high_water_jumbo);
  6011. }
  6012. tw32(BUFMGR_DMA_LOW_WATER,
  6013. tp->bufmgr_config.dma_low_water);
  6014. tw32(BUFMGR_DMA_HIGH_WATER,
  6015. tp->bufmgr_config.dma_high_water);
  6016. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6017. for (i = 0; i < 2000; i++) {
  6018. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6019. break;
  6020. udelay(10);
  6021. }
  6022. if (i >= 2000) {
  6023. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6024. tp->dev->name);
  6025. return -ENODEV;
  6026. }
  6027. /* Setup replenish threshold. */
  6028. val = tp->rx_pending / 8;
  6029. if (val == 0)
  6030. val = 1;
  6031. else if (val > tp->rx_std_max_post)
  6032. val = tp->rx_std_max_post;
  6033. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6034. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6035. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6036. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6037. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6038. }
  6039. tw32(RCVBDI_STD_THRESH, val);
  6040. /* Initialize TG3_BDINFO's at:
  6041. * RCVDBDI_STD_BD: standard eth size rx ring
  6042. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6043. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6044. *
  6045. * like so:
  6046. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6047. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6048. * ring attribute flags
  6049. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6050. *
  6051. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6052. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6053. *
  6054. * The size of each ring is fixed in the firmware, but the location is
  6055. * configurable.
  6056. */
  6057. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6058. ((u64) tp->rx_std_mapping >> 32));
  6059. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6060. ((u64) tp->rx_std_mapping & 0xffffffff));
  6061. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6062. NIC_SRAM_RX_BUFFER_DESC);
  6063. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6064. * configs on 5705.
  6065. */
  6066. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6067. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6068. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6069. } else {
  6070. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6071. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6072. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6073. BDINFO_FLAGS_DISABLED);
  6074. /* Setup replenish threshold. */
  6075. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6076. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6077. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6078. ((u64) tp->rx_jumbo_mapping >> 32));
  6079. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6080. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6081. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6082. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6083. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6084. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6085. } else {
  6086. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6087. BDINFO_FLAGS_DISABLED);
  6088. }
  6089. }
  6090. /* There is only one send ring on 5705/5750, no need to explicitly
  6091. * disable the others.
  6092. */
  6093. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6094. /* Clear out send RCB ring in SRAM. */
  6095. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6096. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6097. BDINFO_FLAGS_DISABLED);
  6098. }
  6099. tp->tx_prod = 0;
  6100. tp->tx_cons = 0;
  6101. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6102. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6103. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6104. tp->tx_desc_mapping,
  6105. (TG3_TX_RING_SIZE <<
  6106. BDINFO_FLAGS_MAXLEN_SHIFT),
  6107. NIC_SRAM_TX_BUFFER_DESC);
  6108. /* There is only one receive return ring on 5705/5750, no need
  6109. * to explicitly disable the others.
  6110. */
  6111. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6112. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6113. i += TG3_BDINFO_SIZE) {
  6114. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6115. BDINFO_FLAGS_DISABLED);
  6116. }
  6117. }
  6118. tp->rx_rcb_ptr = 0;
  6119. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6120. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6121. tp->rx_rcb_mapping,
  6122. (TG3_RX_RCB_RING_SIZE(tp) <<
  6123. BDINFO_FLAGS_MAXLEN_SHIFT),
  6124. 0);
  6125. tp->rx_std_ptr = tp->rx_pending;
  6126. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6127. tp->rx_std_ptr);
  6128. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6129. tp->rx_jumbo_pending : 0;
  6130. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6131. tp->rx_jumbo_ptr);
  6132. /* Initialize MAC address and backoff seed. */
  6133. __tg3_set_mac_addr(tp, 0);
  6134. /* MTU + ethernet header + FCS + optional VLAN tag */
  6135. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6136. /* The slot time is changed by tg3_setup_phy if we
  6137. * run at gigabit with half duplex.
  6138. */
  6139. tw32(MAC_TX_LENGTHS,
  6140. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6141. (6 << TX_LENGTHS_IPG_SHIFT) |
  6142. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6143. /* Receive rules. */
  6144. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6145. tw32(RCVLPC_CONFIG, 0x0181);
  6146. /* Calculate RDMAC_MODE setting early, we need it to determine
  6147. * the RCVLPC_STATE_ENABLE mask.
  6148. */
  6149. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6150. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6151. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6152. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6153. RDMAC_MODE_LNGREAD_ENAB);
  6154. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  6155. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6156. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6157. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6158. /* If statement applies to 5705 and 5750 PCI devices only */
  6159. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6160. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6161. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6162. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6163. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6164. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6165. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6166. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6167. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6168. }
  6169. }
  6170. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6171. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6172. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6173. rdmac_mode |= (1 << 27);
  6174. /* Receive/send statistics. */
  6175. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6176. val = tr32(RCVLPC_STATS_ENABLE);
  6177. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6178. tw32(RCVLPC_STATS_ENABLE, val);
  6179. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6180. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6181. val = tr32(RCVLPC_STATS_ENABLE);
  6182. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6183. tw32(RCVLPC_STATS_ENABLE, val);
  6184. } else {
  6185. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6186. }
  6187. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6188. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6189. tw32(SNDDATAI_STATSCTRL,
  6190. (SNDDATAI_SCTRL_ENABLE |
  6191. SNDDATAI_SCTRL_FASTUPD));
  6192. /* Setup host coalescing engine. */
  6193. tw32(HOSTCC_MODE, 0);
  6194. for (i = 0; i < 2000; i++) {
  6195. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6196. break;
  6197. udelay(10);
  6198. }
  6199. __tg3_set_coalesce(tp, &tp->coal);
  6200. /* set status block DMA address */
  6201. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6202. ((u64) tp->status_mapping >> 32));
  6203. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6204. ((u64) tp->status_mapping & 0xffffffff));
  6205. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6206. /* Status/statistics block address. See tg3_timer,
  6207. * the tg3_periodic_fetch_stats call there, and
  6208. * tg3_get_stats to see how this works for 5705/5750 chips.
  6209. */
  6210. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6211. ((u64) tp->stats_mapping >> 32));
  6212. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6213. ((u64) tp->stats_mapping & 0xffffffff));
  6214. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6215. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6216. }
  6217. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6218. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6219. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6220. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6221. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6222. /* Clear statistics/status block in chip, and status block in ram. */
  6223. for (i = NIC_SRAM_STATS_BLK;
  6224. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6225. i += sizeof(u32)) {
  6226. tg3_write_mem(tp, i, 0);
  6227. udelay(40);
  6228. }
  6229. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6230. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6231. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6232. /* reset to prevent losing 1st rx packet intermittently */
  6233. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6234. udelay(10);
  6235. }
  6236. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6237. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6238. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6239. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6240. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6241. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6242. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6243. udelay(40);
  6244. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6245. * If TG3_FLG2_IS_NIC is zero, we should read the
  6246. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6247. * whether used as inputs or outputs, are set by boot code after
  6248. * reset.
  6249. */
  6250. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6251. u32 gpio_mask;
  6252. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6253. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6254. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6255. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6256. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6257. GRC_LCLCTRL_GPIO_OUTPUT3;
  6258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6259. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6260. tp->grc_local_ctrl &= ~gpio_mask;
  6261. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6262. /* GPIO1 must be driven high for eeprom write protect */
  6263. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6264. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6265. GRC_LCLCTRL_GPIO_OUTPUT1);
  6266. }
  6267. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6268. udelay(100);
  6269. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6270. tp->last_tag = 0;
  6271. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6272. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6273. udelay(40);
  6274. }
  6275. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6276. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6277. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6278. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6279. WDMAC_MODE_LNGREAD_ENAB);
  6280. /* If statement applies to 5705 and 5750 PCI devices only */
  6281. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6282. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6284. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6285. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6286. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6287. /* nothing */
  6288. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6289. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6290. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6291. val |= WDMAC_MODE_RX_ACCEL;
  6292. }
  6293. }
  6294. /* Enable host coalescing bug fix */
  6295. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  6296. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  6297. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  6298. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761))
  6299. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6300. tw32_f(WDMAC_MODE, val);
  6301. udelay(40);
  6302. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6303. u16 pcix_cmd;
  6304. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6305. &pcix_cmd);
  6306. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6307. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6308. pcix_cmd |= PCI_X_CMD_READ_2K;
  6309. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6310. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6311. pcix_cmd |= PCI_X_CMD_READ_2K;
  6312. }
  6313. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6314. pcix_cmd);
  6315. }
  6316. tw32_f(RDMAC_MODE, rdmac_mode);
  6317. udelay(40);
  6318. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6319. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6320. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6321. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6322. tw32(SNDDATAC_MODE,
  6323. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6324. else
  6325. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6326. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6327. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6328. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6329. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6330. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6331. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6332. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6333. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6334. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6335. err = tg3_load_5701_a0_firmware_fix(tp);
  6336. if (err)
  6337. return err;
  6338. }
  6339. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6340. err = tg3_load_tso_firmware(tp);
  6341. if (err)
  6342. return err;
  6343. }
  6344. tp->tx_mode = TX_MODE_ENABLE;
  6345. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6346. udelay(100);
  6347. tp->rx_mode = RX_MODE_ENABLE;
  6348. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6349. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6350. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6351. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6352. udelay(10);
  6353. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6354. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6355. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6356. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6357. udelay(10);
  6358. }
  6359. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6360. udelay(10);
  6361. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6362. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6363. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6364. /* Set drive transmission level to 1.2V */
  6365. /* only if the signal pre-emphasis bit is not set */
  6366. val = tr32(MAC_SERDES_CFG);
  6367. val &= 0xfffff000;
  6368. val |= 0x880;
  6369. tw32(MAC_SERDES_CFG, val);
  6370. }
  6371. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6372. tw32(MAC_SERDES_CFG, 0x616000);
  6373. }
  6374. /* Prevent chip from dropping frames when flow control
  6375. * is enabled.
  6376. */
  6377. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6378. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6379. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6380. /* Use hardware link auto-negotiation */
  6381. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6382. }
  6383. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6384. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6385. u32 tmp;
  6386. tmp = tr32(SERDES_RX_CTRL);
  6387. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6388. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6389. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6390. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6391. }
  6392. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6393. if (tp->link_config.phy_is_low_power) {
  6394. tp->link_config.phy_is_low_power = 0;
  6395. tp->link_config.speed = tp->link_config.orig_speed;
  6396. tp->link_config.duplex = tp->link_config.orig_duplex;
  6397. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6398. }
  6399. err = tg3_setup_phy(tp, 0);
  6400. if (err)
  6401. return err;
  6402. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6403. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6404. u32 tmp;
  6405. /* Clear CRC stats. */
  6406. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6407. tg3_writephy(tp, MII_TG3_TEST1,
  6408. tmp | MII_TG3_TEST1_CRC_EN);
  6409. tg3_readphy(tp, 0x14, &tmp);
  6410. }
  6411. }
  6412. }
  6413. __tg3_set_rx_mode(tp->dev);
  6414. /* Initialize receive rules. */
  6415. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6416. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6417. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6418. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6419. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6420. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6421. limit = 8;
  6422. else
  6423. limit = 16;
  6424. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6425. limit -= 4;
  6426. switch (limit) {
  6427. case 16:
  6428. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6429. case 15:
  6430. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6431. case 14:
  6432. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6433. case 13:
  6434. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6435. case 12:
  6436. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6437. case 11:
  6438. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6439. case 10:
  6440. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6441. case 9:
  6442. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6443. case 8:
  6444. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6445. case 7:
  6446. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6447. case 6:
  6448. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6449. case 5:
  6450. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6451. case 4:
  6452. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6453. case 3:
  6454. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6455. case 2:
  6456. case 1:
  6457. default:
  6458. break;
  6459. };
  6460. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6461. /* Write our heartbeat update interval to APE. */
  6462. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6463. APE_HOST_HEARTBEAT_INT_DISABLE);
  6464. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6465. return 0;
  6466. }
  6467. /* Called at device open time to get the chip ready for
  6468. * packet processing. Invoked with tp->lock held.
  6469. */
  6470. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6471. {
  6472. int err;
  6473. /* Force the chip into D0. */
  6474. err = tg3_set_power_state(tp, PCI_D0);
  6475. if (err)
  6476. goto out;
  6477. tg3_switch_clocks(tp);
  6478. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6479. err = tg3_reset_hw(tp, reset_phy);
  6480. out:
  6481. return err;
  6482. }
  6483. #define TG3_STAT_ADD32(PSTAT, REG) \
  6484. do { u32 __val = tr32(REG); \
  6485. (PSTAT)->low += __val; \
  6486. if ((PSTAT)->low < __val) \
  6487. (PSTAT)->high += 1; \
  6488. } while (0)
  6489. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6490. {
  6491. struct tg3_hw_stats *sp = tp->hw_stats;
  6492. if (!netif_carrier_ok(tp->dev))
  6493. return;
  6494. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6495. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6496. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6497. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6498. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6499. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6500. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6501. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6502. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6503. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6504. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6505. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6506. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6507. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6508. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6509. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6510. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6511. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6512. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6513. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6514. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6515. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6516. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6517. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6518. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6519. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6520. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6521. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6522. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6523. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6524. }
  6525. static void tg3_timer(unsigned long __opaque)
  6526. {
  6527. struct tg3 *tp = (struct tg3 *) __opaque;
  6528. if (tp->irq_sync)
  6529. goto restart_timer;
  6530. spin_lock(&tp->lock);
  6531. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6532. /* All of this garbage is because when using non-tagged
  6533. * IRQ status the mailbox/status_block protocol the chip
  6534. * uses with the cpu is race prone.
  6535. */
  6536. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6537. tw32(GRC_LOCAL_CTRL,
  6538. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6539. } else {
  6540. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6541. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6542. }
  6543. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6544. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6545. spin_unlock(&tp->lock);
  6546. schedule_work(&tp->reset_task);
  6547. return;
  6548. }
  6549. }
  6550. /* This part only runs once per second. */
  6551. if (!--tp->timer_counter) {
  6552. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6553. tg3_periodic_fetch_stats(tp);
  6554. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6555. u32 mac_stat;
  6556. int phy_event;
  6557. mac_stat = tr32(MAC_STATUS);
  6558. phy_event = 0;
  6559. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6560. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6561. phy_event = 1;
  6562. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6563. phy_event = 1;
  6564. if (phy_event)
  6565. tg3_setup_phy(tp, 0);
  6566. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6567. u32 mac_stat = tr32(MAC_STATUS);
  6568. int need_setup = 0;
  6569. if (netif_carrier_ok(tp->dev) &&
  6570. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6571. need_setup = 1;
  6572. }
  6573. if (! netif_carrier_ok(tp->dev) &&
  6574. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6575. MAC_STATUS_SIGNAL_DET))) {
  6576. need_setup = 1;
  6577. }
  6578. if (need_setup) {
  6579. if (!tp->serdes_counter) {
  6580. tw32_f(MAC_MODE,
  6581. (tp->mac_mode &
  6582. ~MAC_MODE_PORT_MODE_MASK));
  6583. udelay(40);
  6584. tw32_f(MAC_MODE, tp->mac_mode);
  6585. udelay(40);
  6586. }
  6587. tg3_setup_phy(tp, 0);
  6588. }
  6589. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6590. tg3_serdes_parallel_detect(tp);
  6591. tp->timer_counter = tp->timer_multiplier;
  6592. }
  6593. /* Heartbeat is only sent once every 2 seconds.
  6594. *
  6595. * The heartbeat is to tell the ASF firmware that the host
  6596. * driver is still alive. In the event that the OS crashes,
  6597. * ASF needs to reset the hardware to free up the FIFO space
  6598. * that may be filled with rx packets destined for the host.
  6599. * If the FIFO is full, ASF will no longer function properly.
  6600. *
  6601. * Unintended resets have been reported on real time kernels
  6602. * where the timer doesn't run on time. Netpoll will also have
  6603. * same problem.
  6604. *
  6605. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6606. * to check the ring condition when the heartbeat is expiring
  6607. * before doing the reset. This will prevent most unintended
  6608. * resets.
  6609. */
  6610. if (!--tp->asf_counter) {
  6611. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6612. u32 val;
  6613. tg3_wait_for_event_ack(tp);
  6614. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6615. FWCMD_NICDRV_ALIVE3);
  6616. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6617. /* 5 seconds timeout */
  6618. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6619. val = tr32(GRC_RX_CPU_EVENT);
  6620. val |= GRC_RX_CPU_DRIVER_EVENT;
  6621. tw32_f(GRC_RX_CPU_EVENT, val);
  6622. }
  6623. tp->asf_counter = tp->asf_multiplier;
  6624. }
  6625. spin_unlock(&tp->lock);
  6626. restart_timer:
  6627. tp->timer.expires = jiffies + tp->timer_offset;
  6628. add_timer(&tp->timer);
  6629. }
  6630. static int tg3_request_irq(struct tg3 *tp)
  6631. {
  6632. irq_handler_t fn;
  6633. unsigned long flags;
  6634. struct net_device *dev = tp->dev;
  6635. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6636. fn = tg3_msi;
  6637. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6638. fn = tg3_msi_1shot;
  6639. flags = IRQF_SAMPLE_RANDOM;
  6640. } else {
  6641. fn = tg3_interrupt;
  6642. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6643. fn = tg3_interrupt_tagged;
  6644. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6645. }
  6646. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6647. }
  6648. static int tg3_test_interrupt(struct tg3 *tp)
  6649. {
  6650. struct net_device *dev = tp->dev;
  6651. int err, i, intr_ok = 0;
  6652. if (!netif_running(dev))
  6653. return -ENODEV;
  6654. tg3_disable_ints(tp);
  6655. free_irq(tp->pdev->irq, dev);
  6656. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6657. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6658. if (err)
  6659. return err;
  6660. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6661. tg3_enable_ints(tp);
  6662. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6663. HOSTCC_MODE_NOW);
  6664. for (i = 0; i < 5; i++) {
  6665. u32 int_mbox, misc_host_ctrl;
  6666. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6667. TG3_64BIT_REG_LOW);
  6668. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6669. if ((int_mbox != 0) ||
  6670. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6671. intr_ok = 1;
  6672. break;
  6673. }
  6674. msleep(10);
  6675. }
  6676. tg3_disable_ints(tp);
  6677. free_irq(tp->pdev->irq, dev);
  6678. err = tg3_request_irq(tp);
  6679. if (err)
  6680. return err;
  6681. if (intr_ok)
  6682. return 0;
  6683. return -EIO;
  6684. }
  6685. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6686. * successfully restored
  6687. */
  6688. static int tg3_test_msi(struct tg3 *tp)
  6689. {
  6690. struct net_device *dev = tp->dev;
  6691. int err;
  6692. u16 pci_cmd;
  6693. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6694. return 0;
  6695. /* Turn off SERR reporting in case MSI terminates with Master
  6696. * Abort.
  6697. */
  6698. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6699. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6700. pci_cmd & ~PCI_COMMAND_SERR);
  6701. err = tg3_test_interrupt(tp);
  6702. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6703. if (!err)
  6704. return 0;
  6705. /* other failures */
  6706. if (err != -EIO)
  6707. return err;
  6708. /* MSI test failed, go back to INTx mode */
  6709. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6710. "switching to INTx mode. Please report this failure to "
  6711. "the PCI maintainer and include system chipset information.\n",
  6712. tp->dev->name);
  6713. free_irq(tp->pdev->irq, dev);
  6714. pci_disable_msi(tp->pdev);
  6715. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6716. err = tg3_request_irq(tp);
  6717. if (err)
  6718. return err;
  6719. /* Need to reset the chip because the MSI cycle may have terminated
  6720. * with Master Abort.
  6721. */
  6722. tg3_full_lock(tp, 1);
  6723. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6724. err = tg3_init_hw(tp, 1);
  6725. tg3_full_unlock(tp);
  6726. if (err)
  6727. free_irq(tp->pdev->irq, dev);
  6728. return err;
  6729. }
  6730. static int tg3_open(struct net_device *dev)
  6731. {
  6732. struct tg3 *tp = netdev_priv(dev);
  6733. int err;
  6734. netif_carrier_off(tp->dev);
  6735. tg3_full_lock(tp, 0);
  6736. err = tg3_set_power_state(tp, PCI_D0);
  6737. if (err) {
  6738. tg3_full_unlock(tp);
  6739. return err;
  6740. }
  6741. tg3_disable_ints(tp);
  6742. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6743. tg3_full_unlock(tp);
  6744. /* The placement of this call is tied
  6745. * to the setup and use of Host TX descriptors.
  6746. */
  6747. err = tg3_alloc_consistent(tp);
  6748. if (err)
  6749. return err;
  6750. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6751. /* All MSI supporting chips should support tagged
  6752. * status. Assert that this is the case.
  6753. */
  6754. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6755. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6756. "Not using MSI.\n", tp->dev->name);
  6757. } else if (pci_enable_msi(tp->pdev) == 0) {
  6758. u32 msi_mode;
  6759. msi_mode = tr32(MSGINT_MODE);
  6760. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6761. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6762. }
  6763. }
  6764. err = tg3_request_irq(tp);
  6765. if (err) {
  6766. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6767. pci_disable_msi(tp->pdev);
  6768. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6769. }
  6770. tg3_free_consistent(tp);
  6771. return err;
  6772. }
  6773. napi_enable(&tp->napi);
  6774. tg3_full_lock(tp, 0);
  6775. err = tg3_init_hw(tp, 1);
  6776. if (err) {
  6777. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6778. tg3_free_rings(tp);
  6779. } else {
  6780. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6781. tp->timer_offset = HZ;
  6782. else
  6783. tp->timer_offset = HZ / 10;
  6784. BUG_ON(tp->timer_offset > HZ);
  6785. tp->timer_counter = tp->timer_multiplier =
  6786. (HZ / tp->timer_offset);
  6787. tp->asf_counter = tp->asf_multiplier =
  6788. ((HZ / tp->timer_offset) * 2);
  6789. init_timer(&tp->timer);
  6790. tp->timer.expires = jiffies + tp->timer_offset;
  6791. tp->timer.data = (unsigned long) tp;
  6792. tp->timer.function = tg3_timer;
  6793. }
  6794. tg3_full_unlock(tp);
  6795. if (err) {
  6796. napi_disable(&tp->napi);
  6797. free_irq(tp->pdev->irq, dev);
  6798. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6799. pci_disable_msi(tp->pdev);
  6800. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6801. }
  6802. tg3_free_consistent(tp);
  6803. return err;
  6804. }
  6805. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6806. err = tg3_test_msi(tp);
  6807. if (err) {
  6808. tg3_full_lock(tp, 0);
  6809. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6810. pci_disable_msi(tp->pdev);
  6811. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6812. }
  6813. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6814. tg3_free_rings(tp);
  6815. tg3_free_consistent(tp);
  6816. tg3_full_unlock(tp);
  6817. napi_disable(&tp->napi);
  6818. return err;
  6819. }
  6820. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6821. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6822. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6823. tw32(PCIE_TRANSACTION_CFG,
  6824. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6825. }
  6826. }
  6827. }
  6828. tg3_phy_start(tp);
  6829. tg3_full_lock(tp, 0);
  6830. add_timer(&tp->timer);
  6831. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6832. tg3_enable_ints(tp);
  6833. tg3_full_unlock(tp);
  6834. netif_start_queue(dev);
  6835. return 0;
  6836. }
  6837. #if 0
  6838. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6839. {
  6840. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6841. u16 val16;
  6842. int i;
  6843. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6844. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6845. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6846. val16, val32);
  6847. /* MAC block */
  6848. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6849. tr32(MAC_MODE), tr32(MAC_STATUS));
  6850. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6851. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6852. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6853. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6854. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6855. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6856. /* Send data initiator control block */
  6857. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6858. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6859. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6860. tr32(SNDDATAI_STATSCTRL));
  6861. /* Send data completion control block */
  6862. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6863. /* Send BD ring selector block */
  6864. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6865. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6866. /* Send BD initiator control block */
  6867. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6868. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6869. /* Send BD completion control block */
  6870. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6871. /* Receive list placement control block */
  6872. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6873. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6874. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6875. tr32(RCVLPC_STATSCTRL));
  6876. /* Receive data and receive BD initiator control block */
  6877. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6878. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6879. /* Receive data completion control block */
  6880. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6881. tr32(RCVDCC_MODE));
  6882. /* Receive BD initiator control block */
  6883. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6884. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6885. /* Receive BD completion control block */
  6886. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6887. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6888. /* Receive list selector control block */
  6889. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6890. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6891. /* Mbuf cluster free block */
  6892. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6893. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6894. /* Host coalescing control block */
  6895. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6896. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6897. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6898. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6899. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6900. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6901. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6902. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6903. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6904. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6905. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6906. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6907. /* Memory arbiter control block */
  6908. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6909. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6910. /* Buffer manager control block */
  6911. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6912. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6913. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6914. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6915. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6916. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6917. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6918. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6919. /* Read DMA control block */
  6920. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6921. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6922. /* Write DMA control block */
  6923. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6924. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6925. /* DMA completion block */
  6926. printk("DEBUG: DMAC_MODE[%08x]\n",
  6927. tr32(DMAC_MODE));
  6928. /* GRC block */
  6929. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6930. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6931. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6932. tr32(GRC_LOCAL_CTRL));
  6933. /* TG3_BDINFOs */
  6934. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6935. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6936. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6937. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6938. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6939. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6940. tr32(RCVDBDI_STD_BD + 0x0),
  6941. tr32(RCVDBDI_STD_BD + 0x4),
  6942. tr32(RCVDBDI_STD_BD + 0x8),
  6943. tr32(RCVDBDI_STD_BD + 0xc));
  6944. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6945. tr32(RCVDBDI_MINI_BD + 0x0),
  6946. tr32(RCVDBDI_MINI_BD + 0x4),
  6947. tr32(RCVDBDI_MINI_BD + 0x8),
  6948. tr32(RCVDBDI_MINI_BD + 0xc));
  6949. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6950. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6951. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6952. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6953. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6954. val32, val32_2, val32_3, val32_4);
  6955. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6956. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6957. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6958. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6959. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6960. val32, val32_2, val32_3, val32_4);
  6961. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6962. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6963. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6964. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6965. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6966. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6967. val32, val32_2, val32_3, val32_4, val32_5);
  6968. /* SW status block */
  6969. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6970. tp->hw_status->status,
  6971. tp->hw_status->status_tag,
  6972. tp->hw_status->rx_jumbo_consumer,
  6973. tp->hw_status->rx_consumer,
  6974. tp->hw_status->rx_mini_consumer,
  6975. tp->hw_status->idx[0].rx_producer,
  6976. tp->hw_status->idx[0].tx_consumer);
  6977. /* SW statistics block */
  6978. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6979. ((u32 *)tp->hw_stats)[0],
  6980. ((u32 *)tp->hw_stats)[1],
  6981. ((u32 *)tp->hw_stats)[2],
  6982. ((u32 *)tp->hw_stats)[3]);
  6983. /* Mailboxes */
  6984. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6985. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6986. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6987. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6988. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6989. /* NIC side send descriptors. */
  6990. for (i = 0; i < 6; i++) {
  6991. unsigned long txd;
  6992. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6993. + (i * sizeof(struct tg3_tx_buffer_desc));
  6994. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6995. i,
  6996. readl(txd + 0x0), readl(txd + 0x4),
  6997. readl(txd + 0x8), readl(txd + 0xc));
  6998. }
  6999. /* NIC side RX descriptors. */
  7000. for (i = 0; i < 6; i++) {
  7001. unsigned long rxd;
  7002. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7003. + (i * sizeof(struct tg3_rx_buffer_desc));
  7004. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7005. i,
  7006. readl(rxd + 0x0), readl(rxd + 0x4),
  7007. readl(rxd + 0x8), readl(rxd + 0xc));
  7008. rxd += (4 * sizeof(u32));
  7009. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7010. i,
  7011. readl(rxd + 0x0), readl(rxd + 0x4),
  7012. readl(rxd + 0x8), readl(rxd + 0xc));
  7013. }
  7014. for (i = 0; i < 6; i++) {
  7015. unsigned long rxd;
  7016. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7017. + (i * sizeof(struct tg3_rx_buffer_desc));
  7018. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7019. i,
  7020. readl(rxd + 0x0), readl(rxd + 0x4),
  7021. readl(rxd + 0x8), readl(rxd + 0xc));
  7022. rxd += (4 * sizeof(u32));
  7023. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7024. i,
  7025. readl(rxd + 0x0), readl(rxd + 0x4),
  7026. readl(rxd + 0x8), readl(rxd + 0xc));
  7027. }
  7028. }
  7029. #endif
  7030. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7031. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7032. static int tg3_close(struct net_device *dev)
  7033. {
  7034. struct tg3 *tp = netdev_priv(dev);
  7035. napi_disable(&tp->napi);
  7036. cancel_work_sync(&tp->reset_task);
  7037. netif_stop_queue(dev);
  7038. del_timer_sync(&tp->timer);
  7039. tg3_full_lock(tp, 1);
  7040. #if 0
  7041. tg3_dump_state(tp);
  7042. #endif
  7043. tg3_disable_ints(tp);
  7044. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7045. tg3_free_rings(tp);
  7046. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7047. tg3_full_unlock(tp);
  7048. free_irq(tp->pdev->irq, dev);
  7049. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7050. pci_disable_msi(tp->pdev);
  7051. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7052. }
  7053. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7054. sizeof(tp->net_stats_prev));
  7055. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7056. sizeof(tp->estats_prev));
  7057. tg3_free_consistent(tp);
  7058. tg3_set_power_state(tp, PCI_D3hot);
  7059. netif_carrier_off(tp->dev);
  7060. return 0;
  7061. }
  7062. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7063. {
  7064. unsigned long ret;
  7065. #if (BITS_PER_LONG == 32)
  7066. ret = val->low;
  7067. #else
  7068. ret = ((u64)val->high << 32) | ((u64)val->low);
  7069. #endif
  7070. return ret;
  7071. }
  7072. static unsigned long calc_crc_errors(struct tg3 *tp)
  7073. {
  7074. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7075. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7076. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7077. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7078. u32 val;
  7079. spin_lock_bh(&tp->lock);
  7080. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7081. tg3_writephy(tp, MII_TG3_TEST1,
  7082. val | MII_TG3_TEST1_CRC_EN);
  7083. tg3_readphy(tp, 0x14, &val);
  7084. } else
  7085. val = 0;
  7086. spin_unlock_bh(&tp->lock);
  7087. tp->phy_crc_errors += val;
  7088. return tp->phy_crc_errors;
  7089. }
  7090. return get_stat64(&hw_stats->rx_fcs_errors);
  7091. }
  7092. #define ESTAT_ADD(member) \
  7093. estats->member = old_estats->member + \
  7094. get_stat64(&hw_stats->member)
  7095. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7096. {
  7097. struct tg3_ethtool_stats *estats = &tp->estats;
  7098. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7099. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7100. if (!hw_stats)
  7101. return old_estats;
  7102. ESTAT_ADD(rx_octets);
  7103. ESTAT_ADD(rx_fragments);
  7104. ESTAT_ADD(rx_ucast_packets);
  7105. ESTAT_ADD(rx_mcast_packets);
  7106. ESTAT_ADD(rx_bcast_packets);
  7107. ESTAT_ADD(rx_fcs_errors);
  7108. ESTAT_ADD(rx_align_errors);
  7109. ESTAT_ADD(rx_xon_pause_rcvd);
  7110. ESTAT_ADD(rx_xoff_pause_rcvd);
  7111. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7112. ESTAT_ADD(rx_xoff_entered);
  7113. ESTAT_ADD(rx_frame_too_long_errors);
  7114. ESTAT_ADD(rx_jabbers);
  7115. ESTAT_ADD(rx_undersize_packets);
  7116. ESTAT_ADD(rx_in_length_errors);
  7117. ESTAT_ADD(rx_out_length_errors);
  7118. ESTAT_ADD(rx_64_or_less_octet_packets);
  7119. ESTAT_ADD(rx_65_to_127_octet_packets);
  7120. ESTAT_ADD(rx_128_to_255_octet_packets);
  7121. ESTAT_ADD(rx_256_to_511_octet_packets);
  7122. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7123. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7124. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7125. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7126. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7127. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7128. ESTAT_ADD(tx_octets);
  7129. ESTAT_ADD(tx_collisions);
  7130. ESTAT_ADD(tx_xon_sent);
  7131. ESTAT_ADD(tx_xoff_sent);
  7132. ESTAT_ADD(tx_flow_control);
  7133. ESTAT_ADD(tx_mac_errors);
  7134. ESTAT_ADD(tx_single_collisions);
  7135. ESTAT_ADD(tx_mult_collisions);
  7136. ESTAT_ADD(tx_deferred);
  7137. ESTAT_ADD(tx_excessive_collisions);
  7138. ESTAT_ADD(tx_late_collisions);
  7139. ESTAT_ADD(tx_collide_2times);
  7140. ESTAT_ADD(tx_collide_3times);
  7141. ESTAT_ADD(tx_collide_4times);
  7142. ESTAT_ADD(tx_collide_5times);
  7143. ESTAT_ADD(tx_collide_6times);
  7144. ESTAT_ADD(tx_collide_7times);
  7145. ESTAT_ADD(tx_collide_8times);
  7146. ESTAT_ADD(tx_collide_9times);
  7147. ESTAT_ADD(tx_collide_10times);
  7148. ESTAT_ADD(tx_collide_11times);
  7149. ESTAT_ADD(tx_collide_12times);
  7150. ESTAT_ADD(tx_collide_13times);
  7151. ESTAT_ADD(tx_collide_14times);
  7152. ESTAT_ADD(tx_collide_15times);
  7153. ESTAT_ADD(tx_ucast_packets);
  7154. ESTAT_ADD(tx_mcast_packets);
  7155. ESTAT_ADD(tx_bcast_packets);
  7156. ESTAT_ADD(tx_carrier_sense_errors);
  7157. ESTAT_ADD(tx_discards);
  7158. ESTAT_ADD(tx_errors);
  7159. ESTAT_ADD(dma_writeq_full);
  7160. ESTAT_ADD(dma_write_prioq_full);
  7161. ESTAT_ADD(rxbds_empty);
  7162. ESTAT_ADD(rx_discards);
  7163. ESTAT_ADD(rx_errors);
  7164. ESTAT_ADD(rx_threshold_hit);
  7165. ESTAT_ADD(dma_readq_full);
  7166. ESTAT_ADD(dma_read_prioq_full);
  7167. ESTAT_ADD(tx_comp_queue_full);
  7168. ESTAT_ADD(ring_set_send_prod_index);
  7169. ESTAT_ADD(ring_status_update);
  7170. ESTAT_ADD(nic_irqs);
  7171. ESTAT_ADD(nic_avoided_irqs);
  7172. ESTAT_ADD(nic_tx_threshold_hit);
  7173. return estats;
  7174. }
  7175. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7176. {
  7177. struct tg3 *tp = netdev_priv(dev);
  7178. struct net_device_stats *stats = &tp->net_stats;
  7179. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7180. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7181. if (!hw_stats)
  7182. return old_stats;
  7183. stats->rx_packets = old_stats->rx_packets +
  7184. get_stat64(&hw_stats->rx_ucast_packets) +
  7185. get_stat64(&hw_stats->rx_mcast_packets) +
  7186. get_stat64(&hw_stats->rx_bcast_packets);
  7187. stats->tx_packets = old_stats->tx_packets +
  7188. get_stat64(&hw_stats->tx_ucast_packets) +
  7189. get_stat64(&hw_stats->tx_mcast_packets) +
  7190. get_stat64(&hw_stats->tx_bcast_packets);
  7191. stats->rx_bytes = old_stats->rx_bytes +
  7192. get_stat64(&hw_stats->rx_octets);
  7193. stats->tx_bytes = old_stats->tx_bytes +
  7194. get_stat64(&hw_stats->tx_octets);
  7195. stats->rx_errors = old_stats->rx_errors +
  7196. get_stat64(&hw_stats->rx_errors);
  7197. stats->tx_errors = old_stats->tx_errors +
  7198. get_stat64(&hw_stats->tx_errors) +
  7199. get_stat64(&hw_stats->tx_mac_errors) +
  7200. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7201. get_stat64(&hw_stats->tx_discards);
  7202. stats->multicast = old_stats->multicast +
  7203. get_stat64(&hw_stats->rx_mcast_packets);
  7204. stats->collisions = old_stats->collisions +
  7205. get_stat64(&hw_stats->tx_collisions);
  7206. stats->rx_length_errors = old_stats->rx_length_errors +
  7207. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7208. get_stat64(&hw_stats->rx_undersize_packets);
  7209. stats->rx_over_errors = old_stats->rx_over_errors +
  7210. get_stat64(&hw_stats->rxbds_empty);
  7211. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7212. get_stat64(&hw_stats->rx_align_errors);
  7213. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7214. get_stat64(&hw_stats->tx_discards);
  7215. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7216. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7217. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7218. calc_crc_errors(tp);
  7219. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7220. get_stat64(&hw_stats->rx_discards);
  7221. return stats;
  7222. }
  7223. static inline u32 calc_crc(unsigned char *buf, int len)
  7224. {
  7225. u32 reg;
  7226. u32 tmp;
  7227. int j, k;
  7228. reg = 0xffffffff;
  7229. for (j = 0; j < len; j++) {
  7230. reg ^= buf[j];
  7231. for (k = 0; k < 8; k++) {
  7232. tmp = reg & 0x01;
  7233. reg >>= 1;
  7234. if (tmp) {
  7235. reg ^= 0xedb88320;
  7236. }
  7237. }
  7238. }
  7239. return ~reg;
  7240. }
  7241. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7242. {
  7243. /* accept or reject all multicast frames */
  7244. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7245. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7246. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7247. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7248. }
  7249. static void __tg3_set_rx_mode(struct net_device *dev)
  7250. {
  7251. struct tg3 *tp = netdev_priv(dev);
  7252. u32 rx_mode;
  7253. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7254. RX_MODE_KEEP_VLAN_TAG);
  7255. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7256. * flag clear.
  7257. */
  7258. #if TG3_VLAN_TAG_USED
  7259. if (!tp->vlgrp &&
  7260. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7261. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7262. #else
  7263. /* By definition, VLAN is disabled always in this
  7264. * case.
  7265. */
  7266. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7267. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7268. #endif
  7269. if (dev->flags & IFF_PROMISC) {
  7270. /* Promiscuous mode. */
  7271. rx_mode |= RX_MODE_PROMISC;
  7272. } else if (dev->flags & IFF_ALLMULTI) {
  7273. /* Accept all multicast. */
  7274. tg3_set_multi (tp, 1);
  7275. } else if (dev->mc_count < 1) {
  7276. /* Reject all multicast. */
  7277. tg3_set_multi (tp, 0);
  7278. } else {
  7279. /* Accept one or more multicast(s). */
  7280. struct dev_mc_list *mclist;
  7281. unsigned int i;
  7282. u32 mc_filter[4] = { 0, };
  7283. u32 regidx;
  7284. u32 bit;
  7285. u32 crc;
  7286. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7287. i++, mclist = mclist->next) {
  7288. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7289. bit = ~crc & 0x7f;
  7290. regidx = (bit & 0x60) >> 5;
  7291. bit &= 0x1f;
  7292. mc_filter[regidx] |= (1 << bit);
  7293. }
  7294. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7295. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7296. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7297. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7298. }
  7299. if (rx_mode != tp->rx_mode) {
  7300. tp->rx_mode = rx_mode;
  7301. tw32_f(MAC_RX_MODE, rx_mode);
  7302. udelay(10);
  7303. }
  7304. }
  7305. static void tg3_set_rx_mode(struct net_device *dev)
  7306. {
  7307. struct tg3 *tp = netdev_priv(dev);
  7308. if (!netif_running(dev))
  7309. return;
  7310. tg3_full_lock(tp, 0);
  7311. __tg3_set_rx_mode(dev);
  7312. tg3_full_unlock(tp);
  7313. }
  7314. #define TG3_REGDUMP_LEN (32 * 1024)
  7315. static int tg3_get_regs_len(struct net_device *dev)
  7316. {
  7317. return TG3_REGDUMP_LEN;
  7318. }
  7319. static void tg3_get_regs(struct net_device *dev,
  7320. struct ethtool_regs *regs, void *_p)
  7321. {
  7322. u32 *p = _p;
  7323. struct tg3 *tp = netdev_priv(dev);
  7324. u8 *orig_p = _p;
  7325. int i;
  7326. regs->version = 0;
  7327. memset(p, 0, TG3_REGDUMP_LEN);
  7328. if (tp->link_config.phy_is_low_power)
  7329. return;
  7330. tg3_full_lock(tp, 0);
  7331. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7332. #define GET_REG32_LOOP(base,len) \
  7333. do { p = (u32 *)(orig_p + (base)); \
  7334. for (i = 0; i < len; i += 4) \
  7335. __GET_REG32((base) + i); \
  7336. } while (0)
  7337. #define GET_REG32_1(reg) \
  7338. do { p = (u32 *)(orig_p + (reg)); \
  7339. __GET_REG32((reg)); \
  7340. } while (0)
  7341. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7342. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7343. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7344. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7345. GET_REG32_1(SNDDATAC_MODE);
  7346. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7347. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7348. GET_REG32_1(SNDBDC_MODE);
  7349. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7350. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7351. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7352. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7353. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7354. GET_REG32_1(RCVDCC_MODE);
  7355. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7356. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7357. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7358. GET_REG32_1(MBFREE_MODE);
  7359. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7360. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7361. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7362. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7363. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7364. GET_REG32_1(RX_CPU_MODE);
  7365. GET_REG32_1(RX_CPU_STATE);
  7366. GET_REG32_1(RX_CPU_PGMCTR);
  7367. GET_REG32_1(RX_CPU_HWBKPT);
  7368. GET_REG32_1(TX_CPU_MODE);
  7369. GET_REG32_1(TX_CPU_STATE);
  7370. GET_REG32_1(TX_CPU_PGMCTR);
  7371. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7372. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7373. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7374. GET_REG32_1(DMAC_MODE);
  7375. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7376. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7377. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7378. #undef __GET_REG32
  7379. #undef GET_REG32_LOOP
  7380. #undef GET_REG32_1
  7381. tg3_full_unlock(tp);
  7382. }
  7383. static int tg3_get_eeprom_len(struct net_device *dev)
  7384. {
  7385. struct tg3 *tp = netdev_priv(dev);
  7386. return tp->nvram_size;
  7387. }
  7388. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7389. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7390. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7391. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7392. {
  7393. struct tg3 *tp = netdev_priv(dev);
  7394. int ret;
  7395. u8 *pd;
  7396. u32 i, offset, len, b_offset, b_count;
  7397. __le32 val;
  7398. if (tp->link_config.phy_is_low_power)
  7399. return -EAGAIN;
  7400. offset = eeprom->offset;
  7401. len = eeprom->len;
  7402. eeprom->len = 0;
  7403. eeprom->magic = TG3_EEPROM_MAGIC;
  7404. if (offset & 3) {
  7405. /* adjustments to start on required 4 byte boundary */
  7406. b_offset = offset & 3;
  7407. b_count = 4 - b_offset;
  7408. if (b_count > len) {
  7409. /* i.e. offset=1 len=2 */
  7410. b_count = len;
  7411. }
  7412. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7413. if (ret)
  7414. return ret;
  7415. memcpy(data, ((char*)&val) + b_offset, b_count);
  7416. len -= b_count;
  7417. offset += b_count;
  7418. eeprom->len += b_count;
  7419. }
  7420. /* read bytes upto the last 4 byte boundary */
  7421. pd = &data[eeprom->len];
  7422. for (i = 0; i < (len - (len & 3)); i += 4) {
  7423. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7424. if (ret) {
  7425. eeprom->len += i;
  7426. return ret;
  7427. }
  7428. memcpy(pd + i, &val, 4);
  7429. }
  7430. eeprom->len += i;
  7431. if (len & 3) {
  7432. /* read last bytes not ending on 4 byte boundary */
  7433. pd = &data[eeprom->len];
  7434. b_count = len & 3;
  7435. b_offset = offset + len - b_count;
  7436. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7437. if (ret)
  7438. return ret;
  7439. memcpy(pd, &val, b_count);
  7440. eeprom->len += b_count;
  7441. }
  7442. return 0;
  7443. }
  7444. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7445. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7446. {
  7447. struct tg3 *tp = netdev_priv(dev);
  7448. int ret;
  7449. u32 offset, len, b_offset, odd_len;
  7450. u8 *buf;
  7451. __le32 start, end;
  7452. if (tp->link_config.phy_is_low_power)
  7453. return -EAGAIN;
  7454. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7455. return -EINVAL;
  7456. offset = eeprom->offset;
  7457. len = eeprom->len;
  7458. if ((b_offset = (offset & 3))) {
  7459. /* adjustments to start on required 4 byte boundary */
  7460. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7461. if (ret)
  7462. return ret;
  7463. len += b_offset;
  7464. offset &= ~3;
  7465. if (len < 4)
  7466. len = 4;
  7467. }
  7468. odd_len = 0;
  7469. if (len & 3) {
  7470. /* adjustments to end on required 4 byte boundary */
  7471. odd_len = 1;
  7472. len = (len + 3) & ~3;
  7473. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7474. if (ret)
  7475. return ret;
  7476. }
  7477. buf = data;
  7478. if (b_offset || odd_len) {
  7479. buf = kmalloc(len, GFP_KERNEL);
  7480. if (!buf)
  7481. return -ENOMEM;
  7482. if (b_offset)
  7483. memcpy(buf, &start, 4);
  7484. if (odd_len)
  7485. memcpy(buf+len-4, &end, 4);
  7486. memcpy(buf + b_offset, data, eeprom->len);
  7487. }
  7488. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7489. if (buf != data)
  7490. kfree(buf);
  7491. return ret;
  7492. }
  7493. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7494. {
  7495. struct tg3 *tp = netdev_priv(dev);
  7496. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7497. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7498. return -EAGAIN;
  7499. return phy_ethtool_gset(tp->mdio_bus.phy_map[PHY_ADDR], cmd);
  7500. }
  7501. cmd->supported = (SUPPORTED_Autoneg);
  7502. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7503. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7504. SUPPORTED_1000baseT_Full);
  7505. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7506. cmd->supported |= (SUPPORTED_100baseT_Half |
  7507. SUPPORTED_100baseT_Full |
  7508. SUPPORTED_10baseT_Half |
  7509. SUPPORTED_10baseT_Full |
  7510. SUPPORTED_TP);
  7511. cmd->port = PORT_TP;
  7512. } else {
  7513. cmd->supported |= SUPPORTED_FIBRE;
  7514. cmd->port = PORT_FIBRE;
  7515. }
  7516. cmd->advertising = tp->link_config.advertising;
  7517. if (netif_running(dev)) {
  7518. cmd->speed = tp->link_config.active_speed;
  7519. cmd->duplex = tp->link_config.active_duplex;
  7520. }
  7521. cmd->phy_address = PHY_ADDR;
  7522. cmd->transceiver = 0;
  7523. cmd->autoneg = tp->link_config.autoneg;
  7524. cmd->maxtxpkt = 0;
  7525. cmd->maxrxpkt = 0;
  7526. return 0;
  7527. }
  7528. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7529. {
  7530. struct tg3 *tp = netdev_priv(dev);
  7531. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7532. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7533. return -EAGAIN;
  7534. return phy_ethtool_sset(tp->mdio_bus.phy_map[PHY_ADDR], cmd);
  7535. }
  7536. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7537. /* These are the only valid advertisement bits allowed. */
  7538. if (cmd->autoneg == AUTONEG_ENABLE &&
  7539. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7540. ADVERTISED_1000baseT_Full |
  7541. ADVERTISED_Autoneg |
  7542. ADVERTISED_FIBRE)))
  7543. return -EINVAL;
  7544. /* Fiber can only do SPEED_1000. */
  7545. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7546. (cmd->speed != SPEED_1000))
  7547. return -EINVAL;
  7548. /* Copper cannot force SPEED_1000. */
  7549. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7550. (cmd->speed == SPEED_1000))
  7551. return -EINVAL;
  7552. else if ((cmd->speed == SPEED_1000) &&
  7553. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7554. return -EINVAL;
  7555. tg3_full_lock(tp, 0);
  7556. tp->link_config.autoneg = cmd->autoneg;
  7557. if (cmd->autoneg == AUTONEG_ENABLE) {
  7558. tp->link_config.advertising = (cmd->advertising |
  7559. ADVERTISED_Autoneg);
  7560. tp->link_config.speed = SPEED_INVALID;
  7561. tp->link_config.duplex = DUPLEX_INVALID;
  7562. } else {
  7563. tp->link_config.advertising = 0;
  7564. tp->link_config.speed = cmd->speed;
  7565. tp->link_config.duplex = cmd->duplex;
  7566. }
  7567. tp->link_config.orig_speed = tp->link_config.speed;
  7568. tp->link_config.orig_duplex = tp->link_config.duplex;
  7569. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7570. if (netif_running(dev))
  7571. tg3_setup_phy(tp, 1);
  7572. tg3_full_unlock(tp);
  7573. return 0;
  7574. }
  7575. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7576. {
  7577. struct tg3 *tp = netdev_priv(dev);
  7578. strcpy(info->driver, DRV_MODULE_NAME);
  7579. strcpy(info->version, DRV_MODULE_VERSION);
  7580. strcpy(info->fw_version, tp->fw_ver);
  7581. strcpy(info->bus_info, pci_name(tp->pdev));
  7582. }
  7583. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7584. {
  7585. struct tg3 *tp = netdev_priv(dev);
  7586. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  7587. wol->supported = WAKE_MAGIC;
  7588. else
  7589. wol->supported = 0;
  7590. wol->wolopts = 0;
  7591. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7592. wol->wolopts = WAKE_MAGIC;
  7593. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7594. }
  7595. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7596. {
  7597. struct tg3 *tp = netdev_priv(dev);
  7598. if (wol->wolopts & ~WAKE_MAGIC)
  7599. return -EINVAL;
  7600. if ((wol->wolopts & WAKE_MAGIC) &&
  7601. !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
  7602. return -EINVAL;
  7603. spin_lock_bh(&tp->lock);
  7604. if (wol->wolopts & WAKE_MAGIC)
  7605. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7606. else
  7607. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7608. spin_unlock_bh(&tp->lock);
  7609. return 0;
  7610. }
  7611. static u32 tg3_get_msglevel(struct net_device *dev)
  7612. {
  7613. struct tg3 *tp = netdev_priv(dev);
  7614. return tp->msg_enable;
  7615. }
  7616. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7617. {
  7618. struct tg3 *tp = netdev_priv(dev);
  7619. tp->msg_enable = value;
  7620. }
  7621. static int tg3_set_tso(struct net_device *dev, u32 value)
  7622. {
  7623. struct tg3 *tp = netdev_priv(dev);
  7624. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7625. if (value)
  7626. return -EINVAL;
  7627. return 0;
  7628. }
  7629. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7630. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7631. if (value) {
  7632. dev->features |= NETIF_F_TSO6;
  7633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7634. dev->features |= NETIF_F_TSO_ECN;
  7635. } else
  7636. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7637. }
  7638. return ethtool_op_set_tso(dev, value);
  7639. }
  7640. static int tg3_nway_reset(struct net_device *dev)
  7641. {
  7642. struct tg3 *tp = netdev_priv(dev);
  7643. int r;
  7644. if (!netif_running(dev))
  7645. return -EAGAIN;
  7646. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7647. return -EINVAL;
  7648. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7649. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7650. return -EAGAIN;
  7651. r = phy_start_aneg(tp->mdio_bus.phy_map[PHY_ADDR]);
  7652. } else {
  7653. u32 bmcr;
  7654. spin_lock_bh(&tp->lock);
  7655. r = -EINVAL;
  7656. tg3_readphy(tp, MII_BMCR, &bmcr);
  7657. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7658. ((bmcr & BMCR_ANENABLE) ||
  7659. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7660. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7661. BMCR_ANENABLE);
  7662. r = 0;
  7663. }
  7664. spin_unlock_bh(&tp->lock);
  7665. }
  7666. return r;
  7667. }
  7668. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7669. {
  7670. struct tg3 *tp = netdev_priv(dev);
  7671. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7672. ering->rx_mini_max_pending = 0;
  7673. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7674. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7675. else
  7676. ering->rx_jumbo_max_pending = 0;
  7677. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7678. ering->rx_pending = tp->rx_pending;
  7679. ering->rx_mini_pending = 0;
  7680. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7681. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7682. else
  7683. ering->rx_jumbo_pending = 0;
  7684. ering->tx_pending = tp->tx_pending;
  7685. }
  7686. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7687. {
  7688. struct tg3 *tp = netdev_priv(dev);
  7689. int irq_sync = 0, err = 0;
  7690. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7691. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7692. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7693. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7694. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7695. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7696. return -EINVAL;
  7697. if (netif_running(dev)) {
  7698. tg3_phy_stop(tp);
  7699. tg3_netif_stop(tp);
  7700. irq_sync = 1;
  7701. }
  7702. tg3_full_lock(tp, irq_sync);
  7703. tp->rx_pending = ering->rx_pending;
  7704. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7705. tp->rx_pending > 63)
  7706. tp->rx_pending = 63;
  7707. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7708. tp->tx_pending = ering->tx_pending;
  7709. if (netif_running(dev)) {
  7710. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7711. err = tg3_restart_hw(tp, 1);
  7712. if (!err)
  7713. tg3_netif_start(tp);
  7714. }
  7715. tg3_full_unlock(tp);
  7716. if (irq_sync && !err)
  7717. tg3_phy_start(tp);
  7718. return err;
  7719. }
  7720. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7721. {
  7722. struct tg3 *tp = netdev_priv(dev);
  7723. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7724. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7725. epause->rx_pause = 1;
  7726. else
  7727. epause->rx_pause = 0;
  7728. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7729. epause->tx_pause = 1;
  7730. else
  7731. epause->tx_pause = 0;
  7732. }
  7733. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7734. {
  7735. struct tg3 *tp = netdev_priv(dev);
  7736. int err = 0;
  7737. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7738. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7739. return -EAGAIN;
  7740. if (epause->autoneg) {
  7741. u32 newadv;
  7742. struct phy_device *phydev;
  7743. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  7744. if (epause->rx_pause) {
  7745. if (epause->tx_pause)
  7746. newadv = ADVERTISED_Pause;
  7747. else
  7748. newadv = ADVERTISED_Pause |
  7749. ADVERTISED_Asym_Pause;
  7750. } else if (epause->tx_pause) {
  7751. newadv = ADVERTISED_Asym_Pause;
  7752. } else
  7753. newadv = 0;
  7754. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7755. u32 oldadv = phydev->advertising &
  7756. (ADVERTISED_Pause |
  7757. ADVERTISED_Asym_Pause);
  7758. if (oldadv != newadv) {
  7759. phydev->advertising &=
  7760. ~(ADVERTISED_Pause |
  7761. ADVERTISED_Asym_Pause);
  7762. phydev->advertising |= newadv;
  7763. err = phy_start_aneg(phydev);
  7764. }
  7765. } else {
  7766. tp->link_config.advertising &=
  7767. ~(ADVERTISED_Pause |
  7768. ADVERTISED_Asym_Pause);
  7769. tp->link_config.advertising |= newadv;
  7770. }
  7771. } else {
  7772. if (epause->rx_pause)
  7773. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7774. else
  7775. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7776. if (epause->tx_pause)
  7777. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7778. else
  7779. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7780. if (netif_running(dev))
  7781. tg3_setup_flow_control(tp, 0, 0);
  7782. }
  7783. } else {
  7784. int irq_sync = 0;
  7785. if (netif_running(dev)) {
  7786. tg3_netif_stop(tp);
  7787. irq_sync = 1;
  7788. }
  7789. tg3_full_lock(tp, irq_sync);
  7790. if (epause->autoneg)
  7791. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7792. else
  7793. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7794. if (epause->rx_pause)
  7795. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7796. else
  7797. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7798. if (epause->tx_pause)
  7799. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7800. else
  7801. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7802. if (netif_running(dev)) {
  7803. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7804. err = tg3_restart_hw(tp, 1);
  7805. if (!err)
  7806. tg3_netif_start(tp);
  7807. }
  7808. tg3_full_unlock(tp);
  7809. }
  7810. return err;
  7811. }
  7812. static u32 tg3_get_rx_csum(struct net_device *dev)
  7813. {
  7814. struct tg3 *tp = netdev_priv(dev);
  7815. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7816. }
  7817. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7818. {
  7819. struct tg3 *tp = netdev_priv(dev);
  7820. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7821. if (data != 0)
  7822. return -EINVAL;
  7823. return 0;
  7824. }
  7825. spin_lock_bh(&tp->lock);
  7826. if (data)
  7827. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7828. else
  7829. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7830. spin_unlock_bh(&tp->lock);
  7831. return 0;
  7832. }
  7833. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7834. {
  7835. struct tg3 *tp = netdev_priv(dev);
  7836. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7837. if (data != 0)
  7838. return -EINVAL;
  7839. return 0;
  7840. }
  7841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7843. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7845. ethtool_op_set_tx_ipv6_csum(dev, data);
  7846. else
  7847. ethtool_op_set_tx_csum(dev, data);
  7848. return 0;
  7849. }
  7850. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7851. {
  7852. switch (sset) {
  7853. case ETH_SS_TEST:
  7854. return TG3_NUM_TEST;
  7855. case ETH_SS_STATS:
  7856. return TG3_NUM_STATS;
  7857. default:
  7858. return -EOPNOTSUPP;
  7859. }
  7860. }
  7861. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7862. {
  7863. switch (stringset) {
  7864. case ETH_SS_STATS:
  7865. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7866. break;
  7867. case ETH_SS_TEST:
  7868. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7869. break;
  7870. default:
  7871. WARN_ON(1); /* we need a WARN() */
  7872. break;
  7873. }
  7874. }
  7875. static int tg3_phys_id(struct net_device *dev, u32 data)
  7876. {
  7877. struct tg3 *tp = netdev_priv(dev);
  7878. int i;
  7879. if (!netif_running(tp->dev))
  7880. return -EAGAIN;
  7881. if (data == 0)
  7882. data = UINT_MAX / 2;
  7883. for (i = 0; i < (data * 2); i++) {
  7884. if ((i % 2) == 0)
  7885. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7886. LED_CTRL_1000MBPS_ON |
  7887. LED_CTRL_100MBPS_ON |
  7888. LED_CTRL_10MBPS_ON |
  7889. LED_CTRL_TRAFFIC_OVERRIDE |
  7890. LED_CTRL_TRAFFIC_BLINK |
  7891. LED_CTRL_TRAFFIC_LED);
  7892. else
  7893. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7894. LED_CTRL_TRAFFIC_OVERRIDE);
  7895. if (msleep_interruptible(500))
  7896. break;
  7897. }
  7898. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7899. return 0;
  7900. }
  7901. static void tg3_get_ethtool_stats (struct net_device *dev,
  7902. struct ethtool_stats *estats, u64 *tmp_stats)
  7903. {
  7904. struct tg3 *tp = netdev_priv(dev);
  7905. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7906. }
  7907. #define NVRAM_TEST_SIZE 0x100
  7908. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7909. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7910. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7911. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7912. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7913. static int tg3_test_nvram(struct tg3 *tp)
  7914. {
  7915. u32 csum, magic;
  7916. __le32 *buf;
  7917. int i, j, k, err = 0, size;
  7918. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7919. return -EIO;
  7920. if (magic == TG3_EEPROM_MAGIC)
  7921. size = NVRAM_TEST_SIZE;
  7922. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7923. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7924. TG3_EEPROM_SB_FORMAT_1) {
  7925. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7926. case TG3_EEPROM_SB_REVISION_0:
  7927. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7928. break;
  7929. case TG3_EEPROM_SB_REVISION_2:
  7930. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7931. break;
  7932. case TG3_EEPROM_SB_REVISION_3:
  7933. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7934. break;
  7935. default:
  7936. return 0;
  7937. }
  7938. } else
  7939. return 0;
  7940. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7941. size = NVRAM_SELFBOOT_HW_SIZE;
  7942. else
  7943. return -EIO;
  7944. buf = kmalloc(size, GFP_KERNEL);
  7945. if (buf == NULL)
  7946. return -ENOMEM;
  7947. err = -EIO;
  7948. for (i = 0, j = 0; i < size; i += 4, j++) {
  7949. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  7950. break;
  7951. }
  7952. if (i < size)
  7953. goto out;
  7954. /* Selfboot format */
  7955. magic = swab32(le32_to_cpu(buf[0]));
  7956. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7957. TG3_EEPROM_MAGIC_FW) {
  7958. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7959. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7960. TG3_EEPROM_SB_REVISION_2) {
  7961. /* For rev 2, the csum doesn't include the MBA. */
  7962. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7963. csum8 += buf8[i];
  7964. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7965. csum8 += buf8[i];
  7966. } else {
  7967. for (i = 0; i < size; i++)
  7968. csum8 += buf8[i];
  7969. }
  7970. if (csum8 == 0) {
  7971. err = 0;
  7972. goto out;
  7973. }
  7974. err = -EIO;
  7975. goto out;
  7976. }
  7977. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7978. TG3_EEPROM_MAGIC_HW) {
  7979. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7980. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7981. u8 *buf8 = (u8 *) buf;
  7982. /* Separate the parity bits and the data bytes. */
  7983. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7984. if ((i == 0) || (i == 8)) {
  7985. int l;
  7986. u8 msk;
  7987. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7988. parity[k++] = buf8[i] & msk;
  7989. i++;
  7990. }
  7991. else if (i == 16) {
  7992. int l;
  7993. u8 msk;
  7994. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7995. parity[k++] = buf8[i] & msk;
  7996. i++;
  7997. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7998. parity[k++] = buf8[i] & msk;
  7999. i++;
  8000. }
  8001. data[j++] = buf8[i];
  8002. }
  8003. err = -EIO;
  8004. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8005. u8 hw8 = hweight8(data[i]);
  8006. if ((hw8 & 0x1) && parity[i])
  8007. goto out;
  8008. else if (!(hw8 & 0x1) && !parity[i])
  8009. goto out;
  8010. }
  8011. err = 0;
  8012. goto out;
  8013. }
  8014. /* Bootstrap checksum at offset 0x10 */
  8015. csum = calc_crc((unsigned char *) buf, 0x10);
  8016. if(csum != le32_to_cpu(buf[0x10/4]))
  8017. goto out;
  8018. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8019. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8020. if (csum != le32_to_cpu(buf[0xfc/4]))
  8021. goto out;
  8022. err = 0;
  8023. out:
  8024. kfree(buf);
  8025. return err;
  8026. }
  8027. #define TG3_SERDES_TIMEOUT_SEC 2
  8028. #define TG3_COPPER_TIMEOUT_SEC 6
  8029. static int tg3_test_link(struct tg3 *tp)
  8030. {
  8031. int i, max;
  8032. if (!netif_running(tp->dev))
  8033. return -ENODEV;
  8034. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8035. max = TG3_SERDES_TIMEOUT_SEC;
  8036. else
  8037. max = TG3_COPPER_TIMEOUT_SEC;
  8038. for (i = 0; i < max; i++) {
  8039. if (netif_carrier_ok(tp->dev))
  8040. return 0;
  8041. if (msleep_interruptible(1000))
  8042. break;
  8043. }
  8044. return -EIO;
  8045. }
  8046. /* Only test the commonly used registers */
  8047. static int tg3_test_registers(struct tg3 *tp)
  8048. {
  8049. int i, is_5705, is_5750;
  8050. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8051. static struct {
  8052. u16 offset;
  8053. u16 flags;
  8054. #define TG3_FL_5705 0x1
  8055. #define TG3_FL_NOT_5705 0x2
  8056. #define TG3_FL_NOT_5788 0x4
  8057. #define TG3_FL_NOT_5750 0x8
  8058. u32 read_mask;
  8059. u32 write_mask;
  8060. } reg_tbl[] = {
  8061. /* MAC Control Registers */
  8062. { MAC_MODE, TG3_FL_NOT_5705,
  8063. 0x00000000, 0x00ef6f8c },
  8064. { MAC_MODE, TG3_FL_5705,
  8065. 0x00000000, 0x01ef6b8c },
  8066. { MAC_STATUS, TG3_FL_NOT_5705,
  8067. 0x03800107, 0x00000000 },
  8068. { MAC_STATUS, TG3_FL_5705,
  8069. 0x03800100, 0x00000000 },
  8070. { MAC_ADDR_0_HIGH, 0x0000,
  8071. 0x00000000, 0x0000ffff },
  8072. { MAC_ADDR_0_LOW, 0x0000,
  8073. 0x00000000, 0xffffffff },
  8074. { MAC_RX_MTU_SIZE, 0x0000,
  8075. 0x00000000, 0x0000ffff },
  8076. { MAC_TX_MODE, 0x0000,
  8077. 0x00000000, 0x00000070 },
  8078. { MAC_TX_LENGTHS, 0x0000,
  8079. 0x00000000, 0x00003fff },
  8080. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8081. 0x00000000, 0x000007fc },
  8082. { MAC_RX_MODE, TG3_FL_5705,
  8083. 0x00000000, 0x000007dc },
  8084. { MAC_HASH_REG_0, 0x0000,
  8085. 0x00000000, 0xffffffff },
  8086. { MAC_HASH_REG_1, 0x0000,
  8087. 0x00000000, 0xffffffff },
  8088. { MAC_HASH_REG_2, 0x0000,
  8089. 0x00000000, 0xffffffff },
  8090. { MAC_HASH_REG_3, 0x0000,
  8091. 0x00000000, 0xffffffff },
  8092. /* Receive Data and Receive BD Initiator Control Registers. */
  8093. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8094. 0x00000000, 0xffffffff },
  8095. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8096. 0x00000000, 0xffffffff },
  8097. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8098. 0x00000000, 0x00000003 },
  8099. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8100. 0x00000000, 0xffffffff },
  8101. { RCVDBDI_STD_BD+0, 0x0000,
  8102. 0x00000000, 0xffffffff },
  8103. { RCVDBDI_STD_BD+4, 0x0000,
  8104. 0x00000000, 0xffffffff },
  8105. { RCVDBDI_STD_BD+8, 0x0000,
  8106. 0x00000000, 0xffff0002 },
  8107. { RCVDBDI_STD_BD+0xc, 0x0000,
  8108. 0x00000000, 0xffffffff },
  8109. /* Receive BD Initiator Control Registers. */
  8110. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8111. 0x00000000, 0xffffffff },
  8112. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8113. 0x00000000, 0x000003ff },
  8114. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8115. 0x00000000, 0xffffffff },
  8116. /* Host Coalescing Control Registers. */
  8117. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8118. 0x00000000, 0x00000004 },
  8119. { HOSTCC_MODE, TG3_FL_5705,
  8120. 0x00000000, 0x000000f6 },
  8121. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8122. 0x00000000, 0xffffffff },
  8123. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8124. 0x00000000, 0x000003ff },
  8125. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8126. 0x00000000, 0xffffffff },
  8127. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8128. 0x00000000, 0x000003ff },
  8129. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8130. 0x00000000, 0xffffffff },
  8131. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8132. 0x00000000, 0x000000ff },
  8133. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8134. 0x00000000, 0xffffffff },
  8135. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8136. 0x00000000, 0x000000ff },
  8137. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8138. 0x00000000, 0xffffffff },
  8139. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8140. 0x00000000, 0xffffffff },
  8141. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8142. 0x00000000, 0xffffffff },
  8143. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8144. 0x00000000, 0x000000ff },
  8145. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8146. 0x00000000, 0xffffffff },
  8147. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8148. 0x00000000, 0x000000ff },
  8149. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8150. 0x00000000, 0xffffffff },
  8151. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8152. 0x00000000, 0xffffffff },
  8153. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8154. 0x00000000, 0xffffffff },
  8155. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8156. 0x00000000, 0xffffffff },
  8157. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8158. 0x00000000, 0xffffffff },
  8159. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8160. 0xffffffff, 0x00000000 },
  8161. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8162. 0xffffffff, 0x00000000 },
  8163. /* Buffer Manager Control Registers. */
  8164. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8165. 0x00000000, 0x007fff80 },
  8166. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8167. 0x00000000, 0x007fffff },
  8168. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8169. 0x00000000, 0x0000003f },
  8170. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8171. 0x00000000, 0x000001ff },
  8172. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8173. 0x00000000, 0x000001ff },
  8174. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8175. 0xffffffff, 0x00000000 },
  8176. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8177. 0xffffffff, 0x00000000 },
  8178. /* Mailbox Registers */
  8179. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8180. 0x00000000, 0x000001ff },
  8181. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8182. 0x00000000, 0x000001ff },
  8183. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8184. 0x00000000, 0x000007ff },
  8185. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8186. 0x00000000, 0x000001ff },
  8187. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8188. };
  8189. is_5705 = is_5750 = 0;
  8190. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8191. is_5705 = 1;
  8192. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8193. is_5750 = 1;
  8194. }
  8195. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8196. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8197. continue;
  8198. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8199. continue;
  8200. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8201. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8202. continue;
  8203. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8204. continue;
  8205. offset = (u32) reg_tbl[i].offset;
  8206. read_mask = reg_tbl[i].read_mask;
  8207. write_mask = reg_tbl[i].write_mask;
  8208. /* Save the original register content */
  8209. save_val = tr32(offset);
  8210. /* Determine the read-only value. */
  8211. read_val = save_val & read_mask;
  8212. /* Write zero to the register, then make sure the read-only bits
  8213. * are not changed and the read/write bits are all zeros.
  8214. */
  8215. tw32(offset, 0);
  8216. val = tr32(offset);
  8217. /* Test the read-only and read/write bits. */
  8218. if (((val & read_mask) != read_val) || (val & write_mask))
  8219. goto out;
  8220. /* Write ones to all the bits defined by RdMask and WrMask, then
  8221. * make sure the read-only bits are not changed and the
  8222. * read/write bits are all ones.
  8223. */
  8224. tw32(offset, read_mask | write_mask);
  8225. val = tr32(offset);
  8226. /* Test the read-only bits. */
  8227. if ((val & read_mask) != read_val)
  8228. goto out;
  8229. /* Test the read/write bits. */
  8230. if ((val & write_mask) != write_mask)
  8231. goto out;
  8232. tw32(offset, save_val);
  8233. }
  8234. return 0;
  8235. out:
  8236. if (netif_msg_hw(tp))
  8237. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8238. offset);
  8239. tw32(offset, save_val);
  8240. return -EIO;
  8241. }
  8242. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8243. {
  8244. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8245. int i;
  8246. u32 j;
  8247. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8248. for (j = 0; j < len; j += 4) {
  8249. u32 val;
  8250. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8251. tg3_read_mem(tp, offset + j, &val);
  8252. if (val != test_pattern[i])
  8253. return -EIO;
  8254. }
  8255. }
  8256. return 0;
  8257. }
  8258. static int tg3_test_memory(struct tg3 *tp)
  8259. {
  8260. static struct mem_entry {
  8261. u32 offset;
  8262. u32 len;
  8263. } mem_tbl_570x[] = {
  8264. { 0x00000000, 0x00b50},
  8265. { 0x00002000, 0x1c000},
  8266. { 0xffffffff, 0x00000}
  8267. }, mem_tbl_5705[] = {
  8268. { 0x00000100, 0x0000c},
  8269. { 0x00000200, 0x00008},
  8270. { 0x00004000, 0x00800},
  8271. { 0x00006000, 0x01000},
  8272. { 0x00008000, 0x02000},
  8273. { 0x00010000, 0x0e000},
  8274. { 0xffffffff, 0x00000}
  8275. }, mem_tbl_5755[] = {
  8276. { 0x00000200, 0x00008},
  8277. { 0x00004000, 0x00800},
  8278. { 0x00006000, 0x00800},
  8279. { 0x00008000, 0x02000},
  8280. { 0x00010000, 0x0c000},
  8281. { 0xffffffff, 0x00000}
  8282. }, mem_tbl_5906[] = {
  8283. { 0x00000200, 0x00008},
  8284. { 0x00004000, 0x00400},
  8285. { 0x00006000, 0x00400},
  8286. { 0x00008000, 0x01000},
  8287. { 0x00010000, 0x01000},
  8288. { 0xffffffff, 0x00000}
  8289. };
  8290. struct mem_entry *mem_tbl;
  8291. int err = 0;
  8292. int i;
  8293. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8296. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8297. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8298. mem_tbl = mem_tbl_5755;
  8299. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8300. mem_tbl = mem_tbl_5906;
  8301. else
  8302. mem_tbl = mem_tbl_5705;
  8303. } else
  8304. mem_tbl = mem_tbl_570x;
  8305. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8306. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8307. mem_tbl[i].len)) != 0)
  8308. break;
  8309. }
  8310. return err;
  8311. }
  8312. #define TG3_MAC_LOOPBACK 0
  8313. #define TG3_PHY_LOOPBACK 1
  8314. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8315. {
  8316. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8317. u32 desc_idx;
  8318. struct sk_buff *skb, *rx_skb;
  8319. u8 *tx_data;
  8320. dma_addr_t map;
  8321. int num_pkts, tx_len, rx_len, i, err;
  8322. struct tg3_rx_buffer_desc *desc;
  8323. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8324. /* HW errata - mac loopback fails in some cases on 5780.
  8325. * Normal traffic and PHY loopback are not affected by
  8326. * errata.
  8327. */
  8328. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8329. return 0;
  8330. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8331. MAC_MODE_PORT_INT_LPBACK;
  8332. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8333. mac_mode |= MAC_MODE_LINK_POLARITY;
  8334. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8335. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8336. else
  8337. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8338. tw32(MAC_MODE, mac_mode);
  8339. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8340. u32 val;
  8341. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8342. u32 phytest;
  8343. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8344. u32 phy;
  8345. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8346. phytest | MII_TG3_EPHY_SHADOW_EN);
  8347. if (!tg3_readphy(tp, 0x1b, &phy))
  8348. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8349. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8350. }
  8351. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8352. } else
  8353. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8354. tg3_phy_toggle_automdix(tp, 0);
  8355. tg3_writephy(tp, MII_BMCR, val);
  8356. udelay(40);
  8357. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8358. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8359. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8360. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8361. } else
  8362. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8363. /* reset to prevent losing 1st rx packet intermittently */
  8364. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8365. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8366. udelay(10);
  8367. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8368. }
  8369. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8370. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8371. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8372. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8373. mac_mode |= MAC_MODE_LINK_POLARITY;
  8374. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8375. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8376. }
  8377. tw32(MAC_MODE, mac_mode);
  8378. }
  8379. else
  8380. return -EINVAL;
  8381. err = -EIO;
  8382. tx_len = 1514;
  8383. skb = netdev_alloc_skb(tp->dev, tx_len);
  8384. if (!skb)
  8385. return -ENOMEM;
  8386. tx_data = skb_put(skb, tx_len);
  8387. memcpy(tx_data, tp->dev->dev_addr, 6);
  8388. memset(tx_data + 6, 0x0, 8);
  8389. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8390. for (i = 14; i < tx_len; i++)
  8391. tx_data[i] = (u8) (i & 0xff);
  8392. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8393. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8394. HOSTCC_MODE_NOW);
  8395. udelay(10);
  8396. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8397. num_pkts = 0;
  8398. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8399. tp->tx_prod++;
  8400. num_pkts++;
  8401. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8402. tp->tx_prod);
  8403. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8404. udelay(10);
  8405. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8406. for (i = 0; i < 25; i++) {
  8407. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8408. HOSTCC_MODE_NOW);
  8409. udelay(10);
  8410. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8411. rx_idx = tp->hw_status->idx[0].rx_producer;
  8412. if ((tx_idx == tp->tx_prod) &&
  8413. (rx_idx == (rx_start_idx + num_pkts)))
  8414. break;
  8415. }
  8416. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8417. dev_kfree_skb(skb);
  8418. if (tx_idx != tp->tx_prod)
  8419. goto out;
  8420. if (rx_idx != rx_start_idx + num_pkts)
  8421. goto out;
  8422. desc = &tp->rx_rcb[rx_start_idx];
  8423. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8424. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8425. if (opaque_key != RXD_OPAQUE_RING_STD)
  8426. goto out;
  8427. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8428. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8429. goto out;
  8430. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8431. if (rx_len != tx_len)
  8432. goto out;
  8433. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8434. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8435. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8436. for (i = 14; i < tx_len; i++) {
  8437. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8438. goto out;
  8439. }
  8440. err = 0;
  8441. /* tg3_free_rings will unmap and free the rx_skb */
  8442. out:
  8443. return err;
  8444. }
  8445. #define TG3_MAC_LOOPBACK_FAILED 1
  8446. #define TG3_PHY_LOOPBACK_FAILED 2
  8447. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8448. TG3_PHY_LOOPBACK_FAILED)
  8449. static int tg3_test_loopback(struct tg3 *tp)
  8450. {
  8451. int err = 0;
  8452. u32 cpmuctrl = 0;
  8453. if (!netif_running(tp->dev))
  8454. return TG3_LOOPBACK_FAILED;
  8455. err = tg3_reset_hw(tp, 1);
  8456. if (err)
  8457. return TG3_LOOPBACK_FAILED;
  8458. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8459. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  8460. int i;
  8461. u32 status;
  8462. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8463. /* Wait for up to 40 microseconds to acquire lock. */
  8464. for (i = 0; i < 4; i++) {
  8465. status = tr32(TG3_CPMU_MUTEX_GNT);
  8466. if (status == CPMU_MUTEX_GNT_DRIVER)
  8467. break;
  8468. udelay(10);
  8469. }
  8470. if (status != CPMU_MUTEX_GNT_DRIVER)
  8471. return TG3_LOOPBACK_FAILED;
  8472. /* Turn off link-based power management. */
  8473. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8474. tw32(TG3_CPMU_CTRL,
  8475. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8476. CPMU_CTRL_LINK_AWARE_MODE));
  8477. }
  8478. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8479. err |= TG3_MAC_LOOPBACK_FAILED;
  8480. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8481. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  8482. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8483. /* Release the mutex */
  8484. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8485. }
  8486. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8487. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8488. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8489. err |= TG3_PHY_LOOPBACK_FAILED;
  8490. }
  8491. return err;
  8492. }
  8493. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8494. u64 *data)
  8495. {
  8496. struct tg3 *tp = netdev_priv(dev);
  8497. if (tp->link_config.phy_is_low_power)
  8498. tg3_set_power_state(tp, PCI_D0);
  8499. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8500. if (tg3_test_nvram(tp) != 0) {
  8501. etest->flags |= ETH_TEST_FL_FAILED;
  8502. data[0] = 1;
  8503. }
  8504. if (tg3_test_link(tp) != 0) {
  8505. etest->flags |= ETH_TEST_FL_FAILED;
  8506. data[1] = 1;
  8507. }
  8508. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8509. int err, err2 = 0, irq_sync = 0;
  8510. if (netif_running(dev)) {
  8511. tg3_phy_stop(tp);
  8512. tg3_netif_stop(tp);
  8513. irq_sync = 1;
  8514. }
  8515. tg3_full_lock(tp, irq_sync);
  8516. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8517. err = tg3_nvram_lock(tp);
  8518. tg3_halt_cpu(tp, RX_CPU_BASE);
  8519. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8520. tg3_halt_cpu(tp, TX_CPU_BASE);
  8521. if (!err)
  8522. tg3_nvram_unlock(tp);
  8523. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8524. tg3_phy_reset(tp);
  8525. if (tg3_test_registers(tp) != 0) {
  8526. etest->flags |= ETH_TEST_FL_FAILED;
  8527. data[2] = 1;
  8528. }
  8529. if (tg3_test_memory(tp) != 0) {
  8530. etest->flags |= ETH_TEST_FL_FAILED;
  8531. data[3] = 1;
  8532. }
  8533. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8534. etest->flags |= ETH_TEST_FL_FAILED;
  8535. tg3_full_unlock(tp);
  8536. if (tg3_test_interrupt(tp) != 0) {
  8537. etest->flags |= ETH_TEST_FL_FAILED;
  8538. data[5] = 1;
  8539. }
  8540. tg3_full_lock(tp, 0);
  8541. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8542. if (netif_running(dev)) {
  8543. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8544. err2 = tg3_restart_hw(tp, 1);
  8545. if (!err2)
  8546. tg3_netif_start(tp);
  8547. }
  8548. tg3_full_unlock(tp);
  8549. if (irq_sync && !err2)
  8550. tg3_phy_start(tp);
  8551. }
  8552. if (tp->link_config.phy_is_low_power)
  8553. tg3_set_power_state(tp, PCI_D3hot);
  8554. }
  8555. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8556. {
  8557. struct mii_ioctl_data *data = if_mii(ifr);
  8558. struct tg3 *tp = netdev_priv(dev);
  8559. int err;
  8560. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8561. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8562. return -EAGAIN;
  8563. return phy_mii_ioctl(tp->mdio_bus.phy_map[PHY_ADDR], data, cmd);
  8564. }
  8565. switch(cmd) {
  8566. case SIOCGMIIPHY:
  8567. data->phy_id = PHY_ADDR;
  8568. /* fallthru */
  8569. case SIOCGMIIREG: {
  8570. u32 mii_regval;
  8571. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8572. break; /* We have no PHY */
  8573. if (tp->link_config.phy_is_low_power)
  8574. return -EAGAIN;
  8575. spin_lock_bh(&tp->lock);
  8576. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8577. spin_unlock_bh(&tp->lock);
  8578. data->val_out = mii_regval;
  8579. return err;
  8580. }
  8581. case SIOCSMIIREG:
  8582. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8583. break; /* We have no PHY */
  8584. if (!capable(CAP_NET_ADMIN))
  8585. return -EPERM;
  8586. if (tp->link_config.phy_is_low_power)
  8587. return -EAGAIN;
  8588. spin_lock_bh(&tp->lock);
  8589. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8590. spin_unlock_bh(&tp->lock);
  8591. return err;
  8592. default:
  8593. /* do nothing */
  8594. break;
  8595. }
  8596. return -EOPNOTSUPP;
  8597. }
  8598. #if TG3_VLAN_TAG_USED
  8599. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8600. {
  8601. struct tg3 *tp = netdev_priv(dev);
  8602. if (netif_running(dev))
  8603. tg3_netif_stop(tp);
  8604. tg3_full_lock(tp, 0);
  8605. tp->vlgrp = grp;
  8606. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8607. __tg3_set_rx_mode(dev);
  8608. if (netif_running(dev))
  8609. tg3_netif_start(tp);
  8610. tg3_full_unlock(tp);
  8611. }
  8612. #endif
  8613. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8614. {
  8615. struct tg3 *tp = netdev_priv(dev);
  8616. memcpy(ec, &tp->coal, sizeof(*ec));
  8617. return 0;
  8618. }
  8619. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8620. {
  8621. struct tg3 *tp = netdev_priv(dev);
  8622. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8623. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8624. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8625. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8626. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8627. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8628. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8629. }
  8630. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8631. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8632. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8633. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8634. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8635. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8636. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8637. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8638. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8639. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8640. return -EINVAL;
  8641. /* No rx interrupts will be generated if both are zero */
  8642. if ((ec->rx_coalesce_usecs == 0) &&
  8643. (ec->rx_max_coalesced_frames == 0))
  8644. return -EINVAL;
  8645. /* No tx interrupts will be generated if both are zero */
  8646. if ((ec->tx_coalesce_usecs == 0) &&
  8647. (ec->tx_max_coalesced_frames == 0))
  8648. return -EINVAL;
  8649. /* Only copy relevant parameters, ignore all others. */
  8650. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8651. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8652. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8653. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8654. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8655. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8656. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8657. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8658. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8659. if (netif_running(dev)) {
  8660. tg3_full_lock(tp, 0);
  8661. __tg3_set_coalesce(tp, &tp->coal);
  8662. tg3_full_unlock(tp);
  8663. }
  8664. return 0;
  8665. }
  8666. static const struct ethtool_ops tg3_ethtool_ops = {
  8667. .get_settings = tg3_get_settings,
  8668. .set_settings = tg3_set_settings,
  8669. .get_drvinfo = tg3_get_drvinfo,
  8670. .get_regs_len = tg3_get_regs_len,
  8671. .get_regs = tg3_get_regs,
  8672. .get_wol = tg3_get_wol,
  8673. .set_wol = tg3_set_wol,
  8674. .get_msglevel = tg3_get_msglevel,
  8675. .set_msglevel = tg3_set_msglevel,
  8676. .nway_reset = tg3_nway_reset,
  8677. .get_link = ethtool_op_get_link,
  8678. .get_eeprom_len = tg3_get_eeprom_len,
  8679. .get_eeprom = tg3_get_eeprom,
  8680. .set_eeprom = tg3_set_eeprom,
  8681. .get_ringparam = tg3_get_ringparam,
  8682. .set_ringparam = tg3_set_ringparam,
  8683. .get_pauseparam = tg3_get_pauseparam,
  8684. .set_pauseparam = tg3_set_pauseparam,
  8685. .get_rx_csum = tg3_get_rx_csum,
  8686. .set_rx_csum = tg3_set_rx_csum,
  8687. .set_tx_csum = tg3_set_tx_csum,
  8688. .set_sg = ethtool_op_set_sg,
  8689. .set_tso = tg3_set_tso,
  8690. .self_test = tg3_self_test,
  8691. .get_strings = tg3_get_strings,
  8692. .phys_id = tg3_phys_id,
  8693. .get_ethtool_stats = tg3_get_ethtool_stats,
  8694. .get_coalesce = tg3_get_coalesce,
  8695. .set_coalesce = tg3_set_coalesce,
  8696. .get_sset_count = tg3_get_sset_count,
  8697. };
  8698. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8699. {
  8700. u32 cursize, val, magic;
  8701. tp->nvram_size = EEPROM_CHIP_SIZE;
  8702. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8703. return;
  8704. if ((magic != TG3_EEPROM_MAGIC) &&
  8705. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8706. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8707. return;
  8708. /*
  8709. * Size the chip by reading offsets at increasing powers of two.
  8710. * When we encounter our validation signature, we know the addressing
  8711. * has wrapped around, and thus have our chip size.
  8712. */
  8713. cursize = 0x10;
  8714. while (cursize < tp->nvram_size) {
  8715. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8716. return;
  8717. if (val == magic)
  8718. break;
  8719. cursize <<= 1;
  8720. }
  8721. tp->nvram_size = cursize;
  8722. }
  8723. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8724. {
  8725. u32 val;
  8726. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8727. return;
  8728. /* Selfboot format */
  8729. if (val != TG3_EEPROM_MAGIC) {
  8730. tg3_get_eeprom_size(tp);
  8731. return;
  8732. }
  8733. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8734. if (val != 0) {
  8735. tp->nvram_size = (val >> 16) * 1024;
  8736. return;
  8737. }
  8738. }
  8739. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8740. }
  8741. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8742. {
  8743. u32 nvcfg1;
  8744. nvcfg1 = tr32(NVRAM_CFG1);
  8745. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8746. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8747. }
  8748. else {
  8749. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8750. tw32(NVRAM_CFG1, nvcfg1);
  8751. }
  8752. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8753. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8754. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8755. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8756. tp->nvram_jedecnum = JEDEC_ATMEL;
  8757. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8758. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8759. break;
  8760. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8761. tp->nvram_jedecnum = JEDEC_ATMEL;
  8762. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8763. break;
  8764. case FLASH_VENDOR_ATMEL_EEPROM:
  8765. tp->nvram_jedecnum = JEDEC_ATMEL;
  8766. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8767. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8768. break;
  8769. case FLASH_VENDOR_ST:
  8770. tp->nvram_jedecnum = JEDEC_ST;
  8771. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8772. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8773. break;
  8774. case FLASH_VENDOR_SAIFUN:
  8775. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8776. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8777. break;
  8778. case FLASH_VENDOR_SST_SMALL:
  8779. case FLASH_VENDOR_SST_LARGE:
  8780. tp->nvram_jedecnum = JEDEC_SST;
  8781. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8782. break;
  8783. }
  8784. }
  8785. else {
  8786. tp->nvram_jedecnum = JEDEC_ATMEL;
  8787. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8788. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8789. }
  8790. }
  8791. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8792. {
  8793. u32 nvcfg1;
  8794. nvcfg1 = tr32(NVRAM_CFG1);
  8795. /* NVRAM protection for TPM */
  8796. if (nvcfg1 & (1 << 27))
  8797. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8798. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8799. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8800. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8801. tp->nvram_jedecnum = JEDEC_ATMEL;
  8802. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8803. break;
  8804. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8805. tp->nvram_jedecnum = JEDEC_ATMEL;
  8806. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8807. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8808. break;
  8809. case FLASH_5752VENDOR_ST_M45PE10:
  8810. case FLASH_5752VENDOR_ST_M45PE20:
  8811. case FLASH_5752VENDOR_ST_M45PE40:
  8812. tp->nvram_jedecnum = JEDEC_ST;
  8813. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8814. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8815. break;
  8816. }
  8817. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8818. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8819. case FLASH_5752PAGE_SIZE_256:
  8820. tp->nvram_pagesize = 256;
  8821. break;
  8822. case FLASH_5752PAGE_SIZE_512:
  8823. tp->nvram_pagesize = 512;
  8824. break;
  8825. case FLASH_5752PAGE_SIZE_1K:
  8826. tp->nvram_pagesize = 1024;
  8827. break;
  8828. case FLASH_5752PAGE_SIZE_2K:
  8829. tp->nvram_pagesize = 2048;
  8830. break;
  8831. case FLASH_5752PAGE_SIZE_4K:
  8832. tp->nvram_pagesize = 4096;
  8833. break;
  8834. case FLASH_5752PAGE_SIZE_264:
  8835. tp->nvram_pagesize = 264;
  8836. break;
  8837. }
  8838. }
  8839. else {
  8840. /* For eeprom, set pagesize to maximum eeprom size */
  8841. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8842. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8843. tw32(NVRAM_CFG1, nvcfg1);
  8844. }
  8845. }
  8846. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8847. {
  8848. u32 nvcfg1, protect = 0;
  8849. nvcfg1 = tr32(NVRAM_CFG1);
  8850. /* NVRAM protection for TPM */
  8851. if (nvcfg1 & (1 << 27)) {
  8852. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8853. protect = 1;
  8854. }
  8855. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8856. switch (nvcfg1) {
  8857. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8858. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8859. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8860. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8861. tp->nvram_jedecnum = JEDEC_ATMEL;
  8862. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8863. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8864. tp->nvram_pagesize = 264;
  8865. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8866. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8867. tp->nvram_size = (protect ? 0x3e200 :
  8868. TG3_NVRAM_SIZE_512KB);
  8869. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8870. tp->nvram_size = (protect ? 0x1f200 :
  8871. TG3_NVRAM_SIZE_256KB);
  8872. else
  8873. tp->nvram_size = (protect ? 0x1f200 :
  8874. TG3_NVRAM_SIZE_128KB);
  8875. break;
  8876. case FLASH_5752VENDOR_ST_M45PE10:
  8877. case FLASH_5752VENDOR_ST_M45PE20:
  8878. case FLASH_5752VENDOR_ST_M45PE40:
  8879. tp->nvram_jedecnum = JEDEC_ST;
  8880. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8881. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8882. tp->nvram_pagesize = 256;
  8883. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8884. tp->nvram_size = (protect ?
  8885. TG3_NVRAM_SIZE_64KB :
  8886. TG3_NVRAM_SIZE_128KB);
  8887. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8888. tp->nvram_size = (protect ?
  8889. TG3_NVRAM_SIZE_64KB :
  8890. TG3_NVRAM_SIZE_256KB);
  8891. else
  8892. tp->nvram_size = (protect ?
  8893. TG3_NVRAM_SIZE_128KB :
  8894. TG3_NVRAM_SIZE_512KB);
  8895. break;
  8896. }
  8897. }
  8898. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8899. {
  8900. u32 nvcfg1;
  8901. nvcfg1 = tr32(NVRAM_CFG1);
  8902. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8903. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8904. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8905. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8906. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8907. tp->nvram_jedecnum = JEDEC_ATMEL;
  8908. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8909. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8910. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8911. tw32(NVRAM_CFG1, nvcfg1);
  8912. break;
  8913. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8914. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8915. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8916. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8917. tp->nvram_jedecnum = JEDEC_ATMEL;
  8918. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8919. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8920. tp->nvram_pagesize = 264;
  8921. break;
  8922. case FLASH_5752VENDOR_ST_M45PE10:
  8923. case FLASH_5752VENDOR_ST_M45PE20:
  8924. case FLASH_5752VENDOR_ST_M45PE40:
  8925. tp->nvram_jedecnum = JEDEC_ST;
  8926. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8927. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8928. tp->nvram_pagesize = 256;
  8929. break;
  8930. }
  8931. }
  8932. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8933. {
  8934. u32 nvcfg1, protect = 0;
  8935. nvcfg1 = tr32(NVRAM_CFG1);
  8936. /* NVRAM protection for TPM */
  8937. if (nvcfg1 & (1 << 27)) {
  8938. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8939. protect = 1;
  8940. }
  8941. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8942. switch (nvcfg1) {
  8943. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8944. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8945. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8946. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8947. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8948. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8949. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8950. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8951. tp->nvram_jedecnum = JEDEC_ATMEL;
  8952. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8953. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8954. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8955. tp->nvram_pagesize = 256;
  8956. break;
  8957. case FLASH_5761VENDOR_ST_A_M45PE20:
  8958. case FLASH_5761VENDOR_ST_A_M45PE40:
  8959. case FLASH_5761VENDOR_ST_A_M45PE80:
  8960. case FLASH_5761VENDOR_ST_A_M45PE16:
  8961. case FLASH_5761VENDOR_ST_M_M45PE20:
  8962. case FLASH_5761VENDOR_ST_M_M45PE40:
  8963. case FLASH_5761VENDOR_ST_M_M45PE80:
  8964. case FLASH_5761VENDOR_ST_M_M45PE16:
  8965. tp->nvram_jedecnum = JEDEC_ST;
  8966. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8967. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8968. tp->nvram_pagesize = 256;
  8969. break;
  8970. }
  8971. if (protect) {
  8972. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8973. } else {
  8974. switch (nvcfg1) {
  8975. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8976. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8977. case FLASH_5761VENDOR_ST_A_M45PE16:
  8978. case FLASH_5761VENDOR_ST_M_M45PE16:
  8979. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  8980. break;
  8981. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8982. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8983. case FLASH_5761VENDOR_ST_A_M45PE80:
  8984. case FLASH_5761VENDOR_ST_M_M45PE80:
  8985. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  8986. break;
  8987. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8988. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8989. case FLASH_5761VENDOR_ST_A_M45PE40:
  8990. case FLASH_5761VENDOR_ST_M_M45PE40:
  8991. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8992. break;
  8993. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8994. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8995. case FLASH_5761VENDOR_ST_A_M45PE20:
  8996. case FLASH_5761VENDOR_ST_M_M45PE20:
  8997. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8998. break;
  8999. }
  9000. }
  9001. }
  9002. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9003. {
  9004. tp->nvram_jedecnum = JEDEC_ATMEL;
  9005. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9006. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9007. }
  9008. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9009. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9010. {
  9011. tw32_f(GRC_EEPROM_ADDR,
  9012. (EEPROM_ADDR_FSM_RESET |
  9013. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9014. EEPROM_ADDR_CLKPERD_SHIFT)));
  9015. msleep(1);
  9016. /* Enable seeprom accesses. */
  9017. tw32_f(GRC_LOCAL_CTRL,
  9018. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9019. udelay(100);
  9020. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9021. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9022. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9023. if (tg3_nvram_lock(tp)) {
  9024. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9025. "tg3_nvram_init failed.\n", tp->dev->name);
  9026. return;
  9027. }
  9028. tg3_enable_nvram_access(tp);
  9029. tp->nvram_size = 0;
  9030. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9031. tg3_get_5752_nvram_info(tp);
  9032. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9033. tg3_get_5755_nvram_info(tp);
  9034. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  9036. tg3_get_5787_nvram_info(tp);
  9037. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9038. tg3_get_5761_nvram_info(tp);
  9039. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9040. tg3_get_5906_nvram_info(tp);
  9041. else
  9042. tg3_get_nvram_info(tp);
  9043. if (tp->nvram_size == 0)
  9044. tg3_get_nvram_size(tp);
  9045. tg3_disable_nvram_access(tp);
  9046. tg3_nvram_unlock(tp);
  9047. } else {
  9048. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9049. tg3_get_eeprom_size(tp);
  9050. }
  9051. }
  9052. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9053. u32 offset, u32 *val)
  9054. {
  9055. u32 tmp;
  9056. int i;
  9057. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9058. (offset % 4) != 0)
  9059. return -EINVAL;
  9060. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9061. EEPROM_ADDR_DEVID_MASK |
  9062. EEPROM_ADDR_READ);
  9063. tw32(GRC_EEPROM_ADDR,
  9064. tmp |
  9065. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9066. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9067. EEPROM_ADDR_ADDR_MASK) |
  9068. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9069. for (i = 0; i < 1000; i++) {
  9070. tmp = tr32(GRC_EEPROM_ADDR);
  9071. if (tmp & EEPROM_ADDR_COMPLETE)
  9072. break;
  9073. msleep(1);
  9074. }
  9075. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9076. return -EBUSY;
  9077. *val = tr32(GRC_EEPROM_DATA);
  9078. return 0;
  9079. }
  9080. #define NVRAM_CMD_TIMEOUT 10000
  9081. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9082. {
  9083. int i;
  9084. tw32(NVRAM_CMD, nvram_cmd);
  9085. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9086. udelay(10);
  9087. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9088. udelay(10);
  9089. break;
  9090. }
  9091. }
  9092. if (i == NVRAM_CMD_TIMEOUT) {
  9093. return -EBUSY;
  9094. }
  9095. return 0;
  9096. }
  9097. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9098. {
  9099. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9100. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9101. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9102. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9103. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9104. addr = ((addr / tp->nvram_pagesize) <<
  9105. ATMEL_AT45DB0X1B_PAGE_POS) +
  9106. (addr % tp->nvram_pagesize);
  9107. return addr;
  9108. }
  9109. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9110. {
  9111. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9112. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9113. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9114. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9115. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9116. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9117. tp->nvram_pagesize) +
  9118. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9119. return addr;
  9120. }
  9121. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9122. {
  9123. int ret;
  9124. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9125. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9126. offset = tg3_nvram_phys_addr(tp, offset);
  9127. if (offset > NVRAM_ADDR_MSK)
  9128. return -EINVAL;
  9129. ret = tg3_nvram_lock(tp);
  9130. if (ret)
  9131. return ret;
  9132. tg3_enable_nvram_access(tp);
  9133. tw32(NVRAM_ADDR, offset);
  9134. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9135. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9136. if (ret == 0)
  9137. *val = swab32(tr32(NVRAM_RDDATA));
  9138. tg3_disable_nvram_access(tp);
  9139. tg3_nvram_unlock(tp);
  9140. return ret;
  9141. }
  9142. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9143. {
  9144. u32 v;
  9145. int res = tg3_nvram_read(tp, offset, &v);
  9146. if (!res)
  9147. *val = cpu_to_le32(v);
  9148. return res;
  9149. }
  9150. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9151. {
  9152. int err;
  9153. u32 tmp;
  9154. err = tg3_nvram_read(tp, offset, &tmp);
  9155. *val = swab32(tmp);
  9156. return err;
  9157. }
  9158. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9159. u32 offset, u32 len, u8 *buf)
  9160. {
  9161. int i, j, rc = 0;
  9162. u32 val;
  9163. for (i = 0; i < len; i += 4) {
  9164. u32 addr;
  9165. __le32 data;
  9166. addr = offset + i;
  9167. memcpy(&data, buf + i, 4);
  9168. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9169. val = tr32(GRC_EEPROM_ADDR);
  9170. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9171. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9172. EEPROM_ADDR_READ);
  9173. tw32(GRC_EEPROM_ADDR, val |
  9174. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9175. (addr & EEPROM_ADDR_ADDR_MASK) |
  9176. EEPROM_ADDR_START |
  9177. EEPROM_ADDR_WRITE);
  9178. for (j = 0; j < 1000; j++) {
  9179. val = tr32(GRC_EEPROM_ADDR);
  9180. if (val & EEPROM_ADDR_COMPLETE)
  9181. break;
  9182. msleep(1);
  9183. }
  9184. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9185. rc = -EBUSY;
  9186. break;
  9187. }
  9188. }
  9189. return rc;
  9190. }
  9191. /* offset and length are dword aligned */
  9192. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9193. u8 *buf)
  9194. {
  9195. int ret = 0;
  9196. u32 pagesize = tp->nvram_pagesize;
  9197. u32 pagemask = pagesize - 1;
  9198. u32 nvram_cmd;
  9199. u8 *tmp;
  9200. tmp = kmalloc(pagesize, GFP_KERNEL);
  9201. if (tmp == NULL)
  9202. return -ENOMEM;
  9203. while (len) {
  9204. int j;
  9205. u32 phy_addr, page_off, size;
  9206. phy_addr = offset & ~pagemask;
  9207. for (j = 0; j < pagesize; j += 4) {
  9208. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9209. (__le32 *) (tmp + j))))
  9210. break;
  9211. }
  9212. if (ret)
  9213. break;
  9214. page_off = offset & pagemask;
  9215. size = pagesize;
  9216. if (len < size)
  9217. size = len;
  9218. len -= size;
  9219. memcpy(tmp + page_off, buf, size);
  9220. offset = offset + (pagesize - page_off);
  9221. tg3_enable_nvram_access(tp);
  9222. /*
  9223. * Before we can erase the flash page, we need
  9224. * to issue a special "write enable" command.
  9225. */
  9226. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9227. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9228. break;
  9229. /* Erase the target page */
  9230. tw32(NVRAM_ADDR, phy_addr);
  9231. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9232. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9233. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9234. break;
  9235. /* Issue another write enable to start the write. */
  9236. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9237. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9238. break;
  9239. for (j = 0; j < pagesize; j += 4) {
  9240. __be32 data;
  9241. data = *((__be32 *) (tmp + j));
  9242. /* swab32(le32_to_cpu(data)), actually */
  9243. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9244. tw32(NVRAM_ADDR, phy_addr + j);
  9245. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9246. NVRAM_CMD_WR;
  9247. if (j == 0)
  9248. nvram_cmd |= NVRAM_CMD_FIRST;
  9249. else if (j == (pagesize - 4))
  9250. nvram_cmd |= NVRAM_CMD_LAST;
  9251. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9252. break;
  9253. }
  9254. if (ret)
  9255. break;
  9256. }
  9257. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9258. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9259. kfree(tmp);
  9260. return ret;
  9261. }
  9262. /* offset and length are dword aligned */
  9263. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9264. u8 *buf)
  9265. {
  9266. int i, ret = 0;
  9267. for (i = 0; i < len; i += 4, offset += 4) {
  9268. u32 page_off, phy_addr, nvram_cmd;
  9269. __be32 data;
  9270. memcpy(&data, buf + i, 4);
  9271. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9272. page_off = offset % tp->nvram_pagesize;
  9273. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9274. tw32(NVRAM_ADDR, phy_addr);
  9275. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9276. if ((page_off == 0) || (i == 0))
  9277. nvram_cmd |= NVRAM_CMD_FIRST;
  9278. if (page_off == (tp->nvram_pagesize - 4))
  9279. nvram_cmd |= NVRAM_CMD_LAST;
  9280. if (i == (len - 4))
  9281. nvram_cmd |= NVRAM_CMD_LAST;
  9282. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  9283. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  9284. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  9285. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  9286. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  9287. (tp->nvram_jedecnum == JEDEC_ST) &&
  9288. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9289. if ((ret = tg3_nvram_exec_cmd(tp,
  9290. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9291. NVRAM_CMD_DONE)))
  9292. break;
  9293. }
  9294. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9295. /* We always do complete word writes to eeprom. */
  9296. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9297. }
  9298. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9299. break;
  9300. }
  9301. return ret;
  9302. }
  9303. /* offset and length are dword aligned */
  9304. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9305. {
  9306. int ret;
  9307. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9308. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9309. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9310. udelay(40);
  9311. }
  9312. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9313. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9314. }
  9315. else {
  9316. u32 grc_mode;
  9317. ret = tg3_nvram_lock(tp);
  9318. if (ret)
  9319. return ret;
  9320. tg3_enable_nvram_access(tp);
  9321. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9322. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9323. tw32(NVRAM_WRITE1, 0x406);
  9324. grc_mode = tr32(GRC_MODE);
  9325. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9326. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9327. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9328. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9329. buf);
  9330. }
  9331. else {
  9332. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9333. buf);
  9334. }
  9335. grc_mode = tr32(GRC_MODE);
  9336. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9337. tg3_disable_nvram_access(tp);
  9338. tg3_nvram_unlock(tp);
  9339. }
  9340. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9341. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9342. udelay(40);
  9343. }
  9344. return ret;
  9345. }
  9346. struct subsys_tbl_ent {
  9347. u16 subsys_vendor, subsys_devid;
  9348. u32 phy_id;
  9349. };
  9350. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9351. /* Broadcom boards. */
  9352. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9353. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9354. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9355. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9356. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9357. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9358. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9359. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9360. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9361. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9362. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9363. /* 3com boards. */
  9364. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9365. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9366. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9367. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9368. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9369. /* DELL boards. */
  9370. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9371. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9372. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9373. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9374. /* Compaq boards. */
  9375. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9376. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9377. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9378. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9379. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9380. /* IBM boards. */
  9381. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9382. };
  9383. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9384. {
  9385. int i;
  9386. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9387. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9388. tp->pdev->subsystem_vendor) &&
  9389. (subsys_id_to_phy_id[i].subsys_devid ==
  9390. tp->pdev->subsystem_device))
  9391. return &subsys_id_to_phy_id[i];
  9392. }
  9393. return NULL;
  9394. }
  9395. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9396. {
  9397. u32 val;
  9398. u16 pmcsr;
  9399. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9400. * so need make sure we're in D0.
  9401. */
  9402. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9403. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9404. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9405. msleep(1);
  9406. /* Make sure register accesses (indirect or otherwise)
  9407. * will function correctly.
  9408. */
  9409. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9410. tp->misc_host_ctrl);
  9411. /* The memory arbiter has to be enabled in order for SRAM accesses
  9412. * to succeed. Normally on powerup the tg3 chip firmware will make
  9413. * sure it is enabled, but other entities such as system netboot
  9414. * code might disable it.
  9415. */
  9416. val = tr32(MEMARB_MODE);
  9417. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9418. tp->phy_id = PHY_ID_INVALID;
  9419. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9420. /* Assume an onboard device and WOL capable by default. */
  9421. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9423. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9424. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9425. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9426. }
  9427. val = tr32(VCPU_CFGSHDW);
  9428. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9429. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9430. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9431. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9432. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9433. return;
  9434. }
  9435. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9436. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9437. u32 nic_cfg, led_cfg;
  9438. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  9439. int eeprom_phy_serdes = 0;
  9440. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9441. tp->nic_sram_data_cfg = nic_cfg;
  9442. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9443. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9444. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9445. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9446. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9447. (ver > 0) && (ver < 0x100))
  9448. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9449. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9450. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9451. eeprom_phy_serdes = 1;
  9452. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9453. if (nic_phy_id != 0) {
  9454. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9455. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9456. eeprom_phy_id = (id1 >> 16) << 10;
  9457. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9458. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9459. } else
  9460. eeprom_phy_id = 0;
  9461. tp->phy_id = eeprom_phy_id;
  9462. if (eeprom_phy_serdes) {
  9463. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9464. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9465. else
  9466. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9467. }
  9468. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9469. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9470. SHASTA_EXT_LED_MODE_MASK);
  9471. else
  9472. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9473. switch (led_cfg) {
  9474. default:
  9475. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9476. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9477. break;
  9478. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9479. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9480. break;
  9481. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9482. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9483. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9484. * read on some older 5700/5701 bootcode.
  9485. */
  9486. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9487. ASIC_REV_5700 ||
  9488. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9489. ASIC_REV_5701)
  9490. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9491. break;
  9492. case SHASTA_EXT_LED_SHARED:
  9493. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9494. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9495. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9496. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9497. LED_CTRL_MODE_PHY_2);
  9498. break;
  9499. case SHASTA_EXT_LED_MAC:
  9500. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9501. break;
  9502. case SHASTA_EXT_LED_COMBO:
  9503. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9504. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9505. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9506. LED_CTRL_MODE_PHY_2);
  9507. break;
  9508. };
  9509. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9510. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9511. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9512. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9513. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9514. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9515. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9516. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9517. if ((tp->pdev->subsystem_vendor ==
  9518. PCI_VENDOR_ID_ARIMA) &&
  9519. (tp->pdev->subsystem_device == 0x205a ||
  9520. tp->pdev->subsystem_device == 0x2063))
  9521. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9522. } else {
  9523. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9524. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9525. }
  9526. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9527. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9528. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9529. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9530. }
  9531. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  9532. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9533. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9534. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9535. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9536. if (tp->tg3_flags & TG3_FLAG_WOL_CAP &&
  9537. nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)
  9538. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9539. if (cfg2 & (1 << 17))
  9540. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9541. /* serdes signal pre-emphasis in register 0x590 set by */
  9542. /* bootcode if bit 18 is set */
  9543. if (cfg2 & (1 << 18))
  9544. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9545. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9546. u32 cfg3;
  9547. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9548. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9549. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9550. }
  9551. }
  9552. }
  9553. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9554. {
  9555. int i;
  9556. u32 val;
  9557. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9558. tw32(OTP_CTRL, cmd);
  9559. /* Wait for up to 1 ms for command to execute. */
  9560. for (i = 0; i < 100; i++) {
  9561. val = tr32(OTP_STATUS);
  9562. if (val & OTP_STATUS_CMD_DONE)
  9563. break;
  9564. udelay(10);
  9565. }
  9566. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9567. }
  9568. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9569. * configuration is a 32-bit value that straddles the alignment boundary.
  9570. * We do two 32-bit reads and then shift and merge the results.
  9571. */
  9572. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9573. {
  9574. u32 bhalf_otp, thalf_otp;
  9575. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9576. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9577. return 0;
  9578. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9579. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9580. return 0;
  9581. thalf_otp = tr32(OTP_READ_DATA);
  9582. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9583. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9584. return 0;
  9585. bhalf_otp = tr32(OTP_READ_DATA);
  9586. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9587. }
  9588. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9589. {
  9590. u32 hw_phy_id_1, hw_phy_id_2;
  9591. u32 hw_phy_id, hw_phy_id_masked;
  9592. int err;
  9593. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9594. return tg3_phy_init(tp);
  9595. /* Reading the PHY ID register can conflict with ASF
  9596. * firwmare access to the PHY hardware.
  9597. */
  9598. err = 0;
  9599. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9600. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9601. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9602. } else {
  9603. /* Now read the physical PHY_ID from the chip and verify
  9604. * that it is sane. If it doesn't look good, we fall back
  9605. * to either the hard-coded table based PHY_ID and failing
  9606. * that the value found in the eeprom area.
  9607. */
  9608. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9609. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9610. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9611. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9612. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9613. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9614. }
  9615. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9616. tp->phy_id = hw_phy_id;
  9617. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9618. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9619. else
  9620. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9621. } else {
  9622. if (tp->phy_id != PHY_ID_INVALID) {
  9623. /* Do nothing, phy ID already set up in
  9624. * tg3_get_eeprom_hw_cfg().
  9625. */
  9626. } else {
  9627. struct subsys_tbl_ent *p;
  9628. /* No eeprom signature? Try the hardcoded
  9629. * subsys device table.
  9630. */
  9631. p = lookup_by_subsys(tp);
  9632. if (!p)
  9633. return -ENODEV;
  9634. tp->phy_id = p->phy_id;
  9635. if (!tp->phy_id ||
  9636. tp->phy_id == PHY_ID_BCM8002)
  9637. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9638. }
  9639. }
  9640. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9641. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9642. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9643. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9644. tg3_readphy(tp, MII_BMSR, &bmsr);
  9645. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9646. (bmsr & BMSR_LSTATUS))
  9647. goto skip_phy_reset;
  9648. err = tg3_phy_reset(tp);
  9649. if (err)
  9650. return err;
  9651. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9652. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9653. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9654. tg3_ctrl = 0;
  9655. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9656. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9657. MII_TG3_CTRL_ADV_1000_FULL);
  9658. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9659. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9660. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9661. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9662. }
  9663. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9664. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9665. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9666. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9667. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9668. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9669. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9670. tg3_writephy(tp, MII_BMCR,
  9671. BMCR_ANENABLE | BMCR_ANRESTART);
  9672. }
  9673. tg3_phy_set_wirespeed(tp);
  9674. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9675. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9676. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9677. }
  9678. skip_phy_reset:
  9679. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9680. err = tg3_init_5401phy_dsp(tp);
  9681. if (err)
  9682. return err;
  9683. }
  9684. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9685. err = tg3_init_5401phy_dsp(tp);
  9686. }
  9687. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9688. tp->link_config.advertising =
  9689. (ADVERTISED_1000baseT_Half |
  9690. ADVERTISED_1000baseT_Full |
  9691. ADVERTISED_Autoneg |
  9692. ADVERTISED_FIBRE);
  9693. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9694. tp->link_config.advertising &=
  9695. ~(ADVERTISED_1000baseT_Half |
  9696. ADVERTISED_1000baseT_Full);
  9697. return err;
  9698. }
  9699. static void __devinit tg3_read_partno(struct tg3 *tp)
  9700. {
  9701. unsigned char vpd_data[256];
  9702. unsigned int i;
  9703. u32 magic;
  9704. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9705. goto out_not_found;
  9706. if (magic == TG3_EEPROM_MAGIC) {
  9707. for (i = 0; i < 256; i += 4) {
  9708. u32 tmp;
  9709. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9710. goto out_not_found;
  9711. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9712. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9713. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9714. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9715. }
  9716. } else {
  9717. int vpd_cap;
  9718. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9719. for (i = 0; i < 256; i += 4) {
  9720. u32 tmp, j = 0;
  9721. __le32 v;
  9722. u16 tmp16;
  9723. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9724. i);
  9725. while (j++ < 100) {
  9726. pci_read_config_word(tp->pdev, vpd_cap +
  9727. PCI_VPD_ADDR, &tmp16);
  9728. if (tmp16 & 0x8000)
  9729. break;
  9730. msleep(1);
  9731. }
  9732. if (!(tmp16 & 0x8000))
  9733. goto out_not_found;
  9734. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9735. &tmp);
  9736. v = cpu_to_le32(tmp);
  9737. memcpy(&vpd_data[i], &v, 4);
  9738. }
  9739. }
  9740. /* Now parse and find the part number. */
  9741. for (i = 0; i < 254; ) {
  9742. unsigned char val = vpd_data[i];
  9743. unsigned int block_end;
  9744. if (val == 0x82 || val == 0x91) {
  9745. i = (i + 3 +
  9746. (vpd_data[i + 1] +
  9747. (vpd_data[i + 2] << 8)));
  9748. continue;
  9749. }
  9750. if (val != 0x90)
  9751. goto out_not_found;
  9752. block_end = (i + 3 +
  9753. (vpd_data[i + 1] +
  9754. (vpd_data[i + 2] << 8)));
  9755. i += 3;
  9756. if (block_end > 256)
  9757. goto out_not_found;
  9758. while (i < (block_end - 2)) {
  9759. if (vpd_data[i + 0] == 'P' &&
  9760. vpd_data[i + 1] == 'N') {
  9761. int partno_len = vpd_data[i + 2];
  9762. i += 3;
  9763. if (partno_len > 24 || (partno_len + i) > 256)
  9764. goto out_not_found;
  9765. memcpy(tp->board_part_number,
  9766. &vpd_data[i], partno_len);
  9767. /* Success. */
  9768. return;
  9769. }
  9770. i += 3 + vpd_data[i + 2];
  9771. }
  9772. /* Part number not found. */
  9773. goto out_not_found;
  9774. }
  9775. out_not_found:
  9776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9777. strcpy(tp->board_part_number, "BCM95906");
  9778. else
  9779. strcpy(tp->board_part_number, "none");
  9780. }
  9781. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9782. {
  9783. u32 val;
  9784. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9785. (val & 0xfc000000) != 0x0c000000 ||
  9786. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9787. val != 0)
  9788. return 0;
  9789. return 1;
  9790. }
  9791. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9792. {
  9793. u32 val, offset, start;
  9794. u32 ver_offset;
  9795. int i, bcnt;
  9796. if (tg3_nvram_read_swab(tp, 0, &val))
  9797. return;
  9798. if (val != TG3_EEPROM_MAGIC)
  9799. return;
  9800. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9801. tg3_nvram_read_swab(tp, 0x4, &start))
  9802. return;
  9803. offset = tg3_nvram_logical_addr(tp, offset);
  9804. if (!tg3_fw_img_is_valid(tp, offset) ||
  9805. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9806. return;
  9807. offset = offset + ver_offset - start;
  9808. for (i = 0; i < 16; i += 4) {
  9809. __le32 v;
  9810. if (tg3_nvram_read_le(tp, offset + i, &v))
  9811. return;
  9812. memcpy(tp->fw_ver + i, &v, 4);
  9813. }
  9814. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9815. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9816. return;
  9817. for (offset = TG3_NVM_DIR_START;
  9818. offset < TG3_NVM_DIR_END;
  9819. offset += TG3_NVM_DIRENT_SIZE) {
  9820. if (tg3_nvram_read_swab(tp, offset, &val))
  9821. return;
  9822. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9823. break;
  9824. }
  9825. if (offset == TG3_NVM_DIR_END)
  9826. return;
  9827. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9828. start = 0x08000000;
  9829. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9830. return;
  9831. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9832. !tg3_fw_img_is_valid(tp, offset) ||
  9833. tg3_nvram_read_swab(tp, offset + 8, &val))
  9834. return;
  9835. offset += val - start;
  9836. bcnt = strlen(tp->fw_ver);
  9837. tp->fw_ver[bcnt++] = ',';
  9838. tp->fw_ver[bcnt++] = ' ';
  9839. for (i = 0; i < 4; i++) {
  9840. __le32 v;
  9841. if (tg3_nvram_read_le(tp, offset, &v))
  9842. return;
  9843. offset += sizeof(v);
  9844. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  9845. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  9846. break;
  9847. }
  9848. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  9849. bcnt += sizeof(v);
  9850. }
  9851. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9852. }
  9853. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9854. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9855. {
  9856. static struct pci_device_id write_reorder_chipsets[] = {
  9857. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9858. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9859. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9860. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9861. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9862. PCI_DEVICE_ID_VIA_8385_0) },
  9863. { },
  9864. };
  9865. u32 misc_ctrl_reg;
  9866. u32 cacheline_sz_reg;
  9867. u32 pci_state_reg, grc_misc_cfg;
  9868. u32 val;
  9869. u16 pci_cmd;
  9870. int err, pcie_cap;
  9871. /* Force memory write invalidate off. If we leave it on,
  9872. * then on 5700_BX chips we have to enable a workaround.
  9873. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9874. * to match the cacheline size. The Broadcom driver have this
  9875. * workaround but turns MWI off all the times so never uses
  9876. * it. This seems to suggest that the workaround is insufficient.
  9877. */
  9878. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9879. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9880. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9881. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9882. * has the register indirect write enable bit set before
  9883. * we try to access any of the MMIO registers. It is also
  9884. * critical that the PCI-X hw workaround situation is decided
  9885. * before that as well.
  9886. */
  9887. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9888. &misc_ctrl_reg);
  9889. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9890. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9891. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9892. u32 prod_id_asic_rev;
  9893. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9894. &prod_id_asic_rev);
  9895. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9896. }
  9897. /* Wrong chip ID in 5752 A0. This code can be removed later
  9898. * as A0 is not in production.
  9899. */
  9900. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9901. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9902. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9903. * we need to disable memory and use config. cycles
  9904. * only to access all registers. The 5702/03 chips
  9905. * can mistakenly decode the special cycles from the
  9906. * ICH chipsets as memory write cycles, causing corruption
  9907. * of register and memory space. Only certain ICH bridges
  9908. * will drive special cycles with non-zero data during the
  9909. * address phase which can fall within the 5703's address
  9910. * range. This is not an ICH bug as the PCI spec allows
  9911. * non-zero address during special cycles. However, only
  9912. * these ICH bridges are known to drive non-zero addresses
  9913. * during special cycles.
  9914. *
  9915. * Since special cycles do not cross PCI bridges, we only
  9916. * enable this workaround if the 5703 is on the secondary
  9917. * bus of these ICH bridges.
  9918. */
  9919. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9920. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9921. static struct tg3_dev_id {
  9922. u32 vendor;
  9923. u32 device;
  9924. u32 rev;
  9925. } ich_chipsets[] = {
  9926. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9927. PCI_ANY_ID },
  9928. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9929. PCI_ANY_ID },
  9930. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9931. 0xa },
  9932. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9933. PCI_ANY_ID },
  9934. { },
  9935. };
  9936. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9937. struct pci_dev *bridge = NULL;
  9938. while (pci_id->vendor != 0) {
  9939. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9940. bridge);
  9941. if (!bridge) {
  9942. pci_id++;
  9943. continue;
  9944. }
  9945. if (pci_id->rev != PCI_ANY_ID) {
  9946. if (bridge->revision > pci_id->rev)
  9947. continue;
  9948. }
  9949. if (bridge->subordinate &&
  9950. (bridge->subordinate->number ==
  9951. tp->pdev->bus->number)) {
  9952. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9953. pci_dev_put(bridge);
  9954. break;
  9955. }
  9956. }
  9957. }
  9958. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  9959. static struct tg3_dev_id {
  9960. u32 vendor;
  9961. u32 device;
  9962. } bridge_chipsets[] = {
  9963. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  9964. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  9965. { },
  9966. };
  9967. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  9968. struct pci_dev *bridge = NULL;
  9969. while (pci_id->vendor != 0) {
  9970. bridge = pci_get_device(pci_id->vendor,
  9971. pci_id->device,
  9972. bridge);
  9973. if (!bridge) {
  9974. pci_id++;
  9975. continue;
  9976. }
  9977. if (bridge->subordinate &&
  9978. (bridge->subordinate->number <=
  9979. tp->pdev->bus->number) &&
  9980. (bridge->subordinate->subordinate >=
  9981. tp->pdev->bus->number)) {
  9982. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  9983. pci_dev_put(bridge);
  9984. break;
  9985. }
  9986. }
  9987. }
  9988. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9989. * DMA addresses > 40-bit. This bridge may have other additional
  9990. * 57xx devices behind it in some 4-port NIC designs for example.
  9991. * Any tg3 device found behind the bridge will also need the 40-bit
  9992. * DMA workaround.
  9993. */
  9994. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9995. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9996. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9997. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9998. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9999. }
  10000. else {
  10001. struct pci_dev *bridge = NULL;
  10002. do {
  10003. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10004. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10005. bridge);
  10006. if (bridge && bridge->subordinate &&
  10007. (bridge->subordinate->number <=
  10008. tp->pdev->bus->number) &&
  10009. (bridge->subordinate->subordinate >=
  10010. tp->pdev->bus->number)) {
  10011. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10012. pci_dev_put(bridge);
  10013. break;
  10014. }
  10015. } while (bridge);
  10016. }
  10017. /* Initialize misc host control in PCI block. */
  10018. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10019. MISC_HOST_CTRL_CHIPREV);
  10020. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10021. tp->misc_host_ctrl);
  10022. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10023. &cacheline_sz_reg);
  10024. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  10025. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  10026. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  10027. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  10028. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10029. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10030. tp->pdev_peer = tg3_find_peer(tp);
  10031. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10032. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10033. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10034. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10036. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10038. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10039. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10040. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10041. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10042. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10043. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10044. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10045. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10046. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10047. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10048. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10049. tp->pdev_peer == tp->pdev))
  10050. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10052. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10053. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10054. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10055. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10056. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10057. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10058. } else {
  10059. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10060. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10061. ASIC_REV_5750 &&
  10062. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10063. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10064. }
  10065. }
  10066. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10067. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10068. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10069. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10070. if (pcie_cap != 0) {
  10071. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10072. pcie_set_readrq(tp->pdev, 4096);
  10073. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10074. u16 lnkctl;
  10075. pci_read_config_word(tp->pdev,
  10076. pcie_cap + PCI_EXP_LNKCTL,
  10077. &lnkctl);
  10078. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  10079. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10080. }
  10081. }
  10082. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10083. * reordering to the mailbox registers done by the host
  10084. * controller can cause major troubles. We read back from
  10085. * every mailbox register write to force the writes to be
  10086. * posted to the chip in order.
  10087. */
  10088. if (pci_dev_present(write_reorder_chipsets) &&
  10089. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10090. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10091. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10092. tp->pci_lat_timer < 64) {
  10093. tp->pci_lat_timer = 64;
  10094. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  10095. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  10096. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  10097. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  10098. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10099. cacheline_sz_reg);
  10100. }
  10101. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10102. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10103. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10104. if (!tp->pcix_cap) {
  10105. printk(KERN_ERR PFX "Cannot find PCI-X "
  10106. "capability, aborting.\n");
  10107. return -EIO;
  10108. }
  10109. }
  10110. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10111. &pci_state_reg);
  10112. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  10113. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10114. /* If this is a 5700 BX chipset, and we are in PCI-X
  10115. * mode, enable register write workaround.
  10116. *
  10117. * The workaround is to use indirect register accesses
  10118. * for all chip writes not to mailbox registers.
  10119. */
  10120. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10121. u32 pm_reg;
  10122. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10123. /* The chip can have it's power management PCI config
  10124. * space registers clobbered due to this bug.
  10125. * So explicitly force the chip into D0 here.
  10126. */
  10127. pci_read_config_dword(tp->pdev,
  10128. tp->pm_cap + PCI_PM_CTRL,
  10129. &pm_reg);
  10130. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10131. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10132. pci_write_config_dword(tp->pdev,
  10133. tp->pm_cap + PCI_PM_CTRL,
  10134. pm_reg);
  10135. /* Also, force SERR#/PERR# in PCI command. */
  10136. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10137. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10138. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10139. }
  10140. }
  10141. /* 5700 BX chips need to have their TX producer index mailboxes
  10142. * written twice to workaround a bug.
  10143. */
  10144. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  10145. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10146. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10147. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10148. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10149. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10150. /* Chip-specific fixup from Broadcom driver */
  10151. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10152. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10153. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10154. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10155. }
  10156. /* Default fast path register access methods */
  10157. tp->read32 = tg3_read32;
  10158. tp->write32 = tg3_write32;
  10159. tp->read32_mbox = tg3_read32;
  10160. tp->write32_mbox = tg3_write32;
  10161. tp->write32_tx_mbox = tg3_write32;
  10162. tp->write32_rx_mbox = tg3_write32;
  10163. /* Various workaround register access methods */
  10164. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10165. tp->write32 = tg3_write_indirect_reg32;
  10166. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10167. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10168. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10169. /*
  10170. * Back to back register writes can cause problems on these
  10171. * chips, the workaround is to read back all reg writes
  10172. * except those to mailbox regs.
  10173. *
  10174. * See tg3_write_indirect_reg32().
  10175. */
  10176. tp->write32 = tg3_write_flush_reg32;
  10177. }
  10178. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10179. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10180. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10181. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10182. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10183. }
  10184. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10185. tp->read32 = tg3_read_indirect_reg32;
  10186. tp->write32 = tg3_write_indirect_reg32;
  10187. tp->read32_mbox = tg3_read_indirect_mbox;
  10188. tp->write32_mbox = tg3_write_indirect_mbox;
  10189. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10190. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10191. iounmap(tp->regs);
  10192. tp->regs = NULL;
  10193. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10194. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10195. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10196. }
  10197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10198. tp->read32_mbox = tg3_read32_mbox_5906;
  10199. tp->write32_mbox = tg3_write32_mbox_5906;
  10200. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10201. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10202. }
  10203. if (tp->write32 == tg3_write_indirect_reg32 ||
  10204. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10205. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10207. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10208. /* Get eeprom hw config before calling tg3_set_power_state().
  10209. * In particular, the TG3_FLG2_IS_NIC flag must be
  10210. * determined before calling tg3_set_power_state() so that
  10211. * we know whether or not to switch out of Vaux power.
  10212. * When the flag is set, it means that GPIO1 is used for eeprom
  10213. * write protect and also implies that it is a LOM where GPIOs
  10214. * are not used to switch power.
  10215. */
  10216. tg3_get_eeprom_hw_cfg(tp);
  10217. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10218. /* Allow reads and writes to the
  10219. * APE register and memory space.
  10220. */
  10221. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10222. PCISTATE_ALLOW_APE_SHMEM_WR;
  10223. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10224. pci_state_reg);
  10225. }
  10226. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10228. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10229. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  10230. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1 ||
  10231. tp->pci_chip_rev_id == CHIPREV_ID_5761_A0 ||
  10232. tp->pci_chip_rev_id == CHIPREV_ID_5761_A1)
  10233. tp->tg3_flags3 |= TG3_FLG3_5761_5784_AX_FIXES;
  10234. }
  10235. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10236. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10237. * It is also used as eeprom write protect on LOMs.
  10238. */
  10239. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10240. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10241. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10242. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10243. GRC_LCLCTRL_GPIO_OUTPUT1);
  10244. /* Unused GPIO3 must be driven as output on 5752 because there
  10245. * are no pull-up resistors on unused GPIO pins.
  10246. */
  10247. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10248. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10249. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10250. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10251. /* Force the chip into D0. */
  10252. err = tg3_set_power_state(tp, PCI_D0);
  10253. if (err) {
  10254. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10255. pci_name(tp->pdev));
  10256. return err;
  10257. }
  10258. /* 5700 B0 chips do not support checksumming correctly due
  10259. * to hardware bugs.
  10260. */
  10261. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10262. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10263. /* Derive initial jumbo mode from MTU assigned in
  10264. * ether_setup() via the alloc_etherdev() call
  10265. */
  10266. if (tp->dev->mtu > ETH_DATA_LEN &&
  10267. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10268. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10269. /* Determine WakeOnLan speed to use. */
  10270. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10271. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10272. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10273. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10274. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10275. } else {
  10276. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10277. }
  10278. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10279. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10280. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10281. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10282. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10283. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10284. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10285. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10286. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10287. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10288. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10289. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10290. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10291. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10292. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10293. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10296. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10297. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10298. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10299. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10300. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10301. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  10302. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10303. }
  10304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10305. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10306. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10307. if (tp->phy_otp == 0)
  10308. tp->phy_otp = TG3_OTP_DEFAULT;
  10309. }
  10310. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10311. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10312. else
  10313. tp->mi_mode = MAC_MI_MODE_BASE;
  10314. tp->coalesce_mode = 0;
  10315. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10316. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10317. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10318. err = tg3_mdio_init(tp);
  10319. if (err)
  10320. return err;
  10321. /* Initialize data/descriptor byte/word swapping. */
  10322. val = tr32(GRC_MODE);
  10323. val &= GRC_MODE_HOST_STACKUP;
  10324. tw32(GRC_MODE, val | tp->grc_mode);
  10325. tg3_switch_clocks(tp);
  10326. /* Clear this out for sanity. */
  10327. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10328. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10329. &pci_state_reg);
  10330. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10331. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10332. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10333. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10334. chiprevid == CHIPREV_ID_5701_B0 ||
  10335. chiprevid == CHIPREV_ID_5701_B2 ||
  10336. chiprevid == CHIPREV_ID_5701_B5) {
  10337. void __iomem *sram_base;
  10338. /* Write some dummy words into the SRAM status block
  10339. * area, see if it reads back correctly. If the return
  10340. * value is bad, force enable the PCIX workaround.
  10341. */
  10342. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10343. writel(0x00000000, sram_base);
  10344. writel(0x00000000, sram_base + 4);
  10345. writel(0xffffffff, sram_base + 4);
  10346. if (readl(sram_base) != 0x00000000)
  10347. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10348. }
  10349. }
  10350. udelay(50);
  10351. tg3_nvram_init(tp);
  10352. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10353. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10354. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10355. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10356. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10357. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10358. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10359. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10360. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10361. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10362. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10363. HOSTCC_MODE_CLRTICK_TXBD);
  10364. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10365. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10366. tp->misc_host_ctrl);
  10367. }
  10368. /* these are limited to 10/100 only */
  10369. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10370. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10371. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10372. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10373. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10374. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10375. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10376. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10377. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10378. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10379. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10380. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10381. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10382. err = tg3_phy_probe(tp);
  10383. if (err) {
  10384. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10385. pci_name(tp->pdev), err);
  10386. /* ... but do not return immediately ... */
  10387. tg3_mdio_fini(tp);
  10388. }
  10389. tg3_read_partno(tp);
  10390. tg3_read_fw_ver(tp);
  10391. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10392. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10393. } else {
  10394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10395. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10396. else
  10397. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10398. }
  10399. /* 5700 {AX,BX} chips have a broken status block link
  10400. * change bit implementation, so we must use the
  10401. * status register in those cases.
  10402. */
  10403. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10404. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10405. else
  10406. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10407. /* The led_ctrl is set during tg3_phy_probe, here we might
  10408. * have to force the link status polling mechanism based
  10409. * upon subsystem IDs.
  10410. */
  10411. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10412. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10413. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10414. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10415. TG3_FLAG_USE_LINKCHG_REG);
  10416. }
  10417. /* For all SERDES we poll the MAC status register. */
  10418. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10419. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10420. else
  10421. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10422. /* All chips before 5787 can get confused if TX buffers
  10423. * straddle the 4GB address boundary in some cases.
  10424. */
  10425. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10428. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10429. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10430. tp->dev->hard_start_xmit = tg3_start_xmit;
  10431. else
  10432. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  10433. tp->rx_offset = 2;
  10434. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10435. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10436. tp->rx_offset = 0;
  10437. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10438. /* Increment the rx prod index on the rx std ring by at most
  10439. * 8 for these chips to workaround hw errata.
  10440. */
  10441. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10442. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10443. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10444. tp->rx_std_max_post = 8;
  10445. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10446. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10447. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10448. return err;
  10449. }
  10450. #ifdef CONFIG_SPARC
  10451. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10452. {
  10453. struct net_device *dev = tp->dev;
  10454. struct pci_dev *pdev = tp->pdev;
  10455. struct device_node *dp = pci_device_to_OF_node(pdev);
  10456. const unsigned char *addr;
  10457. int len;
  10458. addr = of_get_property(dp, "local-mac-address", &len);
  10459. if (addr && len == 6) {
  10460. memcpy(dev->dev_addr, addr, 6);
  10461. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10462. return 0;
  10463. }
  10464. return -ENODEV;
  10465. }
  10466. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10467. {
  10468. struct net_device *dev = tp->dev;
  10469. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10470. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10471. return 0;
  10472. }
  10473. #endif
  10474. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10475. {
  10476. struct net_device *dev = tp->dev;
  10477. u32 hi, lo, mac_offset;
  10478. int addr_ok = 0;
  10479. #ifdef CONFIG_SPARC
  10480. if (!tg3_get_macaddr_sparc(tp))
  10481. return 0;
  10482. #endif
  10483. mac_offset = 0x7c;
  10484. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10485. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10486. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10487. mac_offset = 0xcc;
  10488. if (tg3_nvram_lock(tp))
  10489. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10490. else
  10491. tg3_nvram_unlock(tp);
  10492. }
  10493. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10494. mac_offset = 0x10;
  10495. /* First try to get it from MAC address mailbox. */
  10496. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10497. if ((hi >> 16) == 0x484b) {
  10498. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10499. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10500. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10501. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10502. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10503. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10504. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10505. /* Some old bootcode may report a 0 MAC address in SRAM */
  10506. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10507. }
  10508. if (!addr_ok) {
  10509. /* Next, try NVRAM. */
  10510. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10511. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10512. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10513. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10514. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10515. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10516. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10517. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10518. }
  10519. /* Finally just fetch it out of the MAC control regs. */
  10520. else {
  10521. hi = tr32(MAC_ADDR_0_HIGH);
  10522. lo = tr32(MAC_ADDR_0_LOW);
  10523. dev->dev_addr[5] = lo & 0xff;
  10524. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10525. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10526. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10527. dev->dev_addr[1] = hi & 0xff;
  10528. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10529. }
  10530. }
  10531. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10532. #ifdef CONFIG_SPARC
  10533. if (!tg3_get_default_macaddr_sparc(tp))
  10534. return 0;
  10535. #endif
  10536. return -EINVAL;
  10537. }
  10538. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10539. return 0;
  10540. }
  10541. #define BOUNDARY_SINGLE_CACHELINE 1
  10542. #define BOUNDARY_MULTI_CACHELINE 2
  10543. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10544. {
  10545. int cacheline_size;
  10546. u8 byte;
  10547. int goal;
  10548. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10549. if (byte == 0)
  10550. cacheline_size = 1024;
  10551. else
  10552. cacheline_size = (int) byte * 4;
  10553. /* On 5703 and later chips, the boundary bits have no
  10554. * effect.
  10555. */
  10556. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10557. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10558. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10559. goto out;
  10560. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10561. goal = BOUNDARY_MULTI_CACHELINE;
  10562. #else
  10563. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10564. goal = BOUNDARY_SINGLE_CACHELINE;
  10565. #else
  10566. goal = 0;
  10567. #endif
  10568. #endif
  10569. if (!goal)
  10570. goto out;
  10571. /* PCI controllers on most RISC systems tend to disconnect
  10572. * when a device tries to burst across a cache-line boundary.
  10573. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10574. *
  10575. * Unfortunately, for PCI-E there are only limited
  10576. * write-side controls for this, and thus for reads
  10577. * we will still get the disconnects. We'll also waste
  10578. * these PCI cycles for both read and write for chips
  10579. * other than 5700 and 5701 which do not implement the
  10580. * boundary bits.
  10581. */
  10582. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10583. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10584. switch (cacheline_size) {
  10585. case 16:
  10586. case 32:
  10587. case 64:
  10588. case 128:
  10589. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10590. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10591. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10592. } else {
  10593. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10594. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10595. }
  10596. break;
  10597. case 256:
  10598. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10599. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10600. break;
  10601. default:
  10602. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10603. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10604. break;
  10605. };
  10606. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10607. switch (cacheline_size) {
  10608. case 16:
  10609. case 32:
  10610. case 64:
  10611. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10612. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10613. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10614. break;
  10615. }
  10616. /* fallthrough */
  10617. case 128:
  10618. default:
  10619. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10620. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10621. break;
  10622. };
  10623. } else {
  10624. switch (cacheline_size) {
  10625. case 16:
  10626. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10627. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10628. DMA_RWCTRL_WRITE_BNDRY_16);
  10629. break;
  10630. }
  10631. /* fallthrough */
  10632. case 32:
  10633. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10634. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10635. DMA_RWCTRL_WRITE_BNDRY_32);
  10636. break;
  10637. }
  10638. /* fallthrough */
  10639. case 64:
  10640. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10641. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10642. DMA_RWCTRL_WRITE_BNDRY_64);
  10643. break;
  10644. }
  10645. /* fallthrough */
  10646. case 128:
  10647. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10648. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10649. DMA_RWCTRL_WRITE_BNDRY_128);
  10650. break;
  10651. }
  10652. /* fallthrough */
  10653. case 256:
  10654. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10655. DMA_RWCTRL_WRITE_BNDRY_256);
  10656. break;
  10657. case 512:
  10658. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10659. DMA_RWCTRL_WRITE_BNDRY_512);
  10660. break;
  10661. case 1024:
  10662. default:
  10663. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10664. DMA_RWCTRL_WRITE_BNDRY_1024);
  10665. break;
  10666. };
  10667. }
  10668. out:
  10669. return val;
  10670. }
  10671. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10672. {
  10673. struct tg3_internal_buffer_desc test_desc;
  10674. u32 sram_dma_descs;
  10675. int i, ret;
  10676. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10677. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10678. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10679. tw32(RDMAC_STATUS, 0);
  10680. tw32(WDMAC_STATUS, 0);
  10681. tw32(BUFMGR_MODE, 0);
  10682. tw32(FTQ_RESET, 0);
  10683. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10684. test_desc.addr_lo = buf_dma & 0xffffffff;
  10685. test_desc.nic_mbuf = 0x00002100;
  10686. test_desc.len = size;
  10687. /*
  10688. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10689. * the *second* time the tg3 driver was getting loaded after an
  10690. * initial scan.
  10691. *
  10692. * Broadcom tells me:
  10693. * ...the DMA engine is connected to the GRC block and a DMA
  10694. * reset may affect the GRC block in some unpredictable way...
  10695. * The behavior of resets to individual blocks has not been tested.
  10696. *
  10697. * Broadcom noted the GRC reset will also reset all sub-components.
  10698. */
  10699. if (to_device) {
  10700. test_desc.cqid_sqid = (13 << 8) | 2;
  10701. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10702. udelay(40);
  10703. } else {
  10704. test_desc.cqid_sqid = (16 << 8) | 7;
  10705. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10706. udelay(40);
  10707. }
  10708. test_desc.flags = 0x00000005;
  10709. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10710. u32 val;
  10711. val = *(((u32 *)&test_desc) + i);
  10712. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10713. sram_dma_descs + (i * sizeof(u32)));
  10714. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10715. }
  10716. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10717. if (to_device) {
  10718. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10719. } else {
  10720. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10721. }
  10722. ret = -ENODEV;
  10723. for (i = 0; i < 40; i++) {
  10724. u32 val;
  10725. if (to_device)
  10726. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10727. else
  10728. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10729. if ((val & 0xffff) == sram_dma_descs) {
  10730. ret = 0;
  10731. break;
  10732. }
  10733. udelay(100);
  10734. }
  10735. return ret;
  10736. }
  10737. #define TEST_BUFFER_SIZE 0x2000
  10738. static int __devinit tg3_test_dma(struct tg3 *tp)
  10739. {
  10740. dma_addr_t buf_dma;
  10741. u32 *buf, saved_dma_rwctrl;
  10742. int ret;
  10743. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10744. if (!buf) {
  10745. ret = -ENOMEM;
  10746. goto out_nofree;
  10747. }
  10748. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10749. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10750. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10751. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10752. /* DMA read watermark not used on PCIE */
  10753. tp->dma_rwctrl |= 0x00180000;
  10754. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10756. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10757. tp->dma_rwctrl |= 0x003f0000;
  10758. else
  10759. tp->dma_rwctrl |= 0x003f000f;
  10760. } else {
  10761. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10762. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10763. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10764. u32 read_water = 0x7;
  10765. /* If the 5704 is behind the EPB bridge, we can
  10766. * do the less restrictive ONE_DMA workaround for
  10767. * better performance.
  10768. */
  10769. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10771. tp->dma_rwctrl |= 0x8000;
  10772. else if (ccval == 0x6 || ccval == 0x7)
  10773. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10775. read_water = 4;
  10776. /* Set bit 23 to enable PCIX hw bug fix */
  10777. tp->dma_rwctrl |=
  10778. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10779. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10780. (1 << 23);
  10781. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10782. /* 5780 always in PCIX mode */
  10783. tp->dma_rwctrl |= 0x00144000;
  10784. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10785. /* 5714 always in PCIX mode */
  10786. tp->dma_rwctrl |= 0x00148000;
  10787. } else {
  10788. tp->dma_rwctrl |= 0x001b000f;
  10789. }
  10790. }
  10791. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10792. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10793. tp->dma_rwctrl &= 0xfffffff0;
  10794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10796. /* Remove this if it causes problems for some boards. */
  10797. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10798. /* On 5700/5701 chips, we need to set this bit.
  10799. * Otherwise the chip will issue cacheline transactions
  10800. * to streamable DMA memory with not all the byte
  10801. * enables turned on. This is an error on several
  10802. * RISC PCI controllers, in particular sparc64.
  10803. *
  10804. * On 5703/5704 chips, this bit has been reassigned
  10805. * a different meaning. In particular, it is used
  10806. * on those chips to enable a PCI-X workaround.
  10807. */
  10808. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10809. }
  10810. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10811. #if 0
  10812. /* Unneeded, already done by tg3_get_invariants. */
  10813. tg3_switch_clocks(tp);
  10814. #endif
  10815. ret = 0;
  10816. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10817. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10818. goto out;
  10819. /* It is best to perform DMA test with maximum write burst size
  10820. * to expose the 5700/5701 write DMA bug.
  10821. */
  10822. saved_dma_rwctrl = tp->dma_rwctrl;
  10823. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10824. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10825. while (1) {
  10826. u32 *p = buf, i;
  10827. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10828. p[i] = i;
  10829. /* Send the buffer to the chip. */
  10830. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10831. if (ret) {
  10832. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10833. break;
  10834. }
  10835. #if 0
  10836. /* validate data reached card RAM correctly. */
  10837. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10838. u32 val;
  10839. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10840. if (le32_to_cpu(val) != p[i]) {
  10841. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10842. /* ret = -ENODEV here? */
  10843. }
  10844. p[i] = 0;
  10845. }
  10846. #endif
  10847. /* Now read it back. */
  10848. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10849. if (ret) {
  10850. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10851. break;
  10852. }
  10853. /* Verify it. */
  10854. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10855. if (p[i] == i)
  10856. continue;
  10857. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10858. DMA_RWCTRL_WRITE_BNDRY_16) {
  10859. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10860. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10861. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10862. break;
  10863. } else {
  10864. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10865. ret = -ENODEV;
  10866. goto out;
  10867. }
  10868. }
  10869. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10870. /* Success. */
  10871. ret = 0;
  10872. break;
  10873. }
  10874. }
  10875. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10876. DMA_RWCTRL_WRITE_BNDRY_16) {
  10877. static struct pci_device_id dma_wait_state_chipsets[] = {
  10878. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10879. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10880. { },
  10881. };
  10882. /* DMA test passed without adjusting DMA boundary,
  10883. * now look for chipsets that are known to expose the
  10884. * DMA bug without failing the test.
  10885. */
  10886. if (pci_dev_present(dma_wait_state_chipsets)) {
  10887. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10888. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10889. }
  10890. else
  10891. /* Safe to use the calculated DMA boundary. */
  10892. tp->dma_rwctrl = saved_dma_rwctrl;
  10893. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10894. }
  10895. out:
  10896. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10897. out_nofree:
  10898. return ret;
  10899. }
  10900. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10901. {
  10902. tp->link_config.advertising =
  10903. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10904. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10905. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10906. ADVERTISED_Autoneg | ADVERTISED_MII);
  10907. tp->link_config.speed = SPEED_INVALID;
  10908. tp->link_config.duplex = DUPLEX_INVALID;
  10909. tp->link_config.autoneg = AUTONEG_ENABLE;
  10910. tp->link_config.active_speed = SPEED_INVALID;
  10911. tp->link_config.active_duplex = DUPLEX_INVALID;
  10912. tp->link_config.phy_is_low_power = 0;
  10913. tp->link_config.orig_speed = SPEED_INVALID;
  10914. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10915. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10916. }
  10917. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10918. {
  10919. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10920. tp->bufmgr_config.mbuf_read_dma_low_water =
  10921. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10922. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10923. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10924. tp->bufmgr_config.mbuf_high_water =
  10925. DEFAULT_MB_HIGH_WATER_5705;
  10926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10927. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10928. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10929. tp->bufmgr_config.mbuf_high_water =
  10930. DEFAULT_MB_HIGH_WATER_5906;
  10931. }
  10932. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10933. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10934. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10935. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10936. tp->bufmgr_config.mbuf_high_water_jumbo =
  10937. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10938. } else {
  10939. tp->bufmgr_config.mbuf_read_dma_low_water =
  10940. DEFAULT_MB_RDMA_LOW_WATER;
  10941. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10942. DEFAULT_MB_MACRX_LOW_WATER;
  10943. tp->bufmgr_config.mbuf_high_water =
  10944. DEFAULT_MB_HIGH_WATER;
  10945. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10946. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10947. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10948. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10949. tp->bufmgr_config.mbuf_high_water_jumbo =
  10950. DEFAULT_MB_HIGH_WATER_JUMBO;
  10951. }
  10952. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10953. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10954. }
  10955. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10956. {
  10957. switch (tp->phy_id & PHY_ID_MASK) {
  10958. case PHY_ID_BCM5400: return "5400";
  10959. case PHY_ID_BCM5401: return "5401";
  10960. case PHY_ID_BCM5411: return "5411";
  10961. case PHY_ID_BCM5701: return "5701";
  10962. case PHY_ID_BCM5703: return "5703";
  10963. case PHY_ID_BCM5704: return "5704";
  10964. case PHY_ID_BCM5705: return "5705";
  10965. case PHY_ID_BCM5750: return "5750";
  10966. case PHY_ID_BCM5752: return "5752";
  10967. case PHY_ID_BCM5714: return "5714";
  10968. case PHY_ID_BCM5780: return "5780";
  10969. case PHY_ID_BCM5755: return "5755";
  10970. case PHY_ID_BCM5787: return "5787";
  10971. case PHY_ID_BCM5784: return "5784";
  10972. case PHY_ID_BCM5756: return "5722/5756";
  10973. case PHY_ID_BCM5906: return "5906";
  10974. case PHY_ID_BCM5761: return "5761";
  10975. case PHY_ID_BCM8002: return "8002/serdes";
  10976. case 0: return "serdes";
  10977. default: return "unknown";
  10978. };
  10979. }
  10980. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10981. {
  10982. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10983. strcpy(str, "PCI Express");
  10984. return str;
  10985. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10986. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10987. strcpy(str, "PCIX:");
  10988. if ((clock_ctrl == 7) ||
  10989. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10990. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10991. strcat(str, "133MHz");
  10992. else if (clock_ctrl == 0)
  10993. strcat(str, "33MHz");
  10994. else if (clock_ctrl == 2)
  10995. strcat(str, "50MHz");
  10996. else if (clock_ctrl == 4)
  10997. strcat(str, "66MHz");
  10998. else if (clock_ctrl == 6)
  10999. strcat(str, "100MHz");
  11000. } else {
  11001. strcpy(str, "PCI:");
  11002. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11003. strcat(str, "66MHz");
  11004. else
  11005. strcat(str, "33MHz");
  11006. }
  11007. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11008. strcat(str, ":32-bit");
  11009. else
  11010. strcat(str, ":64-bit");
  11011. return str;
  11012. }
  11013. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11014. {
  11015. struct pci_dev *peer;
  11016. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11017. for (func = 0; func < 8; func++) {
  11018. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11019. if (peer && peer != tp->pdev)
  11020. break;
  11021. pci_dev_put(peer);
  11022. }
  11023. /* 5704 can be configured in single-port mode, set peer to
  11024. * tp->pdev in that case.
  11025. */
  11026. if (!peer) {
  11027. peer = tp->pdev;
  11028. return peer;
  11029. }
  11030. /*
  11031. * We don't need to keep the refcount elevated; there's no way
  11032. * to remove one half of this device without removing the other
  11033. */
  11034. pci_dev_put(peer);
  11035. return peer;
  11036. }
  11037. static void __devinit tg3_init_coal(struct tg3 *tp)
  11038. {
  11039. struct ethtool_coalesce *ec = &tp->coal;
  11040. memset(ec, 0, sizeof(*ec));
  11041. ec->cmd = ETHTOOL_GCOALESCE;
  11042. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11043. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11044. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11045. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11046. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11047. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11048. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11049. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11050. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11051. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11052. HOSTCC_MODE_CLRTICK_TXBD)) {
  11053. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11054. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11055. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11056. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11057. }
  11058. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11059. ec->rx_coalesce_usecs_irq = 0;
  11060. ec->tx_coalesce_usecs_irq = 0;
  11061. ec->stats_block_coalesce_usecs = 0;
  11062. }
  11063. }
  11064. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11065. const struct pci_device_id *ent)
  11066. {
  11067. static int tg3_version_printed = 0;
  11068. resource_size_t tg3reg_base;
  11069. unsigned long tg3reg_len;
  11070. struct net_device *dev;
  11071. struct tg3 *tp;
  11072. int err, pm_cap;
  11073. char str[40];
  11074. u64 dma_mask, persist_dma_mask;
  11075. DECLARE_MAC_BUF(mac);
  11076. if (tg3_version_printed++ == 0)
  11077. printk(KERN_INFO "%s", version);
  11078. err = pci_enable_device(pdev);
  11079. if (err) {
  11080. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11081. "aborting.\n");
  11082. return err;
  11083. }
  11084. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  11085. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11086. "base address, aborting.\n");
  11087. err = -ENODEV;
  11088. goto err_out_disable_pdev;
  11089. }
  11090. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11091. if (err) {
  11092. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11093. "aborting.\n");
  11094. goto err_out_disable_pdev;
  11095. }
  11096. pci_set_master(pdev);
  11097. /* Find power-management capability. */
  11098. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11099. if (pm_cap == 0) {
  11100. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11101. "aborting.\n");
  11102. err = -EIO;
  11103. goto err_out_free_res;
  11104. }
  11105. tg3reg_base = pci_resource_start(pdev, 0);
  11106. tg3reg_len = pci_resource_len(pdev, 0);
  11107. dev = alloc_etherdev(sizeof(*tp));
  11108. if (!dev) {
  11109. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11110. err = -ENOMEM;
  11111. goto err_out_free_res;
  11112. }
  11113. SET_NETDEV_DEV(dev, &pdev->dev);
  11114. #if TG3_VLAN_TAG_USED
  11115. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11116. dev->vlan_rx_register = tg3_vlan_rx_register;
  11117. #endif
  11118. tp = netdev_priv(dev);
  11119. tp->pdev = pdev;
  11120. tp->dev = dev;
  11121. tp->pm_cap = pm_cap;
  11122. tp->mac_mode = TG3_DEF_MAC_MODE;
  11123. tp->rx_mode = TG3_DEF_RX_MODE;
  11124. tp->tx_mode = TG3_DEF_TX_MODE;
  11125. if (tg3_debug > 0)
  11126. tp->msg_enable = tg3_debug;
  11127. else
  11128. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11129. /* The word/byte swap controls here control register access byte
  11130. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11131. * setting below.
  11132. */
  11133. tp->misc_host_ctrl =
  11134. MISC_HOST_CTRL_MASK_PCI_INT |
  11135. MISC_HOST_CTRL_WORD_SWAP |
  11136. MISC_HOST_CTRL_INDIR_ACCESS |
  11137. MISC_HOST_CTRL_PCISTATE_RW;
  11138. /* The NONFRM (non-frame) byte/word swap controls take effect
  11139. * on descriptor entries, anything which isn't packet data.
  11140. *
  11141. * The StrongARM chips on the board (one for tx, one for rx)
  11142. * are running in big-endian mode.
  11143. */
  11144. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11145. GRC_MODE_WSWAP_NONFRM_DATA);
  11146. #ifdef __BIG_ENDIAN
  11147. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11148. #endif
  11149. spin_lock_init(&tp->lock);
  11150. spin_lock_init(&tp->indirect_lock);
  11151. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11152. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11153. if (!tp->regs) {
  11154. printk(KERN_ERR PFX "Cannot map device registers, "
  11155. "aborting.\n");
  11156. err = -ENOMEM;
  11157. goto err_out_free_dev;
  11158. }
  11159. tg3_init_link_config(tp);
  11160. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11161. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11162. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11163. dev->open = tg3_open;
  11164. dev->stop = tg3_close;
  11165. dev->get_stats = tg3_get_stats;
  11166. dev->set_multicast_list = tg3_set_rx_mode;
  11167. dev->set_mac_address = tg3_set_mac_addr;
  11168. dev->do_ioctl = tg3_ioctl;
  11169. dev->tx_timeout = tg3_tx_timeout;
  11170. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11171. dev->ethtool_ops = &tg3_ethtool_ops;
  11172. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11173. dev->change_mtu = tg3_change_mtu;
  11174. dev->irq = pdev->irq;
  11175. #ifdef CONFIG_NET_POLL_CONTROLLER
  11176. dev->poll_controller = tg3_poll_controller;
  11177. #endif
  11178. err = tg3_get_invariants(tp);
  11179. if (err) {
  11180. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11181. "aborting.\n");
  11182. goto err_out_iounmap;
  11183. }
  11184. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11185. * device behind the EPB cannot support DMA addresses > 40-bit.
  11186. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11187. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11188. * do DMA address check in tg3_start_xmit().
  11189. */
  11190. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11191. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11192. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11193. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11194. #ifdef CONFIG_HIGHMEM
  11195. dma_mask = DMA_64BIT_MASK;
  11196. #endif
  11197. } else
  11198. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11199. /* Configure DMA attributes. */
  11200. if (dma_mask > DMA_32BIT_MASK) {
  11201. err = pci_set_dma_mask(pdev, dma_mask);
  11202. if (!err) {
  11203. dev->features |= NETIF_F_HIGHDMA;
  11204. err = pci_set_consistent_dma_mask(pdev,
  11205. persist_dma_mask);
  11206. if (err < 0) {
  11207. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11208. "DMA for consistent allocations\n");
  11209. goto err_out_iounmap;
  11210. }
  11211. }
  11212. }
  11213. if (err || dma_mask == DMA_32BIT_MASK) {
  11214. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11215. if (err) {
  11216. printk(KERN_ERR PFX "No usable DMA configuration, "
  11217. "aborting.\n");
  11218. goto err_out_iounmap;
  11219. }
  11220. }
  11221. tg3_init_bufmgr_config(tp);
  11222. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11223. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11224. }
  11225. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11226. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11227. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11228. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11229. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11230. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11231. } else {
  11232. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11233. }
  11234. /* TSO is on by default on chips that support hardware TSO.
  11235. * Firmware TSO on older chips gives lower performance, so it
  11236. * is off by default, but can be enabled using ethtool.
  11237. */
  11238. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11239. dev->features |= NETIF_F_TSO;
  11240. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  11241. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  11242. dev->features |= NETIF_F_TSO6;
  11243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11244. dev->features |= NETIF_F_TSO_ECN;
  11245. }
  11246. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11247. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11248. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11249. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11250. tp->rx_pending = 63;
  11251. }
  11252. err = tg3_get_device_address(tp);
  11253. if (err) {
  11254. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11255. "aborting.\n");
  11256. goto err_out_iounmap;
  11257. }
  11258. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11259. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  11260. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11261. "base address for APE, aborting.\n");
  11262. err = -ENODEV;
  11263. goto err_out_iounmap;
  11264. }
  11265. tg3reg_base = pci_resource_start(pdev, 2);
  11266. tg3reg_len = pci_resource_len(pdev, 2);
  11267. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11268. if (!tp->aperegs) {
  11269. printk(KERN_ERR PFX "Cannot map APE registers, "
  11270. "aborting.\n");
  11271. err = -ENOMEM;
  11272. goto err_out_iounmap;
  11273. }
  11274. tg3_ape_lock_init(tp);
  11275. }
  11276. /*
  11277. * Reset chip in case UNDI or EFI driver did not shutdown
  11278. * DMA self test will enable WDMAC and we'll see (spurious)
  11279. * pending DMA on the PCI bus at that point.
  11280. */
  11281. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11282. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11283. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11284. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11285. }
  11286. err = tg3_test_dma(tp);
  11287. if (err) {
  11288. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11289. goto err_out_apeunmap;
  11290. }
  11291. /* Tigon3 can do ipv4 only... and some chips have buggy
  11292. * checksumming.
  11293. */
  11294. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  11295. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  11296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11297. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11298. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11299. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11300. dev->features |= NETIF_F_IPV6_CSUM;
  11301. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11302. } else
  11303. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  11304. /* flow control autonegotiation is default behavior */
  11305. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11306. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  11307. tg3_init_coal(tp);
  11308. pci_set_drvdata(pdev, dev);
  11309. err = register_netdev(dev);
  11310. if (err) {
  11311. printk(KERN_ERR PFX "Cannot register net device, "
  11312. "aborting.\n");
  11313. goto err_out_apeunmap;
  11314. }
  11315. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] "
  11316. "(%s) %s Ethernet %s\n",
  11317. dev->name,
  11318. tp->board_part_number,
  11319. tp->pci_chip_rev_id,
  11320. tg3_phy_string(tp),
  11321. tg3_bus_string(tp, str),
  11322. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11323. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11324. "10/100/1000Base-T")),
  11325. print_mac(mac, dev->dev_addr));
  11326. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  11327. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  11328. dev->name,
  11329. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11330. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11331. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11332. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11333. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  11334. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11335. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11336. dev->name, tp->dma_rwctrl,
  11337. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11338. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11339. return 0;
  11340. err_out_apeunmap:
  11341. if (tp->aperegs) {
  11342. iounmap(tp->aperegs);
  11343. tp->aperegs = NULL;
  11344. }
  11345. err_out_iounmap:
  11346. if (tp->regs) {
  11347. iounmap(tp->regs);
  11348. tp->regs = NULL;
  11349. }
  11350. err_out_free_dev:
  11351. free_netdev(dev);
  11352. err_out_free_res:
  11353. pci_release_regions(pdev);
  11354. err_out_disable_pdev:
  11355. pci_disable_device(pdev);
  11356. pci_set_drvdata(pdev, NULL);
  11357. return err;
  11358. }
  11359. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11360. {
  11361. struct net_device *dev = pci_get_drvdata(pdev);
  11362. if (dev) {
  11363. struct tg3 *tp = netdev_priv(dev);
  11364. flush_scheduled_work();
  11365. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11366. tg3_phy_fini(tp);
  11367. tg3_mdio_fini(tp);
  11368. }
  11369. unregister_netdev(dev);
  11370. if (tp->aperegs) {
  11371. iounmap(tp->aperegs);
  11372. tp->aperegs = NULL;
  11373. }
  11374. if (tp->regs) {
  11375. iounmap(tp->regs);
  11376. tp->regs = NULL;
  11377. }
  11378. free_netdev(dev);
  11379. pci_release_regions(pdev);
  11380. pci_disable_device(pdev);
  11381. pci_set_drvdata(pdev, NULL);
  11382. }
  11383. }
  11384. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11385. {
  11386. struct net_device *dev = pci_get_drvdata(pdev);
  11387. struct tg3 *tp = netdev_priv(dev);
  11388. int err;
  11389. /* PCI register 4 needs to be saved whether netif_running() or not.
  11390. * MSI address and data need to be saved if using MSI and
  11391. * netif_running().
  11392. */
  11393. pci_save_state(pdev);
  11394. if (!netif_running(dev))
  11395. return 0;
  11396. flush_scheduled_work();
  11397. tg3_phy_stop(tp);
  11398. tg3_netif_stop(tp);
  11399. del_timer_sync(&tp->timer);
  11400. tg3_full_lock(tp, 1);
  11401. tg3_disable_ints(tp);
  11402. tg3_full_unlock(tp);
  11403. netif_device_detach(dev);
  11404. tg3_full_lock(tp, 0);
  11405. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11406. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11407. tg3_full_unlock(tp);
  11408. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  11409. if (err) {
  11410. int err2;
  11411. tg3_full_lock(tp, 0);
  11412. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11413. err2 = tg3_restart_hw(tp, 1);
  11414. if (err2)
  11415. goto out;
  11416. tp->timer.expires = jiffies + tp->timer_offset;
  11417. add_timer(&tp->timer);
  11418. netif_device_attach(dev);
  11419. tg3_netif_start(tp);
  11420. out:
  11421. tg3_full_unlock(tp);
  11422. if (!err2)
  11423. tg3_phy_start(tp);
  11424. }
  11425. return err;
  11426. }
  11427. static int tg3_resume(struct pci_dev *pdev)
  11428. {
  11429. struct net_device *dev = pci_get_drvdata(pdev);
  11430. struct tg3 *tp = netdev_priv(dev);
  11431. int err;
  11432. pci_restore_state(tp->pdev);
  11433. if (!netif_running(dev))
  11434. return 0;
  11435. err = tg3_set_power_state(tp, PCI_D0);
  11436. if (err)
  11437. return err;
  11438. netif_device_attach(dev);
  11439. tg3_full_lock(tp, 0);
  11440. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11441. err = tg3_restart_hw(tp, 1);
  11442. if (err)
  11443. goto out;
  11444. tp->timer.expires = jiffies + tp->timer_offset;
  11445. add_timer(&tp->timer);
  11446. tg3_netif_start(tp);
  11447. out:
  11448. tg3_full_unlock(tp);
  11449. if (!err)
  11450. tg3_phy_start(tp);
  11451. return err;
  11452. }
  11453. static struct pci_driver tg3_driver = {
  11454. .name = DRV_MODULE_NAME,
  11455. .id_table = tg3_pci_tbl,
  11456. .probe = tg3_init_one,
  11457. .remove = __devexit_p(tg3_remove_one),
  11458. .suspend = tg3_suspend,
  11459. .resume = tg3_resume
  11460. };
  11461. static int __init tg3_init(void)
  11462. {
  11463. return pci_register_driver(&tg3_driver);
  11464. }
  11465. static void __exit tg3_cleanup(void)
  11466. {
  11467. pci_unregister_driver(&tg3_driver);
  11468. }
  11469. module_init(tg3_init);
  11470. module_exit(tg3_cleanup);