setup_64.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. */
  4. /*
  5. * This file handles the architecture-dependent parts of initialization
  6. */
  7. #include <linux/errno.h>
  8. #include <linux/sched.h>
  9. #include <linux/kernel.h>
  10. #include <linux/mm.h>
  11. #include <linux/stddef.h>
  12. #include <linux/unistd.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/slab.h>
  15. #include <linux/user.h>
  16. #include <linux/a.out.h>
  17. #include <linux/screen_info.h>
  18. #include <linux/ioport.h>
  19. #include <linux/delay.h>
  20. #include <linux/init.h>
  21. #include <linux/initrd.h>
  22. #include <linux/highmem.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/module.h>
  25. #include <asm/processor.h>
  26. #include <linux/console.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/crash_dump.h>
  29. #include <linux/root_dev.h>
  30. #include <linux/pci.h>
  31. #include <linux/acpi.h>
  32. #include <linux/kallsyms.h>
  33. #include <linux/edd.h>
  34. #include <linux/mmzone.h>
  35. #include <linux/kexec.h>
  36. #include <linux/cpufreq.h>
  37. #include <linux/dmi.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/ctype.h>
  40. #include <asm/mtrr.h>
  41. #include <asm/uaccess.h>
  42. #include <asm/system.h>
  43. #include <asm/io.h>
  44. #include <asm/smp.h>
  45. #include <asm/msr.h>
  46. #include <asm/desc.h>
  47. #include <video/edid.h>
  48. #include <asm/e820.h>
  49. #include <asm/dma.h>
  50. #include <asm/mpspec.h>
  51. #include <asm/mmu_context.h>
  52. #include <asm/proto.h>
  53. #include <asm/setup.h>
  54. #include <asm/mach_apic.h>
  55. #include <asm/numa.h>
  56. #include <asm/sections.h>
  57. #include <asm/dmi.h>
  58. #include <asm/cacheflush.h>
  59. /*
  60. * Machine setup..
  61. */
  62. struct cpuinfo_x86 boot_cpu_data __read_mostly;
  63. EXPORT_SYMBOL(boot_cpu_data);
  64. unsigned long mmu_cr4_features;
  65. /* Boot loader ID as an integer, for the benefit of proc_dointvec */
  66. int bootloader_type;
  67. unsigned long saved_video_mode;
  68. int force_mwait __cpuinitdata;
  69. /*
  70. * Early DMI memory
  71. */
  72. int dmi_alloc_index;
  73. char dmi_alloc_data[DMI_MAX_DATA];
  74. /*
  75. * Setup options
  76. */
  77. struct screen_info screen_info;
  78. EXPORT_SYMBOL(screen_info);
  79. struct sys_desc_table_struct {
  80. unsigned short length;
  81. unsigned char table[0];
  82. };
  83. struct edid_info edid_info;
  84. EXPORT_SYMBOL_GPL(edid_info);
  85. extern int root_mountflags;
  86. char __initdata command_line[COMMAND_LINE_SIZE];
  87. struct resource standard_io_resources[] = {
  88. { .name = "dma1", .start = 0x00, .end = 0x1f,
  89. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  90. { .name = "pic1", .start = 0x20, .end = 0x21,
  91. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  92. { .name = "timer0", .start = 0x40, .end = 0x43,
  93. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  94. { .name = "timer1", .start = 0x50, .end = 0x53,
  95. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  96. { .name = "keyboard", .start = 0x60, .end = 0x6f,
  97. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  98. { .name = "dma page reg", .start = 0x80, .end = 0x8f,
  99. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  100. { .name = "pic2", .start = 0xa0, .end = 0xa1,
  101. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  102. { .name = "dma2", .start = 0xc0, .end = 0xdf,
  103. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  104. { .name = "fpu", .start = 0xf0, .end = 0xff,
  105. .flags = IORESOURCE_BUSY | IORESOURCE_IO }
  106. };
  107. #define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
  108. struct resource data_resource = {
  109. .name = "Kernel data",
  110. .start = 0,
  111. .end = 0,
  112. .flags = IORESOURCE_RAM,
  113. };
  114. struct resource code_resource = {
  115. .name = "Kernel code",
  116. .start = 0,
  117. .end = 0,
  118. .flags = IORESOURCE_RAM,
  119. };
  120. struct resource bss_resource = {
  121. .name = "Kernel bss",
  122. .start = 0,
  123. .end = 0,
  124. .flags = IORESOURCE_RAM,
  125. };
  126. #ifdef CONFIG_PROC_VMCORE
  127. /* elfcorehdr= specifies the location of elf core header
  128. * stored by the crashed kernel. This option will be passed
  129. * by kexec loader to the capture kernel.
  130. */
  131. static int __init setup_elfcorehdr(char *arg)
  132. {
  133. char *end;
  134. if (!arg)
  135. return -EINVAL;
  136. elfcorehdr_addr = memparse(arg, &end);
  137. return end > arg ? 0 : -EINVAL;
  138. }
  139. early_param("elfcorehdr", setup_elfcorehdr);
  140. #endif
  141. #ifndef CONFIG_NUMA
  142. static void __init
  143. contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
  144. {
  145. unsigned long bootmap_size, bootmap;
  146. bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
  147. bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
  148. if (bootmap == -1L)
  149. panic("Cannot find bootmem map of size %ld\n",bootmap_size);
  150. bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
  151. e820_register_active_regions(0, start_pfn, end_pfn);
  152. free_bootmem_with_active_regions(0, end_pfn);
  153. reserve_bootmem(bootmap, bootmap_size);
  154. }
  155. #endif
  156. #if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
  157. struct edd edd;
  158. #ifdef CONFIG_EDD_MODULE
  159. EXPORT_SYMBOL(edd);
  160. #endif
  161. /**
  162. * copy_edd() - Copy the BIOS EDD information
  163. * from boot_params into a safe place.
  164. *
  165. */
  166. static inline void copy_edd(void)
  167. {
  168. memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
  169. sizeof(edd.mbr_signature));
  170. memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
  171. edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
  172. edd.edd_info_nr = boot_params.eddbuf_entries;
  173. }
  174. #else
  175. static inline void copy_edd(void)
  176. {
  177. }
  178. #endif
  179. #ifdef CONFIG_KEXEC
  180. static void __init reserve_crashkernel(void)
  181. {
  182. unsigned long long free_mem;
  183. unsigned long long crash_size, crash_base;
  184. int ret;
  185. free_mem = ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
  186. ret = parse_crashkernel(boot_command_line, free_mem,
  187. &crash_size, &crash_base);
  188. if (ret == 0 && crash_size) {
  189. if (crash_base > 0) {
  190. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  191. "for crashkernel (System RAM: %ldMB)\n",
  192. (unsigned long)(crash_size >> 20),
  193. (unsigned long)(crash_base >> 20),
  194. (unsigned long)(free_mem >> 20));
  195. crashk_res.start = crash_base;
  196. crashk_res.end = crash_base + crash_size - 1;
  197. reserve_bootmem(crash_base, crash_size);
  198. } else
  199. printk(KERN_INFO "crashkernel reservation failed - "
  200. "you have to specify a base address\n");
  201. }
  202. }
  203. #else
  204. static inline void __init reserve_crashkernel(void)
  205. {}
  206. #endif
  207. #define EBDA_ADDR_POINTER 0x40E
  208. unsigned __initdata ebda_addr;
  209. unsigned __initdata ebda_size;
  210. static void discover_ebda(void)
  211. {
  212. /*
  213. * there is a real-mode segmented pointer pointing to the
  214. * 4K EBDA area at 0x40E
  215. */
  216. ebda_addr = *(unsigned short *)__va(EBDA_ADDR_POINTER);
  217. ebda_addr <<= 4;
  218. ebda_size = *(unsigned short *)__va(ebda_addr);
  219. /* Round EBDA up to pages */
  220. if (ebda_size == 0)
  221. ebda_size = 1;
  222. ebda_size <<= 10;
  223. ebda_size = round_up(ebda_size + (ebda_addr & ~PAGE_MASK), PAGE_SIZE);
  224. if (ebda_size > 64*1024)
  225. ebda_size = 64*1024;
  226. }
  227. void __init setup_arch(char **cmdline_p)
  228. {
  229. printk(KERN_INFO "Command line: %s\n", boot_command_line);
  230. ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
  231. screen_info = boot_params.screen_info;
  232. edid_info = boot_params.edid_info;
  233. saved_video_mode = boot_params.hdr.vid_mode;
  234. bootloader_type = boot_params.hdr.type_of_loader;
  235. #ifdef CONFIG_BLK_DEV_RAM
  236. rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
  237. rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
  238. rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
  239. #endif
  240. setup_memory_region();
  241. copy_edd();
  242. if (!boot_params.hdr.root_flags)
  243. root_mountflags &= ~MS_RDONLY;
  244. init_mm.start_code = (unsigned long) &_text;
  245. init_mm.end_code = (unsigned long) &_etext;
  246. init_mm.end_data = (unsigned long) &_edata;
  247. init_mm.brk = (unsigned long) &_end;
  248. code_resource.start = virt_to_phys(&_text);
  249. code_resource.end = virt_to_phys(&_etext)-1;
  250. data_resource.start = virt_to_phys(&_etext);
  251. data_resource.end = virt_to_phys(&_edata)-1;
  252. bss_resource.start = virt_to_phys(&__bss_start);
  253. bss_resource.end = virt_to_phys(&__bss_stop)-1;
  254. early_identify_cpu(&boot_cpu_data);
  255. strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
  256. *cmdline_p = command_line;
  257. parse_early_param();
  258. finish_e820_parsing();
  259. e820_register_active_regions(0, 0, -1UL);
  260. /*
  261. * partially used pages are not usable - thus
  262. * we are rounding upwards:
  263. */
  264. end_pfn = e820_end_of_ram();
  265. num_physpages = end_pfn;
  266. check_efer();
  267. discover_ebda();
  268. init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
  269. dmi_scan_machine();
  270. io_delay_init();
  271. #ifdef CONFIG_SMP
  272. /* setup to use the static apicid table during kernel startup */
  273. x86_cpu_to_apicid_ptr = (void *)&x86_cpu_to_apicid_init;
  274. #endif
  275. #ifdef CONFIG_ACPI
  276. /*
  277. * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
  278. * Call this early for SRAT node setup.
  279. */
  280. acpi_boot_table_init();
  281. #endif
  282. /* How many end-of-memory variables you have, grandma! */
  283. max_low_pfn = end_pfn;
  284. max_pfn = end_pfn;
  285. high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
  286. /* Remove active ranges so rediscovery with NUMA-awareness happens */
  287. remove_all_active_ranges();
  288. #ifdef CONFIG_ACPI_NUMA
  289. /*
  290. * Parse SRAT to discover nodes.
  291. */
  292. acpi_numa_init();
  293. #endif
  294. #ifdef CONFIG_NUMA
  295. numa_initmem_init(0, end_pfn);
  296. #else
  297. contig_initmem_init(0, end_pfn);
  298. #endif
  299. /* Reserve direct mapping */
  300. reserve_bootmem_generic(table_start << PAGE_SHIFT,
  301. (table_end - table_start) << PAGE_SHIFT);
  302. /* reserve kernel */
  303. reserve_bootmem_generic(__pa_symbol(&_text),
  304. __pa_symbol(&_end) - __pa_symbol(&_text));
  305. /*
  306. * reserve physical page 0 - it's a special BIOS page on many boxes,
  307. * enabling clean reboots, SMP operation, laptop functions.
  308. */
  309. reserve_bootmem_generic(0, PAGE_SIZE);
  310. /* reserve ebda region */
  311. if (ebda_addr)
  312. reserve_bootmem_generic(ebda_addr, ebda_size);
  313. #ifdef CONFIG_NUMA
  314. /* reserve nodemap region */
  315. if (nodemap_addr)
  316. reserve_bootmem_generic(nodemap_addr, nodemap_size);
  317. #endif
  318. #ifdef CONFIG_SMP
  319. /* Reserve SMP trampoline */
  320. reserve_bootmem_generic(SMP_TRAMPOLINE_BASE, 2*PAGE_SIZE);
  321. #endif
  322. #ifdef CONFIG_ACPI_SLEEP
  323. /*
  324. * Reserve low memory region for sleep support.
  325. */
  326. acpi_reserve_bootmem();
  327. #endif
  328. /*
  329. * Find and reserve possible boot-time SMP configuration:
  330. */
  331. find_smp_config();
  332. #ifdef CONFIG_BLK_DEV_INITRD
  333. if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
  334. unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
  335. unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
  336. unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
  337. unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
  338. if (ramdisk_end <= end_of_mem) {
  339. reserve_bootmem_generic(ramdisk_image, ramdisk_size);
  340. initrd_start = ramdisk_image + PAGE_OFFSET;
  341. initrd_end = initrd_start+ramdisk_size;
  342. } else {
  343. printk(KERN_ERR "initrd extends beyond end of memory "
  344. "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
  345. ramdisk_end, end_of_mem);
  346. initrd_start = 0;
  347. }
  348. }
  349. #endif
  350. reserve_crashkernel();
  351. paging_init();
  352. #ifdef CONFIG_PCI
  353. early_quirks();
  354. #endif
  355. /*
  356. * set this early, so we dont allocate cpu0
  357. * if MADT list doesnt list BSP first
  358. * mpparse.c/MP_processor_info() allocates logical cpu numbers.
  359. */
  360. cpu_set(0, cpu_present_map);
  361. #ifdef CONFIG_ACPI
  362. /*
  363. * Read APIC and some other early information from ACPI tables.
  364. */
  365. acpi_boot_init();
  366. #endif
  367. init_cpu_to_node();
  368. /*
  369. * get boot-time SMP configuration:
  370. */
  371. if (smp_found_config)
  372. get_smp_config();
  373. init_apic_mappings();
  374. /*
  375. * We trust e820 completely. No explicit ROM probing in memory.
  376. */
  377. e820_reserve_resources();
  378. e820_mark_nosave_regions();
  379. {
  380. unsigned i;
  381. /* request I/O space for devices used on all i[345]86 PCs */
  382. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  383. request_resource(&ioport_resource, &standard_io_resources[i]);
  384. }
  385. e820_setup_gap();
  386. #ifdef CONFIG_VT
  387. #if defined(CONFIG_VGA_CONSOLE)
  388. conswitchp = &vga_con;
  389. #elif defined(CONFIG_DUMMY_CONSOLE)
  390. conswitchp = &dummy_con;
  391. #endif
  392. #endif
  393. }
  394. static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
  395. {
  396. unsigned int *v;
  397. if (c->extended_cpuid_level < 0x80000004)
  398. return 0;
  399. v = (unsigned int *) c->x86_model_id;
  400. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  401. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  402. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  403. c->x86_model_id[48] = 0;
  404. return 1;
  405. }
  406. static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  407. {
  408. unsigned int n, dummy, eax, ebx, ecx, edx;
  409. n = c->extended_cpuid_level;
  410. if (n >= 0x80000005) {
  411. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  412. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
  413. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  414. c->x86_cache_size=(ecx>>24)+(edx>>24);
  415. /* On K8 L1 TLB is inclusive, so don't count it */
  416. c->x86_tlbsize = 0;
  417. }
  418. if (n >= 0x80000006) {
  419. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  420. ecx = cpuid_ecx(0x80000006);
  421. c->x86_cache_size = ecx >> 16;
  422. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  423. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  424. c->x86_cache_size, ecx & 0xFF);
  425. }
  426. if (n >= 0x80000007)
  427. cpuid(0x80000007, &dummy, &dummy, &dummy, &c->x86_power);
  428. if (n >= 0x80000008) {
  429. cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
  430. c->x86_virt_bits = (eax >> 8) & 0xff;
  431. c->x86_phys_bits = eax & 0xff;
  432. }
  433. }
  434. #ifdef CONFIG_NUMA
  435. static int nearby_node(int apicid)
  436. {
  437. int i;
  438. for (i = apicid - 1; i >= 0; i--) {
  439. int node = apicid_to_node[i];
  440. if (node != NUMA_NO_NODE && node_online(node))
  441. return node;
  442. }
  443. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  444. int node = apicid_to_node[i];
  445. if (node != NUMA_NO_NODE && node_online(node))
  446. return node;
  447. }
  448. return first_node(node_online_map); /* Shouldn't happen */
  449. }
  450. #endif
  451. /*
  452. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  453. * Assumes number of cores is a power of two.
  454. */
  455. static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
  456. {
  457. #ifdef CONFIG_SMP
  458. unsigned bits;
  459. #ifdef CONFIG_NUMA
  460. int cpu = smp_processor_id();
  461. int node = 0;
  462. unsigned apicid = hard_smp_processor_id();
  463. #endif
  464. unsigned ecx = cpuid_ecx(0x80000008);
  465. c->x86_max_cores = (ecx & 0xff) + 1;
  466. /* CPU telling us the core id bits shift? */
  467. bits = (ecx >> 12) & 0xF;
  468. /* Otherwise recompute */
  469. if (bits == 0) {
  470. while ((1 << bits) < c->x86_max_cores)
  471. bits++;
  472. }
  473. /* Low order bits define the core id (index of core in socket) */
  474. c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
  475. /* Convert the APIC ID into the socket ID */
  476. c->phys_proc_id = phys_pkg_id(bits);
  477. #ifdef CONFIG_NUMA
  478. node = c->phys_proc_id;
  479. if (apicid_to_node[apicid] != NUMA_NO_NODE)
  480. node = apicid_to_node[apicid];
  481. if (!node_online(node)) {
  482. /* Two possibilities here:
  483. - The CPU is missing memory and no node was created.
  484. In that case try picking one from a nearby CPU
  485. - The APIC IDs differ from the HyperTransport node IDs
  486. which the K8 northbridge parsing fills in.
  487. Assume they are all increased by a constant offset,
  488. but in the same order as the HT nodeids.
  489. If that doesn't result in a usable node fall back to the
  490. path for the previous case. */
  491. int ht_nodeid = apicid - (cpu_data(0).phys_proc_id << bits);
  492. if (ht_nodeid >= 0 &&
  493. apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  494. node = apicid_to_node[ht_nodeid];
  495. /* Pick a nearby node */
  496. if (!node_online(node))
  497. node = nearby_node(apicid);
  498. }
  499. numa_set_node(cpu, node);
  500. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  501. #endif
  502. #endif
  503. }
  504. #define ENABLE_C1E_MASK 0x18000000
  505. #define CPUID_PROCESSOR_SIGNATURE 1
  506. #define CPUID_XFAM 0x0ff00000
  507. #define CPUID_XFAM_K8 0x00000000
  508. #define CPUID_XFAM_10H 0x00100000
  509. #define CPUID_XFAM_11H 0x00200000
  510. #define CPUID_XMOD 0x000f0000
  511. #define CPUID_XMOD_REV_F 0x00040000
  512. /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
  513. static __cpuinit int amd_apic_timer_broken(void)
  514. {
  515. u32 lo, hi;
  516. u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
  517. switch (eax & CPUID_XFAM) {
  518. case CPUID_XFAM_K8:
  519. if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
  520. break;
  521. case CPUID_XFAM_10H:
  522. case CPUID_XFAM_11H:
  523. rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
  524. if (lo & ENABLE_C1E_MASK)
  525. return 1;
  526. break;
  527. default:
  528. /* err on the side of caution */
  529. return 1;
  530. }
  531. return 0;
  532. }
  533. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  534. {
  535. unsigned level;
  536. #ifdef CONFIG_SMP
  537. unsigned long value;
  538. /*
  539. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  540. * bit 6 of msr C001_0015
  541. *
  542. * Errata 63 for SH-B3 steppings
  543. * Errata 122 for all steppings (F+ have it disabled by default)
  544. */
  545. if (c->x86 == 15) {
  546. rdmsrl(MSR_K8_HWCR, value);
  547. value |= 1 << 6;
  548. wrmsrl(MSR_K8_HWCR, value);
  549. }
  550. #endif
  551. /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  552. 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
  553. clear_bit(0*32+31, &c->x86_capability);
  554. /* On C+ stepping K8 rep microcode works well for copy/memset */
  555. level = cpuid_eax(1);
  556. if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58))
  557. set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
  558. if (c->x86 == 0x10 || c->x86 == 0x11)
  559. set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
  560. /* Enable workaround for FXSAVE leak */
  561. if (c->x86 >= 6)
  562. set_bit(X86_FEATURE_FXSAVE_LEAK, &c->x86_capability);
  563. level = get_model_name(c);
  564. if (!level) {
  565. switch (c->x86) {
  566. case 15:
  567. /* Should distinguish Models here, but this is only
  568. a fallback anyways. */
  569. strcpy(c->x86_model_id, "Hammer");
  570. break;
  571. }
  572. }
  573. display_cacheinfo(c);
  574. /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
  575. if (c->x86_power & (1<<8))
  576. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  577. /* Multi core CPU? */
  578. if (c->extended_cpuid_level >= 0x80000008)
  579. amd_detect_cmp(c);
  580. if (c->extended_cpuid_level >= 0x80000006 &&
  581. (cpuid_edx(0x80000006) & 0xf000))
  582. num_cache_leaves = 4;
  583. else
  584. num_cache_leaves = 3;
  585. if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
  586. set_bit(X86_FEATURE_K8, &c->x86_capability);
  587. /* RDTSC can be speculated around */
  588. clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
  589. /* Family 10 doesn't support C states in MWAIT so don't use it */
  590. if (c->x86 == 0x10 && !force_mwait)
  591. clear_bit(X86_FEATURE_MWAIT, &c->x86_capability);
  592. if (amd_apic_timer_broken())
  593. disable_apic_timer = 1;
  594. }
  595. static void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  596. {
  597. #ifdef CONFIG_SMP
  598. u32 eax, ebx, ecx, edx;
  599. int index_msb, core_bits;
  600. cpuid(1, &eax, &ebx, &ecx, &edx);
  601. if (!cpu_has(c, X86_FEATURE_HT))
  602. return;
  603. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  604. goto out;
  605. smp_num_siblings = (ebx & 0xff0000) >> 16;
  606. if (smp_num_siblings == 1) {
  607. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  608. } else if (smp_num_siblings > 1 ) {
  609. if (smp_num_siblings > NR_CPUS) {
  610. printk(KERN_WARNING "CPU: Unsupported number of the siblings %d", smp_num_siblings);
  611. smp_num_siblings = 1;
  612. return;
  613. }
  614. index_msb = get_count_order(smp_num_siblings);
  615. c->phys_proc_id = phys_pkg_id(index_msb);
  616. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  617. index_msb = get_count_order(smp_num_siblings) ;
  618. core_bits = get_count_order(c->x86_max_cores);
  619. c->cpu_core_id = phys_pkg_id(index_msb) &
  620. ((1 << core_bits) - 1);
  621. }
  622. out:
  623. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  624. printk(KERN_INFO "CPU: Physical Processor ID: %d\n", c->phys_proc_id);
  625. printk(KERN_INFO "CPU: Processor Core ID: %d\n", c->cpu_core_id);
  626. }
  627. #endif
  628. }
  629. /*
  630. * find out the number of processor cores on the die
  631. */
  632. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  633. {
  634. unsigned int eax, t;
  635. if (c->cpuid_level < 4)
  636. return 1;
  637. cpuid_count(4, 0, &eax, &t, &t, &t);
  638. if (eax & 0x1f)
  639. return ((eax >> 26) + 1);
  640. else
  641. return 1;
  642. }
  643. static void srat_detect_node(void)
  644. {
  645. #ifdef CONFIG_NUMA
  646. unsigned node;
  647. int cpu = smp_processor_id();
  648. int apicid = hard_smp_processor_id();
  649. /* Don't do the funky fallback heuristics the AMD version employs
  650. for now. */
  651. node = apicid_to_node[apicid];
  652. if (node == NUMA_NO_NODE)
  653. node = first_node(node_online_map);
  654. numa_set_node(cpu, node);
  655. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  656. #endif
  657. }
  658. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  659. {
  660. /* Cache sizes */
  661. unsigned n;
  662. init_intel_cacheinfo(c);
  663. if (c->cpuid_level > 9 ) {
  664. unsigned eax = cpuid_eax(10);
  665. /* Check for version and the number of counters */
  666. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  667. set_bit(X86_FEATURE_ARCH_PERFMON, &c->x86_capability);
  668. }
  669. if (cpu_has_ds) {
  670. unsigned int l1, l2;
  671. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  672. if (!(l1 & (1<<11)))
  673. set_bit(X86_FEATURE_BTS, c->x86_capability);
  674. if (!(l1 & (1<<12)))
  675. set_bit(X86_FEATURE_PEBS, c->x86_capability);
  676. }
  677. n = c->extended_cpuid_level;
  678. if (n >= 0x80000008) {
  679. unsigned eax = cpuid_eax(0x80000008);
  680. c->x86_virt_bits = (eax >> 8) & 0xff;
  681. c->x86_phys_bits = eax & 0xff;
  682. /* CPUID workaround for Intel 0F34 CPU */
  683. if (c->x86_vendor == X86_VENDOR_INTEL &&
  684. c->x86 == 0xF && c->x86_model == 0x3 &&
  685. c->x86_mask == 0x4)
  686. c->x86_phys_bits = 36;
  687. }
  688. if (c->x86 == 15)
  689. c->x86_cache_alignment = c->x86_clflush_size * 2;
  690. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  691. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  692. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  693. if (c->x86 == 6)
  694. set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
  695. if (c->x86 == 15)
  696. set_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
  697. else
  698. clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
  699. c->x86_max_cores = intel_num_cpu_cores(c);
  700. srat_detect_node();
  701. }
  702. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  703. {
  704. char *v = c->x86_vendor_id;
  705. if (!strcmp(v, "AuthenticAMD"))
  706. c->x86_vendor = X86_VENDOR_AMD;
  707. else if (!strcmp(v, "GenuineIntel"))
  708. c->x86_vendor = X86_VENDOR_INTEL;
  709. else
  710. c->x86_vendor = X86_VENDOR_UNKNOWN;
  711. }
  712. struct cpu_model_info {
  713. int vendor;
  714. int family;
  715. char *model_names[16];
  716. };
  717. /* Do some early cpuid on the boot CPU to get some parameter that are
  718. needed before check_bugs. Everything advanced is in identify_cpu
  719. below. */
  720. void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
  721. {
  722. u32 tfms;
  723. c->loops_per_jiffy = loops_per_jiffy;
  724. c->x86_cache_size = -1;
  725. c->x86_vendor = X86_VENDOR_UNKNOWN;
  726. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  727. c->x86_vendor_id[0] = '\0'; /* Unset */
  728. c->x86_model_id[0] = '\0'; /* Unset */
  729. c->x86_clflush_size = 64;
  730. c->x86_cache_alignment = c->x86_clflush_size;
  731. c->x86_max_cores = 1;
  732. c->extended_cpuid_level = 0;
  733. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  734. /* Get vendor name */
  735. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  736. (unsigned int *)&c->x86_vendor_id[0],
  737. (unsigned int *)&c->x86_vendor_id[8],
  738. (unsigned int *)&c->x86_vendor_id[4]);
  739. get_cpu_vendor(c);
  740. /* Initialize the standard set of capabilities */
  741. /* Note that the vendor-specific code below might override */
  742. /* Intel-defined flags: level 0x00000001 */
  743. if (c->cpuid_level >= 0x00000001) {
  744. __u32 misc;
  745. cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
  746. &c->x86_capability[0]);
  747. c->x86 = (tfms >> 8) & 0xf;
  748. c->x86_model = (tfms >> 4) & 0xf;
  749. c->x86_mask = tfms & 0xf;
  750. if (c->x86 == 0xf)
  751. c->x86 += (tfms >> 20) & 0xff;
  752. if (c->x86 >= 0x6)
  753. c->x86_model += ((tfms >> 16) & 0xF) << 4;
  754. if (c->x86_capability[0] & (1<<19))
  755. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  756. } else {
  757. /* Have CPUID level 0 only - unheard of */
  758. c->x86 = 4;
  759. }
  760. #ifdef CONFIG_SMP
  761. c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
  762. #endif
  763. }
  764. /*
  765. * This does the hard work of actually picking apart the CPU stuff...
  766. */
  767. void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  768. {
  769. int i;
  770. u32 xlvl;
  771. early_identify_cpu(c);
  772. /* AMD-defined flags: level 0x80000001 */
  773. xlvl = cpuid_eax(0x80000000);
  774. c->extended_cpuid_level = xlvl;
  775. if ((xlvl & 0xffff0000) == 0x80000000) {
  776. if (xlvl >= 0x80000001) {
  777. c->x86_capability[1] = cpuid_edx(0x80000001);
  778. c->x86_capability[6] = cpuid_ecx(0x80000001);
  779. }
  780. if (xlvl >= 0x80000004)
  781. get_model_name(c); /* Default name */
  782. }
  783. /* Transmeta-defined flags: level 0x80860001 */
  784. xlvl = cpuid_eax(0x80860000);
  785. if ((xlvl & 0xffff0000) == 0x80860000) {
  786. /* Don't set x86_cpuid_level here for now to not confuse. */
  787. if (xlvl >= 0x80860001)
  788. c->x86_capability[2] = cpuid_edx(0x80860001);
  789. }
  790. init_scattered_cpuid_features(c);
  791. c->apicid = phys_pkg_id(0);
  792. /*
  793. * Vendor-specific initialization. In this section we
  794. * canonicalize the feature flags, meaning if there are
  795. * features a certain CPU supports which CPUID doesn't
  796. * tell us, CPUID claiming incorrect flags, or other bugs,
  797. * we handle them here.
  798. *
  799. * At the end of this section, c->x86_capability better
  800. * indicate the features this CPU genuinely supports!
  801. */
  802. switch (c->x86_vendor) {
  803. case X86_VENDOR_AMD:
  804. init_amd(c);
  805. break;
  806. case X86_VENDOR_INTEL:
  807. init_intel(c);
  808. break;
  809. case X86_VENDOR_UNKNOWN:
  810. default:
  811. display_cacheinfo(c);
  812. break;
  813. }
  814. select_idle_routine(c);
  815. detect_ht(c);
  816. /*
  817. * On SMP, boot_cpu_data holds the common feature set between
  818. * all CPUs; so make sure that we indicate which features are
  819. * common between the CPUs. The first time this routine gets
  820. * executed, c == &boot_cpu_data.
  821. */
  822. if (c != &boot_cpu_data) {
  823. /* AND the already accumulated flags with these */
  824. for (i = 0 ; i < NCAPINTS ; i++)
  825. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  826. }
  827. #ifdef CONFIG_X86_MCE
  828. mcheck_init(c);
  829. #endif
  830. if (c != &boot_cpu_data)
  831. mtrr_ap_init();
  832. #ifdef CONFIG_NUMA
  833. numa_add_cpu(smp_processor_id());
  834. #endif
  835. }
  836. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  837. {
  838. if (c->x86_model_id[0])
  839. printk("%s", c->x86_model_id);
  840. if (c->x86_mask || c->cpuid_level >= 0)
  841. printk(" stepping %02x\n", c->x86_mask);
  842. else
  843. printk("\n");
  844. }
  845. /*
  846. * Get CPU information for use by the procfs.
  847. */
  848. static int show_cpuinfo(struct seq_file *m, void *v)
  849. {
  850. struct cpuinfo_x86 *c = v;
  851. int cpu = 0;
  852. /*
  853. * These flag bits must match the definitions in <asm/cpufeature.h>.
  854. * NULL means this bit is undefined or reserved; either way it doesn't
  855. * have meaning as far as Linux is concerned. Note that it's important
  856. * to realize there is a difference between this table and CPUID -- if
  857. * applications want to get the raw CPUID data, they should access
  858. * /dev/cpu/<cpu_nr>/cpuid instead.
  859. */
  860. static const char *const x86_cap_flags[] = {
  861. /* Intel-defined */
  862. "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
  863. "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
  864. "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
  865. "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
  866. /* AMD-defined */
  867. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  868. NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
  869. NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
  870. NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
  871. "3dnowext", "3dnow",
  872. /* Transmeta-defined */
  873. "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
  874. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  875. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  876. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  877. /* Other (Linux-defined) */
  878. "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
  879. NULL, NULL, NULL, NULL,
  880. "constant_tsc", "up", NULL, "arch_perfmon",
  881. "pebs", "bts", NULL, "sync_rdtsc",
  882. "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  883. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  884. /* Intel-defined (#2) */
  885. "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
  886. "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
  887. NULL, NULL, "dca", "sse4_1", "sse4_2", NULL, NULL, "popcnt",
  888. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  889. /* VIA/Cyrix/Centaur-defined */
  890. NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
  891. "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
  892. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  893. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  894. /* AMD-defined (#2) */
  895. "lahf_lm", "cmp_legacy", "svm", "extapic",
  896. "cr8_legacy", "abm", "sse4a", "misalignsse",
  897. "3dnowprefetch", "osvw", "ibs", "sse5",
  898. "skinit", "wdt", NULL, NULL,
  899. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  900. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  901. /* Auxiliary (Linux-defined) */
  902. "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  903. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  904. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  905. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  906. };
  907. static const char *const x86_power_flags[] = {
  908. "ts", /* temperature sensor */
  909. "fid", /* frequency id control */
  910. "vid", /* voltage id control */
  911. "ttp", /* thermal trip */
  912. "tm",
  913. "stc",
  914. "100mhzsteps",
  915. "hwpstate",
  916. "", /* tsc invariant mapped to constant_tsc */
  917. /* nothing */
  918. };
  919. #ifdef CONFIG_SMP
  920. cpu = c->cpu_index;
  921. #endif
  922. seq_printf(m,"processor\t: %u\n"
  923. "vendor_id\t: %s\n"
  924. "cpu family\t: %d\n"
  925. "model\t\t: %d\n"
  926. "model name\t: %s\n",
  927. (unsigned)cpu,
  928. c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
  929. c->x86,
  930. (int)c->x86_model,
  931. c->x86_model_id[0] ? c->x86_model_id : "unknown");
  932. if (c->x86_mask || c->cpuid_level >= 0)
  933. seq_printf(m, "stepping\t: %d\n", c->x86_mask);
  934. else
  935. seq_printf(m, "stepping\t: unknown\n");
  936. if (cpu_has(c,X86_FEATURE_TSC)) {
  937. unsigned int freq = cpufreq_quick_get((unsigned)cpu);
  938. if (!freq)
  939. freq = cpu_khz;
  940. seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
  941. freq / 1000, (freq % 1000));
  942. }
  943. /* Cache size */
  944. if (c->x86_cache_size >= 0)
  945. seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
  946. #ifdef CONFIG_SMP
  947. if (smp_num_siblings * c->x86_max_cores > 1) {
  948. seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
  949. seq_printf(m, "siblings\t: %d\n",
  950. cpus_weight(per_cpu(cpu_core_map, cpu)));
  951. seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
  952. seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
  953. }
  954. #endif
  955. seq_printf(m,
  956. "fpu\t\t: yes\n"
  957. "fpu_exception\t: yes\n"
  958. "cpuid level\t: %d\n"
  959. "wp\t\t: yes\n"
  960. "flags\t\t:",
  961. c->cpuid_level);
  962. {
  963. int i;
  964. for ( i = 0 ; i < 32*NCAPINTS ; i++ )
  965. if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
  966. seq_printf(m, " %s", x86_cap_flags[i]);
  967. }
  968. seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
  969. c->loops_per_jiffy/(500000/HZ),
  970. (c->loops_per_jiffy/(5000/HZ)) % 100);
  971. if (c->x86_tlbsize > 0)
  972. seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
  973. seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
  974. seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
  975. seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
  976. c->x86_phys_bits, c->x86_virt_bits);
  977. seq_printf(m, "power management:");
  978. {
  979. unsigned i;
  980. for (i = 0; i < 32; i++)
  981. if (c->x86_power & (1 << i)) {
  982. if (i < ARRAY_SIZE(x86_power_flags) &&
  983. x86_power_flags[i])
  984. seq_printf(m, "%s%s",
  985. x86_power_flags[i][0]?" ":"",
  986. x86_power_flags[i]);
  987. else
  988. seq_printf(m, " [%d]", i);
  989. }
  990. }
  991. seq_printf(m, "\n\n");
  992. return 0;
  993. }
  994. static void *c_start(struct seq_file *m, loff_t *pos)
  995. {
  996. if (*pos == 0) /* just in case, cpu 0 is not the first */
  997. *pos = first_cpu(cpu_online_map);
  998. if ((*pos) < NR_CPUS && cpu_online(*pos))
  999. return &cpu_data(*pos);
  1000. return NULL;
  1001. }
  1002. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  1003. {
  1004. *pos = next_cpu(*pos, cpu_online_map);
  1005. return c_start(m, pos);
  1006. }
  1007. static void c_stop(struct seq_file *m, void *v)
  1008. {
  1009. }
  1010. struct seq_operations cpuinfo_op = {
  1011. .start =c_start,
  1012. .next = c_next,
  1013. .stop = c_stop,
  1014. .show = show_cpuinfo,
  1015. };