wm_adsp.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/jack.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <linux/mfd/arizona/registers.h>
  32. #include "arizona.h"
  33. #include "wm_adsp.h"
  34. #define adsp_crit(_dsp, fmt, ...) \
  35. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_err(_dsp, fmt, ...) \
  37. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_warn(_dsp, fmt, ...) \
  39. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_info(_dsp, fmt, ...) \
  41. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define adsp_dbg(_dsp, fmt, ...) \
  43. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  44. #define ADSP1_CONTROL_1 0x00
  45. #define ADSP1_CONTROL_2 0x02
  46. #define ADSP1_CONTROL_3 0x03
  47. #define ADSP1_CONTROL_4 0x04
  48. #define ADSP1_CONTROL_5 0x06
  49. #define ADSP1_CONTROL_6 0x07
  50. #define ADSP1_CONTROL_7 0x08
  51. #define ADSP1_CONTROL_8 0x09
  52. #define ADSP1_CONTROL_9 0x0A
  53. #define ADSP1_CONTROL_10 0x0B
  54. #define ADSP1_CONTROL_11 0x0C
  55. #define ADSP1_CONTROL_12 0x0D
  56. #define ADSP1_CONTROL_13 0x0F
  57. #define ADSP1_CONTROL_14 0x10
  58. #define ADSP1_CONTROL_15 0x11
  59. #define ADSP1_CONTROL_16 0x12
  60. #define ADSP1_CONTROL_17 0x13
  61. #define ADSP1_CONTROL_18 0x14
  62. #define ADSP1_CONTROL_19 0x16
  63. #define ADSP1_CONTROL_20 0x17
  64. #define ADSP1_CONTROL_21 0x18
  65. #define ADSP1_CONTROL_22 0x1A
  66. #define ADSP1_CONTROL_23 0x1B
  67. #define ADSP1_CONTROL_24 0x1C
  68. #define ADSP1_CONTROL_25 0x1E
  69. #define ADSP1_CONTROL_26 0x20
  70. #define ADSP1_CONTROL_27 0x21
  71. #define ADSP1_CONTROL_28 0x22
  72. #define ADSP1_CONTROL_29 0x23
  73. #define ADSP1_CONTROL_30 0x24
  74. #define ADSP1_CONTROL_31 0x26
  75. /*
  76. * ADSP1 Control 19
  77. */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  80. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  81. /*
  82. * ADSP1 Control 30
  83. */
  84. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  87. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  88. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  90. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  91. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  92. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  94. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  95. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  96. #define ADSP1_START 0x0001 /* DSP1_START */
  97. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  98. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  99. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  100. /*
  101. * ADSP1 Control 31
  102. */
  103. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  104. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  105. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  106. #define ADSP2_CONTROL 0x0
  107. #define ADSP2_CLOCKING 0x1
  108. #define ADSP2_STATUS1 0x4
  109. #define ADSP2_WDMA_CONFIG_1 0x30
  110. #define ADSP2_WDMA_CONFIG_2 0x31
  111. #define ADSP2_RDMA_CONFIG_1 0x34
  112. /*
  113. * ADSP2 Control
  114. */
  115. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  117. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  118. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  119. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  121. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  122. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  123. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  125. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  126. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  127. #define ADSP2_START 0x0001 /* DSP1_START */
  128. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  129. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  130. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  131. /*
  132. * ADSP2 clocking
  133. */
  134. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  135. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  136. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  137. /*
  138. * ADSP2 Status 1
  139. */
  140. #define ADSP2_RAM_RDY 0x0001
  141. #define ADSP2_RAM_RDY_MASK 0x0001
  142. #define ADSP2_RAM_RDY_SHIFT 0
  143. #define ADSP2_RAM_RDY_WIDTH 1
  144. struct wm_adsp_buf {
  145. struct list_head list;
  146. void *buf;
  147. };
  148. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  149. struct list_head *list)
  150. {
  151. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  152. if (buf == NULL)
  153. return NULL;
  154. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  155. if (!buf->buf) {
  156. kfree(buf);
  157. return NULL;
  158. }
  159. if (list)
  160. list_add_tail(&buf->list, list);
  161. return buf;
  162. }
  163. static void wm_adsp_buf_free(struct list_head *list)
  164. {
  165. while (!list_empty(list)) {
  166. struct wm_adsp_buf *buf = list_first_entry(list,
  167. struct wm_adsp_buf,
  168. list);
  169. list_del(&buf->list);
  170. kfree(buf->buf);
  171. kfree(buf);
  172. }
  173. }
  174. #define WM_ADSP_NUM_FW 4
  175. #define WM_ADSP_FW_MBC_VSS 0
  176. #define WM_ADSP_FW_TX 1
  177. #define WM_ADSP_FW_TX_SPK 2
  178. #define WM_ADSP_FW_RX_ANC 3
  179. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  180. [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
  181. [WM_ADSP_FW_TX] = "Tx",
  182. [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
  183. [WM_ADSP_FW_RX_ANC] = "Rx ANC",
  184. };
  185. static struct {
  186. const char *file;
  187. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  188. [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
  189. [WM_ADSP_FW_TX] = { .file = "tx" },
  190. [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
  191. [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
  192. };
  193. struct wm_coeff_ctl_ops {
  194. int (*xget)(struct snd_kcontrol *kcontrol,
  195. struct snd_ctl_elem_value *ucontrol);
  196. int (*xput)(struct snd_kcontrol *kcontrol,
  197. struct snd_ctl_elem_value *ucontrol);
  198. int (*xinfo)(struct snd_kcontrol *kcontrol,
  199. struct snd_ctl_elem_info *uinfo);
  200. };
  201. struct wm_coeff_ctl {
  202. const char *name;
  203. struct wm_adsp_alg_region region;
  204. struct wm_coeff_ctl_ops ops;
  205. struct wm_adsp *adsp;
  206. void *private;
  207. unsigned int enabled:1;
  208. struct list_head list;
  209. void *cache;
  210. size_t len;
  211. unsigned int set:1;
  212. struct snd_kcontrol *kcontrol;
  213. };
  214. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  215. struct snd_ctl_elem_value *ucontrol)
  216. {
  217. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  218. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  219. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  220. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  221. return 0;
  222. }
  223. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  224. struct snd_ctl_elem_value *ucontrol)
  225. {
  226. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  227. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  228. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  229. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  230. return 0;
  231. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  232. return -EINVAL;
  233. if (adsp[e->shift_l].running)
  234. return -EBUSY;
  235. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  236. return 0;
  237. }
  238. static const struct soc_enum wm_adsp_fw_enum[] = {
  239. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  240. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  241. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  242. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  243. };
  244. const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
  245. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  246. wm_adsp_fw_get, wm_adsp_fw_put),
  247. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  248. wm_adsp_fw_get, wm_adsp_fw_put),
  249. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  250. wm_adsp_fw_get, wm_adsp_fw_put),
  251. };
  252. EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
  253. #if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
  254. static const struct soc_enum wm_adsp2_rate_enum[] = {
  255. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
  256. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  257. ARIZONA_RATE_ENUM_SIZE,
  258. arizona_rate_text, arizona_rate_val),
  259. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
  260. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  261. ARIZONA_RATE_ENUM_SIZE,
  262. arizona_rate_text, arizona_rate_val),
  263. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  264. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  265. ARIZONA_RATE_ENUM_SIZE,
  266. arizona_rate_text, arizona_rate_val),
  267. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
  268. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  269. ARIZONA_RATE_ENUM_SIZE,
  270. arizona_rate_text, arizona_rate_val),
  271. };
  272. const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
  273. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  274. wm_adsp_fw_get, wm_adsp_fw_put),
  275. SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
  276. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  277. wm_adsp_fw_get, wm_adsp_fw_put),
  278. SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
  279. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  280. wm_adsp_fw_get, wm_adsp_fw_put),
  281. SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
  282. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  283. wm_adsp_fw_get, wm_adsp_fw_put),
  284. SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
  285. };
  286. EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
  287. #endif
  288. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  289. int type)
  290. {
  291. int i;
  292. for (i = 0; i < dsp->num_mems; i++)
  293. if (dsp->mem[i].type == type)
  294. return &dsp->mem[i];
  295. return NULL;
  296. }
  297. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  298. unsigned int offset)
  299. {
  300. switch (region->type) {
  301. case WMFW_ADSP1_PM:
  302. return region->base + (offset * 3);
  303. case WMFW_ADSP1_DM:
  304. return region->base + (offset * 2);
  305. case WMFW_ADSP2_XM:
  306. return region->base + (offset * 2);
  307. case WMFW_ADSP2_YM:
  308. return region->base + (offset * 2);
  309. case WMFW_ADSP1_ZM:
  310. return region->base + (offset * 2);
  311. default:
  312. WARN_ON(NULL != "Unknown memory region type");
  313. return offset;
  314. }
  315. }
  316. static int wm_coeff_info(struct snd_kcontrol *kcontrol,
  317. struct snd_ctl_elem_info *uinfo)
  318. {
  319. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  320. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  321. uinfo->count = ctl->len;
  322. return 0;
  323. }
  324. static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
  325. const void *buf, size_t len)
  326. {
  327. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  328. struct wm_adsp_alg_region *region = &ctl->region;
  329. const struct wm_adsp_region *mem;
  330. struct wm_adsp *adsp = ctl->adsp;
  331. void *scratch;
  332. int ret;
  333. unsigned int reg;
  334. mem = wm_adsp_find_region(adsp, region->type);
  335. if (!mem) {
  336. adsp_err(adsp, "No base for region %x\n",
  337. region->type);
  338. return -EINVAL;
  339. }
  340. reg = ctl->region.base;
  341. reg = wm_adsp_region_to_reg(mem, reg);
  342. scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
  343. if (!scratch)
  344. return -ENOMEM;
  345. ret = regmap_raw_write(adsp->regmap, reg, scratch,
  346. ctl->len);
  347. if (ret) {
  348. adsp_err(adsp, "Failed to write %zu bytes to %x: %d\n",
  349. ctl->len, reg, ret);
  350. kfree(scratch);
  351. return ret;
  352. }
  353. adsp_dbg(adsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
  354. kfree(scratch);
  355. return 0;
  356. }
  357. static int wm_coeff_put(struct snd_kcontrol *kcontrol,
  358. struct snd_ctl_elem_value *ucontrol)
  359. {
  360. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  361. char *p = ucontrol->value.bytes.data;
  362. memcpy(ctl->cache, p, ctl->len);
  363. if (!ctl->enabled) {
  364. ctl->set = 1;
  365. return 0;
  366. }
  367. return wm_coeff_write_control(kcontrol, p, ctl->len);
  368. }
  369. static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
  370. void *buf, size_t len)
  371. {
  372. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  373. struct wm_adsp_alg_region *region = &ctl->region;
  374. const struct wm_adsp_region *mem;
  375. struct wm_adsp *adsp = ctl->adsp;
  376. void *scratch;
  377. int ret;
  378. unsigned int reg;
  379. mem = wm_adsp_find_region(adsp, region->type);
  380. if (!mem) {
  381. adsp_err(adsp, "No base for region %x\n",
  382. region->type);
  383. return -EINVAL;
  384. }
  385. reg = ctl->region.base;
  386. reg = wm_adsp_region_to_reg(mem, reg);
  387. scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
  388. if (!scratch)
  389. return -ENOMEM;
  390. ret = regmap_raw_read(adsp->regmap, reg, scratch, ctl->len);
  391. if (ret) {
  392. adsp_err(adsp, "Failed to read %zu bytes from %x: %d\n",
  393. ctl->len, reg, ret);
  394. kfree(scratch);
  395. return ret;
  396. }
  397. adsp_dbg(adsp, "Read %zu bytes from %x\n", ctl->len, reg);
  398. memcpy(buf, scratch, ctl->len);
  399. kfree(scratch);
  400. return 0;
  401. }
  402. static int wm_coeff_get(struct snd_kcontrol *kcontrol,
  403. struct snd_ctl_elem_value *ucontrol)
  404. {
  405. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  406. char *p = ucontrol->value.bytes.data;
  407. memcpy(p, ctl->cache, ctl->len);
  408. return 0;
  409. }
  410. struct wmfw_ctl_work {
  411. struct wm_adsp *adsp;
  412. struct wm_coeff_ctl *ctl;
  413. struct work_struct work;
  414. };
  415. static int wmfw_add_ctl(struct wm_adsp *adsp, struct wm_coeff_ctl *ctl)
  416. {
  417. struct snd_kcontrol_new *kcontrol;
  418. int ret;
  419. if (!ctl || !ctl->name)
  420. return -EINVAL;
  421. kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
  422. if (!kcontrol)
  423. return -ENOMEM;
  424. kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  425. kcontrol->name = ctl->name;
  426. kcontrol->info = wm_coeff_info;
  427. kcontrol->get = wm_coeff_get;
  428. kcontrol->put = wm_coeff_put;
  429. kcontrol->private_value = (unsigned long)ctl;
  430. ret = snd_soc_add_card_controls(adsp->card,
  431. kcontrol, 1);
  432. if (ret < 0)
  433. goto err_kcontrol;
  434. kfree(kcontrol);
  435. ctl->kcontrol = snd_soc_card_get_kcontrol(adsp->card,
  436. ctl->name);
  437. list_add(&ctl->list, &adsp->ctl_list);
  438. return 0;
  439. err_kcontrol:
  440. kfree(kcontrol);
  441. return ret;
  442. }
  443. static int wm_adsp_load(struct wm_adsp *dsp)
  444. {
  445. LIST_HEAD(buf_list);
  446. const struct firmware *firmware;
  447. struct regmap *regmap = dsp->regmap;
  448. unsigned int pos = 0;
  449. const struct wmfw_header *header;
  450. const struct wmfw_adsp1_sizes *adsp1_sizes;
  451. const struct wmfw_adsp2_sizes *adsp2_sizes;
  452. const struct wmfw_footer *footer;
  453. const struct wmfw_region *region;
  454. const struct wm_adsp_region *mem;
  455. const char *region_name;
  456. char *file, *text;
  457. struct wm_adsp_buf *buf;
  458. unsigned int reg;
  459. int regions = 0;
  460. int ret, offset, type, sizes;
  461. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  462. if (file == NULL)
  463. return -ENOMEM;
  464. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  465. wm_adsp_fw[dsp->fw].file);
  466. file[PAGE_SIZE - 1] = '\0';
  467. ret = request_firmware(&firmware, file, dsp->dev);
  468. if (ret != 0) {
  469. adsp_err(dsp, "Failed to request '%s'\n", file);
  470. goto out;
  471. }
  472. ret = -EINVAL;
  473. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  474. if (pos >= firmware->size) {
  475. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  476. file, firmware->size);
  477. goto out_fw;
  478. }
  479. header = (void*)&firmware->data[0];
  480. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  481. adsp_err(dsp, "%s: invalid magic\n", file);
  482. goto out_fw;
  483. }
  484. if (header->ver != 0) {
  485. adsp_err(dsp, "%s: unknown file format %d\n",
  486. file, header->ver);
  487. goto out_fw;
  488. }
  489. if (header->core != dsp->type) {
  490. adsp_err(dsp, "%s: invalid core %d != %d\n",
  491. file, header->core, dsp->type);
  492. goto out_fw;
  493. }
  494. switch (dsp->type) {
  495. case WMFW_ADSP1:
  496. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  497. adsp1_sizes = (void *)&(header[1]);
  498. footer = (void *)&(adsp1_sizes[1]);
  499. sizes = sizeof(*adsp1_sizes);
  500. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  501. file, le32_to_cpu(adsp1_sizes->dm),
  502. le32_to_cpu(adsp1_sizes->pm),
  503. le32_to_cpu(adsp1_sizes->zm));
  504. break;
  505. case WMFW_ADSP2:
  506. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  507. adsp2_sizes = (void *)&(header[1]);
  508. footer = (void *)&(adsp2_sizes[1]);
  509. sizes = sizeof(*adsp2_sizes);
  510. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  511. file, le32_to_cpu(adsp2_sizes->xm),
  512. le32_to_cpu(adsp2_sizes->ym),
  513. le32_to_cpu(adsp2_sizes->pm),
  514. le32_to_cpu(adsp2_sizes->zm));
  515. break;
  516. default:
  517. BUG_ON(NULL == "Unknown DSP type");
  518. goto out_fw;
  519. }
  520. if (le32_to_cpu(header->len) != sizeof(*header) +
  521. sizes + sizeof(*footer)) {
  522. adsp_err(dsp, "%s: unexpected header length %d\n",
  523. file, le32_to_cpu(header->len));
  524. goto out_fw;
  525. }
  526. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  527. le64_to_cpu(footer->timestamp));
  528. while (pos < firmware->size &&
  529. pos - firmware->size > sizeof(*region)) {
  530. region = (void *)&(firmware->data[pos]);
  531. region_name = "Unknown";
  532. reg = 0;
  533. text = NULL;
  534. offset = le32_to_cpu(region->offset) & 0xffffff;
  535. type = be32_to_cpu(region->type) & 0xff;
  536. mem = wm_adsp_find_region(dsp, type);
  537. switch (type) {
  538. case WMFW_NAME_TEXT:
  539. region_name = "Firmware name";
  540. text = kzalloc(le32_to_cpu(region->len) + 1,
  541. GFP_KERNEL);
  542. break;
  543. case WMFW_INFO_TEXT:
  544. region_name = "Information";
  545. text = kzalloc(le32_to_cpu(region->len) + 1,
  546. GFP_KERNEL);
  547. break;
  548. case WMFW_ABSOLUTE:
  549. region_name = "Absolute";
  550. reg = offset;
  551. break;
  552. case WMFW_ADSP1_PM:
  553. BUG_ON(!mem);
  554. region_name = "PM";
  555. reg = wm_adsp_region_to_reg(mem, offset);
  556. break;
  557. case WMFW_ADSP1_DM:
  558. BUG_ON(!mem);
  559. region_name = "DM";
  560. reg = wm_adsp_region_to_reg(mem, offset);
  561. break;
  562. case WMFW_ADSP2_XM:
  563. BUG_ON(!mem);
  564. region_name = "XM";
  565. reg = wm_adsp_region_to_reg(mem, offset);
  566. break;
  567. case WMFW_ADSP2_YM:
  568. BUG_ON(!mem);
  569. region_name = "YM";
  570. reg = wm_adsp_region_to_reg(mem, offset);
  571. break;
  572. case WMFW_ADSP1_ZM:
  573. BUG_ON(!mem);
  574. region_name = "ZM";
  575. reg = wm_adsp_region_to_reg(mem, offset);
  576. break;
  577. default:
  578. adsp_warn(dsp,
  579. "%s.%d: Unknown region type %x at %d(%x)\n",
  580. file, regions, type, pos, pos);
  581. break;
  582. }
  583. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  584. regions, le32_to_cpu(region->len), offset,
  585. region_name);
  586. if (text) {
  587. memcpy(text, region->data, le32_to_cpu(region->len));
  588. adsp_info(dsp, "%s: %s\n", file, text);
  589. kfree(text);
  590. }
  591. if (reg) {
  592. buf = wm_adsp_buf_alloc(region->data,
  593. le32_to_cpu(region->len),
  594. &buf_list);
  595. if (!buf) {
  596. adsp_err(dsp, "Out of memory\n");
  597. ret = -ENOMEM;
  598. goto out_fw;
  599. }
  600. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  601. le32_to_cpu(region->len));
  602. if (ret != 0) {
  603. adsp_err(dsp,
  604. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  605. file, regions,
  606. le32_to_cpu(region->len), offset,
  607. region_name, ret);
  608. goto out_fw;
  609. }
  610. }
  611. pos += le32_to_cpu(region->len) + sizeof(*region);
  612. regions++;
  613. }
  614. ret = regmap_async_complete(regmap);
  615. if (ret != 0) {
  616. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  617. goto out_fw;
  618. }
  619. if (pos > firmware->size)
  620. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  621. file, regions, pos - firmware->size);
  622. out_fw:
  623. regmap_async_complete(regmap);
  624. wm_adsp_buf_free(&buf_list);
  625. release_firmware(firmware);
  626. out:
  627. kfree(file);
  628. return ret;
  629. }
  630. static int wm_coeff_init_control_caches(struct wm_adsp *adsp)
  631. {
  632. struct wm_coeff_ctl *ctl;
  633. int ret;
  634. list_for_each_entry(ctl, &adsp->ctl_list, list) {
  635. if (!ctl->enabled || ctl->set)
  636. continue;
  637. ret = wm_coeff_read_control(ctl->kcontrol,
  638. ctl->cache,
  639. ctl->len);
  640. if (ret < 0)
  641. return ret;
  642. }
  643. return 0;
  644. }
  645. static int wm_coeff_sync_controls(struct wm_adsp *adsp)
  646. {
  647. struct wm_coeff_ctl *ctl;
  648. int ret;
  649. list_for_each_entry(ctl, &adsp->ctl_list, list) {
  650. if (!ctl->enabled)
  651. continue;
  652. if (ctl->set) {
  653. ret = wm_coeff_write_control(ctl->kcontrol,
  654. ctl->cache,
  655. ctl->len);
  656. if (ret < 0)
  657. return ret;
  658. }
  659. }
  660. return 0;
  661. }
  662. static void wm_adsp_ctl_work(struct work_struct *work)
  663. {
  664. struct wmfw_ctl_work *ctl_work = container_of(work,
  665. struct wmfw_ctl_work,
  666. work);
  667. wmfw_add_ctl(ctl_work->adsp, ctl_work->ctl);
  668. kfree(ctl_work);
  669. }
  670. static int wm_adsp_create_control(struct wm_adsp *dsp,
  671. const struct wm_adsp_alg_region *region)
  672. {
  673. struct wm_coeff_ctl *ctl;
  674. struct wmfw_ctl_work *ctl_work;
  675. char *name;
  676. char *region_name;
  677. int ret;
  678. name = kmalloc(PAGE_SIZE, GFP_KERNEL);
  679. if (!name)
  680. return -ENOMEM;
  681. switch (region->type) {
  682. case WMFW_ADSP1_PM:
  683. region_name = "PM";
  684. break;
  685. case WMFW_ADSP1_DM:
  686. region_name = "DM";
  687. break;
  688. case WMFW_ADSP2_XM:
  689. region_name = "XM";
  690. break;
  691. case WMFW_ADSP2_YM:
  692. region_name = "YM";
  693. break;
  694. case WMFW_ADSP1_ZM:
  695. region_name = "ZM";
  696. break;
  697. default:
  698. ret = -EINVAL;
  699. goto err_name;
  700. }
  701. snprintf(name, PAGE_SIZE, "DSP%d %s %x",
  702. dsp->num, region_name, region->alg);
  703. list_for_each_entry(ctl, &dsp->ctl_list,
  704. list) {
  705. if (!strcmp(ctl->name, name)) {
  706. if (!ctl->enabled)
  707. ctl->enabled = 1;
  708. goto found;
  709. }
  710. }
  711. ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
  712. if (!ctl) {
  713. ret = -ENOMEM;
  714. goto err_name;
  715. }
  716. ctl->region = *region;
  717. ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
  718. if (!ctl->name) {
  719. ret = -ENOMEM;
  720. goto err_ctl;
  721. }
  722. ctl->enabled = 1;
  723. ctl->set = 0;
  724. ctl->ops.xget = wm_coeff_get;
  725. ctl->ops.xput = wm_coeff_put;
  726. ctl->adsp = dsp;
  727. ctl->len = region->len;
  728. ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
  729. if (!ctl->cache) {
  730. ret = -ENOMEM;
  731. goto err_ctl_name;
  732. }
  733. ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
  734. if (!ctl_work) {
  735. ret = -ENOMEM;
  736. goto err_ctl_cache;
  737. }
  738. ctl_work->adsp = dsp;
  739. ctl_work->ctl = ctl;
  740. INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
  741. schedule_work(&ctl_work->work);
  742. found:
  743. kfree(name);
  744. return 0;
  745. err_ctl_cache:
  746. kfree(ctl->cache);
  747. err_ctl_name:
  748. kfree(ctl->name);
  749. err_ctl:
  750. kfree(ctl);
  751. err_name:
  752. kfree(name);
  753. return ret;
  754. }
  755. static int wm_adsp_setup_algs(struct wm_adsp *dsp)
  756. {
  757. struct regmap *regmap = dsp->regmap;
  758. struct wmfw_adsp1_id_hdr adsp1_id;
  759. struct wmfw_adsp2_id_hdr adsp2_id;
  760. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  761. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  762. void *alg, *buf;
  763. struct wm_adsp_alg_region *region;
  764. const struct wm_adsp_region *mem;
  765. unsigned int pos, term;
  766. size_t algs, buf_size;
  767. __be32 val;
  768. int i, ret;
  769. switch (dsp->type) {
  770. case WMFW_ADSP1:
  771. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  772. break;
  773. case WMFW_ADSP2:
  774. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  775. break;
  776. default:
  777. mem = NULL;
  778. break;
  779. }
  780. if (mem == NULL) {
  781. BUG_ON(mem != NULL);
  782. return -EINVAL;
  783. }
  784. switch (dsp->type) {
  785. case WMFW_ADSP1:
  786. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  787. sizeof(adsp1_id));
  788. if (ret != 0) {
  789. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  790. ret);
  791. return ret;
  792. }
  793. buf = &adsp1_id;
  794. buf_size = sizeof(adsp1_id);
  795. algs = be32_to_cpu(adsp1_id.algs);
  796. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  797. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  798. dsp->fw_id,
  799. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  800. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  801. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  802. algs);
  803. region = kzalloc(sizeof(*region), GFP_KERNEL);
  804. if (!region)
  805. return -ENOMEM;
  806. region->type = WMFW_ADSP1_ZM;
  807. region->alg = be32_to_cpu(adsp1_id.fw.id);
  808. region->base = be32_to_cpu(adsp1_id.zm);
  809. list_add_tail(&region->list, &dsp->alg_regions);
  810. region = kzalloc(sizeof(*region), GFP_KERNEL);
  811. if (!region)
  812. return -ENOMEM;
  813. region->type = WMFW_ADSP1_DM;
  814. region->alg = be32_to_cpu(adsp1_id.fw.id);
  815. region->base = be32_to_cpu(adsp1_id.dm);
  816. list_add_tail(&region->list, &dsp->alg_regions);
  817. pos = sizeof(adsp1_id) / 2;
  818. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  819. break;
  820. case WMFW_ADSP2:
  821. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  822. sizeof(adsp2_id));
  823. if (ret != 0) {
  824. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  825. ret);
  826. return ret;
  827. }
  828. buf = &adsp2_id;
  829. buf_size = sizeof(adsp2_id);
  830. algs = be32_to_cpu(adsp2_id.algs);
  831. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  832. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  833. dsp->fw_id,
  834. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  835. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  836. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  837. algs);
  838. region = kzalloc(sizeof(*region), GFP_KERNEL);
  839. if (!region)
  840. return -ENOMEM;
  841. region->type = WMFW_ADSP2_XM;
  842. region->alg = be32_to_cpu(adsp2_id.fw.id);
  843. region->base = be32_to_cpu(adsp2_id.xm);
  844. list_add_tail(&region->list, &dsp->alg_regions);
  845. region = kzalloc(sizeof(*region), GFP_KERNEL);
  846. if (!region)
  847. return -ENOMEM;
  848. region->type = WMFW_ADSP2_YM;
  849. region->alg = be32_to_cpu(adsp2_id.fw.id);
  850. region->base = be32_to_cpu(adsp2_id.ym);
  851. list_add_tail(&region->list, &dsp->alg_regions);
  852. region = kzalloc(sizeof(*region), GFP_KERNEL);
  853. if (!region)
  854. return -ENOMEM;
  855. region->type = WMFW_ADSP2_ZM;
  856. region->alg = be32_to_cpu(adsp2_id.fw.id);
  857. region->base = be32_to_cpu(adsp2_id.zm);
  858. list_add_tail(&region->list, &dsp->alg_regions);
  859. pos = sizeof(adsp2_id) / 2;
  860. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  861. break;
  862. default:
  863. BUG_ON(NULL == "Unknown DSP type");
  864. return -EINVAL;
  865. }
  866. if (algs == 0) {
  867. adsp_err(dsp, "No algorithms\n");
  868. return -EINVAL;
  869. }
  870. if (algs > 1024) {
  871. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  872. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  873. buf, buf_size);
  874. return -EINVAL;
  875. }
  876. /* Read the terminator first to validate the length */
  877. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  878. if (ret != 0) {
  879. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  880. ret);
  881. return ret;
  882. }
  883. if (be32_to_cpu(val) != 0xbedead)
  884. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  885. term, be32_to_cpu(val));
  886. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  887. if (!alg)
  888. return -ENOMEM;
  889. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  890. if (ret != 0) {
  891. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  892. ret);
  893. goto out;
  894. }
  895. adsp1_alg = alg;
  896. adsp2_alg = alg;
  897. for (i = 0; i < algs; i++) {
  898. switch (dsp->type) {
  899. case WMFW_ADSP1:
  900. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  901. i, be32_to_cpu(adsp1_alg[i].alg.id),
  902. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  903. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  904. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  905. be32_to_cpu(adsp1_alg[i].dm),
  906. be32_to_cpu(adsp1_alg[i].zm));
  907. region = kzalloc(sizeof(*region), GFP_KERNEL);
  908. if (!region)
  909. return -ENOMEM;
  910. region->type = WMFW_ADSP1_DM;
  911. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  912. region->base = be32_to_cpu(adsp1_alg[i].dm);
  913. region->len = 0;
  914. list_add_tail(&region->list, &dsp->alg_regions);
  915. if (i + 1 < algs) {
  916. region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
  917. region->len -= be32_to_cpu(adsp1_alg[i].dm);
  918. wm_adsp_create_control(dsp, region);
  919. } else {
  920. adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
  921. be32_to_cpu(adsp1_alg[i].alg.id));
  922. }
  923. region = kzalloc(sizeof(*region), GFP_KERNEL);
  924. if (!region)
  925. return -ENOMEM;
  926. region->type = WMFW_ADSP1_ZM;
  927. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  928. region->base = be32_to_cpu(adsp1_alg[i].zm);
  929. region->len = 0;
  930. list_add_tail(&region->list, &dsp->alg_regions);
  931. if (i + 1 < algs) {
  932. region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
  933. region->len -= be32_to_cpu(adsp1_alg[i].zm);
  934. wm_adsp_create_control(dsp, region);
  935. } else {
  936. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  937. be32_to_cpu(adsp1_alg[i].alg.id));
  938. }
  939. break;
  940. case WMFW_ADSP2:
  941. adsp_info(dsp,
  942. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  943. i, be32_to_cpu(adsp2_alg[i].alg.id),
  944. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  945. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  946. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  947. be32_to_cpu(adsp2_alg[i].xm),
  948. be32_to_cpu(adsp2_alg[i].ym),
  949. be32_to_cpu(adsp2_alg[i].zm));
  950. region = kzalloc(sizeof(*region), GFP_KERNEL);
  951. if (!region)
  952. return -ENOMEM;
  953. region->type = WMFW_ADSP2_XM;
  954. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  955. region->base = be32_to_cpu(adsp2_alg[i].xm);
  956. region->len = 0;
  957. list_add_tail(&region->list, &dsp->alg_regions);
  958. if (i + 1 < algs) {
  959. region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
  960. region->len -= be32_to_cpu(adsp2_alg[i].xm);
  961. wm_adsp_create_control(dsp, region);
  962. } else {
  963. adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
  964. be32_to_cpu(adsp2_alg[i].alg.id));
  965. }
  966. region = kzalloc(sizeof(*region), GFP_KERNEL);
  967. if (!region)
  968. return -ENOMEM;
  969. region->type = WMFW_ADSP2_YM;
  970. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  971. region->base = be32_to_cpu(adsp2_alg[i].ym);
  972. region->len = 0;
  973. list_add_tail(&region->list, &dsp->alg_regions);
  974. if (i + 1 < algs) {
  975. region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
  976. region->len -= be32_to_cpu(adsp2_alg[i].ym);
  977. wm_adsp_create_control(dsp, region);
  978. } else {
  979. adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
  980. be32_to_cpu(adsp2_alg[i].alg.id));
  981. }
  982. region = kzalloc(sizeof(*region), GFP_KERNEL);
  983. if (!region)
  984. return -ENOMEM;
  985. region->type = WMFW_ADSP2_ZM;
  986. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  987. region->base = be32_to_cpu(adsp2_alg[i].zm);
  988. region->len = 0;
  989. list_add_tail(&region->list, &dsp->alg_regions);
  990. if (i + 1 < algs) {
  991. region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
  992. region->len -= be32_to_cpu(adsp2_alg[i].zm);
  993. wm_adsp_create_control(dsp, region);
  994. } else {
  995. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  996. be32_to_cpu(adsp2_alg[i].alg.id));
  997. }
  998. break;
  999. }
  1000. }
  1001. out:
  1002. kfree(alg);
  1003. return ret;
  1004. }
  1005. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  1006. {
  1007. LIST_HEAD(buf_list);
  1008. struct regmap *regmap = dsp->regmap;
  1009. struct wmfw_coeff_hdr *hdr;
  1010. struct wmfw_coeff_item *blk;
  1011. const struct firmware *firmware;
  1012. const struct wm_adsp_region *mem;
  1013. struct wm_adsp_alg_region *alg_region;
  1014. const char *region_name;
  1015. int ret, pos, blocks, type, offset, reg;
  1016. char *file;
  1017. struct wm_adsp_buf *buf;
  1018. int tmp;
  1019. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1020. if (file == NULL)
  1021. return -ENOMEM;
  1022. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  1023. wm_adsp_fw[dsp->fw].file);
  1024. file[PAGE_SIZE - 1] = '\0';
  1025. ret = request_firmware(&firmware, file, dsp->dev);
  1026. if (ret != 0) {
  1027. adsp_warn(dsp, "Failed to request '%s'\n", file);
  1028. ret = 0;
  1029. goto out;
  1030. }
  1031. ret = -EINVAL;
  1032. if (sizeof(*hdr) >= firmware->size) {
  1033. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  1034. file, firmware->size);
  1035. goto out_fw;
  1036. }
  1037. hdr = (void*)&firmware->data[0];
  1038. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  1039. adsp_err(dsp, "%s: invalid magic\n", file);
  1040. goto out_fw;
  1041. }
  1042. switch (be32_to_cpu(hdr->rev) & 0xff) {
  1043. case 1:
  1044. break;
  1045. default:
  1046. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  1047. file, be32_to_cpu(hdr->rev) & 0xff);
  1048. ret = -EINVAL;
  1049. goto out_fw;
  1050. }
  1051. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  1052. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  1053. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  1054. le32_to_cpu(hdr->ver) & 0xff);
  1055. pos = le32_to_cpu(hdr->len);
  1056. blocks = 0;
  1057. while (pos < firmware->size &&
  1058. pos - firmware->size > sizeof(*blk)) {
  1059. blk = (void*)(&firmware->data[pos]);
  1060. type = le16_to_cpu(blk->type);
  1061. offset = le16_to_cpu(blk->offset);
  1062. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  1063. file, blocks, le32_to_cpu(blk->id),
  1064. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  1065. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  1066. le32_to_cpu(blk->ver) & 0xff);
  1067. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  1068. file, blocks, le32_to_cpu(blk->len), offset, type);
  1069. reg = 0;
  1070. region_name = "Unknown";
  1071. switch (type) {
  1072. case (WMFW_NAME_TEXT << 8):
  1073. case (WMFW_INFO_TEXT << 8):
  1074. break;
  1075. case (WMFW_ABSOLUTE << 8):
  1076. /*
  1077. * Old files may use this for global
  1078. * coefficients.
  1079. */
  1080. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  1081. offset == 0) {
  1082. region_name = "global coefficients";
  1083. mem = wm_adsp_find_region(dsp, type);
  1084. if (!mem) {
  1085. adsp_err(dsp, "No ZM\n");
  1086. break;
  1087. }
  1088. reg = wm_adsp_region_to_reg(mem, 0);
  1089. } else {
  1090. region_name = "register";
  1091. reg = offset;
  1092. }
  1093. break;
  1094. case WMFW_ADSP1_DM:
  1095. case WMFW_ADSP1_ZM:
  1096. case WMFW_ADSP2_XM:
  1097. case WMFW_ADSP2_YM:
  1098. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  1099. file, blocks, le32_to_cpu(blk->len),
  1100. type, le32_to_cpu(blk->id));
  1101. mem = wm_adsp_find_region(dsp, type);
  1102. if (!mem) {
  1103. adsp_err(dsp, "No base for region %x\n", type);
  1104. break;
  1105. }
  1106. reg = 0;
  1107. list_for_each_entry(alg_region,
  1108. &dsp->alg_regions, list) {
  1109. if (le32_to_cpu(blk->id) == alg_region->alg &&
  1110. type == alg_region->type) {
  1111. reg = alg_region->base;
  1112. reg = wm_adsp_region_to_reg(mem,
  1113. reg);
  1114. reg += offset;
  1115. }
  1116. }
  1117. if (reg == 0)
  1118. adsp_err(dsp, "No %x for algorithm %x\n",
  1119. type, le32_to_cpu(blk->id));
  1120. break;
  1121. default:
  1122. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  1123. file, blocks, type, pos);
  1124. break;
  1125. }
  1126. if (reg) {
  1127. buf = wm_adsp_buf_alloc(blk->data,
  1128. le32_to_cpu(blk->len),
  1129. &buf_list);
  1130. if (!buf) {
  1131. adsp_err(dsp, "Out of memory\n");
  1132. ret = -ENOMEM;
  1133. goto out_fw;
  1134. }
  1135. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  1136. file, blocks, le32_to_cpu(blk->len),
  1137. reg);
  1138. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  1139. le32_to_cpu(blk->len));
  1140. if (ret != 0) {
  1141. adsp_err(dsp,
  1142. "%s.%d: Failed to write to %x in %s: %d\n",
  1143. file, blocks, reg, region_name, ret);
  1144. }
  1145. }
  1146. tmp = le32_to_cpu(blk->len) % 4;
  1147. if (tmp)
  1148. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  1149. else
  1150. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  1151. blocks++;
  1152. }
  1153. ret = regmap_async_complete(regmap);
  1154. if (ret != 0)
  1155. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  1156. if (pos > firmware->size)
  1157. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  1158. file, blocks, pos - firmware->size);
  1159. out_fw:
  1160. release_firmware(firmware);
  1161. wm_adsp_buf_free(&buf_list);
  1162. out:
  1163. kfree(file);
  1164. return ret;
  1165. }
  1166. int wm_adsp1_init(struct wm_adsp *adsp)
  1167. {
  1168. INIT_LIST_HEAD(&adsp->alg_regions);
  1169. return 0;
  1170. }
  1171. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  1172. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  1173. struct snd_kcontrol *kcontrol,
  1174. int event)
  1175. {
  1176. struct snd_soc_codec *codec = w->codec;
  1177. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1178. struct wm_adsp *dsp = &dsps[w->shift];
  1179. struct wm_adsp_alg_region *alg_region;
  1180. struct wm_coeff_ctl *ctl;
  1181. int ret;
  1182. int val;
  1183. dsp->card = codec->card;
  1184. switch (event) {
  1185. case SND_SOC_DAPM_POST_PMU:
  1186. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1187. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  1188. /*
  1189. * For simplicity set the DSP clock rate to be the
  1190. * SYSCLK rate rather than making it configurable.
  1191. */
  1192. if(dsp->sysclk_reg) {
  1193. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  1194. if (ret != 0) {
  1195. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1196. ret);
  1197. return ret;
  1198. }
  1199. val = (val & dsp->sysclk_mask)
  1200. >> dsp->sysclk_shift;
  1201. ret = regmap_update_bits(dsp->regmap,
  1202. dsp->base + ADSP1_CONTROL_31,
  1203. ADSP1_CLK_SEL_MASK, val);
  1204. if (ret != 0) {
  1205. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1206. ret);
  1207. return ret;
  1208. }
  1209. }
  1210. ret = wm_adsp_load(dsp);
  1211. if (ret != 0)
  1212. goto err;
  1213. ret = wm_adsp_setup_algs(dsp);
  1214. if (ret != 0)
  1215. goto err;
  1216. ret = wm_adsp_load_coeff(dsp);
  1217. if (ret != 0)
  1218. goto err;
  1219. /* Initialize caches for enabled and unset controls */
  1220. ret = wm_coeff_init_control_caches(dsp);
  1221. if (ret != 0)
  1222. goto err;
  1223. /* Sync set controls */
  1224. ret = wm_coeff_sync_controls(dsp);
  1225. if (ret != 0)
  1226. goto err;
  1227. /* Start the core running */
  1228. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1229. ADSP1_CORE_ENA | ADSP1_START,
  1230. ADSP1_CORE_ENA | ADSP1_START);
  1231. break;
  1232. case SND_SOC_DAPM_PRE_PMD:
  1233. /* Halt the core */
  1234. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1235. ADSP1_CORE_ENA | ADSP1_START, 0);
  1236. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  1237. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  1238. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1239. ADSP1_SYS_ENA, 0);
  1240. list_for_each_entry(ctl, &dsp->ctl_list, list)
  1241. ctl->enabled = 0;
  1242. while (!list_empty(&dsp->alg_regions)) {
  1243. alg_region = list_first_entry(&dsp->alg_regions,
  1244. struct wm_adsp_alg_region,
  1245. list);
  1246. list_del(&alg_region->list);
  1247. kfree(alg_region);
  1248. }
  1249. break;
  1250. default:
  1251. break;
  1252. }
  1253. return 0;
  1254. err:
  1255. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1256. ADSP1_SYS_ENA, 0);
  1257. return ret;
  1258. }
  1259. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  1260. static int wm_adsp2_ena(struct wm_adsp *dsp)
  1261. {
  1262. unsigned int val;
  1263. int ret, count;
  1264. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1265. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  1266. if (ret != 0)
  1267. return ret;
  1268. /* Wait for the RAM to start, should be near instantaneous */
  1269. count = 0;
  1270. do {
  1271. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  1272. &val);
  1273. if (ret != 0)
  1274. return ret;
  1275. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  1276. if (!(val & ADSP2_RAM_RDY)) {
  1277. adsp_err(dsp, "Failed to start DSP RAM\n");
  1278. return -EBUSY;
  1279. }
  1280. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  1281. adsp_info(dsp, "RAM ready after %d polls\n", count);
  1282. return 0;
  1283. }
  1284. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  1285. struct snd_kcontrol *kcontrol, int event)
  1286. {
  1287. struct snd_soc_codec *codec = w->codec;
  1288. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1289. struct wm_adsp *dsp = &dsps[w->shift];
  1290. struct wm_adsp_alg_region *alg_region;
  1291. struct wm_coeff_ctl *ctl;
  1292. unsigned int val;
  1293. int ret;
  1294. dsp->card = codec->card;
  1295. switch (event) {
  1296. case SND_SOC_DAPM_POST_PMU:
  1297. /*
  1298. * For simplicity set the DSP clock rate to be the
  1299. * SYSCLK rate rather than making it configurable.
  1300. */
  1301. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  1302. if (ret != 0) {
  1303. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1304. ret);
  1305. return ret;
  1306. }
  1307. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  1308. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  1309. ret = regmap_update_bits(dsp->regmap,
  1310. dsp->base + ADSP2_CLOCKING,
  1311. ADSP2_CLK_SEL_MASK, val);
  1312. if (ret != 0) {
  1313. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1314. ret);
  1315. return ret;
  1316. }
  1317. if (dsp->dvfs) {
  1318. ret = regmap_read(dsp->regmap,
  1319. dsp->base + ADSP2_CLOCKING, &val);
  1320. if (ret != 0) {
  1321. dev_err(dsp->dev,
  1322. "Failed to read clocking: %d\n", ret);
  1323. return ret;
  1324. }
  1325. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  1326. ret = regulator_enable(dsp->dvfs);
  1327. if (ret != 0) {
  1328. dev_err(dsp->dev,
  1329. "Failed to enable supply: %d\n",
  1330. ret);
  1331. return ret;
  1332. }
  1333. ret = regulator_set_voltage(dsp->dvfs,
  1334. 1800000,
  1335. 1800000);
  1336. if (ret != 0) {
  1337. dev_err(dsp->dev,
  1338. "Failed to raise supply: %d\n",
  1339. ret);
  1340. return ret;
  1341. }
  1342. }
  1343. }
  1344. ret = wm_adsp2_ena(dsp);
  1345. if (ret != 0)
  1346. return ret;
  1347. ret = wm_adsp_load(dsp);
  1348. if (ret != 0)
  1349. goto err;
  1350. ret = wm_adsp_setup_algs(dsp);
  1351. if (ret != 0)
  1352. goto err;
  1353. ret = wm_adsp_load_coeff(dsp);
  1354. if (ret != 0)
  1355. goto err;
  1356. /* Initialize caches for enabled and unset controls */
  1357. ret = wm_coeff_init_control_caches(dsp);
  1358. if (ret != 0)
  1359. goto err;
  1360. /* Sync set controls */
  1361. ret = wm_coeff_sync_controls(dsp);
  1362. if (ret != 0)
  1363. goto err;
  1364. ret = regmap_update_bits(dsp->regmap,
  1365. dsp->base + ADSP2_CONTROL,
  1366. ADSP2_CORE_ENA | ADSP2_START,
  1367. ADSP2_CORE_ENA | ADSP2_START);
  1368. if (ret != 0)
  1369. goto err;
  1370. dsp->running = true;
  1371. break;
  1372. case SND_SOC_DAPM_PRE_PMD:
  1373. dsp->running = false;
  1374. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1375. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  1376. ADSP2_START, 0);
  1377. /* Make sure DMAs are quiesced */
  1378. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  1379. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  1380. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  1381. if (dsp->dvfs) {
  1382. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  1383. 1800000);
  1384. if (ret != 0)
  1385. dev_warn(dsp->dev,
  1386. "Failed to lower supply: %d\n",
  1387. ret);
  1388. ret = regulator_disable(dsp->dvfs);
  1389. if (ret != 0)
  1390. dev_err(dsp->dev,
  1391. "Failed to enable supply: %d\n",
  1392. ret);
  1393. }
  1394. list_for_each_entry(ctl, &dsp->ctl_list, list)
  1395. ctl->enabled = 0;
  1396. while (!list_empty(&dsp->alg_regions)) {
  1397. alg_region = list_first_entry(&dsp->alg_regions,
  1398. struct wm_adsp_alg_region,
  1399. list);
  1400. list_del(&alg_region->list);
  1401. kfree(alg_region);
  1402. }
  1403. break;
  1404. default:
  1405. break;
  1406. }
  1407. return 0;
  1408. err:
  1409. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1410. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  1411. return ret;
  1412. }
  1413. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  1414. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  1415. {
  1416. int ret;
  1417. /*
  1418. * Disable the DSP memory by default when in reset for a small
  1419. * power saving.
  1420. */
  1421. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  1422. ADSP2_MEM_ENA, 0);
  1423. if (ret != 0) {
  1424. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  1425. return ret;
  1426. }
  1427. INIT_LIST_HEAD(&adsp->alg_regions);
  1428. INIT_LIST_HEAD(&adsp->ctl_list);
  1429. if (dvfs) {
  1430. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  1431. if (IS_ERR(adsp->dvfs)) {
  1432. ret = PTR_ERR(adsp->dvfs);
  1433. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  1434. return ret;
  1435. }
  1436. ret = regulator_enable(adsp->dvfs);
  1437. if (ret != 0) {
  1438. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  1439. ret);
  1440. return ret;
  1441. }
  1442. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  1443. if (ret != 0) {
  1444. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  1445. ret);
  1446. return ret;
  1447. }
  1448. ret = regulator_disable(adsp->dvfs);
  1449. if (ret != 0) {
  1450. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  1451. ret);
  1452. return ret;
  1453. }
  1454. }
  1455. return 0;
  1456. }
  1457. EXPORT_SYMBOL_GPL(wm_adsp2_init);