amd_iommu.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531
  1. /*
  2. * Copyright (C) 2007-2009 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/gfp.h>
  21. #include <linux/bitops.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/scatterlist.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/iommu-helper.h>
  26. #include <linux/iommu.h>
  27. #include <asm/proto.h>
  28. #include <asm/iommu.h>
  29. #include <asm/gart.h>
  30. #include <asm/amd_iommu_proto.h>
  31. #include <asm/amd_iommu_types.h>
  32. #include <asm/amd_iommu.h>
  33. #define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
  34. #define EXIT_LOOP_COUNT 10000000
  35. static DEFINE_RWLOCK(amd_iommu_devtable_lock);
  36. /* A list of preallocated protection domains */
  37. static LIST_HEAD(iommu_pd_list);
  38. static DEFINE_SPINLOCK(iommu_pd_list_lock);
  39. /*
  40. * Domain for untranslated devices - only allocated
  41. * if iommu=pt passed on kernel cmd line.
  42. */
  43. static struct protection_domain *pt_domain;
  44. static struct iommu_ops amd_iommu_ops;
  45. /*
  46. * general struct to manage commands send to an IOMMU
  47. */
  48. struct iommu_cmd {
  49. u32 data[4];
  50. };
  51. static void reset_iommu_command_buffer(struct amd_iommu *iommu);
  52. static void update_domain(struct protection_domain *domain);
  53. /****************************************************************************
  54. *
  55. * Helper functions
  56. *
  57. ****************************************************************************/
  58. static inline u16 get_device_id(struct device *dev)
  59. {
  60. struct pci_dev *pdev = to_pci_dev(dev);
  61. return calc_devid(pdev->bus->number, pdev->devfn);
  62. }
  63. static struct iommu_dev_data *get_dev_data(struct device *dev)
  64. {
  65. return dev->archdata.iommu;
  66. }
  67. /*
  68. * In this function the list of preallocated protection domains is traversed to
  69. * find the domain for a specific device
  70. */
  71. static struct dma_ops_domain *find_protection_domain(u16 devid)
  72. {
  73. struct dma_ops_domain *entry, *ret = NULL;
  74. unsigned long flags;
  75. u16 alias = amd_iommu_alias_table[devid];
  76. if (list_empty(&iommu_pd_list))
  77. return NULL;
  78. spin_lock_irqsave(&iommu_pd_list_lock, flags);
  79. list_for_each_entry(entry, &iommu_pd_list, list) {
  80. if (entry->target_dev == devid ||
  81. entry->target_dev == alias) {
  82. ret = entry;
  83. break;
  84. }
  85. }
  86. spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
  87. return ret;
  88. }
  89. /*
  90. * This function checks if the driver got a valid device from the caller to
  91. * avoid dereferencing invalid pointers.
  92. */
  93. static bool check_device(struct device *dev)
  94. {
  95. u16 devid;
  96. if (!dev || !dev->dma_mask)
  97. return false;
  98. /* No device or no PCI device */
  99. if (!dev || dev->bus != &pci_bus_type)
  100. return false;
  101. devid = get_device_id(dev);
  102. /* Out of our scope? */
  103. if (devid > amd_iommu_last_bdf)
  104. return false;
  105. if (amd_iommu_rlookup_table[devid] == NULL)
  106. return false;
  107. return true;
  108. }
  109. static int iommu_init_device(struct device *dev)
  110. {
  111. struct iommu_dev_data *dev_data;
  112. struct pci_dev *pdev;
  113. u16 devid, alias;
  114. if (dev->archdata.iommu)
  115. return 0;
  116. dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
  117. if (!dev_data)
  118. return -ENOMEM;
  119. dev_data->dev = dev;
  120. devid = get_device_id(dev);
  121. alias = amd_iommu_alias_table[devid];
  122. pdev = pci_get_bus_and_slot(PCI_BUS(alias), alias & 0xff);
  123. if (pdev)
  124. dev_data->alias = &pdev->dev;
  125. atomic_set(&dev_data->bind, 0);
  126. dev->archdata.iommu = dev_data;
  127. return 0;
  128. }
  129. static void iommu_uninit_device(struct device *dev)
  130. {
  131. kfree(dev->archdata.iommu);
  132. }
  133. #ifdef CONFIG_AMD_IOMMU_STATS
  134. /*
  135. * Initialization code for statistics collection
  136. */
  137. DECLARE_STATS_COUNTER(compl_wait);
  138. DECLARE_STATS_COUNTER(cnt_map_single);
  139. DECLARE_STATS_COUNTER(cnt_unmap_single);
  140. DECLARE_STATS_COUNTER(cnt_map_sg);
  141. DECLARE_STATS_COUNTER(cnt_unmap_sg);
  142. DECLARE_STATS_COUNTER(cnt_alloc_coherent);
  143. DECLARE_STATS_COUNTER(cnt_free_coherent);
  144. DECLARE_STATS_COUNTER(cross_page);
  145. DECLARE_STATS_COUNTER(domain_flush_single);
  146. DECLARE_STATS_COUNTER(domain_flush_all);
  147. DECLARE_STATS_COUNTER(alloced_io_mem);
  148. DECLARE_STATS_COUNTER(total_map_requests);
  149. static struct dentry *stats_dir;
  150. static struct dentry *de_fflush;
  151. static void amd_iommu_stats_add(struct __iommu_counter *cnt)
  152. {
  153. if (stats_dir == NULL)
  154. return;
  155. cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
  156. &cnt->value);
  157. }
  158. static void amd_iommu_stats_init(void)
  159. {
  160. stats_dir = debugfs_create_dir("amd-iommu", NULL);
  161. if (stats_dir == NULL)
  162. return;
  163. de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
  164. (u32 *)&amd_iommu_unmap_flush);
  165. amd_iommu_stats_add(&compl_wait);
  166. amd_iommu_stats_add(&cnt_map_single);
  167. amd_iommu_stats_add(&cnt_unmap_single);
  168. amd_iommu_stats_add(&cnt_map_sg);
  169. amd_iommu_stats_add(&cnt_unmap_sg);
  170. amd_iommu_stats_add(&cnt_alloc_coherent);
  171. amd_iommu_stats_add(&cnt_free_coherent);
  172. amd_iommu_stats_add(&cross_page);
  173. amd_iommu_stats_add(&domain_flush_single);
  174. amd_iommu_stats_add(&domain_flush_all);
  175. amd_iommu_stats_add(&alloced_io_mem);
  176. amd_iommu_stats_add(&total_map_requests);
  177. }
  178. #endif
  179. /****************************************************************************
  180. *
  181. * Interrupt handling functions
  182. *
  183. ****************************************************************************/
  184. static void dump_dte_entry(u16 devid)
  185. {
  186. int i;
  187. for (i = 0; i < 8; ++i)
  188. pr_err("AMD-Vi: DTE[%d]: %08x\n", i,
  189. amd_iommu_dev_table[devid].data[i]);
  190. }
  191. static void dump_command(unsigned long phys_addr)
  192. {
  193. struct iommu_cmd *cmd = phys_to_virt(phys_addr);
  194. int i;
  195. for (i = 0; i < 4; ++i)
  196. pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
  197. }
  198. static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
  199. {
  200. u32 *event = __evt;
  201. int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
  202. int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
  203. int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
  204. int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
  205. u64 address = (u64)(((u64)event[3]) << 32) | event[2];
  206. printk(KERN_ERR "AMD-Vi: Event logged [");
  207. switch (type) {
  208. case EVENT_TYPE_ILL_DEV:
  209. printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
  210. "address=0x%016llx flags=0x%04x]\n",
  211. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  212. address, flags);
  213. dump_dte_entry(devid);
  214. break;
  215. case EVENT_TYPE_IO_FAULT:
  216. printk("IO_PAGE_FAULT device=%02x:%02x.%x "
  217. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  218. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  219. domid, address, flags);
  220. break;
  221. case EVENT_TYPE_DEV_TAB_ERR:
  222. printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  223. "address=0x%016llx flags=0x%04x]\n",
  224. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  225. address, flags);
  226. break;
  227. case EVENT_TYPE_PAGE_TAB_ERR:
  228. printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  229. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  230. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  231. domid, address, flags);
  232. break;
  233. case EVENT_TYPE_ILL_CMD:
  234. printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
  235. reset_iommu_command_buffer(iommu);
  236. dump_command(address);
  237. break;
  238. case EVENT_TYPE_CMD_HARD_ERR:
  239. printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
  240. "flags=0x%04x]\n", address, flags);
  241. break;
  242. case EVENT_TYPE_IOTLB_INV_TO:
  243. printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
  244. "address=0x%016llx]\n",
  245. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  246. address);
  247. break;
  248. case EVENT_TYPE_INV_DEV_REQ:
  249. printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
  250. "address=0x%016llx flags=0x%04x]\n",
  251. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  252. address, flags);
  253. break;
  254. default:
  255. printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
  256. }
  257. }
  258. static void iommu_poll_events(struct amd_iommu *iommu)
  259. {
  260. u32 head, tail;
  261. unsigned long flags;
  262. spin_lock_irqsave(&iommu->lock, flags);
  263. head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  264. tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
  265. while (head != tail) {
  266. iommu_print_event(iommu, iommu->evt_buf + head);
  267. head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
  268. }
  269. writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  270. spin_unlock_irqrestore(&iommu->lock, flags);
  271. }
  272. irqreturn_t amd_iommu_int_handler(int irq, void *data)
  273. {
  274. struct amd_iommu *iommu;
  275. for_each_iommu(iommu)
  276. iommu_poll_events(iommu);
  277. return IRQ_HANDLED;
  278. }
  279. /****************************************************************************
  280. *
  281. * IOMMU command queuing functions
  282. *
  283. ****************************************************************************/
  284. /*
  285. * Writes the command to the IOMMUs command buffer and informs the
  286. * hardware about the new command. Must be called with iommu->lock held.
  287. */
  288. static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  289. {
  290. u32 tail, head;
  291. u8 *target;
  292. tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  293. target = iommu->cmd_buf + tail;
  294. memcpy_toio(target, cmd, sizeof(*cmd));
  295. tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
  296. head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
  297. if (tail == head)
  298. return -ENOMEM;
  299. writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  300. return 0;
  301. }
  302. /*
  303. * General queuing function for commands. Takes iommu->lock and calls
  304. * __iommu_queue_command().
  305. */
  306. static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  307. {
  308. unsigned long flags;
  309. int ret;
  310. spin_lock_irqsave(&iommu->lock, flags);
  311. ret = __iommu_queue_command(iommu, cmd);
  312. if (!ret)
  313. iommu->need_sync = true;
  314. spin_unlock_irqrestore(&iommu->lock, flags);
  315. return ret;
  316. }
  317. /*
  318. * This function waits until an IOMMU has completed a completion
  319. * wait command
  320. */
  321. static void __iommu_wait_for_completion(struct amd_iommu *iommu)
  322. {
  323. int ready = 0;
  324. unsigned status = 0;
  325. unsigned long i = 0;
  326. INC_STATS_COUNTER(compl_wait);
  327. while (!ready && (i < EXIT_LOOP_COUNT)) {
  328. ++i;
  329. /* wait for the bit to become one */
  330. status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
  331. ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
  332. }
  333. /* set bit back to zero */
  334. status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
  335. writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
  336. if (unlikely(i == EXIT_LOOP_COUNT)) {
  337. spin_unlock(&iommu->lock);
  338. reset_iommu_command_buffer(iommu);
  339. spin_lock(&iommu->lock);
  340. }
  341. }
  342. /*
  343. * This function queues a completion wait command into the command
  344. * buffer of an IOMMU
  345. */
  346. static int __iommu_completion_wait(struct amd_iommu *iommu)
  347. {
  348. struct iommu_cmd cmd;
  349. memset(&cmd, 0, sizeof(cmd));
  350. cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
  351. CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
  352. return __iommu_queue_command(iommu, &cmd);
  353. }
  354. /*
  355. * This function is called whenever we need to ensure that the IOMMU has
  356. * completed execution of all commands we sent. It sends a
  357. * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
  358. * us about that by writing a value to a physical address we pass with
  359. * the command.
  360. */
  361. static int iommu_completion_wait(struct amd_iommu *iommu)
  362. {
  363. int ret = 0;
  364. unsigned long flags;
  365. spin_lock_irqsave(&iommu->lock, flags);
  366. if (!iommu->need_sync)
  367. goto out;
  368. ret = __iommu_completion_wait(iommu);
  369. iommu->need_sync = false;
  370. if (ret)
  371. goto out;
  372. __iommu_wait_for_completion(iommu);
  373. out:
  374. spin_unlock_irqrestore(&iommu->lock, flags);
  375. return 0;
  376. }
  377. static void iommu_flush_complete(struct protection_domain *domain)
  378. {
  379. int i;
  380. for (i = 0; i < amd_iommus_present; ++i) {
  381. if (!domain->dev_iommu[i])
  382. continue;
  383. /*
  384. * Devices of this domain are behind this IOMMU
  385. * We need to wait for completion of all commands.
  386. */
  387. iommu_completion_wait(amd_iommus[i]);
  388. }
  389. }
  390. /*
  391. * Command send function for invalidating a device table entry
  392. */
  393. static int iommu_flush_device(struct device *dev)
  394. {
  395. struct amd_iommu *iommu;
  396. struct iommu_cmd cmd;
  397. u16 devid;
  398. devid = get_device_id(dev);
  399. iommu = amd_iommu_rlookup_table[devid];
  400. /* Build command */
  401. memset(&cmd, 0, sizeof(cmd));
  402. CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
  403. cmd.data[0] = devid;
  404. return iommu_queue_command(iommu, &cmd);
  405. }
  406. static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
  407. u16 domid, int pde, int s)
  408. {
  409. memset(cmd, 0, sizeof(*cmd));
  410. address &= PAGE_MASK;
  411. CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
  412. cmd->data[1] |= domid;
  413. cmd->data[2] = lower_32_bits(address);
  414. cmd->data[3] = upper_32_bits(address);
  415. if (s) /* size bit - we flush more than one 4kb page */
  416. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  417. if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
  418. cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
  419. }
  420. /*
  421. * Generic command send function for invalidaing TLB entries
  422. */
  423. static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
  424. u64 address, u16 domid, int pde, int s)
  425. {
  426. struct iommu_cmd cmd;
  427. int ret;
  428. __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
  429. ret = iommu_queue_command(iommu, &cmd);
  430. return ret;
  431. }
  432. /*
  433. * TLB invalidation function which is called from the mapping functions.
  434. * It invalidates a single PTE if the range to flush is within a single
  435. * page. Otherwise it flushes the whole TLB of the IOMMU.
  436. */
  437. static void __iommu_flush_pages(struct protection_domain *domain,
  438. u64 address, size_t size, int pde)
  439. {
  440. int s = 0, i;
  441. unsigned long pages = iommu_num_pages(address, size, PAGE_SIZE);
  442. address &= PAGE_MASK;
  443. if (pages > 1) {
  444. /*
  445. * If we have to flush more than one page, flush all
  446. * TLB entries for this domain
  447. */
  448. address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  449. s = 1;
  450. }
  451. for (i = 0; i < amd_iommus_present; ++i) {
  452. if (!domain->dev_iommu[i])
  453. continue;
  454. /*
  455. * Devices of this domain are behind this IOMMU
  456. * We need a TLB flush
  457. */
  458. iommu_queue_inv_iommu_pages(amd_iommus[i], address,
  459. domain->id, pde, s);
  460. }
  461. return;
  462. }
  463. static void iommu_flush_pages(struct protection_domain *domain,
  464. u64 address, size_t size)
  465. {
  466. __iommu_flush_pages(domain, address, size, 0);
  467. }
  468. /* Flush the whole IO/TLB for a given protection domain */
  469. static void iommu_flush_tlb(struct protection_domain *domain)
  470. {
  471. __iommu_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
  472. }
  473. /* Flush the whole IO/TLB for a given protection domain - including PDE */
  474. static void iommu_flush_tlb_pde(struct protection_domain *domain)
  475. {
  476. __iommu_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
  477. }
  478. /*
  479. * This function flushes the DTEs for all devices in domain
  480. */
  481. static void iommu_flush_domain_devices(struct protection_domain *domain)
  482. {
  483. struct iommu_dev_data *dev_data;
  484. unsigned long flags;
  485. spin_lock_irqsave(&domain->lock, flags);
  486. list_for_each_entry(dev_data, &domain->dev_list, list)
  487. iommu_flush_device(dev_data->dev);
  488. spin_unlock_irqrestore(&domain->lock, flags);
  489. }
  490. static void iommu_flush_all_domain_devices(void)
  491. {
  492. struct protection_domain *domain;
  493. unsigned long flags;
  494. spin_lock_irqsave(&amd_iommu_pd_lock, flags);
  495. list_for_each_entry(domain, &amd_iommu_pd_list, list) {
  496. iommu_flush_domain_devices(domain);
  497. iommu_flush_complete(domain);
  498. }
  499. spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
  500. }
  501. void amd_iommu_flush_all_devices(void)
  502. {
  503. iommu_flush_all_domain_devices();
  504. }
  505. /*
  506. * This function uses heavy locking and may disable irqs for some time. But
  507. * this is no issue because it is only called during resume.
  508. */
  509. void amd_iommu_flush_all_domains(void)
  510. {
  511. struct protection_domain *domain;
  512. unsigned long flags;
  513. spin_lock_irqsave(&amd_iommu_pd_lock, flags);
  514. list_for_each_entry(domain, &amd_iommu_pd_list, list) {
  515. spin_lock(&domain->lock);
  516. iommu_flush_tlb_pde(domain);
  517. iommu_flush_complete(domain);
  518. spin_unlock(&domain->lock);
  519. }
  520. spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
  521. }
  522. static void reset_iommu_command_buffer(struct amd_iommu *iommu)
  523. {
  524. pr_err("AMD-Vi: Resetting IOMMU command buffer\n");
  525. if (iommu->reset_in_progress)
  526. panic("AMD-Vi: ILLEGAL_COMMAND_ERROR while resetting command buffer\n");
  527. iommu->reset_in_progress = true;
  528. amd_iommu_reset_cmd_buffer(iommu);
  529. amd_iommu_flush_all_devices();
  530. amd_iommu_flush_all_domains();
  531. iommu->reset_in_progress = false;
  532. }
  533. /****************************************************************************
  534. *
  535. * The functions below are used the create the page table mappings for
  536. * unity mapped regions.
  537. *
  538. ****************************************************************************/
  539. /*
  540. * This function is used to add another level to an IO page table. Adding
  541. * another level increases the size of the address space by 9 bits to a size up
  542. * to 64 bits.
  543. */
  544. static bool increase_address_space(struct protection_domain *domain,
  545. gfp_t gfp)
  546. {
  547. u64 *pte;
  548. if (domain->mode == PAGE_MODE_6_LEVEL)
  549. /* address space already 64 bit large */
  550. return false;
  551. pte = (void *)get_zeroed_page(gfp);
  552. if (!pte)
  553. return false;
  554. *pte = PM_LEVEL_PDE(domain->mode,
  555. virt_to_phys(domain->pt_root));
  556. domain->pt_root = pte;
  557. domain->mode += 1;
  558. domain->updated = true;
  559. return true;
  560. }
  561. static u64 *alloc_pte(struct protection_domain *domain,
  562. unsigned long address,
  563. int end_lvl,
  564. u64 **pte_page,
  565. gfp_t gfp)
  566. {
  567. u64 *pte, *page;
  568. int level;
  569. while (address > PM_LEVEL_SIZE(domain->mode))
  570. increase_address_space(domain, gfp);
  571. level = domain->mode - 1;
  572. pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
  573. while (level > end_lvl) {
  574. if (!IOMMU_PTE_PRESENT(*pte)) {
  575. page = (u64 *)get_zeroed_page(gfp);
  576. if (!page)
  577. return NULL;
  578. *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
  579. }
  580. level -= 1;
  581. pte = IOMMU_PTE_PAGE(*pte);
  582. if (pte_page && level == end_lvl)
  583. *pte_page = pte;
  584. pte = &pte[PM_LEVEL_INDEX(level, address)];
  585. }
  586. return pte;
  587. }
  588. /*
  589. * This function checks if there is a PTE for a given dma address. If
  590. * there is one, it returns the pointer to it.
  591. */
  592. static u64 *fetch_pte(struct protection_domain *domain,
  593. unsigned long address, int map_size)
  594. {
  595. int level;
  596. u64 *pte;
  597. level = domain->mode - 1;
  598. pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
  599. while (level > map_size) {
  600. if (!IOMMU_PTE_PRESENT(*pte))
  601. return NULL;
  602. level -= 1;
  603. pte = IOMMU_PTE_PAGE(*pte);
  604. pte = &pte[PM_LEVEL_INDEX(level, address)];
  605. if ((PM_PTE_LEVEL(*pte) == 0) && level != map_size) {
  606. pte = NULL;
  607. break;
  608. }
  609. }
  610. return pte;
  611. }
  612. /*
  613. * Generic mapping functions. It maps a physical address into a DMA
  614. * address space. It allocates the page table pages if necessary.
  615. * In the future it can be extended to a generic mapping function
  616. * supporting all features of AMD IOMMU page tables like level skipping
  617. * and full 64 bit address spaces.
  618. */
  619. static int iommu_map_page(struct protection_domain *dom,
  620. unsigned long bus_addr,
  621. unsigned long phys_addr,
  622. int prot,
  623. int map_size)
  624. {
  625. u64 __pte, *pte;
  626. bus_addr = PAGE_ALIGN(bus_addr);
  627. phys_addr = PAGE_ALIGN(phys_addr);
  628. BUG_ON(!PM_ALIGNED(map_size, bus_addr));
  629. BUG_ON(!PM_ALIGNED(map_size, phys_addr));
  630. if (!(prot & IOMMU_PROT_MASK))
  631. return -EINVAL;
  632. pte = alloc_pte(dom, bus_addr, map_size, NULL, GFP_KERNEL);
  633. if (IOMMU_PTE_PRESENT(*pte))
  634. return -EBUSY;
  635. __pte = phys_addr | IOMMU_PTE_P;
  636. if (prot & IOMMU_PROT_IR)
  637. __pte |= IOMMU_PTE_IR;
  638. if (prot & IOMMU_PROT_IW)
  639. __pte |= IOMMU_PTE_IW;
  640. *pte = __pte;
  641. update_domain(dom);
  642. return 0;
  643. }
  644. static void iommu_unmap_page(struct protection_domain *dom,
  645. unsigned long bus_addr, int map_size)
  646. {
  647. u64 *pte = fetch_pte(dom, bus_addr, map_size);
  648. if (pte)
  649. *pte = 0;
  650. }
  651. /*
  652. * This function checks if a specific unity mapping entry is needed for
  653. * this specific IOMMU.
  654. */
  655. static int iommu_for_unity_map(struct amd_iommu *iommu,
  656. struct unity_map_entry *entry)
  657. {
  658. u16 bdf, i;
  659. for (i = entry->devid_start; i <= entry->devid_end; ++i) {
  660. bdf = amd_iommu_alias_table[i];
  661. if (amd_iommu_rlookup_table[bdf] == iommu)
  662. return 1;
  663. }
  664. return 0;
  665. }
  666. /*
  667. * This function actually applies the mapping to the page table of the
  668. * dma_ops domain.
  669. */
  670. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  671. struct unity_map_entry *e)
  672. {
  673. u64 addr;
  674. int ret;
  675. for (addr = e->address_start; addr < e->address_end;
  676. addr += PAGE_SIZE) {
  677. ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
  678. PM_MAP_4k);
  679. if (ret)
  680. return ret;
  681. /*
  682. * if unity mapping is in aperture range mark the page
  683. * as allocated in the aperture
  684. */
  685. if (addr < dma_dom->aperture_size)
  686. __set_bit(addr >> PAGE_SHIFT,
  687. dma_dom->aperture[0]->bitmap);
  688. }
  689. return 0;
  690. }
  691. /*
  692. * Init the unity mappings for a specific IOMMU in the system
  693. *
  694. * Basically iterates over all unity mapping entries and applies them to
  695. * the default domain DMA of that IOMMU if necessary.
  696. */
  697. static int iommu_init_unity_mappings(struct amd_iommu *iommu)
  698. {
  699. struct unity_map_entry *entry;
  700. int ret;
  701. list_for_each_entry(entry, &amd_iommu_unity_map, list) {
  702. if (!iommu_for_unity_map(iommu, entry))
  703. continue;
  704. ret = dma_ops_unity_map(iommu->default_dom, entry);
  705. if (ret)
  706. return ret;
  707. }
  708. return 0;
  709. }
  710. /*
  711. * Inits the unity mappings required for a specific device
  712. */
  713. static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
  714. u16 devid)
  715. {
  716. struct unity_map_entry *e;
  717. int ret;
  718. list_for_each_entry(e, &amd_iommu_unity_map, list) {
  719. if (!(devid >= e->devid_start && devid <= e->devid_end))
  720. continue;
  721. ret = dma_ops_unity_map(dma_dom, e);
  722. if (ret)
  723. return ret;
  724. }
  725. return 0;
  726. }
  727. /****************************************************************************
  728. *
  729. * The next functions belong to the address allocator for the dma_ops
  730. * interface functions. They work like the allocators in the other IOMMU
  731. * drivers. Its basically a bitmap which marks the allocated pages in
  732. * the aperture. Maybe it could be enhanced in the future to a more
  733. * efficient allocator.
  734. *
  735. ****************************************************************************/
  736. /*
  737. * The address allocator core functions.
  738. *
  739. * called with domain->lock held
  740. */
  741. /*
  742. * Used to reserve address ranges in the aperture (e.g. for exclusion
  743. * ranges.
  744. */
  745. static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
  746. unsigned long start_page,
  747. unsigned int pages)
  748. {
  749. unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
  750. if (start_page + pages > last_page)
  751. pages = last_page - start_page;
  752. for (i = start_page; i < start_page + pages; ++i) {
  753. int index = i / APERTURE_RANGE_PAGES;
  754. int page = i % APERTURE_RANGE_PAGES;
  755. __set_bit(page, dom->aperture[index]->bitmap);
  756. }
  757. }
  758. /*
  759. * This function is used to add a new aperture range to an existing
  760. * aperture in case of dma_ops domain allocation or address allocation
  761. * failure.
  762. */
  763. static int alloc_new_range(struct dma_ops_domain *dma_dom,
  764. bool populate, gfp_t gfp)
  765. {
  766. int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
  767. struct amd_iommu *iommu;
  768. int i;
  769. #ifdef CONFIG_IOMMU_STRESS
  770. populate = false;
  771. #endif
  772. if (index >= APERTURE_MAX_RANGES)
  773. return -ENOMEM;
  774. dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
  775. if (!dma_dom->aperture[index])
  776. return -ENOMEM;
  777. dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
  778. if (!dma_dom->aperture[index]->bitmap)
  779. goto out_free;
  780. dma_dom->aperture[index]->offset = dma_dom->aperture_size;
  781. if (populate) {
  782. unsigned long address = dma_dom->aperture_size;
  783. int i, num_ptes = APERTURE_RANGE_PAGES / 512;
  784. u64 *pte, *pte_page;
  785. for (i = 0; i < num_ptes; ++i) {
  786. pte = alloc_pte(&dma_dom->domain, address, PM_MAP_4k,
  787. &pte_page, gfp);
  788. if (!pte)
  789. goto out_free;
  790. dma_dom->aperture[index]->pte_pages[i] = pte_page;
  791. address += APERTURE_RANGE_SIZE / 64;
  792. }
  793. }
  794. dma_dom->aperture_size += APERTURE_RANGE_SIZE;
  795. /* Intialize the exclusion range if necessary */
  796. for_each_iommu(iommu) {
  797. if (iommu->exclusion_start &&
  798. iommu->exclusion_start >= dma_dom->aperture[index]->offset
  799. && iommu->exclusion_start < dma_dom->aperture_size) {
  800. unsigned long startpage;
  801. int pages = iommu_num_pages(iommu->exclusion_start,
  802. iommu->exclusion_length,
  803. PAGE_SIZE);
  804. startpage = iommu->exclusion_start >> PAGE_SHIFT;
  805. dma_ops_reserve_addresses(dma_dom, startpage, pages);
  806. }
  807. }
  808. /*
  809. * Check for areas already mapped as present in the new aperture
  810. * range and mark those pages as reserved in the allocator. Such
  811. * mappings may already exist as a result of requested unity
  812. * mappings for devices.
  813. */
  814. for (i = dma_dom->aperture[index]->offset;
  815. i < dma_dom->aperture_size;
  816. i += PAGE_SIZE) {
  817. u64 *pte = fetch_pte(&dma_dom->domain, i, PM_MAP_4k);
  818. if (!pte || !IOMMU_PTE_PRESENT(*pte))
  819. continue;
  820. dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
  821. }
  822. update_domain(&dma_dom->domain);
  823. return 0;
  824. out_free:
  825. update_domain(&dma_dom->domain);
  826. free_page((unsigned long)dma_dom->aperture[index]->bitmap);
  827. kfree(dma_dom->aperture[index]);
  828. dma_dom->aperture[index] = NULL;
  829. return -ENOMEM;
  830. }
  831. static unsigned long dma_ops_area_alloc(struct device *dev,
  832. struct dma_ops_domain *dom,
  833. unsigned int pages,
  834. unsigned long align_mask,
  835. u64 dma_mask,
  836. unsigned long start)
  837. {
  838. unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
  839. int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
  840. int i = start >> APERTURE_RANGE_SHIFT;
  841. unsigned long boundary_size;
  842. unsigned long address = -1;
  843. unsigned long limit;
  844. next_bit >>= PAGE_SHIFT;
  845. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  846. PAGE_SIZE) >> PAGE_SHIFT;
  847. for (;i < max_index; ++i) {
  848. unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
  849. if (dom->aperture[i]->offset >= dma_mask)
  850. break;
  851. limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
  852. dma_mask >> PAGE_SHIFT);
  853. address = iommu_area_alloc(dom->aperture[i]->bitmap,
  854. limit, next_bit, pages, 0,
  855. boundary_size, align_mask);
  856. if (address != -1) {
  857. address = dom->aperture[i]->offset +
  858. (address << PAGE_SHIFT);
  859. dom->next_address = address + (pages << PAGE_SHIFT);
  860. break;
  861. }
  862. next_bit = 0;
  863. }
  864. return address;
  865. }
  866. static unsigned long dma_ops_alloc_addresses(struct device *dev,
  867. struct dma_ops_domain *dom,
  868. unsigned int pages,
  869. unsigned long align_mask,
  870. u64 dma_mask)
  871. {
  872. unsigned long address;
  873. #ifdef CONFIG_IOMMU_STRESS
  874. dom->next_address = 0;
  875. dom->need_flush = true;
  876. #endif
  877. address = dma_ops_area_alloc(dev, dom, pages, align_mask,
  878. dma_mask, dom->next_address);
  879. if (address == -1) {
  880. dom->next_address = 0;
  881. address = dma_ops_area_alloc(dev, dom, pages, align_mask,
  882. dma_mask, 0);
  883. dom->need_flush = true;
  884. }
  885. if (unlikely(address == -1))
  886. address = DMA_ERROR_CODE;
  887. WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
  888. return address;
  889. }
  890. /*
  891. * The address free function.
  892. *
  893. * called with domain->lock held
  894. */
  895. static void dma_ops_free_addresses(struct dma_ops_domain *dom,
  896. unsigned long address,
  897. unsigned int pages)
  898. {
  899. unsigned i = address >> APERTURE_RANGE_SHIFT;
  900. struct aperture_range *range = dom->aperture[i];
  901. BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
  902. #ifdef CONFIG_IOMMU_STRESS
  903. if (i < 4)
  904. return;
  905. #endif
  906. if (address >= dom->next_address)
  907. dom->need_flush = true;
  908. address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
  909. iommu_area_free(range->bitmap, address, pages);
  910. }
  911. /****************************************************************************
  912. *
  913. * The next functions belong to the domain allocation. A domain is
  914. * allocated for every IOMMU as the default domain. If device isolation
  915. * is enabled, every device get its own domain. The most important thing
  916. * about domains is the page table mapping the DMA address space they
  917. * contain.
  918. *
  919. ****************************************************************************/
  920. /*
  921. * This function adds a protection domain to the global protection domain list
  922. */
  923. static void add_domain_to_list(struct protection_domain *domain)
  924. {
  925. unsigned long flags;
  926. spin_lock_irqsave(&amd_iommu_pd_lock, flags);
  927. list_add(&domain->list, &amd_iommu_pd_list);
  928. spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
  929. }
  930. /*
  931. * This function removes a protection domain to the global
  932. * protection domain list
  933. */
  934. static void del_domain_from_list(struct protection_domain *domain)
  935. {
  936. unsigned long flags;
  937. spin_lock_irqsave(&amd_iommu_pd_lock, flags);
  938. list_del(&domain->list);
  939. spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
  940. }
  941. static u16 domain_id_alloc(void)
  942. {
  943. unsigned long flags;
  944. int id;
  945. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  946. id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
  947. BUG_ON(id == 0);
  948. if (id > 0 && id < MAX_DOMAIN_ID)
  949. __set_bit(id, amd_iommu_pd_alloc_bitmap);
  950. else
  951. id = 0;
  952. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  953. return id;
  954. }
  955. static void domain_id_free(int id)
  956. {
  957. unsigned long flags;
  958. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  959. if (id > 0 && id < MAX_DOMAIN_ID)
  960. __clear_bit(id, amd_iommu_pd_alloc_bitmap);
  961. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  962. }
  963. static void free_pagetable(struct protection_domain *domain)
  964. {
  965. int i, j;
  966. u64 *p1, *p2, *p3;
  967. p1 = domain->pt_root;
  968. if (!p1)
  969. return;
  970. for (i = 0; i < 512; ++i) {
  971. if (!IOMMU_PTE_PRESENT(p1[i]))
  972. continue;
  973. p2 = IOMMU_PTE_PAGE(p1[i]);
  974. for (j = 0; j < 512; ++j) {
  975. if (!IOMMU_PTE_PRESENT(p2[j]))
  976. continue;
  977. p3 = IOMMU_PTE_PAGE(p2[j]);
  978. free_page((unsigned long)p3);
  979. }
  980. free_page((unsigned long)p2);
  981. }
  982. free_page((unsigned long)p1);
  983. domain->pt_root = NULL;
  984. }
  985. /*
  986. * Free a domain, only used if something went wrong in the
  987. * allocation path and we need to free an already allocated page table
  988. */
  989. static void dma_ops_domain_free(struct dma_ops_domain *dom)
  990. {
  991. int i;
  992. if (!dom)
  993. return;
  994. del_domain_from_list(&dom->domain);
  995. free_pagetable(&dom->domain);
  996. for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
  997. if (!dom->aperture[i])
  998. continue;
  999. free_page((unsigned long)dom->aperture[i]->bitmap);
  1000. kfree(dom->aperture[i]);
  1001. }
  1002. kfree(dom);
  1003. }
  1004. /*
  1005. * Allocates a new protection domain usable for the dma_ops functions.
  1006. * It also intializes the page table and the address allocator data
  1007. * structures required for the dma_ops interface
  1008. */
  1009. static struct dma_ops_domain *dma_ops_domain_alloc(void)
  1010. {
  1011. struct dma_ops_domain *dma_dom;
  1012. dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
  1013. if (!dma_dom)
  1014. return NULL;
  1015. spin_lock_init(&dma_dom->domain.lock);
  1016. dma_dom->domain.id = domain_id_alloc();
  1017. if (dma_dom->domain.id == 0)
  1018. goto free_dma_dom;
  1019. INIT_LIST_HEAD(&dma_dom->domain.dev_list);
  1020. dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
  1021. dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  1022. dma_dom->domain.flags = PD_DMA_OPS_MASK;
  1023. dma_dom->domain.priv = dma_dom;
  1024. if (!dma_dom->domain.pt_root)
  1025. goto free_dma_dom;
  1026. dma_dom->need_flush = false;
  1027. dma_dom->target_dev = 0xffff;
  1028. add_domain_to_list(&dma_dom->domain);
  1029. if (alloc_new_range(dma_dom, true, GFP_KERNEL))
  1030. goto free_dma_dom;
  1031. /*
  1032. * mark the first page as allocated so we never return 0 as
  1033. * a valid dma-address. So we can use 0 as error value
  1034. */
  1035. dma_dom->aperture[0]->bitmap[0] = 1;
  1036. dma_dom->next_address = 0;
  1037. return dma_dom;
  1038. free_dma_dom:
  1039. dma_ops_domain_free(dma_dom);
  1040. return NULL;
  1041. }
  1042. /*
  1043. * little helper function to check whether a given protection domain is a
  1044. * dma_ops domain
  1045. */
  1046. static bool dma_ops_domain(struct protection_domain *domain)
  1047. {
  1048. return domain->flags & PD_DMA_OPS_MASK;
  1049. }
  1050. static void set_dte_entry(u16 devid, struct protection_domain *domain)
  1051. {
  1052. u64 pte_root = virt_to_phys(domain->pt_root);
  1053. BUG_ON(amd_iommu_pd_table[devid] != NULL);
  1054. pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
  1055. << DEV_ENTRY_MODE_SHIFT;
  1056. pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
  1057. amd_iommu_dev_table[devid].data[2] = domain->id;
  1058. amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
  1059. amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
  1060. amd_iommu_pd_table[devid] = domain;
  1061. }
  1062. static void clear_dte_entry(u16 devid)
  1063. {
  1064. struct protection_domain *domain = amd_iommu_pd_table[devid];
  1065. BUG_ON(domain == NULL);
  1066. /* remove domain from the lookup table */
  1067. amd_iommu_pd_table[devid] = NULL;
  1068. /* remove entry from the device table seen by the hardware */
  1069. amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
  1070. amd_iommu_dev_table[devid].data[1] = 0;
  1071. amd_iommu_dev_table[devid].data[2] = 0;
  1072. amd_iommu_apply_erratum_63(devid);
  1073. }
  1074. static void do_attach(struct device *dev, struct protection_domain *domain)
  1075. {
  1076. struct iommu_dev_data *dev_data;
  1077. struct amd_iommu *iommu;
  1078. u16 devid;
  1079. devid = get_device_id(dev);
  1080. iommu = amd_iommu_rlookup_table[devid];
  1081. dev_data = get_dev_data(dev);
  1082. /* Update data structures */
  1083. dev_data->domain = domain;
  1084. list_add(&dev_data->list, &domain->dev_list);
  1085. set_dte_entry(devid, domain);
  1086. /* Do reference counting */
  1087. domain->dev_iommu[iommu->index] += 1;
  1088. domain->dev_cnt += 1;
  1089. /* Flush the DTE entry */
  1090. iommu_flush_device(dev);
  1091. }
  1092. static void do_detach(struct device *dev)
  1093. {
  1094. struct iommu_dev_data *dev_data;
  1095. struct amd_iommu *iommu;
  1096. u16 devid;
  1097. devid = get_device_id(dev);
  1098. iommu = amd_iommu_rlookup_table[devid];
  1099. dev_data = get_dev_data(dev);
  1100. /* decrease reference counters */
  1101. dev_data->domain->dev_iommu[iommu->index] -= 1;
  1102. dev_data->domain->dev_cnt -= 1;
  1103. /* Update data structures */
  1104. dev_data->domain = NULL;
  1105. list_del(&dev_data->list);
  1106. clear_dte_entry(devid);
  1107. /* Flush the DTE entry */
  1108. iommu_flush_device(dev);
  1109. }
  1110. /*
  1111. * If a device is not yet associated with a domain, this function does
  1112. * assigns it visible for the hardware
  1113. */
  1114. static int __attach_device(struct device *dev,
  1115. struct protection_domain *domain)
  1116. {
  1117. struct iommu_dev_data *dev_data, *alias_data;
  1118. dev_data = get_dev_data(dev);
  1119. alias_data = get_dev_data(dev_data->alias);
  1120. if (!alias_data)
  1121. return -EINVAL;
  1122. /* lock domain */
  1123. spin_lock(&domain->lock);
  1124. /* Some sanity checks */
  1125. if (alias_data->domain != NULL &&
  1126. alias_data->domain != domain)
  1127. return -EBUSY;
  1128. if (dev_data->domain != NULL &&
  1129. dev_data->domain != domain)
  1130. return -EBUSY;
  1131. /* Do real assignment */
  1132. if (dev_data->alias != dev) {
  1133. alias_data = get_dev_data(dev_data->alias);
  1134. if (alias_data->domain == NULL)
  1135. do_attach(dev_data->alias, domain);
  1136. atomic_inc(&alias_data->bind);
  1137. }
  1138. if (dev_data->domain == NULL)
  1139. do_attach(dev, domain);
  1140. atomic_inc(&dev_data->bind);
  1141. /* ready */
  1142. spin_unlock(&domain->lock);
  1143. return 0;
  1144. }
  1145. /*
  1146. * If a device is not yet associated with a domain, this function does
  1147. * assigns it visible for the hardware
  1148. */
  1149. static int attach_device(struct device *dev,
  1150. struct protection_domain *domain)
  1151. {
  1152. unsigned long flags;
  1153. int ret;
  1154. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1155. ret = __attach_device(dev, domain);
  1156. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1157. /*
  1158. * We might boot into a crash-kernel here. The crashed kernel
  1159. * left the caches in the IOMMU dirty. So we have to flush
  1160. * here to evict all dirty stuff.
  1161. */
  1162. iommu_flush_tlb_pde(domain);
  1163. return ret;
  1164. }
  1165. /*
  1166. * Removes a device from a protection domain (unlocked)
  1167. */
  1168. static void __detach_device(struct device *dev)
  1169. {
  1170. struct iommu_dev_data *dev_data = get_dev_data(dev);
  1171. struct iommu_dev_data *alias_data;
  1172. unsigned long flags;
  1173. BUG_ON(!dev_data->domain);
  1174. spin_lock_irqsave(&dev_data->domain->lock, flags);
  1175. if (dev_data->alias != dev) {
  1176. alias_data = get_dev_data(dev_data->alias);
  1177. if (atomic_dec_and_test(&alias_data->bind))
  1178. do_detach(dev_data->alias);
  1179. }
  1180. if (atomic_dec_and_test(&dev_data->bind))
  1181. do_detach(dev);
  1182. spin_unlock_irqrestore(&dev_data->domain->lock, flags);
  1183. /*
  1184. * If we run in passthrough mode the device must be assigned to the
  1185. * passthrough domain if it is detached from any other domain
  1186. */
  1187. if (iommu_pass_through && dev_data->domain == NULL)
  1188. __attach_device(dev, pt_domain);
  1189. }
  1190. /*
  1191. * Removes a device from a protection domain (with devtable_lock held)
  1192. */
  1193. static void detach_device(struct device *dev)
  1194. {
  1195. unsigned long flags;
  1196. /* lock device table */
  1197. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1198. __detach_device(dev);
  1199. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1200. }
  1201. /*
  1202. * Find out the protection domain structure for a given PCI device. This
  1203. * will give us the pointer to the page table root for example.
  1204. */
  1205. static struct protection_domain *domain_for_device(struct device *dev)
  1206. {
  1207. struct protection_domain *dom;
  1208. struct iommu_dev_data *dev_data, *alias_data;
  1209. unsigned long flags;
  1210. u16 devid, alias;
  1211. devid = get_device_id(dev);
  1212. alias = amd_iommu_alias_table[devid];
  1213. dev_data = get_dev_data(dev);
  1214. alias_data = get_dev_data(dev_data->alias);
  1215. if (!alias_data)
  1216. return NULL;
  1217. read_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1218. dom = dev_data->domain;
  1219. if (dom == NULL &&
  1220. alias_data->domain != NULL) {
  1221. __attach_device(dev, alias_data->domain);
  1222. dom = alias_data->domain;
  1223. }
  1224. read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1225. return dom;
  1226. }
  1227. static int device_change_notifier(struct notifier_block *nb,
  1228. unsigned long action, void *data)
  1229. {
  1230. struct device *dev = data;
  1231. u16 devid;
  1232. struct protection_domain *domain;
  1233. struct dma_ops_domain *dma_domain;
  1234. struct amd_iommu *iommu;
  1235. unsigned long flags;
  1236. if (!check_device(dev))
  1237. return 0;
  1238. devid = get_device_id(dev);
  1239. iommu = amd_iommu_rlookup_table[devid];
  1240. switch (action) {
  1241. case BUS_NOTIFY_UNBOUND_DRIVER:
  1242. domain = domain_for_device(dev);
  1243. if (!domain)
  1244. goto out;
  1245. if (iommu_pass_through)
  1246. break;
  1247. detach_device(dev);
  1248. break;
  1249. case BUS_NOTIFY_ADD_DEVICE:
  1250. iommu_init_device(dev);
  1251. domain = domain_for_device(dev);
  1252. /* allocate a protection domain if a device is added */
  1253. dma_domain = find_protection_domain(devid);
  1254. if (dma_domain)
  1255. goto out;
  1256. dma_domain = dma_ops_domain_alloc();
  1257. if (!dma_domain)
  1258. goto out;
  1259. dma_domain->target_dev = devid;
  1260. spin_lock_irqsave(&iommu_pd_list_lock, flags);
  1261. list_add_tail(&dma_domain->list, &iommu_pd_list);
  1262. spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
  1263. break;
  1264. case BUS_NOTIFY_DEL_DEVICE:
  1265. iommu_uninit_device(dev);
  1266. default:
  1267. goto out;
  1268. }
  1269. iommu_flush_device(dev);
  1270. iommu_completion_wait(iommu);
  1271. out:
  1272. return 0;
  1273. }
  1274. static struct notifier_block device_nb = {
  1275. .notifier_call = device_change_notifier,
  1276. };
  1277. /*****************************************************************************
  1278. *
  1279. * The next functions belong to the dma_ops mapping/unmapping code.
  1280. *
  1281. *****************************************************************************/
  1282. /*
  1283. * In the dma_ops path we only have the struct device. This function
  1284. * finds the corresponding IOMMU, the protection domain and the
  1285. * requestor id for a given device.
  1286. * If the device is not yet associated with a domain this is also done
  1287. * in this function.
  1288. */
  1289. static struct protection_domain *get_domain(struct device *dev)
  1290. {
  1291. struct protection_domain *domain;
  1292. struct dma_ops_domain *dma_dom;
  1293. u16 devid = get_device_id(dev);
  1294. if (!check_device(dev))
  1295. return ERR_PTR(-EINVAL);
  1296. domain = domain_for_device(dev);
  1297. if (domain != NULL && !dma_ops_domain(domain))
  1298. return ERR_PTR(-EBUSY);
  1299. if (domain != NULL)
  1300. return domain;
  1301. /* Device not bount yet - bind it */
  1302. dma_dom = find_protection_domain(devid);
  1303. if (!dma_dom)
  1304. dma_dom = amd_iommu_rlookup_table[devid]->default_dom;
  1305. attach_device(dev, &dma_dom->domain);
  1306. DUMP_printk("Using protection domain %d for device %s\n",
  1307. dma_dom->domain.id, dev_name(dev));
  1308. return &dma_dom->domain;
  1309. }
  1310. static void update_device_table(struct protection_domain *domain)
  1311. {
  1312. unsigned long flags;
  1313. int i;
  1314. for (i = 0; i <= amd_iommu_last_bdf; ++i) {
  1315. if (amd_iommu_pd_table[i] != domain)
  1316. continue;
  1317. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1318. set_dte_entry(i, domain);
  1319. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1320. }
  1321. }
  1322. static void update_domain(struct protection_domain *domain)
  1323. {
  1324. if (!domain->updated)
  1325. return;
  1326. update_device_table(domain);
  1327. iommu_flush_domain_devices(domain);
  1328. iommu_flush_tlb_pde(domain);
  1329. domain->updated = false;
  1330. }
  1331. /*
  1332. * This function fetches the PTE for a given address in the aperture
  1333. */
  1334. static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
  1335. unsigned long address)
  1336. {
  1337. struct aperture_range *aperture;
  1338. u64 *pte, *pte_page;
  1339. aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
  1340. if (!aperture)
  1341. return NULL;
  1342. pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
  1343. if (!pte) {
  1344. pte = alloc_pte(&dom->domain, address, PM_MAP_4k, &pte_page,
  1345. GFP_ATOMIC);
  1346. aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
  1347. } else
  1348. pte += PM_LEVEL_INDEX(0, address);
  1349. update_domain(&dom->domain);
  1350. return pte;
  1351. }
  1352. /*
  1353. * This is the generic map function. It maps one 4kb page at paddr to
  1354. * the given address in the DMA address space for the domain.
  1355. */
  1356. static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
  1357. unsigned long address,
  1358. phys_addr_t paddr,
  1359. int direction)
  1360. {
  1361. u64 *pte, __pte;
  1362. WARN_ON(address > dom->aperture_size);
  1363. paddr &= PAGE_MASK;
  1364. pte = dma_ops_get_pte(dom, address);
  1365. if (!pte)
  1366. return DMA_ERROR_CODE;
  1367. __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
  1368. if (direction == DMA_TO_DEVICE)
  1369. __pte |= IOMMU_PTE_IR;
  1370. else if (direction == DMA_FROM_DEVICE)
  1371. __pte |= IOMMU_PTE_IW;
  1372. else if (direction == DMA_BIDIRECTIONAL)
  1373. __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
  1374. WARN_ON(*pte);
  1375. *pte = __pte;
  1376. return (dma_addr_t)address;
  1377. }
  1378. /*
  1379. * The generic unmapping function for on page in the DMA address space.
  1380. */
  1381. static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
  1382. unsigned long address)
  1383. {
  1384. struct aperture_range *aperture;
  1385. u64 *pte;
  1386. if (address >= dom->aperture_size)
  1387. return;
  1388. aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
  1389. if (!aperture)
  1390. return;
  1391. pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
  1392. if (!pte)
  1393. return;
  1394. pte += PM_LEVEL_INDEX(0, address);
  1395. WARN_ON(!*pte);
  1396. *pte = 0ULL;
  1397. }
  1398. /*
  1399. * This function contains common code for mapping of a physically
  1400. * contiguous memory region into DMA address space. It is used by all
  1401. * mapping functions provided with this IOMMU driver.
  1402. * Must be called with the domain lock held.
  1403. */
  1404. static dma_addr_t __map_single(struct device *dev,
  1405. struct dma_ops_domain *dma_dom,
  1406. phys_addr_t paddr,
  1407. size_t size,
  1408. int dir,
  1409. bool align,
  1410. u64 dma_mask)
  1411. {
  1412. dma_addr_t offset = paddr & ~PAGE_MASK;
  1413. dma_addr_t address, start, ret;
  1414. unsigned int pages;
  1415. unsigned long align_mask = 0;
  1416. int i;
  1417. pages = iommu_num_pages(paddr, size, PAGE_SIZE);
  1418. paddr &= PAGE_MASK;
  1419. INC_STATS_COUNTER(total_map_requests);
  1420. if (pages > 1)
  1421. INC_STATS_COUNTER(cross_page);
  1422. if (align)
  1423. align_mask = (1UL << get_order(size)) - 1;
  1424. retry:
  1425. address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
  1426. dma_mask);
  1427. if (unlikely(address == DMA_ERROR_CODE)) {
  1428. /*
  1429. * setting next_address here will let the address
  1430. * allocator only scan the new allocated range in the
  1431. * first run. This is a small optimization.
  1432. */
  1433. dma_dom->next_address = dma_dom->aperture_size;
  1434. if (alloc_new_range(dma_dom, false, GFP_ATOMIC))
  1435. goto out;
  1436. /*
  1437. * aperture was sucessfully enlarged by 128 MB, try
  1438. * allocation again
  1439. */
  1440. goto retry;
  1441. }
  1442. start = address;
  1443. for (i = 0; i < pages; ++i) {
  1444. ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
  1445. if (ret == DMA_ERROR_CODE)
  1446. goto out_unmap;
  1447. paddr += PAGE_SIZE;
  1448. start += PAGE_SIZE;
  1449. }
  1450. address += offset;
  1451. ADD_STATS_COUNTER(alloced_io_mem, size);
  1452. if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
  1453. iommu_flush_tlb(&dma_dom->domain);
  1454. dma_dom->need_flush = false;
  1455. } else if (unlikely(amd_iommu_np_cache))
  1456. iommu_flush_pages(&dma_dom->domain, address, size);
  1457. out:
  1458. return address;
  1459. out_unmap:
  1460. for (--i; i >= 0; --i) {
  1461. start -= PAGE_SIZE;
  1462. dma_ops_domain_unmap(dma_dom, start);
  1463. }
  1464. dma_ops_free_addresses(dma_dom, address, pages);
  1465. return DMA_ERROR_CODE;
  1466. }
  1467. /*
  1468. * Does the reverse of the __map_single function. Must be called with
  1469. * the domain lock held too
  1470. */
  1471. static void __unmap_single(struct dma_ops_domain *dma_dom,
  1472. dma_addr_t dma_addr,
  1473. size_t size,
  1474. int dir)
  1475. {
  1476. dma_addr_t i, start;
  1477. unsigned int pages;
  1478. if ((dma_addr == DMA_ERROR_CODE) ||
  1479. (dma_addr + size > dma_dom->aperture_size))
  1480. return;
  1481. pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  1482. dma_addr &= PAGE_MASK;
  1483. start = dma_addr;
  1484. for (i = 0; i < pages; ++i) {
  1485. dma_ops_domain_unmap(dma_dom, start);
  1486. start += PAGE_SIZE;
  1487. }
  1488. SUB_STATS_COUNTER(alloced_io_mem, size);
  1489. dma_ops_free_addresses(dma_dom, dma_addr, pages);
  1490. if (amd_iommu_unmap_flush || dma_dom->need_flush) {
  1491. iommu_flush_pages(&dma_dom->domain, dma_addr, size);
  1492. dma_dom->need_flush = false;
  1493. }
  1494. }
  1495. /*
  1496. * The exported map_single function for dma_ops.
  1497. */
  1498. static dma_addr_t map_page(struct device *dev, struct page *page,
  1499. unsigned long offset, size_t size,
  1500. enum dma_data_direction dir,
  1501. struct dma_attrs *attrs)
  1502. {
  1503. unsigned long flags;
  1504. struct protection_domain *domain;
  1505. dma_addr_t addr;
  1506. u64 dma_mask;
  1507. phys_addr_t paddr = page_to_phys(page) + offset;
  1508. INC_STATS_COUNTER(cnt_map_single);
  1509. domain = get_domain(dev);
  1510. if (PTR_ERR(domain) == -EINVAL)
  1511. return (dma_addr_t)paddr;
  1512. else if (IS_ERR(domain))
  1513. return DMA_ERROR_CODE;
  1514. dma_mask = *dev->dma_mask;
  1515. spin_lock_irqsave(&domain->lock, flags);
  1516. addr = __map_single(dev, domain->priv, paddr, size, dir, false,
  1517. dma_mask);
  1518. if (addr == DMA_ERROR_CODE)
  1519. goto out;
  1520. iommu_flush_complete(domain);
  1521. out:
  1522. spin_unlock_irqrestore(&domain->lock, flags);
  1523. return addr;
  1524. }
  1525. /*
  1526. * The exported unmap_single function for dma_ops.
  1527. */
  1528. static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
  1529. enum dma_data_direction dir, struct dma_attrs *attrs)
  1530. {
  1531. unsigned long flags;
  1532. struct protection_domain *domain;
  1533. INC_STATS_COUNTER(cnt_unmap_single);
  1534. domain = get_domain(dev);
  1535. if (IS_ERR(domain))
  1536. return;
  1537. spin_lock_irqsave(&domain->lock, flags);
  1538. __unmap_single(domain->priv, dma_addr, size, dir);
  1539. iommu_flush_complete(domain);
  1540. spin_unlock_irqrestore(&domain->lock, flags);
  1541. }
  1542. /*
  1543. * This is a special map_sg function which is used if we should map a
  1544. * device which is not handled by an AMD IOMMU in the system.
  1545. */
  1546. static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
  1547. int nelems, int dir)
  1548. {
  1549. struct scatterlist *s;
  1550. int i;
  1551. for_each_sg(sglist, s, nelems, i) {
  1552. s->dma_address = (dma_addr_t)sg_phys(s);
  1553. s->dma_length = s->length;
  1554. }
  1555. return nelems;
  1556. }
  1557. /*
  1558. * The exported map_sg function for dma_ops (handles scatter-gather
  1559. * lists).
  1560. */
  1561. static int map_sg(struct device *dev, struct scatterlist *sglist,
  1562. int nelems, enum dma_data_direction dir,
  1563. struct dma_attrs *attrs)
  1564. {
  1565. unsigned long flags;
  1566. struct protection_domain *domain;
  1567. int i;
  1568. struct scatterlist *s;
  1569. phys_addr_t paddr;
  1570. int mapped_elems = 0;
  1571. u64 dma_mask;
  1572. INC_STATS_COUNTER(cnt_map_sg);
  1573. domain = get_domain(dev);
  1574. if (PTR_ERR(domain) == -EINVAL)
  1575. return map_sg_no_iommu(dev, sglist, nelems, dir);
  1576. else if (IS_ERR(domain))
  1577. return 0;
  1578. dma_mask = *dev->dma_mask;
  1579. spin_lock_irqsave(&domain->lock, flags);
  1580. for_each_sg(sglist, s, nelems, i) {
  1581. paddr = sg_phys(s);
  1582. s->dma_address = __map_single(dev, domain->priv,
  1583. paddr, s->length, dir, false,
  1584. dma_mask);
  1585. if (s->dma_address) {
  1586. s->dma_length = s->length;
  1587. mapped_elems++;
  1588. } else
  1589. goto unmap;
  1590. }
  1591. iommu_flush_complete(domain);
  1592. out:
  1593. spin_unlock_irqrestore(&domain->lock, flags);
  1594. return mapped_elems;
  1595. unmap:
  1596. for_each_sg(sglist, s, mapped_elems, i) {
  1597. if (s->dma_address)
  1598. __unmap_single(domain->priv, s->dma_address,
  1599. s->dma_length, dir);
  1600. s->dma_address = s->dma_length = 0;
  1601. }
  1602. mapped_elems = 0;
  1603. goto out;
  1604. }
  1605. /*
  1606. * The exported map_sg function for dma_ops (handles scatter-gather
  1607. * lists).
  1608. */
  1609. static void unmap_sg(struct device *dev, struct scatterlist *sglist,
  1610. int nelems, enum dma_data_direction dir,
  1611. struct dma_attrs *attrs)
  1612. {
  1613. unsigned long flags;
  1614. struct protection_domain *domain;
  1615. struct scatterlist *s;
  1616. int i;
  1617. INC_STATS_COUNTER(cnt_unmap_sg);
  1618. domain = get_domain(dev);
  1619. if (IS_ERR(domain))
  1620. return;
  1621. spin_lock_irqsave(&domain->lock, flags);
  1622. for_each_sg(sglist, s, nelems, i) {
  1623. __unmap_single(domain->priv, s->dma_address,
  1624. s->dma_length, dir);
  1625. s->dma_address = s->dma_length = 0;
  1626. }
  1627. iommu_flush_complete(domain);
  1628. spin_unlock_irqrestore(&domain->lock, flags);
  1629. }
  1630. /*
  1631. * The exported alloc_coherent function for dma_ops.
  1632. */
  1633. static void *alloc_coherent(struct device *dev, size_t size,
  1634. dma_addr_t *dma_addr, gfp_t flag)
  1635. {
  1636. unsigned long flags;
  1637. void *virt_addr;
  1638. struct protection_domain *domain;
  1639. phys_addr_t paddr;
  1640. u64 dma_mask = dev->coherent_dma_mask;
  1641. INC_STATS_COUNTER(cnt_alloc_coherent);
  1642. domain = get_domain(dev);
  1643. if (PTR_ERR(domain) == -EINVAL) {
  1644. virt_addr = (void *)__get_free_pages(flag, get_order(size));
  1645. *dma_addr = __pa(virt_addr);
  1646. return virt_addr;
  1647. } else if (IS_ERR(domain))
  1648. return NULL;
  1649. dma_mask = dev->coherent_dma_mask;
  1650. flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  1651. flag |= __GFP_ZERO;
  1652. virt_addr = (void *)__get_free_pages(flag, get_order(size));
  1653. if (!virt_addr)
  1654. return NULL;
  1655. paddr = virt_to_phys(virt_addr);
  1656. if (!dma_mask)
  1657. dma_mask = *dev->dma_mask;
  1658. spin_lock_irqsave(&domain->lock, flags);
  1659. *dma_addr = __map_single(dev, domain->priv, paddr,
  1660. size, DMA_BIDIRECTIONAL, true, dma_mask);
  1661. if (*dma_addr == DMA_ERROR_CODE) {
  1662. spin_unlock_irqrestore(&domain->lock, flags);
  1663. goto out_free;
  1664. }
  1665. iommu_flush_complete(domain);
  1666. spin_unlock_irqrestore(&domain->lock, flags);
  1667. return virt_addr;
  1668. out_free:
  1669. free_pages((unsigned long)virt_addr, get_order(size));
  1670. return NULL;
  1671. }
  1672. /*
  1673. * The exported free_coherent function for dma_ops.
  1674. */
  1675. static void free_coherent(struct device *dev, size_t size,
  1676. void *virt_addr, dma_addr_t dma_addr)
  1677. {
  1678. unsigned long flags;
  1679. struct protection_domain *domain;
  1680. INC_STATS_COUNTER(cnt_free_coherent);
  1681. domain = get_domain(dev);
  1682. if (IS_ERR(domain))
  1683. goto free_mem;
  1684. spin_lock_irqsave(&domain->lock, flags);
  1685. __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
  1686. iommu_flush_complete(domain);
  1687. spin_unlock_irqrestore(&domain->lock, flags);
  1688. free_mem:
  1689. free_pages((unsigned long)virt_addr, get_order(size));
  1690. }
  1691. /*
  1692. * This function is called by the DMA layer to find out if we can handle a
  1693. * particular device. It is part of the dma_ops.
  1694. */
  1695. static int amd_iommu_dma_supported(struct device *dev, u64 mask)
  1696. {
  1697. return check_device(dev);
  1698. }
  1699. /*
  1700. * The function for pre-allocating protection domains.
  1701. *
  1702. * If the driver core informs the DMA layer if a driver grabs a device
  1703. * we don't need to preallocate the protection domains anymore.
  1704. * For now we have to.
  1705. */
  1706. static void prealloc_protection_domains(void)
  1707. {
  1708. struct pci_dev *dev = NULL;
  1709. struct dma_ops_domain *dma_dom;
  1710. u16 devid;
  1711. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  1712. /* Do we handle this device? */
  1713. if (!check_device(&dev->dev))
  1714. continue;
  1715. iommu_init_device(&dev->dev);
  1716. /* Is there already any domain for it? */
  1717. if (domain_for_device(&dev->dev))
  1718. continue;
  1719. devid = get_device_id(&dev->dev);
  1720. dma_dom = dma_ops_domain_alloc();
  1721. if (!dma_dom)
  1722. continue;
  1723. init_unity_mappings_for_device(dma_dom, devid);
  1724. dma_dom->target_dev = devid;
  1725. attach_device(&dev->dev, &dma_dom->domain);
  1726. list_add_tail(&dma_dom->list, &iommu_pd_list);
  1727. }
  1728. }
  1729. static struct dma_map_ops amd_iommu_dma_ops = {
  1730. .alloc_coherent = alloc_coherent,
  1731. .free_coherent = free_coherent,
  1732. .map_page = map_page,
  1733. .unmap_page = unmap_page,
  1734. .map_sg = map_sg,
  1735. .unmap_sg = unmap_sg,
  1736. .dma_supported = amd_iommu_dma_supported,
  1737. };
  1738. /*
  1739. * The function which clues the AMD IOMMU driver into dma_ops.
  1740. */
  1741. int __init amd_iommu_init_dma_ops(void)
  1742. {
  1743. struct amd_iommu *iommu;
  1744. int ret;
  1745. /*
  1746. * first allocate a default protection domain for every IOMMU we
  1747. * found in the system. Devices not assigned to any other
  1748. * protection domain will be assigned to the default one.
  1749. */
  1750. for_each_iommu(iommu) {
  1751. iommu->default_dom = dma_ops_domain_alloc();
  1752. if (iommu->default_dom == NULL)
  1753. return -ENOMEM;
  1754. iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
  1755. ret = iommu_init_unity_mappings(iommu);
  1756. if (ret)
  1757. goto free_domains;
  1758. }
  1759. /*
  1760. * Pre-allocate the protection domains for each device.
  1761. */
  1762. prealloc_protection_domains();
  1763. iommu_detected = 1;
  1764. swiotlb = 0;
  1765. #ifdef CONFIG_GART_IOMMU
  1766. gart_iommu_aperture_disabled = 1;
  1767. gart_iommu_aperture = 0;
  1768. #endif
  1769. /* Make the driver finally visible to the drivers */
  1770. dma_ops = &amd_iommu_dma_ops;
  1771. register_iommu(&amd_iommu_ops);
  1772. bus_register_notifier(&pci_bus_type, &device_nb);
  1773. amd_iommu_stats_init();
  1774. return 0;
  1775. free_domains:
  1776. for_each_iommu(iommu) {
  1777. if (iommu->default_dom)
  1778. dma_ops_domain_free(iommu->default_dom);
  1779. }
  1780. return ret;
  1781. }
  1782. /*****************************************************************************
  1783. *
  1784. * The following functions belong to the exported interface of AMD IOMMU
  1785. *
  1786. * This interface allows access to lower level functions of the IOMMU
  1787. * like protection domain handling and assignement of devices to domains
  1788. * which is not possible with the dma_ops interface.
  1789. *
  1790. *****************************************************************************/
  1791. static void cleanup_domain(struct protection_domain *domain)
  1792. {
  1793. unsigned long flags;
  1794. u16 devid;
  1795. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1796. for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
  1797. if (amd_iommu_pd_table[devid] == domain)
  1798. clear_dte_entry(devid);
  1799. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1800. }
  1801. static void protection_domain_free(struct protection_domain *domain)
  1802. {
  1803. if (!domain)
  1804. return;
  1805. del_domain_from_list(domain);
  1806. if (domain->id)
  1807. domain_id_free(domain->id);
  1808. kfree(domain);
  1809. }
  1810. static struct protection_domain *protection_domain_alloc(void)
  1811. {
  1812. struct protection_domain *domain;
  1813. domain = kzalloc(sizeof(*domain), GFP_KERNEL);
  1814. if (!domain)
  1815. return NULL;
  1816. spin_lock_init(&domain->lock);
  1817. domain->id = domain_id_alloc();
  1818. if (!domain->id)
  1819. goto out_err;
  1820. INIT_LIST_HEAD(&domain->dev_list);
  1821. add_domain_to_list(domain);
  1822. return domain;
  1823. out_err:
  1824. kfree(domain);
  1825. return NULL;
  1826. }
  1827. static int amd_iommu_domain_init(struct iommu_domain *dom)
  1828. {
  1829. struct protection_domain *domain;
  1830. domain = protection_domain_alloc();
  1831. if (!domain)
  1832. goto out_free;
  1833. domain->mode = PAGE_MODE_3_LEVEL;
  1834. domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  1835. if (!domain->pt_root)
  1836. goto out_free;
  1837. dom->priv = domain;
  1838. return 0;
  1839. out_free:
  1840. protection_domain_free(domain);
  1841. return -ENOMEM;
  1842. }
  1843. static void amd_iommu_domain_destroy(struct iommu_domain *dom)
  1844. {
  1845. struct protection_domain *domain = dom->priv;
  1846. if (!domain)
  1847. return;
  1848. if (domain->dev_cnt > 0)
  1849. cleanup_domain(domain);
  1850. BUG_ON(domain->dev_cnt != 0);
  1851. free_pagetable(domain);
  1852. domain_id_free(domain->id);
  1853. kfree(domain);
  1854. dom->priv = NULL;
  1855. }
  1856. static void amd_iommu_detach_device(struct iommu_domain *dom,
  1857. struct device *dev)
  1858. {
  1859. struct iommu_dev_data *dev_data = dev->archdata.iommu;
  1860. struct amd_iommu *iommu;
  1861. u16 devid;
  1862. if (!check_device(dev))
  1863. return;
  1864. devid = get_device_id(dev);
  1865. if (dev_data->domain != NULL)
  1866. detach_device(dev);
  1867. iommu = amd_iommu_rlookup_table[devid];
  1868. if (!iommu)
  1869. return;
  1870. iommu_flush_device(dev);
  1871. iommu_completion_wait(iommu);
  1872. }
  1873. static int amd_iommu_attach_device(struct iommu_domain *dom,
  1874. struct device *dev)
  1875. {
  1876. struct protection_domain *domain = dom->priv;
  1877. struct iommu_dev_data *dev_data;
  1878. struct amd_iommu *iommu;
  1879. int ret;
  1880. u16 devid;
  1881. if (!check_device(dev))
  1882. return -EINVAL;
  1883. dev_data = dev->archdata.iommu;
  1884. devid = get_device_id(dev);
  1885. iommu = amd_iommu_rlookup_table[devid];
  1886. if (!iommu)
  1887. return -EINVAL;
  1888. if (dev_data->domain)
  1889. detach_device(dev);
  1890. ret = attach_device(dev, domain);
  1891. iommu_completion_wait(iommu);
  1892. return ret;
  1893. }
  1894. static int amd_iommu_map_range(struct iommu_domain *dom,
  1895. unsigned long iova, phys_addr_t paddr,
  1896. size_t size, int iommu_prot)
  1897. {
  1898. struct protection_domain *domain = dom->priv;
  1899. unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
  1900. int prot = 0;
  1901. int ret;
  1902. if (iommu_prot & IOMMU_READ)
  1903. prot |= IOMMU_PROT_IR;
  1904. if (iommu_prot & IOMMU_WRITE)
  1905. prot |= IOMMU_PROT_IW;
  1906. iova &= PAGE_MASK;
  1907. paddr &= PAGE_MASK;
  1908. for (i = 0; i < npages; ++i) {
  1909. ret = iommu_map_page(domain, iova, paddr, prot, PM_MAP_4k);
  1910. if (ret)
  1911. return ret;
  1912. iova += PAGE_SIZE;
  1913. paddr += PAGE_SIZE;
  1914. }
  1915. return 0;
  1916. }
  1917. static void amd_iommu_unmap_range(struct iommu_domain *dom,
  1918. unsigned long iova, size_t size)
  1919. {
  1920. struct protection_domain *domain = dom->priv;
  1921. unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
  1922. iova &= PAGE_MASK;
  1923. for (i = 0; i < npages; ++i) {
  1924. iommu_unmap_page(domain, iova, PM_MAP_4k);
  1925. iova += PAGE_SIZE;
  1926. }
  1927. iommu_flush_tlb_pde(domain);
  1928. }
  1929. static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
  1930. unsigned long iova)
  1931. {
  1932. struct protection_domain *domain = dom->priv;
  1933. unsigned long offset = iova & ~PAGE_MASK;
  1934. phys_addr_t paddr;
  1935. u64 *pte;
  1936. pte = fetch_pte(domain, iova, PM_MAP_4k);
  1937. if (!pte || !IOMMU_PTE_PRESENT(*pte))
  1938. return 0;
  1939. paddr = *pte & IOMMU_PAGE_MASK;
  1940. paddr |= offset;
  1941. return paddr;
  1942. }
  1943. static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
  1944. unsigned long cap)
  1945. {
  1946. return 0;
  1947. }
  1948. static struct iommu_ops amd_iommu_ops = {
  1949. .domain_init = amd_iommu_domain_init,
  1950. .domain_destroy = amd_iommu_domain_destroy,
  1951. .attach_dev = amd_iommu_attach_device,
  1952. .detach_dev = amd_iommu_detach_device,
  1953. .map = amd_iommu_map_range,
  1954. .unmap = amd_iommu_unmap_range,
  1955. .iova_to_phys = amd_iommu_iova_to_phys,
  1956. .domain_has_cap = amd_iommu_domain_has_cap,
  1957. };
  1958. /*****************************************************************************
  1959. *
  1960. * The next functions do a basic initialization of IOMMU for pass through
  1961. * mode
  1962. *
  1963. * In passthrough mode the IOMMU is initialized and enabled but not used for
  1964. * DMA-API translation.
  1965. *
  1966. *****************************************************************************/
  1967. int __init amd_iommu_init_passthrough(void)
  1968. {
  1969. struct amd_iommu *iommu;
  1970. struct pci_dev *dev = NULL;
  1971. u16 devid;
  1972. /* allocate passthroug domain */
  1973. pt_domain = protection_domain_alloc();
  1974. if (!pt_domain)
  1975. return -ENOMEM;
  1976. pt_domain->mode |= PAGE_MODE_NONE;
  1977. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  1978. if (!check_device(&dev->dev))
  1979. continue;
  1980. devid = get_device_id(&dev->dev);
  1981. iommu = amd_iommu_rlookup_table[devid];
  1982. if (!iommu)
  1983. continue;
  1984. attach_device(&dev->dev, pt_domain);
  1985. }
  1986. pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
  1987. return 0;
  1988. }