wm8994.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM8994_NUM_DRC 3
  38. #define WM8994_NUM_EQ 3
  39. static int wm8994_drc_base[] = {
  40. WM8994_AIF1_DRC1_1,
  41. WM8994_AIF1_DRC2_1,
  42. WM8994_AIF2_DRC_1,
  43. };
  44. static int wm8994_retune_mobile_base[] = {
  45. WM8994_AIF1_DAC1_EQ_GAINS_1,
  46. WM8994_AIF1_DAC2_EQ_GAINS_1,
  47. WM8994_AIF2_EQ_GAINS_1,
  48. };
  49. static void wm8958_default_micdet(u16 status, void *data);
  50. static const struct {
  51. int sysclk;
  52. bool idle;
  53. int start;
  54. int rate;
  55. } wm8958_micd_rates[] = {
  56. { 32768, true, 1, 4 },
  57. { 32768, false, 1, 1 },
  58. { 44100 * 256, true, 7, 6 },
  59. { 44100 * 256, false, 7, 6 },
  60. };
  61. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  62. {
  63. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  64. int best, i, sysclk, val;
  65. bool idle;
  66. if (wm8994->jack_cb != wm8958_default_micdet)
  67. return;
  68. idle = !wm8994->jack_mic;
  69. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  70. if (sysclk & WM8994_SYSCLK_SRC)
  71. sysclk = wm8994->aifclk[1];
  72. else
  73. sysclk = wm8994->aifclk[0];
  74. best = 0;
  75. for (i = 0; i < ARRAY_SIZE(wm8958_micd_rates); i++) {
  76. if (wm8958_micd_rates[i].idle != idle)
  77. continue;
  78. if (abs(wm8958_micd_rates[i].sysclk - sysclk) <
  79. abs(wm8958_micd_rates[best].sysclk - sysclk))
  80. best = i;
  81. else if (wm8958_micd_rates[best].idle != idle)
  82. best = i;
  83. }
  84. val = wm8958_micd_rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  85. | wm8958_micd_rates[best].rate << WM8958_MICD_RATE_SHIFT;
  86. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  87. WM8958_MICD_BIAS_STARTTIME_MASK |
  88. WM8958_MICD_RATE_MASK, val);
  89. }
  90. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  91. {
  92. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  93. struct wm8994 *control = codec->control_data;
  94. switch (reg) {
  95. case WM8994_GPIO_1:
  96. case WM8994_GPIO_2:
  97. case WM8994_GPIO_3:
  98. case WM8994_GPIO_4:
  99. case WM8994_GPIO_5:
  100. case WM8994_GPIO_6:
  101. case WM8994_GPIO_7:
  102. case WM8994_GPIO_8:
  103. case WM8994_GPIO_9:
  104. case WM8994_GPIO_10:
  105. case WM8994_GPIO_11:
  106. case WM8994_INTERRUPT_STATUS_1:
  107. case WM8994_INTERRUPT_STATUS_2:
  108. case WM8994_INTERRUPT_RAW_STATUS_2:
  109. return 1;
  110. case WM8958_DSP2_PROGRAM:
  111. case WM8958_DSP2_CONFIG:
  112. case WM8958_DSP2_EXECCONTROL:
  113. if (control->type == WM8958)
  114. return 1;
  115. else
  116. return 0;
  117. default:
  118. break;
  119. }
  120. if (reg >= WM8994_CACHE_SIZE)
  121. return 0;
  122. return wm8994_access_masks[reg].readable != 0;
  123. }
  124. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  125. {
  126. if (reg >= WM8994_CACHE_SIZE)
  127. return 1;
  128. switch (reg) {
  129. case WM8994_SOFTWARE_RESET:
  130. case WM8994_CHIP_REVISION:
  131. case WM8994_DC_SERVO_1:
  132. case WM8994_DC_SERVO_READBACK:
  133. case WM8994_RATE_STATUS:
  134. case WM8994_LDO_1:
  135. case WM8994_LDO_2:
  136. case WM8958_DSP2_EXECCONTROL:
  137. case WM8958_MIC_DETECT_3:
  138. case WM8994_DC_SERVO_4E:
  139. return 1;
  140. default:
  141. return 0;
  142. }
  143. }
  144. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  145. unsigned int value)
  146. {
  147. int ret;
  148. BUG_ON(reg > WM8994_MAX_REGISTER);
  149. if (!wm8994_volatile(codec, reg)) {
  150. ret = snd_soc_cache_write(codec, reg, value);
  151. if (ret != 0)
  152. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  153. reg, ret);
  154. }
  155. return wm8994_reg_write(codec->control_data, reg, value);
  156. }
  157. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  158. unsigned int reg)
  159. {
  160. unsigned int val;
  161. int ret;
  162. BUG_ON(reg > WM8994_MAX_REGISTER);
  163. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  164. reg < codec->driver->reg_cache_size) {
  165. ret = snd_soc_cache_read(codec, reg, &val);
  166. if (ret >= 0)
  167. return val;
  168. else
  169. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  170. reg, ret);
  171. }
  172. return wm8994_reg_read(codec->control_data, reg);
  173. }
  174. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  175. {
  176. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  177. int rate;
  178. int reg1 = 0;
  179. int offset;
  180. if (aif)
  181. offset = 4;
  182. else
  183. offset = 0;
  184. switch (wm8994->sysclk[aif]) {
  185. case WM8994_SYSCLK_MCLK1:
  186. rate = wm8994->mclk[0];
  187. break;
  188. case WM8994_SYSCLK_MCLK2:
  189. reg1 |= 0x8;
  190. rate = wm8994->mclk[1];
  191. break;
  192. case WM8994_SYSCLK_FLL1:
  193. reg1 |= 0x10;
  194. rate = wm8994->fll[0].out;
  195. break;
  196. case WM8994_SYSCLK_FLL2:
  197. reg1 |= 0x18;
  198. rate = wm8994->fll[1].out;
  199. break;
  200. default:
  201. return -EINVAL;
  202. }
  203. if (rate >= 13500000) {
  204. rate /= 2;
  205. reg1 |= WM8994_AIF1CLK_DIV;
  206. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  207. aif + 1, rate);
  208. }
  209. wm8994->aifclk[aif] = rate;
  210. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  211. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  212. reg1);
  213. return 0;
  214. }
  215. static int configure_clock(struct snd_soc_codec *codec)
  216. {
  217. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  218. int change, new;
  219. /* Bring up the AIF clocks first */
  220. configure_aif_clock(codec, 0);
  221. configure_aif_clock(codec, 1);
  222. /* Then switch CLK_SYS over to the higher of them; a change
  223. * can only happen as a result of a clocking change which can
  224. * only be made outside of DAPM so we can safely redo the
  225. * clocking.
  226. */
  227. /* If they're equal it doesn't matter which is used */
  228. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  229. wm8958_micd_set_rate(codec);
  230. return 0;
  231. }
  232. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  233. new = WM8994_SYSCLK_SRC;
  234. else
  235. new = 0;
  236. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  237. WM8994_SYSCLK_SRC, new);
  238. if (!change)
  239. return 0;
  240. snd_soc_dapm_sync(&codec->dapm);
  241. wm8958_micd_set_rate(codec);
  242. return 0;
  243. }
  244. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  245. struct snd_soc_dapm_widget *sink)
  246. {
  247. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  248. const char *clk;
  249. /* Check what we're currently using for CLK_SYS */
  250. if (reg & WM8994_SYSCLK_SRC)
  251. clk = "AIF2CLK";
  252. else
  253. clk = "AIF1CLK";
  254. return strcmp(source->name, clk) == 0;
  255. }
  256. static const char *sidetone_hpf_text[] = {
  257. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  258. };
  259. static const struct soc_enum sidetone_hpf =
  260. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  261. static const char *adc_hpf_text[] = {
  262. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  263. };
  264. static const struct soc_enum aif1adc1_hpf =
  265. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  266. static const struct soc_enum aif1adc2_hpf =
  267. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  268. static const struct soc_enum aif2adc_hpf =
  269. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  270. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  271. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  272. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  273. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  274. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  275. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  276. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  277. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  278. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  279. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  280. .put = wm8994_put_drc_sw, \
  281. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  282. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  283. struct snd_ctl_elem_value *ucontrol)
  284. {
  285. struct soc_mixer_control *mc =
  286. (struct soc_mixer_control *)kcontrol->private_value;
  287. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  288. int mask, ret;
  289. /* Can't enable both ADC and DAC paths simultaneously */
  290. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  291. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  292. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  293. else
  294. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  295. ret = snd_soc_read(codec, mc->reg);
  296. if (ret < 0)
  297. return ret;
  298. if (ret & mask)
  299. return -EINVAL;
  300. return snd_soc_put_volsw(kcontrol, ucontrol);
  301. }
  302. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  303. {
  304. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  305. struct wm8994_pdata *pdata = wm8994->pdata;
  306. int base = wm8994_drc_base[drc];
  307. int cfg = wm8994->drc_cfg[drc];
  308. int save, i;
  309. /* Save any enables; the configuration should clear them. */
  310. save = snd_soc_read(codec, base);
  311. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  312. WM8994_AIF1ADC1R_DRC_ENA;
  313. for (i = 0; i < WM8994_DRC_REGS; i++)
  314. snd_soc_update_bits(codec, base + i, 0xffff,
  315. pdata->drc_cfgs[cfg].regs[i]);
  316. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  317. WM8994_AIF1ADC1L_DRC_ENA |
  318. WM8994_AIF1ADC1R_DRC_ENA, save);
  319. }
  320. /* Icky as hell but saves code duplication */
  321. static int wm8994_get_drc(const char *name)
  322. {
  323. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  324. return 0;
  325. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  326. return 1;
  327. if (strcmp(name, "AIF2DRC Mode") == 0)
  328. return 2;
  329. return -EINVAL;
  330. }
  331. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  332. struct snd_ctl_elem_value *ucontrol)
  333. {
  334. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  335. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  336. struct wm8994_pdata *pdata = wm8994->pdata;
  337. int drc = wm8994_get_drc(kcontrol->id.name);
  338. int value = ucontrol->value.integer.value[0];
  339. if (drc < 0)
  340. return drc;
  341. if (value >= pdata->num_drc_cfgs)
  342. return -EINVAL;
  343. wm8994->drc_cfg[drc] = value;
  344. wm8994_set_drc(codec, drc);
  345. return 0;
  346. }
  347. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  348. struct snd_ctl_elem_value *ucontrol)
  349. {
  350. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  351. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  352. int drc = wm8994_get_drc(kcontrol->id.name);
  353. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  354. return 0;
  355. }
  356. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  357. {
  358. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  359. struct wm8994_pdata *pdata = wm8994->pdata;
  360. int base = wm8994_retune_mobile_base[block];
  361. int iface, best, best_val, save, i, cfg;
  362. if (!pdata || !wm8994->num_retune_mobile_texts)
  363. return;
  364. switch (block) {
  365. case 0:
  366. case 1:
  367. iface = 0;
  368. break;
  369. case 2:
  370. iface = 1;
  371. break;
  372. default:
  373. return;
  374. }
  375. /* Find the version of the currently selected configuration
  376. * with the nearest sample rate. */
  377. cfg = wm8994->retune_mobile_cfg[block];
  378. best = 0;
  379. best_val = INT_MAX;
  380. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  381. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  382. wm8994->retune_mobile_texts[cfg]) == 0 &&
  383. abs(pdata->retune_mobile_cfgs[i].rate
  384. - wm8994->dac_rates[iface]) < best_val) {
  385. best = i;
  386. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  387. - wm8994->dac_rates[iface]);
  388. }
  389. }
  390. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  391. block,
  392. pdata->retune_mobile_cfgs[best].name,
  393. pdata->retune_mobile_cfgs[best].rate,
  394. wm8994->dac_rates[iface]);
  395. /* The EQ will be disabled while reconfiguring it, remember the
  396. * current configuration.
  397. */
  398. save = snd_soc_read(codec, base);
  399. save &= WM8994_AIF1DAC1_EQ_ENA;
  400. for (i = 0; i < WM8994_EQ_REGS; i++)
  401. snd_soc_update_bits(codec, base + i, 0xffff,
  402. pdata->retune_mobile_cfgs[best].regs[i]);
  403. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  404. }
  405. /* Icky as hell but saves code duplication */
  406. static int wm8994_get_retune_mobile_block(const char *name)
  407. {
  408. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  409. return 0;
  410. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  411. return 1;
  412. if (strcmp(name, "AIF2 EQ Mode") == 0)
  413. return 2;
  414. return -EINVAL;
  415. }
  416. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  417. struct snd_ctl_elem_value *ucontrol)
  418. {
  419. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  420. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  421. struct wm8994_pdata *pdata = wm8994->pdata;
  422. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  423. int value = ucontrol->value.integer.value[0];
  424. if (block < 0)
  425. return block;
  426. if (value >= pdata->num_retune_mobile_cfgs)
  427. return -EINVAL;
  428. wm8994->retune_mobile_cfg[block] = value;
  429. wm8994_set_retune_mobile(codec, block);
  430. return 0;
  431. }
  432. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  433. struct snd_ctl_elem_value *ucontrol)
  434. {
  435. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  436. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  437. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  438. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  439. return 0;
  440. }
  441. static const char *aif_chan_src_text[] = {
  442. "Left", "Right"
  443. };
  444. static const struct soc_enum aif1adcl_src =
  445. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  446. static const struct soc_enum aif1adcr_src =
  447. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  448. static const struct soc_enum aif2adcl_src =
  449. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  450. static const struct soc_enum aif2adcr_src =
  451. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  452. static const struct soc_enum aif1dacl_src =
  453. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  454. static const struct soc_enum aif1dacr_src =
  455. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  456. static const struct soc_enum aif2dacl_src =
  457. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  458. static const struct soc_enum aif2dacr_src =
  459. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  460. static const char *osr_text[] = {
  461. "Low Power", "High Performance",
  462. };
  463. static const struct soc_enum dac_osr =
  464. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  465. static const struct soc_enum adc_osr =
  466. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  467. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  468. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  469. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  470. 1, 119, 0, digital_tlv),
  471. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  472. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  473. 1, 119, 0, digital_tlv),
  474. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  475. WM8994_AIF2_ADC_RIGHT_VOLUME,
  476. 1, 119, 0, digital_tlv),
  477. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  478. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  479. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  480. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  481. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  482. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  483. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  484. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  485. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  486. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  487. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  488. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  489. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  490. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  491. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  492. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  493. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  494. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  495. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  496. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  497. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  498. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  499. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  500. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  501. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  502. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  503. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  504. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  505. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  506. 5, 12, 0, st_tlv),
  507. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  508. 0, 12, 0, st_tlv),
  509. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  510. 5, 12, 0, st_tlv),
  511. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  512. 0, 12, 0, st_tlv),
  513. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  514. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  515. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  516. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  517. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  518. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  519. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  520. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  521. SOC_ENUM("ADC OSR", adc_osr),
  522. SOC_ENUM("DAC OSR", dac_osr),
  523. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  524. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  525. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  526. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  527. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  528. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  529. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  530. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  531. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  532. 6, 1, 1, wm_hubs_spkmix_tlv),
  533. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  534. 2, 1, 1, wm_hubs_spkmix_tlv),
  535. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  536. 6, 1, 1, wm_hubs_spkmix_tlv),
  537. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  538. 2, 1, 1, wm_hubs_spkmix_tlv),
  539. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  540. 10, 15, 0, wm8994_3d_tlv),
  541. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  542. 8, 1, 0),
  543. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  544. 10, 15, 0, wm8994_3d_tlv),
  545. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  546. 8, 1, 0),
  547. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  548. 10, 15, 0, wm8994_3d_tlv),
  549. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  550. 8, 1, 0),
  551. };
  552. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  553. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  554. eq_tlv),
  555. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  556. eq_tlv),
  557. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  558. eq_tlv),
  559. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  560. eq_tlv),
  561. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  562. eq_tlv),
  563. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  564. eq_tlv),
  565. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  566. eq_tlv),
  567. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  568. eq_tlv),
  569. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  570. eq_tlv),
  571. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  572. eq_tlv),
  573. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  574. eq_tlv),
  575. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  576. eq_tlv),
  577. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  578. eq_tlv),
  579. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  580. eq_tlv),
  581. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  582. eq_tlv),
  583. };
  584. static const char *wm8958_ng_text[] = {
  585. "30ms", "125ms", "250ms", "500ms",
  586. };
  587. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  588. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  589. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  590. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  591. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  592. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  593. static const struct soc_enum wm8958_aif2dac_ng_hold =
  594. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  595. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  596. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  597. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  598. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  599. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  600. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  601. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  602. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  603. 7, 1, ng_tlv),
  604. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  605. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  606. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  607. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  608. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  609. 7, 1, ng_tlv),
  610. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  611. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  612. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  613. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  614. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  615. 7, 1, ng_tlv),
  616. };
  617. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  618. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  619. mixin_boost_tlv),
  620. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  621. mixin_boost_tlv),
  622. };
  623. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  624. struct snd_kcontrol *kcontrol, int event)
  625. {
  626. struct snd_soc_codec *codec = w->codec;
  627. switch (event) {
  628. case SND_SOC_DAPM_PRE_PMU:
  629. return configure_clock(codec);
  630. case SND_SOC_DAPM_POST_PMD:
  631. configure_clock(codec);
  632. break;
  633. }
  634. return 0;
  635. }
  636. static void vmid_reference(struct snd_soc_codec *codec)
  637. {
  638. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  639. wm8994->vmid_refcount++;
  640. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  641. wm8994->vmid_refcount);
  642. if (wm8994->vmid_refcount == 1) {
  643. /* Startup bias, VMID ramp & buffer */
  644. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  645. WM8994_STARTUP_BIAS_ENA |
  646. WM8994_VMID_BUF_ENA |
  647. WM8994_VMID_RAMP_MASK,
  648. WM8994_STARTUP_BIAS_ENA |
  649. WM8994_VMID_BUF_ENA |
  650. (0x11 << WM8994_VMID_RAMP_SHIFT));
  651. /* Main bias enable, VMID=2x40k */
  652. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  653. WM8994_BIAS_ENA |
  654. WM8994_VMID_SEL_MASK,
  655. WM8994_BIAS_ENA | 0x2);
  656. msleep(20);
  657. }
  658. }
  659. static void vmid_dereference(struct snd_soc_codec *codec)
  660. {
  661. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  662. wm8994->vmid_refcount--;
  663. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  664. wm8994->vmid_refcount);
  665. if (wm8994->vmid_refcount == 0) {
  666. /* Switch over to startup biases */
  667. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  668. WM8994_BIAS_SRC |
  669. WM8994_STARTUP_BIAS_ENA |
  670. WM8994_VMID_BUF_ENA |
  671. WM8994_VMID_RAMP_MASK,
  672. WM8994_BIAS_SRC |
  673. WM8994_STARTUP_BIAS_ENA |
  674. WM8994_VMID_BUF_ENA |
  675. (1 << WM8994_VMID_RAMP_SHIFT));
  676. /* Disable main biases */
  677. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  678. WM8994_BIAS_ENA |
  679. WM8994_VMID_SEL_MASK, 0);
  680. /* Discharge line */
  681. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  682. WM8994_LINEOUT1_DISCH |
  683. WM8994_LINEOUT2_DISCH,
  684. WM8994_LINEOUT1_DISCH |
  685. WM8994_LINEOUT2_DISCH);
  686. msleep(5);
  687. /* Switch off startup biases */
  688. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  689. WM8994_BIAS_SRC |
  690. WM8994_STARTUP_BIAS_ENA |
  691. WM8994_VMID_BUF_ENA |
  692. WM8994_VMID_RAMP_MASK, 0);
  693. }
  694. }
  695. static int vmid_event(struct snd_soc_dapm_widget *w,
  696. struct snd_kcontrol *kcontrol, int event)
  697. {
  698. struct snd_soc_codec *codec = w->codec;
  699. switch (event) {
  700. case SND_SOC_DAPM_PRE_PMU:
  701. vmid_reference(codec);
  702. break;
  703. case SND_SOC_DAPM_POST_PMD:
  704. vmid_dereference(codec);
  705. break;
  706. }
  707. return 0;
  708. }
  709. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  710. {
  711. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  712. int enable = 1;
  713. int source = 0; /* GCC flow analysis can't track enable */
  714. int reg, reg_r;
  715. /* Only support direct DAC->headphone paths */
  716. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  717. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  718. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  719. enable = 0;
  720. }
  721. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  722. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  723. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  724. enable = 0;
  725. }
  726. /* We also need the same setting for L/R and only one path */
  727. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  728. switch (reg) {
  729. case WM8994_AIF2DACL_TO_DAC1L:
  730. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  731. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  732. break;
  733. case WM8994_AIF1DAC2L_TO_DAC1L:
  734. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  735. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  736. break;
  737. case WM8994_AIF1DAC1L_TO_DAC1L:
  738. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  739. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  740. break;
  741. default:
  742. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  743. enable = 0;
  744. break;
  745. }
  746. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  747. if (reg_r != reg) {
  748. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  749. enable = 0;
  750. }
  751. if (enable) {
  752. dev_dbg(codec->dev, "Class W enabled\n");
  753. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  754. WM8994_CP_DYN_PWR |
  755. WM8994_CP_DYN_SRC_SEL_MASK,
  756. source | WM8994_CP_DYN_PWR);
  757. wm8994->hubs.class_w = true;
  758. } else {
  759. dev_dbg(codec->dev, "Class W disabled\n");
  760. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  761. WM8994_CP_DYN_PWR, 0);
  762. wm8994->hubs.class_w = false;
  763. }
  764. }
  765. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  766. struct snd_kcontrol *kcontrol, int event)
  767. {
  768. struct snd_soc_codec *codec = w->codec;
  769. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  770. switch (event) {
  771. case SND_SOC_DAPM_PRE_PMU:
  772. if (wm8994->aif1clk_enable) {
  773. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  774. WM8994_AIF1CLK_ENA_MASK,
  775. WM8994_AIF1CLK_ENA);
  776. wm8994->aif1clk_enable = 0;
  777. }
  778. if (wm8994->aif2clk_enable) {
  779. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  780. WM8994_AIF2CLK_ENA_MASK,
  781. WM8994_AIF2CLK_ENA);
  782. wm8994->aif2clk_enable = 0;
  783. }
  784. break;
  785. }
  786. /* We may also have postponed startup of DSP, handle that. */
  787. wm8958_aif_ev(w, kcontrol, event);
  788. return 0;
  789. }
  790. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  791. struct snd_kcontrol *kcontrol, int event)
  792. {
  793. struct snd_soc_codec *codec = w->codec;
  794. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  795. switch (event) {
  796. case SND_SOC_DAPM_POST_PMD:
  797. if (wm8994->aif1clk_disable) {
  798. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  799. WM8994_AIF1CLK_ENA_MASK, 0);
  800. wm8994->aif1clk_disable = 0;
  801. }
  802. if (wm8994->aif2clk_disable) {
  803. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  804. WM8994_AIF2CLK_ENA_MASK, 0);
  805. wm8994->aif2clk_disable = 0;
  806. }
  807. break;
  808. }
  809. return 0;
  810. }
  811. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  812. struct snd_kcontrol *kcontrol, int event)
  813. {
  814. struct snd_soc_codec *codec = w->codec;
  815. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  816. switch (event) {
  817. case SND_SOC_DAPM_PRE_PMU:
  818. wm8994->aif1clk_enable = 1;
  819. break;
  820. case SND_SOC_DAPM_POST_PMD:
  821. wm8994->aif1clk_disable = 1;
  822. break;
  823. }
  824. return 0;
  825. }
  826. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  827. struct snd_kcontrol *kcontrol, int event)
  828. {
  829. struct snd_soc_codec *codec = w->codec;
  830. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  831. switch (event) {
  832. case SND_SOC_DAPM_PRE_PMU:
  833. wm8994->aif2clk_enable = 1;
  834. break;
  835. case SND_SOC_DAPM_POST_PMD:
  836. wm8994->aif2clk_disable = 1;
  837. break;
  838. }
  839. return 0;
  840. }
  841. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  842. struct snd_kcontrol *kcontrol, int event)
  843. {
  844. late_enable_ev(w, kcontrol, event);
  845. return 0;
  846. }
  847. static int micbias_ev(struct snd_soc_dapm_widget *w,
  848. struct snd_kcontrol *kcontrol, int event)
  849. {
  850. late_enable_ev(w, kcontrol, event);
  851. return 0;
  852. }
  853. static int dac_ev(struct snd_soc_dapm_widget *w,
  854. struct snd_kcontrol *kcontrol, int event)
  855. {
  856. struct snd_soc_codec *codec = w->codec;
  857. unsigned int mask = 1 << w->shift;
  858. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  859. mask, mask);
  860. return 0;
  861. }
  862. static const char *hp_mux_text[] = {
  863. "Mixer",
  864. "DAC",
  865. };
  866. #define WM8994_HP_ENUM(xname, xenum) \
  867. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  868. .info = snd_soc_info_enum_double, \
  869. .get = snd_soc_dapm_get_enum_double, \
  870. .put = wm8994_put_hp_enum, \
  871. .private_value = (unsigned long)&xenum }
  872. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  873. struct snd_ctl_elem_value *ucontrol)
  874. {
  875. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  876. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  877. struct snd_soc_codec *codec = w->codec;
  878. int ret;
  879. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  880. wm8994_update_class_w(codec);
  881. return ret;
  882. }
  883. static const struct soc_enum hpl_enum =
  884. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  885. static const struct snd_kcontrol_new hpl_mux =
  886. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  887. static const struct soc_enum hpr_enum =
  888. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  889. static const struct snd_kcontrol_new hpr_mux =
  890. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  891. static const char *adc_mux_text[] = {
  892. "ADC",
  893. "DMIC",
  894. };
  895. static const struct soc_enum adc_enum =
  896. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  897. static const struct snd_kcontrol_new adcl_mux =
  898. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  899. static const struct snd_kcontrol_new adcr_mux =
  900. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  901. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  902. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  903. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  904. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  905. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  906. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  907. };
  908. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  909. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  910. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  911. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  912. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  913. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  914. };
  915. /* Debugging; dump chip status after DAPM transitions */
  916. static int post_ev(struct snd_soc_dapm_widget *w,
  917. struct snd_kcontrol *kcontrol, int event)
  918. {
  919. struct snd_soc_codec *codec = w->codec;
  920. dev_dbg(codec->dev, "SRC status: %x\n",
  921. snd_soc_read(codec,
  922. WM8994_RATE_STATUS));
  923. return 0;
  924. }
  925. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  926. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  927. 1, 1, 0),
  928. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  929. 0, 1, 0),
  930. };
  931. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  932. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  933. 1, 1, 0),
  934. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  935. 0, 1, 0),
  936. };
  937. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  938. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  939. 1, 1, 0),
  940. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  941. 0, 1, 0),
  942. };
  943. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  944. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  945. 1, 1, 0),
  946. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  947. 0, 1, 0),
  948. };
  949. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  950. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  951. 5, 1, 0),
  952. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  953. 4, 1, 0),
  954. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  955. 2, 1, 0),
  956. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  957. 1, 1, 0),
  958. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  959. 0, 1, 0),
  960. };
  961. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  962. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  963. 5, 1, 0),
  964. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  965. 4, 1, 0),
  966. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  967. 2, 1, 0),
  968. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  969. 1, 1, 0),
  970. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  971. 0, 1, 0),
  972. };
  973. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  974. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  975. .info = snd_soc_info_volsw, \
  976. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  977. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  978. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  979. struct snd_ctl_elem_value *ucontrol)
  980. {
  981. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  982. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  983. struct snd_soc_codec *codec = w->codec;
  984. int ret;
  985. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  986. wm8994_update_class_w(codec);
  987. return ret;
  988. }
  989. static const struct snd_kcontrol_new dac1l_mix[] = {
  990. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  991. 5, 1, 0),
  992. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  993. 4, 1, 0),
  994. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  995. 2, 1, 0),
  996. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  997. 1, 1, 0),
  998. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  999. 0, 1, 0),
  1000. };
  1001. static const struct snd_kcontrol_new dac1r_mix[] = {
  1002. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1003. 5, 1, 0),
  1004. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1005. 4, 1, 0),
  1006. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1007. 2, 1, 0),
  1008. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1009. 1, 1, 0),
  1010. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1011. 0, 1, 0),
  1012. };
  1013. static const char *sidetone_text[] = {
  1014. "ADC/DMIC1", "DMIC2",
  1015. };
  1016. static const struct soc_enum sidetone1_enum =
  1017. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1018. static const struct snd_kcontrol_new sidetone1_mux =
  1019. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1020. static const struct soc_enum sidetone2_enum =
  1021. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1022. static const struct snd_kcontrol_new sidetone2_mux =
  1023. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1024. static const char *aif1dac_text[] = {
  1025. "AIF1DACDAT", "AIF3DACDAT",
  1026. };
  1027. static const struct soc_enum aif1dac_enum =
  1028. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1029. static const struct snd_kcontrol_new aif1dac_mux =
  1030. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1031. static const char *aif2dac_text[] = {
  1032. "AIF2DACDAT", "AIF3DACDAT",
  1033. };
  1034. static const struct soc_enum aif2dac_enum =
  1035. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1036. static const struct snd_kcontrol_new aif2dac_mux =
  1037. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1038. static const char *aif2adc_text[] = {
  1039. "AIF2ADCDAT", "AIF3DACDAT",
  1040. };
  1041. static const struct soc_enum aif2adc_enum =
  1042. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1043. static const struct snd_kcontrol_new aif2adc_mux =
  1044. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1045. static const char *aif3adc_text[] = {
  1046. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1047. };
  1048. static const struct soc_enum wm8994_aif3adc_enum =
  1049. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1050. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1051. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1052. static const struct soc_enum wm8958_aif3adc_enum =
  1053. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1054. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1055. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1056. static const char *mono_pcm_out_text[] = {
  1057. "None", "AIF2ADCL", "AIF2ADCR",
  1058. };
  1059. static const struct soc_enum mono_pcm_out_enum =
  1060. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1061. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1062. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1063. static const char *aif2dac_src_text[] = {
  1064. "AIF2", "AIF3",
  1065. };
  1066. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1067. static const struct soc_enum aif2dacl_src_enum =
  1068. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1069. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1070. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1071. static const struct soc_enum aif2dacr_src_enum =
  1072. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1073. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1074. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1075. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1076. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1077. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1078. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1079. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1080. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1081. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1082. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1083. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1084. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1085. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1086. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1087. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1088. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1089. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1090. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1091. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1092. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1093. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1094. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1095. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1096. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1097. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1098. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1099. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1100. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1101. };
  1102. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1103. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1104. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1105. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1106. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1107. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1108. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1109. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1110. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1111. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1112. };
  1113. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1114. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1115. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1116. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1117. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1118. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1119. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1120. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1121. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1122. };
  1123. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1124. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1125. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1126. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1127. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1128. };
  1129. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1130. SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1131. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1132. SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1133. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1134. };
  1135. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1136. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1137. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1138. };
  1139. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1140. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1141. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1142. SND_SOC_DAPM_INPUT("Clock"),
  1143. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1144. SND_SOC_DAPM_PRE_PMU),
  1145. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1146. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1147. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1148. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1149. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1150. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1151. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1152. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1153. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1154. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1155. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1156. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1157. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1158. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1159. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1160. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1161. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1162. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1163. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1164. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1165. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1166. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1167. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1168. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1169. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1170. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1171. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1172. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1173. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1174. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1175. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1176. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1177. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1178. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1179. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1180. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1181. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1182. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1183. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1184. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1185. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1186. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1187. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1188. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1189. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1190. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1191. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1192. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1193. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1194. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1195. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1196. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1197. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1198. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1199. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1200. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1201. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1202. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1203. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1204. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1205. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1206. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1207. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1208. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1209. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1210. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1211. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1212. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1213. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1214. /* Power is done with the muxes since the ADC power also controls the
  1215. * downsampling chain, the chip will automatically manage the analogue
  1216. * specific portions.
  1217. */
  1218. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1219. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1220. SND_SOC_DAPM_POST("Debug log", post_ev),
  1221. };
  1222. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1223. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1224. };
  1225. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1226. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1227. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1228. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1229. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1230. };
  1231. static const struct snd_soc_dapm_route intercon[] = {
  1232. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1233. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1234. { "DSP1CLK", NULL, "CLK_SYS" },
  1235. { "DSP2CLK", NULL, "CLK_SYS" },
  1236. { "DSPINTCLK", NULL, "CLK_SYS" },
  1237. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1238. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1239. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1240. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1241. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1242. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1243. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1244. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1245. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1246. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1247. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1248. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1249. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1250. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1251. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1252. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1253. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1254. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1255. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1256. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1257. { "AIF2ADCL", NULL, "AIF2CLK" },
  1258. { "AIF2ADCL", NULL, "DSP2CLK" },
  1259. { "AIF2ADCR", NULL, "AIF2CLK" },
  1260. { "AIF2ADCR", NULL, "DSP2CLK" },
  1261. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1262. { "AIF2DACL", NULL, "AIF2CLK" },
  1263. { "AIF2DACL", NULL, "DSP2CLK" },
  1264. { "AIF2DACR", NULL, "AIF2CLK" },
  1265. { "AIF2DACR", NULL, "DSP2CLK" },
  1266. { "AIF2DACR", NULL, "DSPINTCLK" },
  1267. { "DMIC1L", NULL, "DMIC1DAT" },
  1268. { "DMIC1L", NULL, "CLK_SYS" },
  1269. { "DMIC1R", NULL, "DMIC1DAT" },
  1270. { "DMIC1R", NULL, "CLK_SYS" },
  1271. { "DMIC2L", NULL, "DMIC2DAT" },
  1272. { "DMIC2L", NULL, "CLK_SYS" },
  1273. { "DMIC2R", NULL, "DMIC2DAT" },
  1274. { "DMIC2R", NULL, "CLK_SYS" },
  1275. { "ADCL", NULL, "AIF1CLK" },
  1276. { "ADCL", NULL, "DSP1CLK" },
  1277. { "ADCL", NULL, "DSPINTCLK" },
  1278. { "ADCR", NULL, "AIF1CLK" },
  1279. { "ADCR", NULL, "DSP1CLK" },
  1280. { "ADCR", NULL, "DSPINTCLK" },
  1281. { "ADCL Mux", "ADC", "ADCL" },
  1282. { "ADCL Mux", "DMIC", "DMIC1L" },
  1283. { "ADCR Mux", "ADC", "ADCR" },
  1284. { "ADCR Mux", "DMIC", "DMIC1R" },
  1285. { "DAC1L", NULL, "AIF1CLK" },
  1286. { "DAC1L", NULL, "DSP1CLK" },
  1287. { "DAC1L", NULL, "DSPINTCLK" },
  1288. { "DAC1R", NULL, "AIF1CLK" },
  1289. { "DAC1R", NULL, "DSP1CLK" },
  1290. { "DAC1R", NULL, "DSPINTCLK" },
  1291. { "DAC2L", NULL, "AIF2CLK" },
  1292. { "DAC2L", NULL, "DSP2CLK" },
  1293. { "DAC2L", NULL, "DSPINTCLK" },
  1294. { "DAC2R", NULL, "AIF2DACR" },
  1295. { "DAC2R", NULL, "AIF2CLK" },
  1296. { "DAC2R", NULL, "DSP2CLK" },
  1297. { "DAC2R", NULL, "DSPINTCLK" },
  1298. { "TOCLK", NULL, "CLK_SYS" },
  1299. /* AIF1 outputs */
  1300. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1301. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1302. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1303. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1304. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1305. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1306. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1307. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1308. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1309. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1310. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1311. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1312. /* Pin level routing for AIF3 */
  1313. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1314. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1315. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1316. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1317. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1318. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1319. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1320. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1321. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1322. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1323. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1324. /* DAC1 inputs */
  1325. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1326. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1327. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1328. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1329. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1330. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1331. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1332. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1333. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1334. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1335. /* DAC2/AIF2 outputs */
  1336. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1337. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1338. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1339. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1340. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1341. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1342. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1343. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1344. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1345. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1346. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1347. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1348. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1349. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1350. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1351. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1352. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1353. /* AIF3 output */
  1354. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1355. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1356. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1357. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1358. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1359. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1360. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1361. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1362. /* Sidetone */
  1363. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1364. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1365. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1366. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1367. /* Output stages */
  1368. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1369. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1370. { "SPKL", "DAC1 Switch", "DAC1L" },
  1371. { "SPKL", "DAC2 Switch", "DAC2L" },
  1372. { "SPKR", "DAC1 Switch", "DAC1R" },
  1373. { "SPKR", "DAC2 Switch", "DAC2R" },
  1374. { "Left Headphone Mux", "DAC", "DAC1L" },
  1375. { "Right Headphone Mux", "DAC", "DAC1R" },
  1376. };
  1377. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1378. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1379. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1380. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1381. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1382. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1383. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1384. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1385. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1386. };
  1387. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1388. { "DAC1L", NULL, "DAC1L Mixer" },
  1389. { "DAC1R", NULL, "DAC1R Mixer" },
  1390. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1391. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1392. };
  1393. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1394. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1395. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1396. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1397. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1398. { "MICBIAS1", NULL, "CLK_SYS" },
  1399. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1400. { "MICBIAS2", NULL, "CLK_SYS" },
  1401. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1402. };
  1403. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1404. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1405. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1406. { "MICBIAS1", NULL, "VMID" },
  1407. { "MICBIAS2", NULL, "VMID" },
  1408. };
  1409. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1410. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1411. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1412. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1413. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1414. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1415. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1416. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1417. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1418. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1419. };
  1420. /* The size in bits of the FLL divide multiplied by 10
  1421. * to allow rounding later */
  1422. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1423. struct fll_div {
  1424. u16 outdiv;
  1425. u16 n;
  1426. u16 k;
  1427. u16 clk_ref_div;
  1428. u16 fll_fratio;
  1429. };
  1430. static int wm8994_get_fll_config(struct fll_div *fll,
  1431. int freq_in, int freq_out)
  1432. {
  1433. u64 Kpart;
  1434. unsigned int K, Ndiv, Nmod;
  1435. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1436. /* Scale the input frequency down to <= 13.5MHz */
  1437. fll->clk_ref_div = 0;
  1438. while (freq_in > 13500000) {
  1439. fll->clk_ref_div++;
  1440. freq_in /= 2;
  1441. if (fll->clk_ref_div > 3)
  1442. return -EINVAL;
  1443. }
  1444. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1445. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1446. fll->outdiv = 3;
  1447. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1448. fll->outdiv++;
  1449. if (fll->outdiv > 63)
  1450. return -EINVAL;
  1451. }
  1452. freq_out *= fll->outdiv + 1;
  1453. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1454. if (freq_in > 1000000) {
  1455. fll->fll_fratio = 0;
  1456. } else if (freq_in > 256000) {
  1457. fll->fll_fratio = 1;
  1458. freq_in *= 2;
  1459. } else if (freq_in > 128000) {
  1460. fll->fll_fratio = 2;
  1461. freq_in *= 4;
  1462. } else if (freq_in > 64000) {
  1463. fll->fll_fratio = 3;
  1464. freq_in *= 8;
  1465. } else {
  1466. fll->fll_fratio = 4;
  1467. freq_in *= 16;
  1468. }
  1469. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1470. /* Now, calculate N.K */
  1471. Ndiv = freq_out / freq_in;
  1472. fll->n = Ndiv;
  1473. Nmod = freq_out % freq_in;
  1474. pr_debug("Nmod=%d\n", Nmod);
  1475. /* Calculate fractional part - scale up so we can round. */
  1476. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1477. do_div(Kpart, freq_in);
  1478. K = Kpart & 0xFFFFFFFF;
  1479. if ((K % 10) >= 5)
  1480. K += 5;
  1481. /* Move down to proper range now rounding is done */
  1482. fll->k = K / 10;
  1483. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1484. return 0;
  1485. }
  1486. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1487. unsigned int freq_in, unsigned int freq_out)
  1488. {
  1489. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1490. struct wm8994 *control = codec->control_data;
  1491. int reg_offset, ret;
  1492. struct fll_div fll;
  1493. u16 reg, aif1, aif2;
  1494. unsigned long timeout;
  1495. bool was_enabled;
  1496. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1497. & WM8994_AIF1CLK_ENA;
  1498. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1499. & WM8994_AIF2CLK_ENA;
  1500. switch (id) {
  1501. case WM8994_FLL1:
  1502. reg_offset = 0;
  1503. id = 0;
  1504. break;
  1505. case WM8994_FLL2:
  1506. reg_offset = 0x20;
  1507. id = 1;
  1508. break;
  1509. default:
  1510. return -EINVAL;
  1511. }
  1512. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1513. was_enabled = reg & WM8994_FLL1_ENA;
  1514. switch (src) {
  1515. case 0:
  1516. /* Allow no source specification when stopping */
  1517. if (freq_out)
  1518. return -EINVAL;
  1519. src = wm8994->fll[id].src;
  1520. break;
  1521. case WM8994_FLL_SRC_MCLK1:
  1522. case WM8994_FLL_SRC_MCLK2:
  1523. case WM8994_FLL_SRC_LRCLK:
  1524. case WM8994_FLL_SRC_BCLK:
  1525. break;
  1526. default:
  1527. return -EINVAL;
  1528. }
  1529. /* Are we changing anything? */
  1530. if (wm8994->fll[id].src == src &&
  1531. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1532. return 0;
  1533. /* If we're stopping the FLL redo the old config - no
  1534. * registers will actually be written but we avoid GCC flow
  1535. * analysis bugs spewing warnings.
  1536. */
  1537. if (freq_out)
  1538. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1539. else
  1540. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1541. wm8994->fll[id].out);
  1542. if (ret < 0)
  1543. return ret;
  1544. /* Gate the AIF clocks while we reclock */
  1545. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1546. WM8994_AIF1CLK_ENA, 0);
  1547. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1548. WM8994_AIF2CLK_ENA, 0);
  1549. /* We always need to disable the FLL while reconfiguring */
  1550. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1551. WM8994_FLL1_ENA, 0);
  1552. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1553. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1554. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1555. WM8994_FLL1_OUTDIV_MASK |
  1556. WM8994_FLL1_FRATIO_MASK, reg);
  1557. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1558. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1559. WM8994_FLL1_N_MASK,
  1560. fll.n << WM8994_FLL1_N_SHIFT);
  1561. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1562. WM8994_FLL1_REFCLK_DIV_MASK |
  1563. WM8994_FLL1_REFCLK_SRC_MASK,
  1564. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1565. (src - 1));
  1566. /* Clear any pending completion from a previous failure */
  1567. try_wait_for_completion(&wm8994->fll_locked[id]);
  1568. /* Enable (with fractional mode if required) */
  1569. if (freq_out) {
  1570. /* Enable VMID if we need it */
  1571. if (!was_enabled) {
  1572. switch (control->type) {
  1573. case WM8994:
  1574. vmid_reference(codec);
  1575. break;
  1576. case WM8958:
  1577. if (wm8994->revision < 1)
  1578. vmid_reference(codec);
  1579. break;
  1580. default:
  1581. break;
  1582. }
  1583. }
  1584. if (fll.k)
  1585. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1586. else
  1587. reg = WM8994_FLL1_ENA;
  1588. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1589. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1590. reg);
  1591. if (wm8994->fll_locked_irq) {
  1592. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1593. msecs_to_jiffies(10));
  1594. if (timeout == 0)
  1595. dev_warn(codec->dev,
  1596. "Timed out waiting for FLL lock\n");
  1597. } else {
  1598. msleep(5);
  1599. }
  1600. } else {
  1601. if (was_enabled) {
  1602. switch (control->type) {
  1603. case WM8994:
  1604. vmid_dereference(codec);
  1605. break;
  1606. case WM8958:
  1607. if (wm8994->revision < 1)
  1608. vmid_dereference(codec);
  1609. break;
  1610. default:
  1611. break;
  1612. }
  1613. }
  1614. }
  1615. wm8994->fll[id].in = freq_in;
  1616. wm8994->fll[id].out = freq_out;
  1617. wm8994->fll[id].src = src;
  1618. /* Enable any gated AIF clocks */
  1619. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1620. WM8994_AIF1CLK_ENA, aif1);
  1621. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1622. WM8994_AIF2CLK_ENA, aif2);
  1623. configure_clock(codec);
  1624. return 0;
  1625. }
  1626. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1627. {
  1628. struct completion *completion = data;
  1629. complete(completion);
  1630. return IRQ_HANDLED;
  1631. }
  1632. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1633. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1634. unsigned int freq_in, unsigned int freq_out)
  1635. {
  1636. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1637. }
  1638. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1639. int clk_id, unsigned int freq, int dir)
  1640. {
  1641. struct snd_soc_codec *codec = dai->codec;
  1642. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1643. int i;
  1644. switch (dai->id) {
  1645. case 1:
  1646. case 2:
  1647. break;
  1648. default:
  1649. /* AIF3 shares clocking with AIF1/2 */
  1650. return -EINVAL;
  1651. }
  1652. switch (clk_id) {
  1653. case WM8994_SYSCLK_MCLK1:
  1654. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1655. wm8994->mclk[0] = freq;
  1656. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1657. dai->id, freq);
  1658. break;
  1659. case WM8994_SYSCLK_MCLK2:
  1660. /* TODO: Set GPIO AF */
  1661. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1662. wm8994->mclk[1] = freq;
  1663. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1664. dai->id, freq);
  1665. break;
  1666. case WM8994_SYSCLK_FLL1:
  1667. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1668. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1669. break;
  1670. case WM8994_SYSCLK_FLL2:
  1671. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1672. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1673. break;
  1674. case WM8994_SYSCLK_OPCLK:
  1675. /* Special case - a division (times 10) is given and
  1676. * no effect on main clocking.
  1677. */
  1678. if (freq) {
  1679. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1680. if (opclk_divs[i] == freq)
  1681. break;
  1682. if (i == ARRAY_SIZE(opclk_divs))
  1683. return -EINVAL;
  1684. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1685. WM8994_OPCLK_DIV_MASK, i);
  1686. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1687. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1688. } else {
  1689. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1690. WM8994_OPCLK_ENA, 0);
  1691. }
  1692. default:
  1693. return -EINVAL;
  1694. }
  1695. configure_clock(codec);
  1696. return 0;
  1697. }
  1698. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1699. enum snd_soc_bias_level level)
  1700. {
  1701. struct wm8994 *control = codec->control_data;
  1702. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1703. switch (level) {
  1704. case SND_SOC_BIAS_ON:
  1705. break;
  1706. case SND_SOC_BIAS_PREPARE:
  1707. /* MICBIAS into regulating mode */
  1708. switch (control->type) {
  1709. case WM8958:
  1710. case WM1811:
  1711. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1712. WM8958_MICB1_MODE, 0);
  1713. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1714. WM8958_MICB2_MODE, 0);
  1715. break;
  1716. default:
  1717. break;
  1718. }
  1719. break;
  1720. case SND_SOC_BIAS_STANDBY:
  1721. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1722. pm_runtime_get_sync(codec->dev);
  1723. switch (control->type) {
  1724. case WM8994:
  1725. if (wm8994->revision < 4) {
  1726. /* Tweak DC servo and DSP
  1727. * configuration for improved
  1728. * performance. */
  1729. snd_soc_write(codec, 0x102, 0x3);
  1730. snd_soc_write(codec, 0x56, 0x3);
  1731. snd_soc_write(codec, 0x817, 0);
  1732. snd_soc_write(codec, 0x102, 0);
  1733. }
  1734. break;
  1735. case WM8958:
  1736. if (wm8994->revision == 0) {
  1737. /* Optimise performance for rev A */
  1738. snd_soc_write(codec, 0x102, 0x3);
  1739. snd_soc_write(codec, 0xcb, 0x81);
  1740. snd_soc_write(codec, 0x817, 0);
  1741. snd_soc_write(codec, 0x102, 0);
  1742. snd_soc_update_bits(codec,
  1743. WM8958_CHARGE_PUMP_2,
  1744. WM8958_CP_DISCH,
  1745. WM8958_CP_DISCH);
  1746. }
  1747. break;
  1748. case WM1811:
  1749. if (wm8994->revision < 2) {
  1750. snd_soc_write(codec, 0x102, 0x3);
  1751. snd_soc_write(codec, 0x5d, 0x7e);
  1752. snd_soc_write(codec, 0x5e, 0x0);
  1753. snd_soc_write(codec, 0x102, 0x0);
  1754. }
  1755. break;
  1756. }
  1757. /* Discharge LINEOUT1 & 2 */
  1758. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1759. WM8994_LINEOUT1_DISCH |
  1760. WM8994_LINEOUT2_DISCH,
  1761. WM8994_LINEOUT1_DISCH |
  1762. WM8994_LINEOUT2_DISCH);
  1763. }
  1764. /* MICBIAS into bypass mode on newer devices */
  1765. switch (control->type) {
  1766. case WM8958:
  1767. case WM1811:
  1768. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1769. WM8958_MICB1_MODE,
  1770. WM8958_MICB1_MODE);
  1771. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1772. WM8958_MICB2_MODE,
  1773. WM8958_MICB2_MODE);
  1774. break;
  1775. default:
  1776. break;
  1777. }
  1778. break;
  1779. case SND_SOC_BIAS_OFF:
  1780. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1781. wm8994->cur_fw = NULL;
  1782. pm_runtime_put(codec->dev);
  1783. }
  1784. break;
  1785. }
  1786. codec->dapm.bias_level = level;
  1787. return 0;
  1788. }
  1789. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1790. {
  1791. struct snd_soc_codec *codec = dai->codec;
  1792. struct wm8994 *control = codec->control_data;
  1793. int ms_reg;
  1794. int aif1_reg;
  1795. int ms = 0;
  1796. int aif1 = 0;
  1797. switch (dai->id) {
  1798. case 1:
  1799. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1800. aif1_reg = WM8994_AIF1_CONTROL_1;
  1801. break;
  1802. case 2:
  1803. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1804. aif1_reg = WM8994_AIF2_CONTROL_1;
  1805. break;
  1806. default:
  1807. return -EINVAL;
  1808. }
  1809. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1810. case SND_SOC_DAIFMT_CBS_CFS:
  1811. break;
  1812. case SND_SOC_DAIFMT_CBM_CFM:
  1813. ms = WM8994_AIF1_MSTR;
  1814. break;
  1815. default:
  1816. return -EINVAL;
  1817. }
  1818. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1819. case SND_SOC_DAIFMT_DSP_B:
  1820. aif1 |= WM8994_AIF1_LRCLK_INV;
  1821. case SND_SOC_DAIFMT_DSP_A:
  1822. aif1 |= 0x18;
  1823. break;
  1824. case SND_SOC_DAIFMT_I2S:
  1825. aif1 |= 0x10;
  1826. break;
  1827. case SND_SOC_DAIFMT_RIGHT_J:
  1828. break;
  1829. case SND_SOC_DAIFMT_LEFT_J:
  1830. aif1 |= 0x8;
  1831. break;
  1832. default:
  1833. return -EINVAL;
  1834. }
  1835. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1836. case SND_SOC_DAIFMT_DSP_A:
  1837. case SND_SOC_DAIFMT_DSP_B:
  1838. /* frame inversion not valid for DSP modes */
  1839. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1840. case SND_SOC_DAIFMT_NB_NF:
  1841. break;
  1842. case SND_SOC_DAIFMT_IB_NF:
  1843. aif1 |= WM8994_AIF1_BCLK_INV;
  1844. break;
  1845. default:
  1846. return -EINVAL;
  1847. }
  1848. break;
  1849. case SND_SOC_DAIFMT_I2S:
  1850. case SND_SOC_DAIFMT_RIGHT_J:
  1851. case SND_SOC_DAIFMT_LEFT_J:
  1852. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1853. case SND_SOC_DAIFMT_NB_NF:
  1854. break;
  1855. case SND_SOC_DAIFMT_IB_IF:
  1856. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1857. break;
  1858. case SND_SOC_DAIFMT_IB_NF:
  1859. aif1 |= WM8994_AIF1_BCLK_INV;
  1860. break;
  1861. case SND_SOC_DAIFMT_NB_IF:
  1862. aif1 |= WM8994_AIF1_LRCLK_INV;
  1863. break;
  1864. default:
  1865. return -EINVAL;
  1866. }
  1867. break;
  1868. default:
  1869. return -EINVAL;
  1870. }
  1871. /* The AIF2 format configuration needs to be mirrored to AIF3
  1872. * on WM8958 if it's in use so just do it all the time. */
  1873. switch (control->type) {
  1874. case WM1811:
  1875. case WM8958:
  1876. if (dai->id == 2)
  1877. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1878. WM8994_AIF1_LRCLK_INV |
  1879. WM8958_AIF3_FMT_MASK, aif1);
  1880. break;
  1881. default:
  1882. break;
  1883. }
  1884. snd_soc_update_bits(codec, aif1_reg,
  1885. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1886. WM8994_AIF1_FMT_MASK,
  1887. aif1);
  1888. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1889. ms);
  1890. return 0;
  1891. }
  1892. static struct {
  1893. int val, rate;
  1894. } srs[] = {
  1895. { 0, 8000 },
  1896. { 1, 11025 },
  1897. { 2, 12000 },
  1898. { 3, 16000 },
  1899. { 4, 22050 },
  1900. { 5, 24000 },
  1901. { 6, 32000 },
  1902. { 7, 44100 },
  1903. { 8, 48000 },
  1904. { 9, 88200 },
  1905. { 10, 96000 },
  1906. };
  1907. static int fs_ratios[] = {
  1908. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1909. };
  1910. static int bclk_divs[] = {
  1911. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1912. 640, 880, 960, 1280, 1760, 1920
  1913. };
  1914. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1915. struct snd_pcm_hw_params *params,
  1916. struct snd_soc_dai *dai)
  1917. {
  1918. struct snd_soc_codec *codec = dai->codec;
  1919. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1920. int aif1_reg;
  1921. int aif2_reg;
  1922. int bclk_reg;
  1923. int lrclk_reg;
  1924. int rate_reg;
  1925. int aif1 = 0;
  1926. int aif2 = 0;
  1927. int bclk = 0;
  1928. int lrclk = 0;
  1929. int rate_val = 0;
  1930. int id = dai->id - 1;
  1931. int i, cur_val, best_val, bclk_rate, best;
  1932. switch (dai->id) {
  1933. case 1:
  1934. aif1_reg = WM8994_AIF1_CONTROL_1;
  1935. aif2_reg = WM8994_AIF1_CONTROL_2;
  1936. bclk_reg = WM8994_AIF1_BCLK;
  1937. rate_reg = WM8994_AIF1_RATE;
  1938. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1939. wm8994->lrclk_shared[0]) {
  1940. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1941. } else {
  1942. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1943. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1944. }
  1945. break;
  1946. case 2:
  1947. aif1_reg = WM8994_AIF2_CONTROL_1;
  1948. aif2_reg = WM8994_AIF2_CONTROL_2;
  1949. bclk_reg = WM8994_AIF2_BCLK;
  1950. rate_reg = WM8994_AIF2_RATE;
  1951. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1952. wm8994->lrclk_shared[1]) {
  1953. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1954. } else {
  1955. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1956. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1957. }
  1958. break;
  1959. default:
  1960. return -EINVAL;
  1961. }
  1962. bclk_rate = params_rate(params) * 2;
  1963. switch (params_format(params)) {
  1964. case SNDRV_PCM_FORMAT_S16_LE:
  1965. bclk_rate *= 16;
  1966. break;
  1967. case SNDRV_PCM_FORMAT_S20_3LE:
  1968. bclk_rate *= 20;
  1969. aif1 |= 0x20;
  1970. break;
  1971. case SNDRV_PCM_FORMAT_S24_LE:
  1972. bclk_rate *= 24;
  1973. aif1 |= 0x40;
  1974. break;
  1975. case SNDRV_PCM_FORMAT_S32_LE:
  1976. bclk_rate *= 32;
  1977. aif1 |= 0x60;
  1978. break;
  1979. default:
  1980. return -EINVAL;
  1981. }
  1982. /* Try to find an appropriate sample rate; look for an exact match. */
  1983. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1984. if (srs[i].rate == params_rate(params))
  1985. break;
  1986. if (i == ARRAY_SIZE(srs))
  1987. return -EINVAL;
  1988. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1989. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1990. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1991. dai->id, wm8994->aifclk[id], bclk_rate);
  1992. if (params_channels(params) == 1 &&
  1993. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1994. aif2 |= WM8994_AIF1_MONO;
  1995. if (wm8994->aifclk[id] == 0) {
  1996. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1997. return -EINVAL;
  1998. }
  1999. /* AIFCLK/fs ratio; look for a close match in either direction */
  2000. best = 0;
  2001. best_val = abs((fs_ratios[0] * params_rate(params))
  2002. - wm8994->aifclk[id]);
  2003. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2004. cur_val = abs((fs_ratios[i] * params_rate(params))
  2005. - wm8994->aifclk[id]);
  2006. if (cur_val >= best_val)
  2007. continue;
  2008. best = i;
  2009. best_val = cur_val;
  2010. }
  2011. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2012. dai->id, fs_ratios[best]);
  2013. rate_val |= best;
  2014. /* We may not get quite the right frequency if using
  2015. * approximate clocks so look for the closest match that is
  2016. * higher than the target (we need to ensure that there enough
  2017. * BCLKs to clock out the samples).
  2018. */
  2019. best = 0;
  2020. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2021. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2022. if (cur_val < 0) /* BCLK table is sorted */
  2023. break;
  2024. best = i;
  2025. }
  2026. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2027. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2028. bclk_divs[best], bclk_rate);
  2029. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2030. lrclk = bclk_rate / params_rate(params);
  2031. if (!lrclk) {
  2032. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2033. bclk_rate);
  2034. return -EINVAL;
  2035. }
  2036. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2037. lrclk, bclk_rate / lrclk);
  2038. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2039. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2040. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2041. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2042. lrclk);
  2043. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2044. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2045. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2046. switch (dai->id) {
  2047. case 1:
  2048. wm8994->dac_rates[0] = params_rate(params);
  2049. wm8994_set_retune_mobile(codec, 0);
  2050. wm8994_set_retune_mobile(codec, 1);
  2051. break;
  2052. case 2:
  2053. wm8994->dac_rates[1] = params_rate(params);
  2054. wm8994_set_retune_mobile(codec, 2);
  2055. break;
  2056. }
  2057. }
  2058. return 0;
  2059. }
  2060. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2061. struct snd_pcm_hw_params *params,
  2062. struct snd_soc_dai *dai)
  2063. {
  2064. struct snd_soc_codec *codec = dai->codec;
  2065. struct wm8994 *control = codec->control_data;
  2066. int aif1_reg;
  2067. int aif1 = 0;
  2068. switch (dai->id) {
  2069. case 3:
  2070. switch (control->type) {
  2071. case WM1811:
  2072. case WM8958:
  2073. aif1_reg = WM8958_AIF3_CONTROL_1;
  2074. break;
  2075. default:
  2076. return 0;
  2077. }
  2078. default:
  2079. return 0;
  2080. }
  2081. switch (params_format(params)) {
  2082. case SNDRV_PCM_FORMAT_S16_LE:
  2083. break;
  2084. case SNDRV_PCM_FORMAT_S20_3LE:
  2085. aif1 |= 0x20;
  2086. break;
  2087. case SNDRV_PCM_FORMAT_S24_LE:
  2088. aif1 |= 0x40;
  2089. break;
  2090. case SNDRV_PCM_FORMAT_S32_LE:
  2091. aif1 |= 0x60;
  2092. break;
  2093. default:
  2094. return -EINVAL;
  2095. }
  2096. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2097. }
  2098. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  2099. struct snd_soc_dai *dai)
  2100. {
  2101. struct snd_soc_codec *codec = dai->codec;
  2102. int rate_reg = 0;
  2103. switch (dai->id) {
  2104. case 1:
  2105. rate_reg = WM8994_AIF1_RATE;
  2106. break;
  2107. case 2:
  2108. rate_reg = WM8994_AIF2_RATE;
  2109. break;
  2110. default:
  2111. break;
  2112. }
  2113. /* If the DAI is idle then configure the divider tree for the
  2114. * lowest output rate to save a little power if the clock is
  2115. * still active (eg, because it is system clock).
  2116. */
  2117. if (rate_reg && !dai->playback_active && !dai->capture_active)
  2118. snd_soc_update_bits(codec, rate_reg,
  2119. WM8994_AIF1_SR_MASK |
  2120. WM8994_AIF1CLK_RATE_MASK, 0x9);
  2121. }
  2122. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2123. {
  2124. struct snd_soc_codec *codec = codec_dai->codec;
  2125. int mute_reg;
  2126. int reg;
  2127. switch (codec_dai->id) {
  2128. case 1:
  2129. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2130. break;
  2131. case 2:
  2132. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2133. break;
  2134. default:
  2135. return -EINVAL;
  2136. }
  2137. if (mute)
  2138. reg = WM8994_AIF1DAC1_MUTE;
  2139. else
  2140. reg = 0;
  2141. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2142. return 0;
  2143. }
  2144. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2145. {
  2146. struct snd_soc_codec *codec = codec_dai->codec;
  2147. int reg, val, mask;
  2148. switch (codec_dai->id) {
  2149. case 1:
  2150. reg = WM8994_AIF1_MASTER_SLAVE;
  2151. mask = WM8994_AIF1_TRI;
  2152. break;
  2153. case 2:
  2154. reg = WM8994_AIF2_MASTER_SLAVE;
  2155. mask = WM8994_AIF2_TRI;
  2156. break;
  2157. case 3:
  2158. reg = WM8994_POWER_MANAGEMENT_6;
  2159. mask = WM8994_AIF3_TRI;
  2160. break;
  2161. default:
  2162. return -EINVAL;
  2163. }
  2164. if (tristate)
  2165. val = mask;
  2166. else
  2167. val = 0;
  2168. return snd_soc_update_bits(codec, reg, mask, val);
  2169. }
  2170. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2171. {
  2172. struct snd_soc_codec *codec = dai->codec;
  2173. /* Disable the pulls on the AIF if we're using it to save power. */
  2174. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2175. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2176. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2177. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2178. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2179. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2180. return 0;
  2181. }
  2182. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2183. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2184. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2185. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2186. .set_sysclk = wm8994_set_dai_sysclk,
  2187. .set_fmt = wm8994_set_dai_fmt,
  2188. .hw_params = wm8994_hw_params,
  2189. .shutdown = wm8994_aif_shutdown,
  2190. .digital_mute = wm8994_aif_mute,
  2191. .set_pll = wm8994_set_fll,
  2192. .set_tristate = wm8994_set_tristate,
  2193. };
  2194. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2195. .set_sysclk = wm8994_set_dai_sysclk,
  2196. .set_fmt = wm8994_set_dai_fmt,
  2197. .hw_params = wm8994_hw_params,
  2198. .shutdown = wm8994_aif_shutdown,
  2199. .digital_mute = wm8994_aif_mute,
  2200. .set_pll = wm8994_set_fll,
  2201. .set_tristate = wm8994_set_tristate,
  2202. };
  2203. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2204. .hw_params = wm8994_aif3_hw_params,
  2205. .set_tristate = wm8994_set_tristate,
  2206. };
  2207. static struct snd_soc_dai_driver wm8994_dai[] = {
  2208. {
  2209. .name = "wm8994-aif1",
  2210. .id = 1,
  2211. .playback = {
  2212. .stream_name = "AIF1 Playback",
  2213. .channels_min = 1,
  2214. .channels_max = 2,
  2215. .rates = WM8994_RATES,
  2216. .formats = WM8994_FORMATS,
  2217. },
  2218. .capture = {
  2219. .stream_name = "AIF1 Capture",
  2220. .channels_min = 1,
  2221. .channels_max = 2,
  2222. .rates = WM8994_RATES,
  2223. .formats = WM8994_FORMATS,
  2224. },
  2225. .ops = &wm8994_aif1_dai_ops,
  2226. },
  2227. {
  2228. .name = "wm8994-aif2",
  2229. .id = 2,
  2230. .playback = {
  2231. .stream_name = "AIF2 Playback",
  2232. .channels_min = 1,
  2233. .channels_max = 2,
  2234. .rates = WM8994_RATES,
  2235. .formats = WM8994_FORMATS,
  2236. },
  2237. .capture = {
  2238. .stream_name = "AIF2 Capture",
  2239. .channels_min = 1,
  2240. .channels_max = 2,
  2241. .rates = WM8994_RATES,
  2242. .formats = WM8994_FORMATS,
  2243. },
  2244. .probe = wm8994_aif2_probe,
  2245. .ops = &wm8994_aif2_dai_ops,
  2246. },
  2247. {
  2248. .name = "wm8994-aif3",
  2249. .id = 3,
  2250. .playback = {
  2251. .stream_name = "AIF3 Playback",
  2252. .channels_min = 1,
  2253. .channels_max = 2,
  2254. .rates = WM8994_RATES,
  2255. .formats = WM8994_FORMATS,
  2256. },
  2257. .capture = {
  2258. .stream_name = "AIF3 Capture",
  2259. .channels_min = 1,
  2260. .channels_max = 2,
  2261. .rates = WM8994_RATES,
  2262. .formats = WM8994_FORMATS,
  2263. },
  2264. .ops = &wm8994_aif3_dai_ops,
  2265. }
  2266. };
  2267. #ifdef CONFIG_PM
  2268. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2269. {
  2270. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2271. struct wm8994 *control = codec->control_data;
  2272. int i, ret;
  2273. switch (control->type) {
  2274. case WM8994:
  2275. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2276. break;
  2277. case WM1811:
  2278. case WM8958:
  2279. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2280. WM8958_MICD_ENA, 0);
  2281. break;
  2282. }
  2283. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2284. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2285. sizeof(struct wm8994_fll_config));
  2286. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2287. if (ret < 0)
  2288. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2289. i + 1, ret);
  2290. }
  2291. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2292. return 0;
  2293. }
  2294. static int wm8994_resume(struct snd_soc_codec *codec)
  2295. {
  2296. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2297. struct wm8994 *control = codec->control_data;
  2298. int i, ret;
  2299. unsigned int val, mask;
  2300. if (wm8994->revision < 4) {
  2301. /* force a HW read */
  2302. val = wm8994_reg_read(codec->control_data,
  2303. WM8994_POWER_MANAGEMENT_5);
  2304. /* modify the cache only */
  2305. codec->cache_only = 1;
  2306. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2307. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2308. val &= mask;
  2309. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2310. mask, val);
  2311. codec->cache_only = 0;
  2312. }
  2313. /* Restore the registers */
  2314. ret = snd_soc_cache_sync(codec);
  2315. if (ret != 0)
  2316. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2317. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2318. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2319. if (!wm8994->fll_suspend[i].out)
  2320. continue;
  2321. ret = _wm8994_set_fll(codec, i + 1,
  2322. wm8994->fll_suspend[i].src,
  2323. wm8994->fll_suspend[i].in,
  2324. wm8994->fll_suspend[i].out);
  2325. if (ret < 0)
  2326. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2327. i + 1, ret);
  2328. }
  2329. switch (control->type) {
  2330. case WM8994:
  2331. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2332. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2333. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2334. break;
  2335. case WM1811:
  2336. case WM8958:
  2337. if (wm8994->jack_cb)
  2338. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2339. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2340. break;
  2341. }
  2342. return 0;
  2343. }
  2344. #else
  2345. #define wm8994_suspend NULL
  2346. #define wm8994_resume NULL
  2347. #endif
  2348. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2349. {
  2350. struct snd_soc_codec *codec = wm8994->codec;
  2351. struct wm8994_pdata *pdata = wm8994->pdata;
  2352. struct snd_kcontrol_new controls[] = {
  2353. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2354. wm8994->retune_mobile_enum,
  2355. wm8994_get_retune_mobile_enum,
  2356. wm8994_put_retune_mobile_enum),
  2357. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2358. wm8994->retune_mobile_enum,
  2359. wm8994_get_retune_mobile_enum,
  2360. wm8994_put_retune_mobile_enum),
  2361. SOC_ENUM_EXT("AIF2 EQ Mode",
  2362. wm8994->retune_mobile_enum,
  2363. wm8994_get_retune_mobile_enum,
  2364. wm8994_put_retune_mobile_enum),
  2365. };
  2366. int ret, i, j;
  2367. const char **t;
  2368. /* We need an array of texts for the enum API but the number
  2369. * of texts is likely to be less than the number of
  2370. * configurations due to the sample rate dependency of the
  2371. * configurations. */
  2372. wm8994->num_retune_mobile_texts = 0;
  2373. wm8994->retune_mobile_texts = NULL;
  2374. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2375. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2376. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2377. wm8994->retune_mobile_texts[j]) == 0)
  2378. break;
  2379. }
  2380. if (j != wm8994->num_retune_mobile_texts)
  2381. continue;
  2382. /* Expand the array... */
  2383. t = krealloc(wm8994->retune_mobile_texts,
  2384. sizeof(char *) *
  2385. (wm8994->num_retune_mobile_texts + 1),
  2386. GFP_KERNEL);
  2387. if (t == NULL)
  2388. continue;
  2389. /* ...store the new entry... */
  2390. t[wm8994->num_retune_mobile_texts] =
  2391. pdata->retune_mobile_cfgs[i].name;
  2392. /* ...and remember the new version. */
  2393. wm8994->num_retune_mobile_texts++;
  2394. wm8994->retune_mobile_texts = t;
  2395. }
  2396. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2397. wm8994->num_retune_mobile_texts);
  2398. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2399. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2400. ret = snd_soc_add_controls(wm8994->codec, controls,
  2401. ARRAY_SIZE(controls));
  2402. if (ret != 0)
  2403. dev_err(wm8994->codec->dev,
  2404. "Failed to add ReTune Mobile controls: %d\n", ret);
  2405. }
  2406. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2407. {
  2408. struct snd_soc_codec *codec = wm8994->codec;
  2409. struct wm8994_pdata *pdata = wm8994->pdata;
  2410. int ret, i;
  2411. if (!pdata)
  2412. return;
  2413. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2414. pdata->lineout2_diff,
  2415. pdata->lineout1fb,
  2416. pdata->lineout2fb,
  2417. pdata->jd_scthr,
  2418. pdata->jd_thr,
  2419. pdata->micbias1_lvl,
  2420. pdata->micbias2_lvl);
  2421. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2422. if (pdata->num_drc_cfgs) {
  2423. struct snd_kcontrol_new controls[] = {
  2424. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2425. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2426. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2427. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2428. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2429. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2430. };
  2431. /* We need an array of texts for the enum API */
  2432. wm8994->drc_texts = kmalloc(sizeof(char *)
  2433. * pdata->num_drc_cfgs, GFP_KERNEL);
  2434. if (!wm8994->drc_texts) {
  2435. dev_err(wm8994->codec->dev,
  2436. "Failed to allocate %d DRC config texts\n",
  2437. pdata->num_drc_cfgs);
  2438. return;
  2439. }
  2440. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2441. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2442. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2443. wm8994->drc_enum.texts = wm8994->drc_texts;
  2444. ret = snd_soc_add_controls(wm8994->codec, controls,
  2445. ARRAY_SIZE(controls));
  2446. if (ret != 0)
  2447. dev_err(wm8994->codec->dev,
  2448. "Failed to add DRC mode controls: %d\n", ret);
  2449. for (i = 0; i < WM8994_NUM_DRC; i++)
  2450. wm8994_set_drc(codec, i);
  2451. }
  2452. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2453. pdata->num_retune_mobile_cfgs);
  2454. if (pdata->num_retune_mobile_cfgs)
  2455. wm8994_handle_retune_mobile_pdata(wm8994);
  2456. else
  2457. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2458. ARRAY_SIZE(wm8994_eq_controls));
  2459. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2460. if (pdata->micbias[i]) {
  2461. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2462. pdata->micbias[i] & 0xffff);
  2463. }
  2464. }
  2465. }
  2466. /**
  2467. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2468. *
  2469. * @codec: WM8994 codec
  2470. * @jack: jack to report detection events on
  2471. * @micbias: microphone bias to detect on
  2472. * @det: value to report for presence detection
  2473. * @shrt: value to report for short detection
  2474. *
  2475. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2476. * being used to bring out signals to the processor then only platform
  2477. * data configuration is needed for WM8994 and processor GPIOs should
  2478. * be configured using snd_soc_jack_add_gpios() instead.
  2479. *
  2480. * Configuration of detection levels is available via the micbias1_lvl
  2481. * and micbias2_lvl platform data members.
  2482. */
  2483. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2484. int micbias, int det, int shrt)
  2485. {
  2486. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2487. struct wm8994_micdet *micdet;
  2488. struct wm8994 *control = codec->control_data;
  2489. int reg;
  2490. if (control->type != WM8994)
  2491. return -EINVAL;
  2492. switch (micbias) {
  2493. case 1:
  2494. micdet = &wm8994->micdet[0];
  2495. break;
  2496. case 2:
  2497. micdet = &wm8994->micdet[1];
  2498. break;
  2499. default:
  2500. return -EINVAL;
  2501. }
  2502. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2503. micbias, det, shrt);
  2504. /* Store the configuration */
  2505. micdet->jack = jack;
  2506. micdet->det = det;
  2507. micdet->shrt = shrt;
  2508. /* If either of the jacks is set up then enable detection */
  2509. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2510. reg = WM8994_MICD_ENA;
  2511. else
  2512. reg = 0;
  2513. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2514. return 0;
  2515. }
  2516. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2517. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2518. {
  2519. struct wm8994_priv *priv = data;
  2520. struct snd_soc_codec *codec = priv->codec;
  2521. int reg;
  2522. int report;
  2523. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2524. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2525. #endif
  2526. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2527. if (reg < 0) {
  2528. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2529. reg);
  2530. return IRQ_HANDLED;
  2531. }
  2532. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2533. report = 0;
  2534. if (reg & WM8994_MIC1_DET_STS)
  2535. report |= priv->micdet[0].det;
  2536. if (reg & WM8994_MIC1_SHRT_STS)
  2537. report |= priv->micdet[0].shrt;
  2538. snd_soc_jack_report(priv->micdet[0].jack, report,
  2539. priv->micdet[0].det | priv->micdet[0].shrt);
  2540. report = 0;
  2541. if (reg & WM8994_MIC2_DET_STS)
  2542. report |= priv->micdet[1].det;
  2543. if (reg & WM8994_MIC2_SHRT_STS)
  2544. report |= priv->micdet[1].shrt;
  2545. snd_soc_jack_report(priv->micdet[1].jack, report,
  2546. priv->micdet[1].det | priv->micdet[1].shrt);
  2547. return IRQ_HANDLED;
  2548. }
  2549. /* Default microphone detection handler for WM8958 - the user can
  2550. * override this if they wish.
  2551. */
  2552. static void wm8958_default_micdet(u16 status, void *data)
  2553. {
  2554. struct snd_soc_codec *codec = data;
  2555. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2556. /* If nothing present then clear our statuses */
  2557. if (!(status & WM8958_MICD_STS)) {
  2558. dev_dbg(codec->dev, "Detected open circuit\n");
  2559. wm8994->jack_mic = false;
  2560. wm8994->detecting = true;
  2561. wm8958_micd_set_rate(codec);
  2562. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2563. SND_JACK_BTN_0 | SND_JACK_HEADSET);
  2564. return;
  2565. }
  2566. /* If the measurement is showing a high impedence we've got a
  2567. * microphone.
  2568. */
  2569. if (wm8994->detecting && (status & 0x600)) {
  2570. dev_dbg(codec->dev, "Detected microphone\n");
  2571. wm8994->detecting = false;
  2572. wm8994->jack_mic = true;
  2573. wm8958_micd_set_rate(codec);
  2574. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2575. SND_JACK_HEADSET);
  2576. }
  2577. if (wm8994->detecting && status & 0x4) {
  2578. dev_dbg(codec->dev, "Detected headphone\n");
  2579. wm8994->detecting = false;
  2580. wm8958_micd_set_rate(codec);
  2581. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2582. SND_JACK_HEADSET);
  2583. }
  2584. /* Report short circuit as a button */
  2585. if (wm8994->jack_mic) {
  2586. if (status & 0x4)
  2587. snd_soc_jack_report(wm8994->micdet[0].jack,
  2588. SND_JACK_BTN_0, SND_JACK_BTN_0);
  2589. else
  2590. snd_soc_jack_report(wm8994->micdet[0].jack,
  2591. 0, SND_JACK_BTN_0);
  2592. }
  2593. }
  2594. /**
  2595. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2596. *
  2597. * @codec: WM8958 codec
  2598. * @jack: jack to report detection events on
  2599. *
  2600. * Enable microphone detection functionality for the WM8958. By
  2601. * default simple detection which supports the detection of up to 6
  2602. * buttons plus video and microphone functionality is supported.
  2603. *
  2604. * The WM8958 has an advanced jack detection facility which is able to
  2605. * support complex accessory detection, especially when used in
  2606. * conjunction with external circuitry. In order to provide maximum
  2607. * flexiblity a callback is provided which allows a completely custom
  2608. * detection algorithm.
  2609. */
  2610. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2611. wm8958_micdet_cb cb, void *cb_data)
  2612. {
  2613. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2614. struct wm8994 *control = codec->control_data;
  2615. switch (control->type) {
  2616. case WM1811:
  2617. case WM8958:
  2618. break;
  2619. default:
  2620. return -EINVAL;
  2621. }
  2622. if (jack) {
  2623. if (!cb) {
  2624. dev_dbg(codec->dev, "Using default micdet callback\n");
  2625. cb = wm8958_default_micdet;
  2626. cb_data = codec;
  2627. }
  2628. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2629. wm8994->micdet[0].jack = jack;
  2630. wm8994->jack_cb = cb;
  2631. wm8994->jack_cb_data = cb_data;
  2632. wm8994->detecting = true;
  2633. wm8994->jack_mic = false;
  2634. wm8958_micd_set_rate(codec);
  2635. /* Detect microphones and short circuits */
  2636. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2637. WM8958_MICD_LVL_SEL_MASK, 0x41);
  2638. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2639. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2640. } else {
  2641. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2642. WM8958_MICD_ENA, 0);
  2643. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2644. }
  2645. return 0;
  2646. }
  2647. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2648. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2649. {
  2650. struct wm8994_priv *wm8994 = data;
  2651. struct snd_soc_codec *codec = wm8994->codec;
  2652. int reg, count;
  2653. /* We may occasionally read a detection without an impedence
  2654. * range being provided - if that happens loop again.
  2655. */
  2656. count = 10;
  2657. do {
  2658. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2659. if (reg < 0) {
  2660. dev_err(codec->dev,
  2661. "Failed to read mic detect status: %d\n",
  2662. reg);
  2663. return IRQ_NONE;
  2664. }
  2665. if (!(reg & WM8958_MICD_VALID)) {
  2666. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2667. goto out;
  2668. }
  2669. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  2670. break;
  2671. msleep(1);
  2672. } while (count--);
  2673. if (count == 0)
  2674. dev_warn(codec->dev, "No impedence range reported for jack\n");
  2675. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2676. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2677. #endif
  2678. if (wm8994->jack_cb)
  2679. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2680. else
  2681. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2682. out:
  2683. return IRQ_HANDLED;
  2684. }
  2685. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2686. {
  2687. struct snd_soc_codec *codec = data;
  2688. dev_err(codec->dev, "FIFO error\n");
  2689. return IRQ_HANDLED;
  2690. }
  2691. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  2692. {
  2693. struct snd_soc_codec *codec = data;
  2694. dev_err(codec->dev, "Thermal warning\n");
  2695. return IRQ_HANDLED;
  2696. }
  2697. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  2698. {
  2699. struct snd_soc_codec *codec = data;
  2700. dev_crit(codec->dev, "Thermal shutdown\n");
  2701. return IRQ_HANDLED;
  2702. }
  2703. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2704. {
  2705. struct wm8994 *control;
  2706. struct wm8994_priv *wm8994;
  2707. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2708. int ret, i;
  2709. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2710. control = codec->control_data;
  2711. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2712. if (wm8994 == NULL)
  2713. return -ENOMEM;
  2714. snd_soc_codec_set_drvdata(codec, wm8994);
  2715. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2716. wm8994->codec = codec;
  2717. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2718. init_completion(&wm8994->fll_locked[i]);
  2719. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2720. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2721. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2722. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2723. WM8994_IRQ_MIC1_DET;
  2724. pm_runtime_enable(codec->dev);
  2725. pm_runtime_resume(codec->dev);
  2726. /* Read our current status back from the chip - we don't want to
  2727. * reset as this may interfere with the GPIO or LDO operation. */
  2728. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2729. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2730. continue;
  2731. ret = wm8994_reg_read(codec->control_data, i);
  2732. if (ret <= 0)
  2733. continue;
  2734. ret = snd_soc_cache_write(codec, i, ret);
  2735. if (ret != 0) {
  2736. dev_err(codec->dev,
  2737. "Failed to initialise cache for 0x%x: %d\n",
  2738. i, ret);
  2739. goto err;
  2740. }
  2741. }
  2742. /* Set revision-specific configuration */
  2743. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2744. switch (control->type) {
  2745. case WM8994:
  2746. switch (wm8994->revision) {
  2747. case 2:
  2748. case 3:
  2749. wm8994->hubs.dcs_codes_l = -5;
  2750. wm8994->hubs.dcs_codes_r = -5;
  2751. wm8994->hubs.hp_startup_mode = 1;
  2752. wm8994->hubs.dcs_readback_mode = 1;
  2753. wm8994->hubs.series_startup = 1;
  2754. break;
  2755. default:
  2756. wm8994->hubs.dcs_readback_mode = 2;
  2757. break;
  2758. }
  2759. break;
  2760. case WM8958:
  2761. wm8994->hubs.dcs_readback_mode = 1;
  2762. break;
  2763. case WM1811:
  2764. wm8994->hubs.dcs_readback_mode = 2;
  2765. wm8994->hubs.no_series_update = 1;
  2766. switch (wm8994->revision) {
  2767. case 0:
  2768. case 1:
  2769. case 2:
  2770. case 3:
  2771. wm8994->hubs.dcs_codes_l = -9;
  2772. wm8994->hubs.dcs_codes_r = -5;
  2773. break;
  2774. default:
  2775. break;
  2776. }
  2777. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  2778. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  2779. break;
  2780. default:
  2781. break;
  2782. }
  2783. wm8994_request_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR,
  2784. wm8994_fifo_error, "FIFO error", codec);
  2785. wm8994_request_irq(codec->control_data, WM8994_IRQ_TEMP_WARN,
  2786. wm8994_temp_warn, "Thermal warning", codec);
  2787. wm8994_request_irq(codec->control_data, WM8994_IRQ_TEMP_SHUT,
  2788. wm8994_temp_shut, "Thermal shutdown", codec);
  2789. ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2790. wm_hubs_dcs_done, "DC servo done",
  2791. &wm8994->hubs);
  2792. if (ret == 0)
  2793. wm8994->hubs.dcs_done_irq = true;
  2794. switch (control->type) {
  2795. case WM8994:
  2796. if (wm8994->micdet_irq) {
  2797. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2798. wm8994_mic_irq,
  2799. IRQF_TRIGGER_RISING,
  2800. "Mic1 detect",
  2801. wm8994);
  2802. if (ret != 0)
  2803. dev_warn(codec->dev,
  2804. "Failed to request Mic1 detect IRQ: %d\n",
  2805. ret);
  2806. }
  2807. ret = wm8994_request_irq(codec->control_data,
  2808. WM8994_IRQ_MIC1_SHRT,
  2809. wm8994_mic_irq, "Mic 1 short",
  2810. wm8994);
  2811. if (ret != 0)
  2812. dev_warn(codec->dev,
  2813. "Failed to request Mic1 short IRQ: %d\n",
  2814. ret);
  2815. ret = wm8994_request_irq(codec->control_data,
  2816. WM8994_IRQ_MIC2_DET,
  2817. wm8994_mic_irq, "Mic 2 detect",
  2818. wm8994);
  2819. if (ret != 0)
  2820. dev_warn(codec->dev,
  2821. "Failed to request Mic2 detect IRQ: %d\n",
  2822. ret);
  2823. ret = wm8994_request_irq(codec->control_data,
  2824. WM8994_IRQ_MIC2_SHRT,
  2825. wm8994_mic_irq, "Mic 2 short",
  2826. wm8994);
  2827. if (ret != 0)
  2828. dev_warn(codec->dev,
  2829. "Failed to request Mic2 short IRQ: %d\n",
  2830. ret);
  2831. break;
  2832. case WM8958:
  2833. case WM1811:
  2834. if (wm8994->micdet_irq) {
  2835. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2836. wm8958_mic_irq,
  2837. IRQF_TRIGGER_RISING,
  2838. "Mic detect",
  2839. wm8994);
  2840. if (ret != 0)
  2841. dev_warn(codec->dev,
  2842. "Failed to request Mic detect IRQ: %d\n",
  2843. ret);
  2844. }
  2845. }
  2846. wm8994->fll_locked_irq = true;
  2847. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  2848. ret = wm8994_request_irq(codec->control_data,
  2849. WM8994_IRQ_FLL1_LOCK + i,
  2850. wm8994_fll_locked_irq, "FLL lock",
  2851. &wm8994->fll_locked[i]);
  2852. if (ret != 0)
  2853. wm8994->fll_locked_irq = false;
  2854. }
  2855. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2856. * configured on init - if a system wants to do this dynamically
  2857. * at runtime we can deal with that then.
  2858. */
  2859. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2860. if (ret < 0) {
  2861. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2862. goto err_irq;
  2863. }
  2864. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2865. wm8994->lrclk_shared[0] = 1;
  2866. wm8994_dai[0].symmetric_rates = 1;
  2867. } else {
  2868. wm8994->lrclk_shared[0] = 0;
  2869. }
  2870. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2871. if (ret < 0) {
  2872. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2873. goto err_irq;
  2874. }
  2875. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2876. wm8994->lrclk_shared[1] = 1;
  2877. wm8994_dai[1].symmetric_rates = 1;
  2878. } else {
  2879. wm8994->lrclk_shared[1] = 0;
  2880. }
  2881. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2882. /* Latch volume updates (right only; we always do left then right). */
  2883. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  2884. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2885. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2886. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2887. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  2888. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2889. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2890. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2891. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  2892. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2893. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2894. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2895. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  2896. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2897. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2898. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2899. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  2900. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2901. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2902. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2903. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  2904. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2905. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2906. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2907. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  2908. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2909. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2910. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2911. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  2912. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2913. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2914. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2915. /* Set the low bit of the 3D stereo depth so TLV matches */
  2916. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2917. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2918. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2919. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2920. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2921. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2922. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2923. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2924. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2925. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  2926. * use this; it only affects behaviour on idle TDM clock
  2927. * cycles. */
  2928. switch (control->type) {
  2929. case WM8994:
  2930. case WM8958:
  2931. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2932. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2933. break;
  2934. default:
  2935. break;
  2936. }
  2937. /* Put MICBIAS into bypass mode by default on newer devices */
  2938. switch (control->type) {
  2939. case WM8958:
  2940. case WM1811:
  2941. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2942. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  2943. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2944. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  2945. break;
  2946. default:
  2947. break;
  2948. }
  2949. wm8994_update_class_w(codec);
  2950. wm8994_handle_pdata(wm8994);
  2951. wm_hubs_add_analogue_controls(codec);
  2952. snd_soc_add_controls(codec, wm8994_snd_controls,
  2953. ARRAY_SIZE(wm8994_snd_controls));
  2954. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2955. ARRAY_SIZE(wm8994_dapm_widgets));
  2956. switch (control->type) {
  2957. case WM8994:
  2958. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2959. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2960. if (wm8994->revision < 4) {
  2961. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2962. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2963. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2964. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2965. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2966. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2967. } else {
  2968. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2969. ARRAY_SIZE(wm8994_lateclk_widgets));
  2970. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2971. ARRAY_SIZE(wm8994_adc_widgets));
  2972. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2973. ARRAY_SIZE(wm8994_dac_widgets));
  2974. }
  2975. break;
  2976. case WM8958:
  2977. snd_soc_add_controls(codec, wm8958_snd_controls,
  2978. ARRAY_SIZE(wm8958_snd_controls));
  2979. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2980. ARRAY_SIZE(wm8958_dapm_widgets));
  2981. if (wm8994->revision < 1) {
  2982. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2983. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2984. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2985. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2986. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2987. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2988. } else {
  2989. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2990. ARRAY_SIZE(wm8994_lateclk_widgets));
  2991. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2992. ARRAY_SIZE(wm8994_adc_widgets));
  2993. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2994. ARRAY_SIZE(wm8994_dac_widgets));
  2995. }
  2996. break;
  2997. case WM1811:
  2998. snd_soc_add_controls(codec, wm8958_snd_controls,
  2999. ARRAY_SIZE(wm8958_snd_controls));
  3000. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3001. ARRAY_SIZE(wm8958_dapm_widgets));
  3002. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3003. ARRAY_SIZE(wm8994_lateclk_widgets));
  3004. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3005. ARRAY_SIZE(wm8994_adc_widgets));
  3006. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3007. ARRAY_SIZE(wm8994_dac_widgets));
  3008. break;
  3009. }
  3010. wm_hubs_add_analogue_routes(codec, 0, 0);
  3011. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3012. switch (control->type) {
  3013. case WM8994:
  3014. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3015. ARRAY_SIZE(wm8994_intercon));
  3016. if (wm8994->revision < 4) {
  3017. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3018. ARRAY_SIZE(wm8994_revd_intercon));
  3019. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3020. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3021. } else {
  3022. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3023. ARRAY_SIZE(wm8994_lateclk_intercon));
  3024. }
  3025. break;
  3026. case WM8958:
  3027. if (wm8994->revision < 1) {
  3028. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3029. ARRAY_SIZE(wm8994_revd_intercon));
  3030. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3031. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3032. } else {
  3033. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3034. ARRAY_SIZE(wm8994_lateclk_intercon));
  3035. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3036. ARRAY_SIZE(wm8958_intercon));
  3037. }
  3038. wm8958_dsp2_init(codec);
  3039. break;
  3040. case WM1811:
  3041. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3042. ARRAY_SIZE(wm8994_lateclk_intercon));
  3043. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3044. ARRAY_SIZE(wm8958_intercon));
  3045. break;
  3046. }
  3047. return 0;
  3048. err_irq:
  3049. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  3050. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  3051. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  3052. if (wm8994->micdet_irq)
  3053. free_irq(wm8994->micdet_irq, wm8994);
  3054. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3055. wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
  3056. &wm8994->fll_locked[i]);
  3057. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  3058. &wm8994->hubs);
  3059. wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
  3060. wm8994_free_irq(codec->control_data, WM8994_IRQ_TEMP_SHUT, codec);
  3061. wm8994_free_irq(codec->control_data, WM8994_IRQ_TEMP_WARN, codec);
  3062. err:
  3063. kfree(wm8994);
  3064. return ret;
  3065. }
  3066. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3067. {
  3068. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3069. struct wm8994 *control = codec->control_data;
  3070. int i;
  3071. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3072. pm_runtime_disable(codec->dev);
  3073. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3074. wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
  3075. &wm8994->fll_locked[i]);
  3076. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  3077. &wm8994->hubs);
  3078. wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
  3079. wm8994_free_irq(codec->control_data, WM8994_IRQ_TEMP_SHUT, codec);
  3080. wm8994_free_irq(codec->control_data, WM8994_IRQ_TEMP_WARN, codec);
  3081. switch (control->type) {
  3082. case WM8994:
  3083. if (wm8994->micdet_irq)
  3084. free_irq(wm8994->micdet_irq, wm8994);
  3085. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  3086. wm8994);
  3087. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  3088. wm8994);
  3089. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  3090. wm8994);
  3091. break;
  3092. case WM1811:
  3093. case WM8958:
  3094. if (wm8994->micdet_irq)
  3095. free_irq(wm8994->micdet_irq, wm8994);
  3096. break;
  3097. }
  3098. if (wm8994->mbc)
  3099. release_firmware(wm8994->mbc);
  3100. if (wm8994->mbc_vss)
  3101. release_firmware(wm8994->mbc_vss);
  3102. if (wm8994->enh_eq)
  3103. release_firmware(wm8994->enh_eq);
  3104. kfree(wm8994->retune_mobile_texts);
  3105. kfree(wm8994->drc_texts);
  3106. kfree(wm8994);
  3107. return 0;
  3108. }
  3109. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3110. .probe = wm8994_codec_probe,
  3111. .remove = wm8994_codec_remove,
  3112. .suspend = wm8994_suspend,
  3113. .resume = wm8994_resume,
  3114. .read = wm8994_read,
  3115. .write = wm8994_write,
  3116. .readable_register = wm8994_readable,
  3117. .volatile_register = wm8994_volatile,
  3118. .set_bias_level = wm8994_set_bias_level,
  3119. .reg_cache_size = WM8994_CACHE_SIZE,
  3120. .reg_cache_default = wm8994_reg_defaults,
  3121. .reg_word_size = 2,
  3122. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  3123. };
  3124. static int __devinit wm8994_probe(struct platform_device *pdev)
  3125. {
  3126. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3127. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3128. }
  3129. static int __devexit wm8994_remove(struct platform_device *pdev)
  3130. {
  3131. snd_soc_unregister_codec(&pdev->dev);
  3132. return 0;
  3133. }
  3134. static struct platform_driver wm8994_codec_driver = {
  3135. .driver = {
  3136. .name = "wm8994-codec",
  3137. .owner = THIS_MODULE,
  3138. },
  3139. .probe = wm8994_probe,
  3140. .remove = __devexit_p(wm8994_remove),
  3141. };
  3142. module_platform_driver(wm8994_codec_driver);
  3143. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3144. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3145. MODULE_LICENSE("GPL");
  3146. MODULE_ALIAS("platform:wm8994-codec");