radeon_encoders.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  93. else
  94. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  102. else*/
  103. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  109. else
  110. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  117. else
  118. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  127. else
  128. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  138. else
  139. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. static struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. static struct radeon_connector_atom_dig *
  214. radeon_get_atom_connector_priv_from_encoder(struct drm_encoder *encoder)
  215. {
  216. struct drm_device *dev = encoder->dev;
  217. struct radeon_device *rdev = dev->dev_private;
  218. struct drm_connector *connector;
  219. struct radeon_connector *radeon_connector;
  220. struct radeon_connector_atom_dig *dig_connector;
  221. if (!rdev->is_atom_bios)
  222. return NULL;
  223. connector = radeon_get_connector_for_encoder(encoder);
  224. if (!connector)
  225. return NULL;
  226. radeon_connector = to_radeon_connector(connector);
  227. if (!radeon_connector->con_priv)
  228. return NULL;
  229. dig_connector = radeon_connector->con_priv;
  230. return dig_connector;
  231. }
  232. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  233. struct drm_display_mode *mode,
  234. struct drm_display_mode *adjusted_mode)
  235. {
  236. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  237. struct drm_device *dev = encoder->dev;
  238. struct radeon_device *rdev = dev->dev_private;
  239. /* adjust pm to upcoming mode change */
  240. radeon_pm_compute_clocks(rdev);
  241. /* set the active encoder to connector routing */
  242. radeon_encoder_set_active_device(encoder);
  243. drm_mode_set_crtcinfo(adjusted_mode, 0);
  244. /* hw bug */
  245. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  246. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  247. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  248. /* get the native mode for LVDS */
  249. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  250. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  251. int mode_id = adjusted_mode->base.id;
  252. *adjusted_mode = *native_mode;
  253. if (!ASIC_IS_AVIVO(rdev)) {
  254. adjusted_mode->hdisplay = mode->hdisplay;
  255. adjusted_mode->vdisplay = mode->vdisplay;
  256. adjusted_mode->crtc_hdisplay = mode->hdisplay;
  257. adjusted_mode->crtc_vdisplay = mode->vdisplay;
  258. }
  259. adjusted_mode->base.id = mode_id;
  260. }
  261. /* get the native mode for TV */
  262. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  263. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  264. if (tv_dac) {
  265. if (tv_dac->tv_std == TV_STD_NTSC ||
  266. tv_dac->tv_std == TV_STD_NTSC_J ||
  267. tv_dac->tv_std == TV_STD_PAL_M)
  268. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  269. else
  270. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  271. }
  272. }
  273. if (ASIC_IS_DCE3(rdev) &&
  274. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  275. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  276. radeon_dp_set_link_config(connector, mode);
  277. }
  278. return true;
  279. }
  280. static void
  281. atombios_dac_setup(struct drm_encoder *encoder, int action)
  282. {
  283. struct drm_device *dev = encoder->dev;
  284. struct radeon_device *rdev = dev->dev_private;
  285. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  286. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  287. int index = 0;
  288. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  289. memset(&args, 0, sizeof(args));
  290. switch (radeon_encoder->encoder_id) {
  291. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  292. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  293. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  294. break;
  295. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  296. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  297. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  298. break;
  299. }
  300. args.ucAction = action;
  301. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  302. args.ucDacStandard = ATOM_DAC1_PS2;
  303. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  304. args.ucDacStandard = ATOM_DAC1_CV;
  305. else {
  306. switch (dac_info->tv_std) {
  307. case TV_STD_PAL:
  308. case TV_STD_PAL_M:
  309. case TV_STD_SCART_PAL:
  310. case TV_STD_SECAM:
  311. case TV_STD_PAL_CN:
  312. args.ucDacStandard = ATOM_DAC1_PAL;
  313. break;
  314. case TV_STD_NTSC:
  315. case TV_STD_NTSC_J:
  316. case TV_STD_PAL_60:
  317. default:
  318. args.ucDacStandard = ATOM_DAC1_NTSC;
  319. break;
  320. }
  321. }
  322. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  323. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  324. }
  325. static void
  326. atombios_tv_setup(struct drm_encoder *encoder, int action)
  327. {
  328. struct drm_device *dev = encoder->dev;
  329. struct radeon_device *rdev = dev->dev_private;
  330. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  331. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  332. int index = 0;
  333. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  334. memset(&args, 0, sizeof(args));
  335. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  336. args.sTVEncoder.ucAction = action;
  337. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  338. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  339. else {
  340. switch (dac_info->tv_std) {
  341. case TV_STD_NTSC:
  342. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  343. break;
  344. case TV_STD_PAL:
  345. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  346. break;
  347. case TV_STD_PAL_M:
  348. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  349. break;
  350. case TV_STD_PAL_60:
  351. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  352. break;
  353. case TV_STD_NTSC_J:
  354. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  355. break;
  356. case TV_STD_SCART_PAL:
  357. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  358. break;
  359. case TV_STD_SECAM:
  360. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  361. break;
  362. case TV_STD_PAL_CN:
  363. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  364. break;
  365. default:
  366. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  367. break;
  368. }
  369. }
  370. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  371. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  372. }
  373. void
  374. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  375. {
  376. struct drm_device *dev = encoder->dev;
  377. struct radeon_device *rdev = dev->dev_private;
  378. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  379. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  380. int index = 0;
  381. memset(&args, 0, sizeof(args));
  382. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  383. args.sXTmdsEncoder.ucEnable = action;
  384. if (radeon_encoder->pixel_clock > 165000)
  385. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  386. /*if (pScrn->rgbBits == 8)*/
  387. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  388. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  389. }
  390. static void
  391. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  392. {
  393. struct drm_device *dev = encoder->dev;
  394. struct radeon_device *rdev = dev->dev_private;
  395. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  396. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  397. int index = 0;
  398. memset(&args, 0, sizeof(args));
  399. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  400. args.sDVOEncoder.ucAction = action;
  401. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  402. if (radeon_encoder->pixel_clock > 165000)
  403. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  404. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  405. }
  406. union lvds_encoder_control {
  407. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  408. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  409. };
  410. void
  411. atombios_digital_setup(struct drm_encoder *encoder, int action)
  412. {
  413. struct drm_device *dev = encoder->dev;
  414. struct radeon_device *rdev = dev->dev_private;
  415. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  416. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  417. struct radeon_connector_atom_dig *dig_connector =
  418. radeon_get_atom_connector_priv_from_encoder(encoder);
  419. union lvds_encoder_control args;
  420. int index = 0;
  421. int hdmi_detected = 0;
  422. uint8_t frev, crev;
  423. if (!dig || !dig_connector)
  424. return;
  425. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  426. hdmi_detected = 1;
  427. memset(&args, 0, sizeof(args));
  428. switch (radeon_encoder->encoder_id) {
  429. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  430. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  431. break;
  432. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  433. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  434. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  435. break;
  436. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  437. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  438. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  439. else
  440. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  441. break;
  442. }
  443. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  444. return;
  445. switch (frev) {
  446. case 1:
  447. case 2:
  448. switch (crev) {
  449. case 1:
  450. args.v1.ucMisc = 0;
  451. args.v1.ucAction = action;
  452. if (hdmi_detected)
  453. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  454. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  455. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  456. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  457. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  458. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  459. args.v1.ucMisc |= (1 << 1);
  460. } else {
  461. if (dig_connector->linkb)
  462. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  463. if (radeon_encoder->pixel_clock > 165000)
  464. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  465. /*if (pScrn->rgbBits == 8) */
  466. args.v1.ucMisc |= (1 << 1);
  467. }
  468. break;
  469. case 2:
  470. case 3:
  471. args.v2.ucMisc = 0;
  472. args.v2.ucAction = action;
  473. if (crev == 3) {
  474. if (dig->coherent_mode)
  475. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  476. }
  477. if (hdmi_detected)
  478. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  479. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  480. args.v2.ucTruncate = 0;
  481. args.v2.ucSpatial = 0;
  482. args.v2.ucTemporal = 0;
  483. args.v2.ucFRC = 0;
  484. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  485. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  486. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  487. if (dig->lvds_misc & ATOM_PANEL_MISC_SPATIAL) {
  488. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  489. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  490. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  491. }
  492. if (dig->lvds_misc & ATOM_PANEL_MISC_TEMPORAL) {
  493. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  494. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  495. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  496. if (((dig->lvds_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  497. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  498. }
  499. } else {
  500. if (dig_connector->linkb)
  501. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  502. if (radeon_encoder->pixel_clock > 165000)
  503. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  504. }
  505. break;
  506. default:
  507. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  508. break;
  509. }
  510. break;
  511. default:
  512. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  513. break;
  514. }
  515. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  516. }
  517. int
  518. atombios_get_encoder_mode(struct drm_encoder *encoder)
  519. {
  520. struct drm_connector *connector;
  521. struct radeon_connector *radeon_connector;
  522. struct radeon_connector_atom_dig *dig_connector;
  523. connector = radeon_get_connector_for_encoder(encoder);
  524. if (!connector)
  525. return 0;
  526. radeon_connector = to_radeon_connector(connector);
  527. switch (connector->connector_type) {
  528. case DRM_MODE_CONNECTOR_DVII:
  529. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  530. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  531. return ATOM_ENCODER_MODE_HDMI;
  532. else if (radeon_connector->use_digital)
  533. return ATOM_ENCODER_MODE_DVI;
  534. else
  535. return ATOM_ENCODER_MODE_CRT;
  536. break;
  537. case DRM_MODE_CONNECTOR_DVID:
  538. case DRM_MODE_CONNECTOR_HDMIA:
  539. default:
  540. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  541. return ATOM_ENCODER_MODE_HDMI;
  542. else
  543. return ATOM_ENCODER_MODE_DVI;
  544. break;
  545. case DRM_MODE_CONNECTOR_LVDS:
  546. return ATOM_ENCODER_MODE_LVDS;
  547. break;
  548. case DRM_MODE_CONNECTOR_DisplayPort:
  549. case DRM_MODE_CONNECTOR_eDP:
  550. dig_connector = radeon_connector->con_priv;
  551. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  552. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  553. return ATOM_ENCODER_MODE_DP;
  554. else if (drm_detect_hdmi_monitor(radeon_connector->edid))
  555. return ATOM_ENCODER_MODE_HDMI;
  556. else
  557. return ATOM_ENCODER_MODE_DVI;
  558. break;
  559. case DRM_MODE_CONNECTOR_DVIA:
  560. case DRM_MODE_CONNECTOR_VGA:
  561. return ATOM_ENCODER_MODE_CRT;
  562. break;
  563. case DRM_MODE_CONNECTOR_Composite:
  564. case DRM_MODE_CONNECTOR_SVIDEO:
  565. case DRM_MODE_CONNECTOR_9PinDIN:
  566. /* fix me */
  567. return ATOM_ENCODER_MODE_TV;
  568. /*return ATOM_ENCODER_MODE_CV;*/
  569. break;
  570. }
  571. }
  572. /*
  573. * DIG Encoder/Transmitter Setup
  574. *
  575. * DCE 3.0/3.1
  576. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  577. * Supports up to 3 digital outputs
  578. * - 2 DIG encoder blocks.
  579. * DIG1 can drive UNIPHY link A or link B
  580. * DIG2 can drive UNIPHY link B or LVTMA
  581. *
  582. * DCE 3.2
  583. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  584. * Supports up to 5 digital outputs
  585. * - 2 DIG encoder blocks.
  586. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  587. *
  588. * DCE 4.0
  589. * - 3 DIG transmitter blocks UNPHY0/1/2 (links A and B).
  590. * Supports up to 6 digital outputs
  591. * - 6 DIG encoder blocks.
  592. * - DIG to PHY mapping is hardcoded
  593. * DIG1 drives UNIPHY0 link A, A+B
  594. * DIG2 drives UNIPHY0 link B
  595. * DIG3 drives UNIPHY1 link A, A+B
  596. * DIG4 drives UNIPHY1 link B
  597. * DIG5 drives UNIPHY2 link A, A+B
  598. * DIG6 drives UNIPHY2 link B
  599. *
  600. * Routing
  601. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  602. * Examples:
  603. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  604. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  605. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  606. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  607. */
  608. union dig_encoder_control {
  609. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  610. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  611. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  612. };
  613. void
  614. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  615. {
  616. struct drm_device *dev = encoder->dev;
  617. struct radeon_device *rdev = dev->dev_private;
  618. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  619. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  620. struct radeon_connector_atom_dig *dig_connector =
  621. radeon_get_atom_connector_priv_from_encoder(encoder);
  622. union dig_encoder_control args;
  623. int index = 0;
  624. uint8_t frev, crev;
  625. if (!dig || !dig_connector)
  626. return;
  627. memset(&args, 0, sizeof(args));
  628. if (ASIC_IS_DCE4(rdev))
  629. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  630. else {
  631. if (dig->dig_encoder)
  632. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  633. else
  634. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  635. }
  636. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  637. return;
  638. args.v1.ucAction = action;
  639. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  640. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  641. if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  642. if (dig_connector->dp_clock == 270000)
  643. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  644. args.v1.ucLaneNum = dig_connector->dp_lane_count;
  645. } else if (radeon_encoder->pixel_clock > 165000)
  646. args.v1.ucLaneNum = 8;
  647. else
  648. args.v1.ucLaneNum = 4;
  649. if (ASIC_IS_DCE4(rdev)) {
  650. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  651. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  652. } else {
  653. switch (radeon_encoder->encoder_id) {
  654. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  655. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  656. break;
  657. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  658. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  659. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  660. break;
  661. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  662. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  663. break;
  664. }
  665. if (dig_connector->linkb)
  666. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  667. else
  668. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  669. }
  670. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  671. }
  672. union dig_transmitter_control {
  673. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  674. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  675. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  676. };
  677. void
  678. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  679. {
  680. struct drm_device *dev = encoder->dev;
  681. struct radeon_device *rdev = dev->dev_private;
  682. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  683. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  684. struct radeon_connector_atom_dig *dig_connector =
  685. radeon_get_atom_connector_priv_from_encoder(encoder);
  686. struct drm_connector *connector;
  687. struct radeon_connector *radeon_connector;
  688. union dig_transmitter_control args;
  689. int index = 0;
  690. uint8_t frev, crev;
  691. bool is_dp = false;
  692. int pll_id = 0;
  693. if (!dig || !dig_connector)
  694. return;
  695. connector = radeon_get_connector_for_encoder(encoder);
  696. radeon_connector = to_radeon_connector(connector);
  697. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  698. is_dp = true;
  699. memset(&args, 0, sizeof(args));
  700. if (ASIC_IS_DCE32(rdev) || ASIC_IS_DCE4(rdev))
  701. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  702. else {
  703. switch (radeon_encoder->encoder_id) {
  704. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  705. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  706. break;
  707. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  708. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  709. break;
  710. }
  711. }
  712. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  713. return;
  714. args.v1.ucAction = action;
  715. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  716. args.v1.usInitInfo = radeon_connector->connector_object_id;
  717. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  718. args.v1.asMode.ucLaneSel = lane_num;
  719. args.v1.asMode.ucLaneSet = lane_set;
  720. } else {
  721. if (is_dp)
  722. args.v1.usPixelClock =
  723. cpu_to_le16(dig_connector->dp_clock / 10);
  724. else if (radeon_encoder->pixel_clock > 165000)
  725. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  726. else
  727. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  728. }
  729. if (ASIC_IS_DCE4(rdev)) {
  730. if (is_dp)
  731. args.v3.ucLaneNum = dig_connector->dp_lane_count;
  732. else if (radeon_encoder->pixel_clock > 165000)
  733. args.v3.ucLaneNum = 8;
  734. else
  735. args.v3.ucLaneNum = 4;
  736. if (dig_connector->linkb) {
  737. args.v3.acConfig.ucLinkSel = 1;
  738. args.v3.acConfig.ucEncoderSel = 1;
  739. }
  740. /* Select the PLL for the PHY
  741. * DP PHY should be clocked from external src if there is
  742. * one.
  743. */
  744. if (encoder->crtc) {
  745. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  746. pll_id = radeon_crtc->pll_id;
  747. }
  748. if (is_dp && rdev->clock.dp_extclk)
  749. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  750. else
  751. args.v3.acConfig.ucRefClkSource = pll_id;
  752. switch (radeon_encoder->encoder_id) {
  753. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  754. args.v3.acConfig.ucTransmitterSel = 0;
  755. break;
  756. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  757. args.v3.acConfig.ucTransmitterSel = 1;
  758. break;
  759. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  760. args.v3.acConfig.ucTransmitterSel = 2;
  761. break;
  762. }
  763. if (is_dp)
  764. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  765. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  766. if (dig->coherent_mode)
  767. args.v3.acConfig.fCoherentMode = 1;
  768. }
  769. } else if (ASIC_IS_DCE32(rdev)) {
  770. args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
  771. if (dig_connector->linkb)
  772. args.v2.acConfig.ucLinkSel = 1;
  773. switch (radeon_encoder->encoder_id) {
  774. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  775. args.v2.acConfig.ucTransmitterSel = 0;
  776. break;
  777. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  778. args.v2.acConfig.ucTransmitterSel = 1;
  779. break;
  780. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  781. args.v2.acConfig.ucTransmitterSel = 2;
  782. break;
  783. }
  784. if (is_dp)
  785. args.v2.acConfig.fCoherentMode = 1;
  786. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  787. if (dig->coherent_mode)
  788. args.v2.acConfig.fCoherentMode = 1;
  789. }
  790. } else {
  791. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  792. if (dig->dig_encoder)
  793. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  794. else
  795. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  796. if ((rdev->flags & RADEON_IS_IGP) &&
  797. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  798. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  799. if (dig_connector->igp_lane_info & 0x1)
  800. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  801. else if (dig_connector->igp_lane_info & 0x2)
  802. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  803. else if (dig_connector->igp_lane_info & 0x4)
  804. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  805. else if (dig_connector->igp_lane_info & 0x8)
  806. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  807. } else {
  808. if (dig_connector->igp_lane_info & 0x3)
  809. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  810. else if (dig_connector->igp_lane_info & 0xc)
  811. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  812. }
  813. }
  814. if (dig_connector->linkb)
  815. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  816. else
  817. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  818. if (is_dp)
  819. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  820. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  821. if (dig->coherent_mode)
  822. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  823. if (radeon_encoder->pixel_clock > 165000)
  824. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  825. }
  826. }
  827. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  828. }
  829. static void
  830. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  831. {
  832. struct drm_device *dev = encoder->dev;
  833. struct radeon_device *rdev = dev->dev_private;
  834. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  835. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  836. ENABLE_YUV_PS_ALLOCATION args;
  837. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  838. uint32_t temp, reg;
  839. memset(&args, 0, sizeof(args));
  840. if (rdev->family >= CHIP_R600)
  841. reg = R600_BIOS_3_SCRATCH;
  842. else
  843. reg = RADEON_BIOS_3_SCRATCH;
  844. /* XXX: fix up scratch reg handling */
  845. temp = RREG32(reg);
  846. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  847. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  848. (radeon_crtc->crtc_id << 18)));
  849. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  850. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  851. else
  852. WREG32(reg, 0);
  853. if (enable)
  854. args.ucEnable = ATOM_ENABLE;
  855. args.ucCRTC = radeon_crtc->crtc_id;
  856. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  857. WREG32(reg, temp);
  858. }
  859. static void
  860. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  861. {
  862. struct drm_device *dev = encoder->dev;
  863. struct radeon_device *rdev = dev->dev_private;
  864. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  865. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  866. int index = 0;
  867. bool is_dig = false;
  868. memset(&args, 0, sizeof(args));
  869. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  870. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  871. radeon_encoder->active_device);
  872. switch (radeon_encoder->encoder_id) {
  873. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  874. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  875. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  876. break;
  877. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  878. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  879. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  880. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  881. is_dig = true;
  882. break;
  883. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  884. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  885. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  886. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  887. break;
  888. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  889. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  890. break;
  891. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  892. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  893. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  894. else
  895. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  896. break;
  897. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  898. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  899. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  900. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  901. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  902. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  903. else
  904. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  905. break;
  906. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  907. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  908. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  909. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  910. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  911. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  912. else
  913. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  914. break;
  915. }
  916. if (is_dig) {
  917. switch (mode) {
  918. case DRM_MODE_DPMS_ON:
  919. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  920. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  921. dp_link_train(encoder, connector);
  922. if (ASIC_IS_DCE4(rdev))
  923. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
  924. }
  925. if (!ASIC_IS_DCE4(rdev))
  926. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  927. break;
  928. case DRM_MODE_DPMS_STANDBY:
  929. case DRM_MODE_DPMS_SUSPEND:
  930. case DRM_MODE_DPMS_OFF:
  931. if (!ASIC_IS_DCE4(rdev))
  932. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  933. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  934. if (ASIC_IS_DCE4(rdev))
  935. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
  936. }
  937. break;
  938. }
  939. } else {
  940. switch (mode) {
  941. case DRM_MODE_DPMS_ON:
  942. args.ucAction = ATOM_ENABLE;
  943. break;
  944. case DRM_MODE_DPMS_STANDBY:
  945. case DRM_MODE_DPMS_SUSPEND:
  946. case DRM_MODE_DPMS_OFF:
  947. args.ucAction = ATOM_DISABLE;
  948. break;
  949. }
  950. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  951. }
  952. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  953. /* adjust pm to dpms change */
  954. radeon_pm_compute_clocks(rdev);
  955. }
  956. union crtc_source_param {
  957. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  958. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  959. };
  960. static void
  961. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  962. {
  963. struct drm_device *dev = encoder->dev;
  964. struct radeon_device *rdev = dev->dev_private;
  965. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  966. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  967. union crtc_source_param args;
  968. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  969. uint8_t frev, crev;
  970. struct radeon_encoder_atom_dig *dig;
  971. memset(&args, 0, sizeof(args));
  972. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  973. return;
  974. switch (frev) {
  975. case 1:
  976. switch (crev) {
  977. case 1:
  978. default:
  979. if (ASIC_IS_AVIVO(rdev))
  980. args.v1.ucCRTC = radeon_crtc->crtc_id;
  981. else {
  982. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  983. args.v1.ucCRTC = radeon_crtc->crtc_id;
  984. } else {
  985. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  986. }
  987. }
  988. switch (radeon_encoder->encoder_id) {
  989. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  990. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  991. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  992. break;
  993. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  994. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  995. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  996. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  997. else
  998. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  999. break;
  1000. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1001. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1002. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1003. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1004. break;
  1005. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1006. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1007. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1008. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1009. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1010. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1011. else
  1012. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1013. break;
  1014. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1015. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1016. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1017. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1018. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1019. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1020. else
  1021. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1022. break;
  1023. }
  1024. break;
  1025. case 2:
  1026. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1027. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1028. switch (radeon_encoder->encoder_id) {
  1029. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1030. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1031. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1032. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1033. dig = radeon_encoder->enc_priv;
  1034. switch (dig->dig_encoder) {
  1035. case 0:
  1036. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1037. break;
  1038. case 1:
  1039. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1040. break;
  1041. case 2:
  1042. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1043. break;
  1044. case 3:
  1045. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1046. break;
  1047. case 4:
  1048. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1049. break;
  1050. case 5:
  1051. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1052. break;
  1053. }
  1054. break;
  1055. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1056. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1057. break;
  1058. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1059. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1060. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1061. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1062. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1063. else
  1064. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1065. break;
  1066. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1067. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1068. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1069. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1070. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1071. else
  1072. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1073. break;
  1074. }
  1075. break;
  1076. }
  1077. break;
  1078. default:
  1079. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1080. break;
  1081. }
  1082. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1083. /* update scratch regs with new routing */
  1084. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1085. }
  1086. static void
  1087. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1088. struct drm_display_mode *mode)
  1089. {
  1090. struct drm_device *dev = encoder->dev;
  1091. struct radeon_device *rdev = dev->dev_private;
  1092. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1093. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1094. /* Funky macbooks */
  1095. if ((dev->pdev->device == 0x71C5) &&
  1096. (dev->pdev->subsystem_vendor == 0x106b) &&
  1097. (dev->pdev->subsystem_device == 0x0080)) {
  1098. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1099. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1100. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1101. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1102. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1103. }
  1104. }
  1105. /* set scaler clears this on some chips */
  1106. /* XXX check DCE4 */
  1107. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1108. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1109. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1110. AVIVO_D1MODE_INTERLEAVE_EN);
  1111. }
  1112. }
  1113. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1114. {
  1115. struct drm_device *dev = encoder->dev;
  1116. struct radeon_device *rdev = dev->dev_private;
  1117. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1118. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1119. struct drm_encoder *test_encoder;
  1120. struct radeon_encoder_atom_dig *dig;
  1121. uint32_t dig_enc_in_use = 0;
  1122. if (ASIC_IS_DCE4(rdev)) {
  1123. struct radeon_connector_atom_dig *dig_connector =
  1124. radeon_get_atom_connector_priv_from_encoder(encoder);
  1125. switch (radeon_encoder->encoder_id) {
  1126. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1127. if (dig_connector->linkb)
  1128. return 1;
  1129. else
  1130. return 0;
  1131. break;
  1132. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1133. if (dig_connector->linkb)
  1134. return 3;
  1135. else
  1136. return 2;
  1137. break;
  1138. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1139. if (dig_connector->linkb)
  1140. return 5;
  1141. else
  1142. return 4;
  1143. break;
  1144. }
  1145. }
  1146. /* on DCE32 and encoder can driver any block so just crtc id */
  1147. if (ASIC_IS_DCE32(rdev)) {
  1148. return radeon_crtc->crtc_id;
  1149. }
  1150. /* on DCE3 - LVTMA can only be driven by DIGB */
  1151. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1152. struct radeon_encoder *radeon_test_encoder;
  1153. if (encoder == test_encoder)
  1154. continue;
  1155. if (!radeon_encoder_is_digital(test_encoder))
  1156. continue;
  1157. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1158. dig = radeon_test_encoder->enc_priv;
  1159. if (dig->dig_encoder >= 0)
  1160. dig_enc_in_use |= (1 << dig->dig_encoder);
  1161. }
  1162. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1163. if (dig_enc_in_use & 0x2)
  1164. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1165. return 1;
  1166. }
  1167. if (!(dig_enc_in_use & 1))
  1168. return 0;
  1169. return 1;
  1170. }
  1171. static void
  1172. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1173. struct drm_display_mode *mode,
  1174. struct drm_display_mode *adjusted_mode)
  1175. {
  1176. struct drm_device *dev = encoder->dev;
  1177. struct radeon_device *rdev = dev->dev_private;
  1178. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1179. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1180. if (ASIC_IS_AVIVO(rdev)) {
  1181. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1182. atombios_yuv_setup(encoder, true);
  1183. else
  1184. atombios_yuv_setup(encoder, false);
  1185. }
  1186. switch (radeon_encoder->encoder_id) {
  1187. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1188. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1189. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1190. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1191. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1192. break;
  1193. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1194. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1195. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1196. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1197. if (ASIC_IS_DCE4(rdev)) {
  1198. /* disable the transmitter */
  1199. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1200. /* setup and enable the encoder */
  1201. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1202. /* init and enable the transmitter */
  1203. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1204. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1205. } else {
  1206. /* disable the encoder and transmitter */
  1207. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1208. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1209. /* setup and enable the encoder and transmitter */
  1210. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1211. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1212. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1213. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1214. }
  1215. break;
  1216. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1217. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1218. break;
  1219. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1220. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1221. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1222. break;
  1223. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1224. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1225. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1226. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1227. atombios_dac_setup(encoder, ATOM_ENABLE);
  1228. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1229. atombios_tv_setup(encoder, ATOM_ENABLE);
  1230. break;
  1231. }
  1232. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1233. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1234. r600_hdmi_enable(encoder);
  1235. r600_hdmi_setmode(encoder, adjusted_mode);
  1236. }
  1237. }
  1238. static bool
  1239. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1240. {
  1241. struct drm_device *dev = encoder->dev;
  1242. struct radeon_device *rdev = dev->dev_private;
  1243. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1244. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1245. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1246. ATOM_DEVICE_CV_SUPPORT |
  1247. ATOM_DEVICE_CRT_SUPPORT)) {
  1248. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1249. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1250. uint8_t frev, crev;
  1251. memset(&args, 0, sizeof(args));
  1252. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1253. return false;
  1254. args.sDacload.ucMisc = 0;
  1255. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1256. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1257. args.sDacload.ucDacType = ATOM_DAC_A;
  1258. else
  1259. args.sDacload.ucDacType = ATOM_DAC_B;
  1260. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1261. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1262. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1263. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1264. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1265. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1266. if (crev >= 3)
  1267. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1268. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1269. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1270. if (crev >= 3)
  1271. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1272. }
  1273. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1274. return true;
  1275. } else
  1276. return false;
  1277. }
  1278. static enum drm_connector_status
  1279. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1280. {
  1281. struct drm_device *dev = encoder->dev;
  1282. struct radeon_device *rdev = dev->dev_private;
  1283. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1284. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1285. uint32_t bios_0_scratch;
  1286. if (!atombios_dac_load_detect(encoder, connector)) {
  1287. DRM_DEBUG("detect returned false \n");
  1288. return connector_status_unknown;
  1289. }
  1290. if (rdev->family >= CHIP_R600)
  1291. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1292. else
  1293. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1294. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1295. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1296. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1297. return connector_status_connected;
  1298. }
  1299. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1300. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1301. return connector_status_connected;
  1302. }
  1303. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1304. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1305. return connector_status_connected;
  1306. }
  1307. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1308. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1309. return connector_status_connected; /* CTV */
  1310. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1311. return connector_status_connected; /* STV */
  1312. }
  1313. return connector_status_disconnected;
  1314. }
  1315. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1316. {
  1317. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1318. if (radeon_encoder->active_device &
  1319. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1320. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1321. if (dig)
  1322. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1323. }
  1324. radeon_atom_output_lock(encoder, true);
  1325. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1326. /* this is needed for the pll/ss setup to work correctly in some cases */
  1327. atombios_set_encoder_crtc_source(encoder);
  1328. }
  1329. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1330. {
  1331. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1332. radeon_atom_output_lock(encoder, false);
  1333. }
  1334. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1335. {
  1336. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1337. struct radeon_encoder_atom_dig *dig;
  1338. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1339. if (radeon_encoder_is_digital(encoder)) {
  1340. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1341. r600_hdmi_disable(encoder);
  1342. dig = radeon_encoder->enc_priv;
  1343. dig->dig_encoder = -1;
  1344. }
  1345. radeon_encoder->active_device = 0;
  1346. }
  1347. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1348. .dpms = radeon_atom_encoder_dpms,
  1349. .mode_fixup = radeon_atom_mode_fixup,
  1350. .prepare = radeon_atom_encoder_prepare,
  1351. .mode_set = radeon_atom_encoder_mode_set,
  1352. .commit = radeon_atom_encoder_commit,
  1353. .disable = radeon_atom_encoder_disable,
  1354. /* no detect for TMDS/LVDS yet */
  1355. };
  1356. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1357. .dpms = radeon_atom_encoder_dpms,
  1358. .mode_fixup = radeon_atom_mode_fixup,
  1359. .prepare = radeon_atom_encoder_prepare,
  1360. .mode_set = radeon_atom_encoder_mode_set,
  1361. .commit = radeon_atom_encoder_commit,
  1362. .detect = radeon_atom_dac_detect,
  1363. };
  1364. void radeon_enc_destroy(struct drm_encoder *encoder)
  1365. {
  1366. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1367. kfree(radeon_encoder->enc_priv);
  1368. drm_encoder_cleanup(encoder);
  1369. kfree(radeon_encoder);
  1370. }
  1371. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1372. .destroy = radeon_enc_destroy,
  1373. };
  1374. struct radeon_encoder_atom_dac *
  1375. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1376. {
  1377. struct drm_device *dev = radeon_encoder->base.dev;
  1378. struct radeon_device *rdev = dev->dev_private;
  1379. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1380. if (!dac)
  1381. return NULL;
  1382. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1383. return dac;
  1384. }
  1385. struct radeon_encoder_atom_dig *
  1386. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1387. {
  1388. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1389. if (!dig)
  1390. return NULL;
  1391. /* coherent mode by default */
  1392. dig->coherent_mode = true;
  1393. dig->dig_encoder = -1;
  1394. return dig;
  1395. }
  1396. void
  1397. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1398. {
  1399. struct radeon_device *rdev = dev->dev_private;
  1400. struct drm_encoder *encoder;
  1401. struct radeon_encoder *radeon_encoder;
  1402. /* see if we already added it */
  1403. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1404. radeon_encoder = to_radeon_encoder(encoder);
  1405. if (radeon_encoder->encoder_id == encoder_id) {
  1406. radeon_encoder->devices |= supported_device;
  1407. return;
  1408. }
  1409. }
  1410. /* add a new one */
  1411. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1412. if (!radeon_encoder)
  1413. return;
  1414. encoder = &radeon_encoder->base;
  1415. switch (rdev->num_crtc) {
  1416. case 1:
  1417. encoder->possible_crtcs = 0x1;
  1418. break;
  1419. case 2:
  1420. default:
  1421. encoder->possible_crtcs = 0x3;
  1422. break;
  1423. case 6:
  1424. encoder->possible_crtcs = 0x3f;
  1425. break;
  1426. }
  1427. radeon_encoder->enc_priv = NULL;
  1428. radeon_encoder->encoder_id = encoder_id;
  1429. radeon_encoder->devices = supported_device;
  1430. radeon_encoder->rmx_type = RMX_OFF;
  1431. switch (radeon_encoder->encoder_id) {
  1432. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1433. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1434. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1435. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1436. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1437. radeon_encoder->rmx_type = RMX_FULL;
  1438. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1439. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1440. } else {
  1441. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1442. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1443. }
  1444. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1445. break;
  1446. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1447. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1448. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1449. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1450. break;
  1451. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1452. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1453. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1454. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1455. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1456. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1457. break;
  1458. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1459. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1460. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1461. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1462. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1463. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1464. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1465. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1466. radeon_encoder->rmx_type = RMX_FULL;
  1467. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1468. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1469. } else {
  1470. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1471. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1472. }
  1473. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1474. break;
  1475. }
  1476. }