mthca_eq.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. *
  33. * $Id: mthca_eq.c 1382 2004-12-24 02:21:02Z roland $
  34. */
  35. #include <linux/init.h>
  36. #include <linux/errno.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/pci.h>
  39. #include "mthca_dev.h"
  40. #include "mthca_cmd.h"
  41. #include "mthca_config_reg.h"
  42. enum {
  43. MTHCA_NUM_ASYNC_EQE = 0x80,
  44. MTHCA_NUM_CMD_EQE = 0x80,
  45. MTHCA_EQ_ENTRY_SIZE = 0x20
  46. };
  47. /*
  48. * Must be packed because start is 64 bits but only aligned to 32 bits.
  49. */
  50. struct mthca_eq_context {
  51. __be32 flags;
  52. __be64 start;
  53. __be32 logsize_usrpage;
  54. __be32 tavor_pd; /* reserved for Arbel */
  55. u8 reserved1[3];
  56. u8 intr;
  57. __be32 arbel_pd; /* lost_count for Tavor */
  58. __be32 lkey;
  59. u32 reserved2[2];
  60. __be32 consumer_index;
  61. __be32 producer_index;
  62. u32 reserved3[4];
  63. } __attribute__((packed));
  64. #define MTHCA_EQ_STATUS_OK ( 0 << 28)
  65. #define MTHCA_EQ_STATUS_OVERFLOW ( 9 << 28)
  66. #define MTHCA_EQ_STATUS_WRITE_FAIL (10 << 28)
  67. #define MTHCA_EQ_OWNER_SW ( 0 << 24)
  68. #define MTHCA_EQ_OWNER_HW ( 1 << 24)
  69. #define MTHCA_EQ_FLAG_TR ( 1 << 18)
  70. #define MTHCA_EQ_FLAG_OI ( 1 << 17)
  71. #define MTHCA_EQ_STATE_ARMED ( 1 << 8)
  72. #define MTHCA_EQ_STATE_FIRED ( 2 << 8)
  73. #define MTHCA_EQ_STATE_ALWAYS_ARMED ( 3 << 8)
  74. #define MTHCA_EQ_STATE_ARBEL ( 8 << 8)
  75. enum {
  76. MTHCA_EVENT_TYPE_COMP = 0x00,
  77. MTHCA_EVENT_TYPE_PATH_MIG = 0x01,
  78. MTHCA_EVENT_TYPE_COMM_EST = 0x02,
  79. MTHCA_EVENT_TYPE_SQ_DRAINED = 0x03,
  80. MTHCA_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  81. MTHCA_EVENT_TYPE_SRQ_LIMIT = 0x14,
  82. MTHCA_EVENT_TYPE_CQ_ERROR = 0x04,
  83. MTHCA_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  84. MTHCA_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  85. MTHCA_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  86. MTHCA_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  87. MTHCA_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  88. MTHCA_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  89. MTHCA_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  90. MTHCA_EVENT_TYPE_PORT_CHANGE = 0x09,
  91. MTHCA_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  92. MTHCA_EVENT_TYPE_ECC_DETECT = 0x0e,
  93. MTHCA_EVENT_TYPE_CMD = 0x0a
  94. };
  95. #define MTHCA_ASYNC_EVENT_MASK ((1ULL << MTHCA_EVENT_TYPE_PATH_MIG) | \
  96. (1ULL << MTHCA_EVENT_TYPE_COMM_EST) | \
  97. (1ULL << MTHCA_EVENT_TYPE_SQ_DRAINED) | \
  98. (1ULL << MTHCA_EVENT_TYPE_CQ_ERROR) | \
  99. (1ULL << MTHCA_EVENT_TYPE_WQ_CATAS_ERROR) | \
  100. (1ULL << MTHCA_EVENT_TYPE_EEC_CATAS_ERROR) | \
  101. (1ULL << MTHCA_EVENT_TYPE_PATH_MIG_FAILED) | \
  102. (1ULL << MTHCA_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
  103. (1ULL << MTHCA_EVENT_TYPE_WQ_ACCESS_ERROR) | \
  104. (1ULL << MTHCA_EVENT_TYPE_LOCAL_CATAS_ERROR) | \
  105. (1ULL << MTHCA_EVENT_TYPE_PORT_CHANGE) | \
  106. (1ULL << MTHCA_EVENT_TYPE_ECC_DETECT))
  107. #define MTHCA_SRQ_EVENT_MASK ((1ULL << MTHCA_EVENT_TYPE_SRQ_CATAS_ERROR) | \
  108. (1ULL << MTHCA_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
  109. (1ULL << MTHCA_EVENT_TYPE_SRQ_LIMIT))
  110. #define MTHCA_CMD_EVENT_MASK (1ULL << MTHCA_EVENT_TYPE_CMD)
  111. #define MTHCA_EQ_DB_INC_CI (1 << 24)
  112. #define MTHCA_EQ_DB_REQ_NOT (2 << 24)
  113. #define MTHCA_EQ_DB_DISARM_CQ (3 << 24)
  114. #define MTHCA_EQ_DB_SET_CI (4 << 24)
  115. #define MTHCA_EQ_DB_ALWAYS_ARM (5 << 24)
  116. struct mthca_eqe {
  117. u8 reserved1;
  118. u8 type;
  119. u8 reserved2;
  120. u8 subtype;
  121. union {
  122. u32 raw[6];
  123. struct {
  124. __be32 cqn;
  125. } __attribute__((packed)) comp;
  126. struct {
  127. u16 reserved1;
  128. __be16 token;
  129. u32 reserved2;
  130. u8 reserved3[3];
  131. u8 status;
  132. __be64 out_param;
  133. } __attribute__((packed)) cmd;
  134. struct {
  135. __be32 qpn;
  136. } __attribute__((packed)) qp;
  137. struct {
  138. __be32 srqn;
  139. } __attribute__((packed)) srq;
  140. struct {
  141. __be32 cqn;
  142. u32 reserved1;
  143. u8 reserved2[3];
  144. u8 syndrome;
  145. } __attribute__((packed)) cq_err;
  146. struct {
  147. u32 reserved1[2];
  148. __be32 port;
  149. } __attribute__((packed)) port_change;
  150. } event;
  151. u8 reserved3[3];
  152. u8 owner;
  153. } __attribute__((packed));
  154. #define MTHCA_EQ_ENTRY_OWNER_SW (0 << 7)
  155. #define MTHCA_EQ_ENTRY_OWNER_HW (1 << 7)
  156. static inline u64 async_mask(struct mthca_dev *dev)
  157. {
  158. return dev->mthca_flags & MTHCA_FLAG_SRQ ?
  159. MTHCA_ASYNC_EVENT_MASK | MTHCA_SRQ_EVENT_MASK :
  160. MTHCA_ASYNC_EVENT_MASK;
  161. }
  162. static inline void tavor_set_eq_ci(struct mthca_dev *dev, struct mthca_eq *eq, u32 ci)
  163. {
  164. __be32 doorbell[2];
  165. doorbell[0] = cpu_to_be32(MTHCA_EQ_DB_SET_CI | eq->eqn);
  166. doorbell[1] = cpu_to_be32(ci & (eq->nent - 1));
  167. /*
  168. * This barrier makes sure that all updates to ownership bits
  169. * done by set_eqe_hw() hit memory before the consumer index
  170. * is updated. set_eq_ci() allows the HCA to possibly write
  171. * more EQ entries, and we want to avoid the exceedingly
  172. * unlikely possibility of the HCA writing an entry and then
  173. * having set_eqe_hw() overwrite the owner field.
  174. */
  175. wmb();
  176. mthca_write64(doorbell,
  177. dev->kar + MTHCA_EQ_DOORBELL,
  178. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  179. }
  180. static inline void arbel_set_eq_ci(struct mthca_dev *dev, struct mthca_eq *eq, u32 ci)
  181. {
  182. /* See comment in tavor_set_eq_ci() above. */
  183. wmb();
  184. __raw_writel((__force u32) cpu_to_be32(ci),
  185. dev->eq_regs.arbel.eq_set_ci_base + eq->eqn * 8);
  186. /* We still want ordering, just not swabbing, so add a barrier */
  187. mb();
  188. }
  189. static inline void set_eq_ci(struct mthca_dev *dev, struct mthca_eq *eq, u32 ci)
  190. {
  191. if (mthca_is_memfree(dev))
  192. arbel_set_eq_ci(dev, eq, ci);
  193. else
  194. tavor_set_eq_ci(dev, eq, ci);
  195. }
  196. static inline void tavor_eq_req_not(struct mthca_dev *dev, int eqn)
  197. {
  198. __be32 doorbell[2];
  199. doorbell[0] = cpu_to_be32(MTHCA_EQ_DB_REQ_NOT | eqn);
  200. doorbell[1] = 0;
  201. mthca_write64(doorbell,
  202. dev->kar + MTHCA_EQ_DOORBELL,
  203. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  204. }
  205. static inline void arbel_eq_req_not(struct mthca_dev *dev, u32 eqn_mask)
  206. {
  207. writel(eqn_mask, dev->eq_regs.arbel.eq_arm);
  208. }
  209. static inline void disarm_cq(struct mthca_dev *dev, int eqn, int cqn)
  210. {
  211. if (!mthca_is_memfree(dev)) {
  212. __be32 doorbell[2];
  213. doorbell[0] = cpu_to_be32(MTHCA_EQ_DB_DISARM_CQ | eqn);
  214. doorbell[1] = cpu_to_be32(cqn);
  215. mthca_write64(doorbell,
  216. dev->kar + MTHCA_EQ_DOORBELL,
  217. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  218. }
  219. }
  220. static inline struct mthca_eqe *get_eqe(struct mthca_eq *eq, u32 entry)
  221. {
  222. unsigned long off = (entry & (eq->nent - 1)) * MTHCA_EQ_ENTRY_SIZE;
  223. return eq->page_list[off / PAGE_SIZE].buf + off % PAGE_SIZE;
  224. }
  225. static inline struct mthca_eqe* next_eqe_sw(struct mthca_eq *eq)
  226. {
  227. struct mthca_eqe* eqe;
  228. eqe = get_eqe(eq, eq->cons_index);
  229. return (MTHCA_EQ_ENTRY_OWNER_HW & eqe->owner) ? NULL : eqe;
  230. }
  231. static inline void set_eqe_hw(struct mthca_eqe *eqe)
  232. {
  233. eqe->owner = MTHCA_EQ_ENTRY_OWNER_HW;
  234. }
  235. static void port_change(struct mthca_dev *dev, int port, int active)
  236. {
  237. struct ib_event record;
  238. mthca_dbg(dev, "Port change to %s for port %d\n",
  239. active ? "active" : "down", port);
  240. record.device = &dev->ib_dev;
  241. record.event = active ? IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  242. record.element.port_num = port;
  243. ib_dispatch_event(&record);
  244. }
  245. static int mthca_eq_int(struct mthca_dev *dev, struct mthca_eq *eq)
  246. {
  247. struct mthca_eqe *eqe;
  248. int disarm_cqn;
  249. int eqes_found = 0;
  250. while ((eqe = next_eqe_sw(eq))) {
  251. int set_ci = 0;
  252. /*
  253. * Make sure we read EQ entry contents after we've
  254. * checked the ownership bit.
  255. */
  256. rmb();
  257. switch (eqe->type) {
  258. case MTHCA_EVENT_TYPE_COMP:
  259. disarm_cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
  260. disarm_cq(dev, eq->eqn, disarm_cqn);
  261. mthca_cq_completion(dev, disarm_cqn);
  262. break;
  263. case MTHCA_EVENT_TYPE_PATH_MIG:
  264. mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
  265. IB_EVENT_PATH_MIG);
  266. break;
  267. case MTHCA_EVENT_TYPE_COMM_EST:
  268. mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
  269. IB_EVENT_COMM_EST);
  270. break;
  271. case MTHCA_EVENT_TYPE_SQ_DRAINED:
  272. mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
  273. IB_EVENT_SQ_DRAINED);
  274. break;
  275. case MTHCA_EVENT_TYPE_SRQ_QP_LAST_WQE:
  276. mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
  277. IB_EVENT_QP_LAST_WQE_REACHED);
  278. break;
  279. case MTHCA_EVENT_TYPE_SRQ_LIMIT:
  280. mthca_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) & 0xffffff,
  281. IB_EVENT_SRQ_LIMIT_REACHED);
  282. break;
  283. case MTHCA_EVENT_TYPE_WQ_CATAS_ERROR:
  284. mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
  285. IB_EVENT_QP_FATAL);
  286. break;
  287. case MTHCA_EVENT_TYPE_PATH_MIG_FAILED:
  288. mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
  289. IB_EVENT_PATH_MIG_ERR);
  290. break;
  291. case MTHCA_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  292. mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
  293. IB_EVENT_QP_REQ_ERR);
  294. break;
  295. case MTHCA_EVENT_TYPE_WQ_ACCESS_ERROR:
  296. mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
  297. IB_EVENT_QP_ACCESS_ERR);
  298. break;
  299. case MTHCA_EVENT_TYPE_CMD:
  300. mthca_cmd_event(dev,
  301. be16_to_cpu(eqe->event.cmd.token),
  302. eqe->event.cmd.status,
  303. be64_to_cpu(eqe->event.cmd.out_param));
  304. /*
  305. * cmd_event() may add more commands.
  306. * The card will think the queue has overflowed if
  307. * we don't tell it we've been processing events.
  308. */
  309. set_ci = 1;
  310. break;
  311. case MTHCA_EVENT_TYPE_PORT_CHANGE:
  312. port_change(dev,
  313. (be32_to_cpu(eqe->event.port_change.port) >> 28) & 3,
  314. eqe->subtype == 0x4);
  315. break;
  316. case MTHCA_EVENT_TYPE_CQ_ERROR:
  317. mthca_warn(dev, "CQ %s on CQN %06x\n",
  318. eqe->event.cq_err.syndrome == 1 ?
  319. "overrun" : "access violation",
  320. be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
  321. mthca_cq_event(dev, be32_to_cpu(eqe->event.cq_err.cqn),
  322. IB_EVENT_CQ_ERR);
  323. break;
  324. case MTHCA_EVENT_TYPE_EQ_OVERFLOW:
  325. mthca_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
  326. break;
  327. case MTHCA_EVENT_TYPE_EEC_CATAS_ERROR:
  328. case MTHCA_EVENT_TYPE_SRQ_CATAS_ERROR:
  329. case MTHCA_EVENT_TYPE_LOCAL_CATAS_ERROR:
  330. case MTHCA_EVENT_TYPE_ECC_DETECT:
  331. default:
  332. mthca_warn(dev, "Unhandled event %02x(%02x) on EQ %d\n",
  333. eqe->type, eqe->subtype, eq->eqn);
  334. break;
  335. };
  336. set_eqe_hw(eqe);
  337. ++eq->cons_index;
  338. eqes_found = 1;
  339. if (unlikely(set_ci)) {
  340. /*
  341. * Conditional on hca_type is OK here because
  342. * this is a rare case, not the fast path.
  343. */
  344. set_eq_ci(dev, eq, eq->cons_index);
  345. set_ci = 0;
  346. }
  347. }
  348. /*
  349. * Rely on caller to set consumer index so that we don't have
  350. * to test hca_type in our interrupt handling fast path.
  351. */
  352. return eqes_found;
  353. }
  354. static irqreturn_t mthca_tavor_interrupt(int irq, void *dev_ptr, struct pt_regs *regs)
  355. {
  356. struct mthca_dev *dev = dev_ptr;
  357. u32 ecr;
  358. int i;
  359. if (dev->eq_table.clr_mask)
  360. writel(dev->eq_table.clr_mask, dev->eq_table.clr_int);
  361. ecr = readl(dev->eq_regs.tavor.ecr_base + 4);
  362. if (!ecr)
  363. return IRQ_NONE;
  364. writel(ecr, dev->eq_regs.tavor.ecr_base +
  365. MTHCA_ECR_CLR_BASE - MTHCA_ECR_BASE + 4);
  366. for (i = 0; i < MTHCA_NUM_EQ; ++i)
  367. if (ecr & dev->eq_table.eq[i].eqn_mask) {
  368. if (mthca_eq_int(dev, &dev->eq_table.eq[i]))
  369. tavor_set_eq_ci(dev, &dev->eq_table.eq[i],
  370. dev->eq_table.eq[i].cons_index);
  371. tavor_eq_req_not(dev, dev->eq_table.eq[i].eqn);
  372. }
  373. return IRQ_HANDLED;
  374. }
  375. static irqreturn_t mthca_tavor_msi_x_interrupt(int irq, void *eq_ptr,
  376. struct pt_regs *regs)
  377. {
  378. struct mthca_eq *eq = eq_ptr;
  379. struct mthca_dev *dev = eq->dev;
  380. mthca_eq_int(dev, eq);
  381. tavor_set_eq_ci(dev, eq, eq->cons_index);
  382. tavor_eq_req_not(dev, eq->eqn);
  383. /* MSI-X vectors always belong to us */
  384. return IRQ_HANDLED;
  385. }
  386. static irqreturn_t mthca_arbel_interrupt(int irq, void *dev_ptr, struct pt_regs *regs)
  387. {
  388. struct mthca_dev *dev = dev_ptr;
  389. int work = 0;
  390. int i;
  391. if (dev->eq_table.clr_mask)
  392. writel(dev->eq_table.clr_mask, dev->eq_table.clr_int);
  393. for (i = 0; i < MTHCA_NUM_EQ; ++i)
  394. if (mthca_eq_int(dev, &dev->eq_table.eq[i])) {
  395. work = 1;
  396. arbel_set_eq_ci(dev, &dev->eq_table.eq[i],
  397. dev->eq_table.eq[i].cons_index);
  398. }
  399. arbel_eq_req_not(dev, dev->eq_table.arm_mask);
  400. return IRQ_RETVAL(work);
  401. }
  402. static irqreturn_t mthca_arbel_msi_x_interrupt(int irq, void *eq_ptr,
  403. struct pt_regs *regs)
  404. {
  405. struct mthca_eq *eq = eq_ptr;
  406. struct mthca_dev *dev = eq->dev;
  407. mthca_eq_int(dev, eq);
  408. arbel_set_eq_ci(dev, eq, eq->cons_index);
  409. arbel_eq_req_not(dev, eq->eqn_mask);
  410. /* MSI-X vectors always belong to us */
  411. return IRQ_HANDLED;
  412. }
  413. static int __devinit mthca_create_eq(struct mthca_dev *dev,
  414. int nent,
  415. u8 intr,
  416. struct mthca_eq *eq)
  417. {
  418. int npages = (nent * MTHCA_EQ_ENTRY_SIZE + PAGE_SIZE - 1) /
  419. PAGE_SIZE;
  420. u64 *dma_list = NULL;
  421. dma_addr_t t;
  422. struct mthca_mailbox *mailbox;
  423. struct mthca_eq_context *eq_context;
  424. int err = -ENOMEM;
  425. int i;
  426. u8 status;
  427. eq->dev = dev;
  428. eq->nent = roundup_pow_of_two(max(nent, 2));
  429. eq->page_list = kmalloc(npages * sizeof *eq->page_list,
  430. GFP_KERNEL);
  431. if (!eq->page_list)
  432. goto err_out;
  433. for (i = 0; i < npages; ++i)
  434. eq->page_list[i].buf = NULL;
  435. dma_list = kmalloc(npages * sizeof *dma_list, GFP_KERNEL);
  436. if (!dma_list)
  437. goto err_out_free;
  438. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  439. if (IS_ERR(mailbox))
  440. goto err_out_free;
  441. eq_context = mailbox->buf;
  442. for (i = 0; i < npages; ++i) {
  443. eq->page_list[i].buf = dma_alloc_coherent(&dev->pdev->dev,
  444. PAGE_SIZE, &t, GFP_KERNEL);
  445. if (!eq->page_list[i].buf)
  446. goto err_out_free_pages;
  447. dma_list[i] = t;
  448. pci_unmap_addr_set(&eq->page_list[i], mapping, t);
  449. memset(eq->page_list[i].buf, 0, PAGE_SIZE);
  450. }
  451. for (i = 0; i < eq->nent; ++i)
  452. set_eqe_hw(get_eqe(eq, i));
  453. eq->eqn = mthca_alloc(&dev->eq_table.alloc);
  454. if (eq->eqn == -1)
  455. goto err_out_free_pages;
  456. err = mthca_mr_alloc_phys(dev, dev->driver_pd.pd_num,
  457. dma_list, PAGE_SHIFT, npages,
  458. 0, npages * PAGE_SIZE,
  459. MTHCA_MPT_FLAG_LOCAL_WRITE |
  460. MTHCA_MPT_FLAG_LOCAL_READ,
  461. &eq->mr);
  462. if (err)
  463. goto err_out_free_eq;
  464. memset(eq_context, 0, sizeof *eq_context);
  465. eq_context->flags = cpu_to_be32(MTHCA_EQ_STATUS_OK |
  466. MTHCA_EQ_OWNER_HW |
  467. MTHCA_EQ_STATE_ARMED |
  468. MTHCA_EQ_FLAG_TR);
  469. if (mthca_is_memfree(dev))
  470. eq_context->flags |= cpu_to_be32(MTHCA_EQ_STATE_ARBEL);
  471. eq_context->logsize_usrpage = cpu_to_be32((ffs(eq->nent) - 1) << 24);
  472. if (mthca_is_memfree(dev)) {
  473. eq_context->arbel_pd = cpu_to_be32(dev->driver_pd.pd_num);
  474. } else {
  475. eq_context->logsize_usrpage |= cpu_to_be32(dev->driver_uar.index);
  476. eq_context->tavor_pd = cpu_to_be32(dev->driver_pd.pd_num);
  477. }
  478. eq_context->intr = intr;
  479. eq_context->lkey = cpu_to_be32(eq->mr.ibmr.lkey);
  480. err = mthca_SW2HW_EQ(dev, mailbox, eq->eqn, &status);
  481. if (err) {
  482. mthca_warn(dev, "SW2HW_EQ failed (%d)\n", err);
  483. goto err_out_free_mr;
  484. }
  485. if (status) {
  486. mthca_warn(dev, "SW2HW_EQ returned status 0x%02x\n",
  487. status);
  488. err = -EINVAL;
  489. goto err_out_free_mr;
  490. }
  491. kfree(dma_list);
  492. mthca_free_mailbox(dev, mailbox);
  493. eq->eqn_mask = swab32(1 << eq->eqn);
  494. eq->cons_index = 0;
  495. dev->eq_table.arm_mask |= eq->eqn_mask;
  496. mthca_dbg(dev, "Allocated EQ %d with %d entries\n",
  497. eq->eqn, eq->nent);
  498. return err;
  499. err_out_free_mr:
  500. mthca_free_mr(dev, &eq->mr);
  501. err_out_free_eq:
  502. mthca_free(&dev->eq_table.alloc, eq->eqn);
  503. err_out_free_pages:
  504. for (i = 0; i < npages; ++i)
  505. if (eq->page_list[i].buf)
  506. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  507. eq->page_list[i].buf,
  508. pci_unmap_addr(&eq->page_list[i],
  509. mapping));
  510. mthca_free_mailbox(dev, mailbox);
  511. err_out_free:
  512. kfree(eq->page_list);
  513. kfree(dma_list);
  514. err_out:
  515. return err;
  516. }
  517. static void mthca_free_eq(struct mthca_dev *dev,
  518. struct mthca_eq *eq)
  519. {
  520. struct mthca_mailbox *mailbox;
  521. int err;
  522. u8 status;
  523. int npages = (eq->nent * MTHCA_EQ_ENTRY_SIZE + PAGE_SIZE - 1) /
  524. PAGE_SIZE;
  525. int i;
  526. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  527. if (IS_ERR(mailbox))
  528. return;
  529. err = mthca_HW2SW_EQ(dev, mailbox, eq->eqn, &status);
  530. if (err)
  531. mthca_warn(dev, "HW2SW_EQ failed (%d)\n", err);
  532. if (status)
  533. mthca_warn(dev, "HW2SW_EQ returned status 0x%02x\n", status);
  534. dev->eq_table.arm_mask &= ~eq->eqn_mask;
  535. if (0) {
  536. mthca_dbg(dev, "Dumping EQ context %02x:\n", eq->eqn);
  537. for (i = 0; i < sizeof (struct mthca_eq_context) / 4; ++i) {
  538. if (i % 4 == 0)
  539. printk("[%02x] ", i * 4);
  540. printk(" %08x", be32_to_cpup(mailbox->buf + i * 4));
  541. if ((i + 1) % 4 == 0)
  542. printk("\n");
  543. }
  544. }
  545. mthca_free_mr(dev, &eq->mr);
  546. for (i = 0; i < npages; ++i)
  547. pci_free_consistent(dev->pdev, PAGE_SIZE,
  548. eq->page_list[i].buf,
  549. pci_unmap_addr(&eq->page_list[i], mapping));
  550. kfree(eq->page_list);
  551. mthca_free_mailbox(dev, mailbox);
  552. }
  553. static void mthca_free_irqs(struct mthca_dev *dev)
  554. {
  555. int i;
  556. if (dev->eq_table.have_irq)
  557. free_irq(dev->pdev->irq, dev);
  558. for (i = 0; i < MTHCA_NUM_EQ; ++i)
  559. if (dev->eq_table.eq[i].have_irq)
  560. free_irq(dev->eq_table.eq[i].msi_x_vector,
  561. dev->eq_table.eq + i);
  562. }
  563. static int __devinit mthca_map_reg(struct mthca_dev *dev,
  564. unsigned long offset, unsigned long size,
  565. void __iomem **map)
  566. {
  567. unsigned long base = pci_resource_start(dev->pdev, 0);
  568. if (!request_mem_region(base + offset, size, DRV_NAME))
  569. return -EBUSY;
  570. *map = ioremap(base + offset, size);
  571. if (!*map) {
  572. release_mem_region(base + offset, size);
  573. return -ENOMEM;
  574. }
  575. return 0;
  576. }
  577. static void mthca_unmap_reg(struct mthca_dev *dev, unsigned long offset,
  578. unsigned long size, void __iomem *map)
  579. {
  580. unsigned long base = pci_resource_start(dev->pdev, 0);
  581. release_mem_region(base + offset, size);
  582. iounmap(map);
  583. }
  584. static int __devinit mthca_map_eq_regs(struct mthca_dev *dev)
  585. {
  586. unsigned long mthca_base;
  587. mthca_base = pci_resource_start(dev->pdev, 0);
  588. if (mthca_is_memfree(dev)) {
  589. /*
  590. * We assume that the EQ arm and EQ set CI registers
  591. * fall within the first BAR. We can't trust the
  592. * values firmware gives us, since those addresses are
  593. * valid on the HCA's side of the PCI bus but not
  594. * necessarily the host side.
  595. */
  596. if (mthca_map_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
  597. dev->fw.arbel.clr_int_base, MTHCA_CLR_INT_SIZE,
  598. &dev->clr_base)) {
  599. mthca_err(dev, "Couldn't map interrupt clear register, "
  600. "aborting.\n");
  601. return -ENOMEM;
  602. }
  603. /*
  604. * Add 4 because we limit ourselves to EQs 0 ... 31,
  605. * so we only need the low word of the register.
  606. */
  607. if (mthca_map_reg(dev, ((pci_resource_len(dev->pdev, 0) - 1) &
  608. dev->fw.arbel.eq_arm_base) + 4, 4,
  609. &dev->eq_regs.arbel.eq_arm)) {
  610. mthca_err(dev, "Couldn't map EQ arm register, aborting.\n");
  611. mthca_unmap_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
  612. dev->fw.arbel.clr_int_base, MTHCA_CLR_INT_SIZE,
  613. dev->clr_base);
  614. return -ENOMEM;
  615. }
  616. if (mthca_map_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
  617. dev->fw.arbel.eq_set_ci_base,
  618. MTHCA_EQ_SET_CI_SIZE,
  619. &dev->eq_regs.arbel.eq_set_ci_base)) {
  620. mthca_err(dev, "Couldn't map EQ CI register, aborting.\n");
  621. mthca_unmap_reg(dev, ((pci_resource_len(dev->pdev, 0) - 1) &
  622. dev->fw.arbel.eq_arm_base) + 4, 4,
  623. dev->eq_regs.arbel.eq_arm);
  624. mthca_unmap_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
  625. dev->fw.arbel.clr_int_base, MTHCA_CLR_INT_SIZE,
  626. dev->clr_base);
  627. return -ENOMEM;
  628. }
  629. } else {
  630. if (mthca_map_reg(dev, MTHCA_CLR_INT_BASE, MTHCA_CLR_INT_SIZE,
  631. &dev->clr_base)) {
  632. mthca_err(dev, "Couldn't map interrupt clear register, "
  633. "aborting.\n");
  634. return -ENOMEM;
  635. }
  636. if (mthca_map_reg(dev, MTHCA_ECR_BASE,
  637. MTHCA_ECR_SIZE + MTHCA_ECR_CLR_SIZE,
  638. &dev->eq_regs.tavor.ecr_base)) {
  639. mthca_err(dev, "Couldn't map ecr register, "
  640. "aborting.\n");
  641. mthca_unmap_reg(dev, MTHCA_CLR_INT_BASE, MTHCA_CLR_INT_SIZE,
  642. dev->clr_base);
  643. return -ENOMEM;
  644. }
  645. }
  646. return 0;
  647. }
  648. static void __devexit mthca_unmap_eq_regs(struct mthca_dev *dev)
  649. {
  650. if (mthca_is_memfree(dev)) {
  651. mthca_unmap_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
  652. dev->fw.arbel.eq_set_ci_base,
  653. MTHCA_EQ_SET_CI_SIZE,
  654. dev->eq_regs.arbel.eq_set_ci_base);
  655. mthca_unmap_reg(dev, ((pci_resource_len(dev->pdev, 0) - 1) &
  656. dev->fw.arbel.eq_arm_base) + 4, 4,
  657. dev->eq_regs.arbel.eq_arm);
  658. mthca_unmap_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
  659. dev->fw.arbel.clr_int_base, MTHCA_CLR_INT_SIZE,
  660. dev->clr_base);
  661. } else {
  662. mthca_unmap_reg(dev, MTHCA_ECR_BASE,
  663. MTHCA_ECR_SIZE + MTHCA_ECR_CLR_SIZE,
  664. dev->eq_regs.tavor.ecr_base);
  665. mthca_unmap_reg(dev, MTHCA_CLR_INT_BASE, MTHCA_CLR_INT_SIZE,
  666. dev->clr_base);
  667. }
  668. }
  669. int __devinit mthca_map_eq_icm(struct mthca_dev *dev, u64 icm_virt)
  670. {
  671. int ret;
  672. u8 status;
  673. /*
  674. * We assume that mapping one page is enough for the whole EQ
  675. * context table. This is fine with all current HCAs, because
  676. * we only use 32 EQs and each EQ uses 32 bytes of context
  677. * memory, or 1 KB total.
  678. */
  679. dev->eq_table.icm_virt = icm_virt;
  680. dev->eq_table.icm_page = alloc_page(GFP_HIGHUSER);
  681. if (!dev->eq_table.icm_page)
  682. return -ENOMEM;
  683. dev->eq_table.icm_dma = pci_map_page(dev->pdev, dev->eq_table.icm_page, 0,
  684. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  685. if (pci_dma_mapping_error(dev->eq_table.icm_dma)) {
  686. __free_page(dev->eq_table.icm_page);
  687. return -ENOMEM;
  688. }
  689. ret = mthca_MAP_ICM_page(dev, dev->eq_table.icm_dma, icm_virt, &status);
  690. if (!ret && status)
  691. ret = -EINVAL;
  692. if (ret) {
  693. pci_unmap_page(dev->pdev, dev->eq_table.icm_dma, PAGE_SIZE,
  694. PCI_DMA_BIDIRECTIONAL);
  695. __free_page(dev->eq_table.icm_page);
  696. }
  697. return ret;
  698. }
  699. void __devexit mthca_unmap_eq_icm(struct mthca_dev *dev)
  700. {
  701. u8 status;
  702. mthca_UNMAP_ICM(dev, dev->eq_table.icm_virt, PAGE_SIZE / 4096, &status);
  703. pci_unmap_page(dev->pdev, dev->eq_table.icm_dma, PAGE_SIZE,
  704. PCI_DMA_BIDIRECTIONAL);
  705. __free_page(dev->eq_table.icm_page);
  706. }
  707. int __devinit mthca_init_eq_table(struct mthca_dev *dev)
  708. {
  709. int err;
  710. u8 status;
  711. u8 intr;
  712. int i;
  713. err = mthca_alloc_init(&dev->eq_table.alloc,
  714. dev->limits.num_eqs,
  715. dev->limits.num_eqs - 1,
  716. dev->limits.reserved_eqs);
  717. if (err)
  718. return err;
  719. err = mthca_map_eq_regs(dev);
  720. if (err)
  721. goto err_out_free;
  722. if (dev->mthca_flags & MTHCA_FLAG_MSI ||
  723. dev->mthca_flags & MTHCA_FLAG_MSI_X) {
  724. dev->eq_table.clr_mask = 0;
  725. } else {
  726. dev->eq_table.clr_mask =
  727. swab32(1 << (dev->eq_table.inta_pin & 31));
  728. dev->eq_table.clr_int = dev->clr_base +
  729. (dev->eq_table.inta_pin < 32 ? 4 : 0);
  730. }
  731. dev->eq_table.arm_mask = 0;
  732. intr = (dev->mthca_flags & MTHCA_FLAG_MSI) ?
  733. 128 : dev->eq_table.inta_pin;
  734. err = mthca_create_eq(dev, dev->limits.num_cqs,
  735. (dev->mthca_flags & MTHCA_FLAG_MSI_X) ? 128 : intr,
  736. &dev->eq_table.eq[MTHCA_EQ_COMP]);
  737. if (err)
  738. goto err_out_unmap;
  739. err = mthca_create_eq(dev, MTHCA_NUM_ASYNC_EQE,
  740. (dev->mthca_flags & MTHCA_FLAG_MSI_X) ? 129 : intr,
  741. &dev->eq_table.eq[MTHCA_EQ_ASYNC]);
  742. if (err)
  743. goto err_out_comp;
  744. err = mthca_create_eq(dev, MTHCA_NUM_CMD_EQE,
  745. (dev->mthca_flags & MTHCA_FLAG_MSI_X) ? 130 : intr,
  746. &dev->eq_table.eq[MTHCA_EQ_CMD]);
  747. if (err)
  748. goto err_out_async;
  749. if (dev->mthca_flags & MTHCA_FLAG_MSI_X) {
  750. static const char *eq_name[] = {
  751. [MTHCA_EQ_COMP] = DRV_NAME " (comp)",
  752. [MTHCA_EQ_ASYNC] = DRV_NAME " (async)",
  753. [MTHCA_EQ_CMD] = DRV_NAME " (cmd)"
  754. };
  755. for (i = 0; i < MTHCA_NUM_EQ; ++i) {
  756. err = request_irq(dev->eq_table.eq[i].msi_x_vector,
  757. mthca_is_memfree(dev) ?
  758. mthca_arbel_msi_x_interrupt :
  759. mthca_tavor_msi_x_interrupt,
  760. 0, eq_name[i], dev->eq_table.eq + i);
  761. if (err)
  762. goto err_out_cmd;
  763. dev->eq_table.eq[i].have_irq = 1;
  764. }
  765. } else {
  766. err = request_irq(dev->pdev->irq,
  767. mthca_is_memfree(dev) ?
  768. mthca_arbel_interrupt :
  769. mthca_tavor_interrupt,
  770. SA_SHIRQ, DRV_NAME, dev);
  771. if (err)
  772. goto err_out_cmd;
  773. dev->eq_table.have_irq = 1;
  774. }
  775. err = mthca_MAP_EQ(dev, async_mask(dev),
  776. 0, dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn, &status);
  777. if (err)
  778. mthca_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
  779. dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn, err);
  780. if (status)
  781. mthca_warn(dev, "MAP_EQ for async EQ %d returned status 0x%02x\n",
  782. dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn, status);
  783. err = mthca_MAP_EQ(dev, MTHCA_CMD_EVENT_MASK,
  784. 0, dev->eq_table.eq[MTHCA_EQ_CMD].eqn, &status);
  785. if (err)
  786. mthca_warn(dev, "MAP_EQ for cmd EQ %d failed (%d)\n",
  787. dev->eq_table.eq[MTHCA_EQ_CMD].eqn, err);
  788. if (status)
  789. mthca_warn(dev, "MAP_EQ for cmd EQ %d returned status 0x%02x\n",
  790. dev->eq_table.eq[MTHCA_EQ_CMD].eqn, status);
  791. for (i = 0; i < MTHCA_EQ_CMD; ++i)
  792. if (mthca_is_memfree(dev))
  793. arbel_eq_req_not(dev, dev->eq_table.eq[i].eqn_mask);
  794. else
  795. tavor_eq_req_not(dev, dev->eq_table.eq[i].eqn);
  796. return 0;
  797. err_out_cmd:
  798. mthca_free_irqs(dev);
  799. mthca_free_eq(dev, &dev->eq_table.eq[MTHCA_EQ_CMD]);
  800. err_out_async:
  801. mthca_free_eq(dev, &dev->eq_table.eq[MTHCA_EQ_ASYNC]);
  802. err_out_comp:
  803. mthca_free_eq(dev, &dev->eq_table.eq[MTHCA_EQ_COMP]);
  804. err_out_unmap:
  805. mthca_unmap_eq_regs(dev);
  806. err_out_free:
  807. mthca_alloc_cleanup(&dev->eq_table.alloc);
  808. return err;
  809. }
  810. void __devexit mthca_cleanup_eq_table(struct mthca_dev *dev)
  811. {
  812. u8 status;
  813. int i;
  814. mthca_free_irqs(dev);
  815. mthca_MAP_EQ(dev, async_mask(dev),
  816. 1, dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn, &status);
  817. mthca_MAP_EQ(dev, MTHCA_CMD_EVENT_MASK,
  818. 1, dev->eq_table.eq[MTHCA_EQ_CMD].eqn, &status);
  819. for (i = 0; i < MTHCA_NUM_EQ; ++i)
  820. mthca_free_eq(dev, &dev->eq_table.eq[i]);
  821. mthca_unmap_eq_regs(dev);
  822. mthca_alloc_cleanup(&dev->eq_table.alloc);
  823. }