evergreen.c 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  42. {
  43. /* enable the pflip int */
  44. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  45. }
  46. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  47. {
  48. /* disable the pflip int */
  49. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  50. }
  51. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  52. {
  53. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  54. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  55. /* Lock the graphics update lock */
  56. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  57. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  58. /* update the scanout addresses */
  59. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  60. upper_32_bits(crtc_base));
  61. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  62. (u32)crtc_base);
  63. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  64. upper_32_bits(crtc_base));
  65. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  66. (u32)crtc_base);
  67. /* Wait for update_pending to go high. */
  68. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  69. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  70. /* Unlock the lock, so double-buffering can take place inside vblank */
  71. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  72. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  73. /* Return current update_pending status: */
  74. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  75. }
  76. /* get temperature in millidegrees */
  77. int evergreen_get_temp(struct radeon_device *rdev)
  78. {
  79. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  80. ASIC_T_SHIFT;
  81. u32 actual_temp = 0;
  82. if (temp & 0x400)
  83. actual_temp = -256;
  84. else if (temp & 0x200)
  85. actual_temp = 255;
  86. else if (temp & 0x100) {
  87. actual_temp = temp & 0x1ff;
  88. actual_temp |= ~0x1ff;
  89. } else
  90. actual_temp = temp & 0xff;
  91. return (actual_temp * 1000) / 2;
  92. }
  93. int sumo_get_temp(struct radeon_device *rdev)
  94. {
  95. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  96. int actual_temp = temp - 49;
  97. return actual_temp * 1000;
  98. }
  99. void evergreen_pm_misc(struct radeon_device *rdev)
  100. {
  101. int req_ps_idx = rdev->pm.requested_power_state_index;
  102. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  103. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  104. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  105. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  106. if (voltage->voltage != rdev->pm.current_vddc) {
  107. radeon_atom_set_voltage(rdev, voltage->voltage);
  108. rdev->pm.current_vddc = voltage->voltage;
  109. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  110. }
  111. }
  112. }
  113. void evergreen_pm_prepare(struct radeon_device *rdev)
  114. {
  115. struct drm_device *ddev = rdev->ddev;
  116. struct drm_crtc *crtc;
  117. struct radeon_crtc *radeon_crtc;
  118. u32 tmp;
  119. /* disable any active CRTCs */
  120. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  121. radeon_crtc = to_radeon_crtc(crtc);
  122. if (radeon_crtc->enabled) {
  123. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  124. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  125. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  126. }
  127. }
  128. }
  129. void evergreen_pm_finish(struct radeon_device *rdev)
  130. {
  131. struct drm_device *ddev = rdev->ddev;
  132. struct drm_crtc *crtc;
  133. struct radeon_crtc *radeon_crtc;
  134. u32 tmp;
  135. /* enable any active CRTCs */
  136. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  137. radeon_crtc = to_radeon_crtc(crtc);
  138. if (radeon_crtc->enabled) {
  139. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  140. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  141. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  142. }
  143. }
  144. }
  145. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  146. {
  147. bool connected = false;
  148. switch (hpd) {
  149. case RADEON_HPD_1:
  150. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  151. connected = true;
  152. break;
  153. case RADEON_HPD_2:
  154. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  155. connected = true;
  156. break;
  157. case RADEON_HPD_3:
  158. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  159. connected = true;
  160. break;
  161. case RADEON_HPD_4:
  162. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  163. connected = true;
  164. break;
  165. case RADEON_HPD_5:
  166. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  167. connected = true;
  168. break;
  169. case RADEON_HPD_6:
  170. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  171. connected = true;
  172. break;
  173. default:
  174. break;
  175. }
  176. return connected;
  177. }
  178. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  179. enum radeon_hpd_id hpd)
  180. {
  181. u32 tmp;
  182. bool connected = evergreen_hpd_sense(rdev, hpd);
  183. switch (hpd) {
  184. case RADEON_HPD_1:
  185. tmp = RREG32(DC_HPD1_INT_CONTROL);
  186. if (connected)
  187. tmp &= ~DC_HPDx_INT_POLARITY;
  188. else
  189. tmp |= DC_HPDx_INT_POLARITY;
  190. WREG32(DC_HPD1_INT_CONTROL, tmp);
  191. break;
  192. case RADEON_HPD_2:
  193. tmp = RREG32(DC_HPD2_INT_CONTROL);
  194. if (connected)
  195. tmp &= ~DC_HPDx_INT_POLARITY;
  196. else
  197. tmp |= DC_HPDx_INT_POLARITY;
  198. WREG32(DC_HPD2_INT_CONTROL, tmp);
  199. break;
  200. case RADEON_HPD_3:
  201. tmp = RREG32(DC_HPD3_INT_CONTROL);
  202. if (connected)
  203. tmp &= ~DC_HPDx_INT_POLARITY;
  204. else
  205. tmp |= DC_HPDx_INT_POLARITY;
  206. WREG32(DC_HPD3_INT_CONTROL, tmp);
  207. break;
  208. case RADEON_HPD_4:
  209. tmp = RREG32(DC_HPD4_INT_CONTROL);
  210. if (connected)
  211. tmp &= ~DC_HPDx_INT_POLARITY;
  212. else
  213. tmp |= DC_HPDx_INT_POLARITY;
  214. WREG32(DC_HPD4_INT_CONTROL, tmp);
  215. break;
  216. case RADEON_HPD_5:
  217. tmp = RREG32(DC_HPD5_INT_CONTROL);
  218. if (connected)
  219. tmp &= ~DC_HPDx_INT_POLARITY;
  220. else
  221. tmp |= DC_HPDx_INT_POLARITY;
  222. WREG32(DC_HPD5_INT_CONTROL, tmp);
  223. break;
  224. case RADEON_HPD_6:
  225. tmp = RREG32(DC_HPD6_INT_CONTROL);
  226. if (connected)
  227. tmp &= ~DC_HPDx_INT_POLARITY;
  228. else
  229. tmp |= DC_HPDx_INT_POLARITY;
  230. WREG32(DC_HPD6_INT_CONTROL, tmp);
  231. break;
  232. default:
  233. break;
  234. }
  235. }
  236. void evergreen_hpd_init(struct radeon_device *rdev)
  237. {
  238. struct drm_device *dev = rdev->ddev;
  239. struct drm_connector *connector;
  240. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  241. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  242. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  243. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  244. switch (radeon_connector->hpd.hpd) {
  245. case RADEON_HPD_1:
  246. WREG32(DC_HPD1_CONTROL, tmp);
  247. rdev->irq.hpd[0] = true;
  248. break;
  249. case RADEON_HPD_2:
  250. WREG32(DC_HPD2_CONTROL, tmp);
  251. rdev->irq.hpd[1] = true;
  252. break;
  253. case RADEON_HPD_3:
  254. WREG32(DC_HPD3_CONTROL, tmp);
  255. rdev->irq.hpd[2] = true;
  256. break;
  257. case RADEON_HPD_4:
  258. WREG32(DC_HPD4_CONTROL, tmp);
  259. rdev->irq.hpd[3] = true;
  260. break;
  261. case RADEON_HPD_5:
  262. WREG32(DC_HPD5_CONTROL, tmp);
  263. rdev->irq.hpd[4] = true;
  264. break;
  265. case RADEON_HPD_6:
  266. WREG32(DC_HPD6_CONTROL, tmp);
  267. rdev->irq.hpd[5] = true;
  268. break;
  269. default:
  270. break;
  271. }
  272. }
  273. if (rdev->irq.installed)
  274. evergreen_irq_set(rdev);
  275. }
  276. void evergreen_hpd_fini(struct radeon_device *rdev)
  277. {
  278. struct drm_device *dev = rdev->ddev;
  279. struct drm_connector *connector;
  280. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  281. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  282. switch (radeon_connector->hpd.hpd) {
  283. case RADEON_HPD_1:
  284. WREG32(DC_HPD1_CONTROL, 0);
  285. rdev->irq.hpd[0] = false;
  286. break;
  287. case RADEON_HPD_2:
  288. WREG32(DC_HPD2_CONTROL, 0);
  289. rdev->irq.hpd[1] = false;
  290. break;
  291. case RADEON_HPD_3:
  292. WREG32(DC_HPD3_CONTROL, 0);
  293. rdev->irq.hpd[2] = false;
  294. break;
  295. case RADEON_HPD_4:
  296. WREG32(DC_HPD4_CONTROL, 0);
  297. rdev->irq.hpd[3] = false;
  298. break;
  299. case RADEON_HPD_5:
  300. WREG32(DC_HPD5_CONTROL, 0);
  301. rdev->irq.hpd[4] = false;
  302. break;
  303. case RADEON_HPD_6:
  304. WREG32(DC_HPD6_CONTROL, 0);
  305. rdev->irq.hpd[5] = false;
  306. break;
  307. default:
  308. break;
  309. }
  310. }
  311. }
  312. /* watermark setup */
  313. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  314. struct radeon_crtc *radeon_crtc,
  315. struct drm_display_mode *mode,
  316. struct drm_display_mode *other_mode)
  317. {
  318. u32 tmp = 0;
  319. /*
  320. * Line Buffer Setup
  321. * There are 3 line buffers, each one shared by 2 display controllers.
  322. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  323. * the display controllers. The paritioning is done via one of four
  324. * preset allocations specified in bits 2:0:
  325. * first display controller
  326. * 0 - first half of lb (3840 * 2)
  327. * 1 - first 3/4 of lb (5760 * 2)
  328. * 2 - whole lb (7680 * 2)
  329. * 3 - first 1/4 of lb (1920 * 2)
  330. * second display controller
  331. * 4 - second half of lb (3840 * 2)
  332. * 5 - second 3/4 of lb (5760 * 2)
  333. * 6 - whole lb (7680 * 2)
  334. * 7 - last 1/4 of lb (1920 * 2)
  335. */
  336. if (mode && other_mode) {
  337. if (mode->hdisplay > other_mode->hdisplay) {
  338. if (mode->hdisplay > 2560)
  339. tmp = 1; /* 3/4 */
  340. else
  341. tmp = 0; /* 1/2 */
  342. } else if (other_mode->hdisplay > mode->hdisplay) {
  343. if (other_mode->hdisplay > 2560)
  344. tmp = 3; /* 1/4 */
  345. else
  346. tmp = 0; /* 1/2 */
  347. } else
  348. tmp = 0; /* 1/2 */
  349. } else if (mode)
  350. tmp = 2; /* whole */
  351. else if (other_mode)
  352. tmp = 3; /* 1/4 */
  353. /* second controller of the pair uses second half of the lb */
  354. if (radeon_crtc->crtc_id % 2)
  355. tmp += 4;
  356. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  357. switch (tmp) {
  358. case 0:
  359. case 4:
  360. default:
  361. if (ASIC_IS_DCE5(rdev))
  362. return 4096 * 2;
  363. else
  364. return 3840 * 2;
  365. case 1:
  366. case 5:
  367. if (ASIC_IS_DCE5(rdev))
  368. return 6144 * 2;
  369. else
  370. return 5760 * 2;
  371. case 2:
  372. case 6:
  373. if (ASIC_IS_DCE5(rdev))
  374. return 8192 * 2;
  375. else
  376. return 7680 * 2;
  377. case 3:
  378. case 7:
  379. if (ASIC_IS_DCE5(rdev))
  380. return 2048 * 2;
  381. else
  382. return 1920 * 2;
  383. }
  384. }
  385. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  386. {
  387. u32 tmp = RREG32(MC_SHARED_CHMAP);
  388. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  389. case 0:
  390. default:
  391. return 1;
  392. case 1:
  393. return 2;
  394. case 2:
  395. return 4;
  396. case 3:
  397. return 8;
  398. }
  399. }
  400. struct evergreen_wm_params {
  401. u32 dram_channels; /* number of dram channels */
  402. u32 yclk; /* bandwidth per dram data pin in kHz */
  403. u32 sclk; /* engine clock in kHz */
  404. u32 disp_clk; /* display clock in kHz */
  405. u32 src_width; /* viewport width */
  406. u32 active_time; /* active display time in ns */
  407. u32 blank_time; /* blank time in ns */
  408. bool interlaced; /* mode is interlaced */
  409. fixed20_12 vsc; /* vertical scale ratio */
  410. u32 num_heads; /* number of active crtcs */
  411. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  412. u32 lb_size; /* line buffer allocated to pipe */
  413. u32 vtaps; /* vertical scaler taps */
  414. };
  415. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  416. {
  417. /* Calculate DRAM Bandwidth and the part allocated to display. */
  418. fixed20_12 dram_efficiency; /* 0.7 */
  419. fixed20_12 yclk, dram_channels, bandwidth;
  420. fixed20_12 a;
  421. a.full = dfixed_const(1000);
  422. yclk.full = dfixed_const(wm->yclk);
  423. yclk.full = dfixed_div(yclk, a);
  424. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  425. a.full = dfixed_const(10);
  426. dram_efficiency.full = dfixed_const(7);
  427. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  428. bandwidth.full = dfixed_mul(dram_channels, yclk);
  429. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  430. return dfixed_trunc(bandwidth);
  431. }
  432. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  433. {
  434. /* Calculate DRAM Bandwidth and the part allocated to display. */
  435. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  436. fixed20_12 yclk, dram_channels, bandwidth;
  437. fixed20_12 a;
  438. a.full = dfixed_const(1000);
  439. yclk.full = dfixed_const(wm->yclk);
  440. yclk.full = dfixed_div(yclk, a);
  441. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  442. a.full = dfixed_const(10);
  443. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  444. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  445. bandwidth.full = dfixed_mul(dram_channels, yclk);
  446. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  447. return dfixed_trunc(bandwidth);
  448. }
  449. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  450. {
  451. /* Calculate the display Data return Bandwidth */
  452. fixed20_12 return_efficiency; /* 0.8 */
  453. fixed20_12 sclk, bandwidth;
  454. fixed20_12 a;
  455. a.full = dfixed_const(1000);
  456. sclk.full = dfixed_const(wm->sclk);
  457. sclk.full = dfixed_div(sclk, a);
  458. a.full = dfixed_const(10);
  459. return_efficiency.full = dfixed_const(8);
  460. return_efficiency.full = dfixed_div(return_efficiency, a);
  461. a.full = dfixed_const(32);
  462. bandwidth.full = dfixed_mul(a, sclk);
  463. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  464. return dfixed_trunc(bandwidth);
  465. }
  466. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  467. {
  468. /* Calculate the DMIF Request Bandwidth */
  469. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  470. fixed20_12 disp_clk, bandwidth;
  471. fixed20_12 a;
  472. a.full = dfixed_const(1000);
  473. disp_clk.full = dfixed_const(wm->disp_clk);
  474. disp_clk.full = dfixed_div(disp_clk, a);
  475. a.full = dfixed_const(10);
  476. disp_clk_request_efficiency.full = dfixed_const(8);
  477. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  478. a.full = dfixed_const(32);
  479. bandwidth.full = dfixed_mul(a, disp_clk);
  480. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  481. return dfixed_trunc(bandwidth);
  482. }
  483. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  484. {
  485. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  486. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  487. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  488. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  489. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  490. }
  491. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  492. {
  493. /* Calculate the display mode Average Bandwidth
  494. * DisplayMode should contain the source and destination dimensions,
  495. * timing, etc.
  496. */
  497. fixed20_12 bpp;
  498. fixed20_12 line_time;
  499. fixed20_12 src_width;
  500. fixed20_12 bandwidth;
  501. fixed20_12 a;
  502. a.full = dfixed_const(1000);
  503. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  504. line_time.full = dfixed_div(line_time, a);
  505. bpp.full = dfixed_const(wm->bytes_per_pixel);
  506. src_width.full = dfixed_const(wm->src_width);
  507. bandwidth.full = dfixed_mul(src_width, bpp);
  508. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  509. bandwidth.full = dfixed_div(bandwidth, line_time);
  510. return dfixed_trunc(bandwidth);
  511. }
  512. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  513. {
  514. /* First calcualte the latency in ns */
  515. u32 mc_latency = 2000; /* 2000 ns. */
  516. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  517. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  518. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  519. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  520. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  521. (wm->num_heads * cursor_line_pair_return_time);
  522. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  523. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  524. fixed20_12 a, b, c;
  525. if (wm->num_heads == 0)
  526. return 0;
  527. a.full = dfixed_const(2);
  528. b.full = dfixed_const(1);
  529. if ((wm->vsc.full > a.full) ||
  530. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  531. (wm->vtaps >= 5) ||
  532. ((wm->vsc.full >= a.full) && wm->interlaced))
  533. max_src_lines_per_dst_line = 4;
  534. else
  535. max_src_lines_per_dst_line = 2;
  536. a.full = dfixed_const(available_bandwidth);
  537. b.full = dfixed_const(wm->num_heads);
  538. a.full = dfixed_div(a, b);
  539. b.full = dfixed_const(1000);
  540. c.full = dfixed_const(wm->disp_clk);
  541. b.full = dfixed_div(c, b);
  542. c.full = dfixed_const(wm->bytes_per_pixel);
  543. b.full = dfixed_mul(b, c);
  544. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  545. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  546. b.full = dfixed_const(1000);
  547. c.full = dfixed_const(lb_fill_bw);
  548. b.full = dfixed_div(c, b);
  549. a.full = dfixed_div(a, b);
  550. line_fill_time = dfixed_trunc(a);
  551. if (line_fill_time < wm->active_time)
  552. return latency;
  553. else
  554. return latency + (line_fill_time - wm->active_time);
  555. }
  556. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  557. {
  558. if (evergreen_average_bandwidth(wm) <=
  559. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  560. return true;
  561. else
  562. return false;
  563. };
  564. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  565. {
  566. if (evergreen_average_bandwidth(wm) <=
  567. (evergreen_available_bandwidth(wm) / wm->num_heads))
  568. return true;
  569. else
  570. return false;
  571. };
  572. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  573. {
  574. u32 lb_partitions = wm->lb_size / wm->src_width;
  575. u32 line_time = wm->active_time + wm->blank_time;
  576. u32 latency_tolerant_lines;
  577. u32 latency_hiding;
  578. fixed20_12 a;
  579. a.full = dfixed_const(1);
  580. if (wm->vsc.full > a.full)
  581. latency_tolerant_lines = 1;
  582. else {
  583. if (lb_partitions <= (wm->vtaps + 1))
  584. latency_tolerant_lines = 1;
  585. else
  586. latency_tolerant_lines = 2;
  587. }
  588. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  589. if (evergreen_latency_watermark(wm) <= latency_hiding)
  590. return true;
  591. else
  592. return false;
  593. }
  594. static void evergreen_program_watermarks(struct radeon_device *rdev,
  595. struct radeon_crtc *radeon_crtc,
  596. u32 lb_size, u32 num_heads)
  597. {
  598. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  599. struct evergreen_wm_params wm;
  600. u32 pixel_period;
  601. u32 line_time = 0;
  602. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  603. u32 priority_a_mark = 0, priority_b_mark = 0;
  604. u32 priority_a_cnt = PRIORITY_OFF;
  605. u32 priority_b_cnt = PRIORITY_OFF;
  606. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  607. u32 tmp, arb_control3;
  608. fixed20_12 a, b, c;
  609. if (radeon_crtc->base.enabled && num_heads && mode) {
  610. pixel_period = 1000000 / (u32)mode->clock;
  611. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  612. priority_a_cnt = 0;
  613. priority_b_cnt = 0;
  614. wm.yclk = rdev->pm.current_mclk * 10;
  615. wm.sclk = rdev->pm.current_sclk * 10;
  616. wm.disp_clk = mode->clock;
  617. wm.src_width = mode->crtc_hdisplay;
  618. wm.active_time = mode->crtc_hdisplay * pixel_period;
  619. wm.blank_time = line_time - wm.active_time;
  620. wm.interlaced = false;
  621. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  622. wm.interlaced = true;
  623. wm.vsc = radeon_crtc->vsc;
  624. wm.vtaps = 1;
  625. if (radeon_crtc->rmx_type != RMX_OFF)
  626. wm.vtaps = 2;
  627. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  628. wm.lb_size = lb_size;
  629. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  630. wm.num_heads = num_heads;
  631. /* set for high clocks */
  632. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  633. /* set for low clocks */
  634. /* wm.yclk = low clk; wm.sclk = low clk */
  635. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  636. /* possibly force display priority to high */
  637. /* should really do this at mode validation time... */
  638. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  639. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  640. !evergreen_check_latency_hiding(&wm) ||
  641. (rdev->disp_priority == 2)) {
  642. DRM_INFO("force priority to high\n");
  643. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  644. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  645. }
  646. a.full = dfixed_const(1000);
  647. b.full = dfixed_const(mode->clock);
  648. b.full = dfixed_div(b, a);
  649. c.full = dfixed_const(latency_watermark_a);
  650. c.full = dfixed_mul(c, b);
  651. c.full = dfixed_mul(c, radeon_crtc->hsc);
  652. c.full = dfixed_div(c, a);
  653. a.full = dfixed_const(16);
  654. c.full = dfixed_div(c, a);
  655. priority_a_mark = dfixed_trunc(c);
  656. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  657. a.full = dfixed_const(1000);
  658. b.full = dfixed_const(mode->clock);
  659. b.full = dfixed_div(b, a);
  660. c.full = dfixed_const(latency_watermark_b);
  661. c.full = dfixed_mul(c, b);
  662. c.full = dfixed_mul(c, radeon_crtc->hsc);
  663. c.full = dfixed_div(c, a);
  664. a.full = dfixed_const(16);
  665. c.full = dfixed_div(c, a);
  666. priority_b_mark = dfixed_trunc(c);
  667. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  668. }
  669. /* select wm A */
  670. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  671. tmp = arb_control3;
  672. tmp &= ~LATENCY_WATERMARK_MASK(3);
  673. tmp |= LATENCY_WATERMARK_MASK(1);
  674. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  675. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  676. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  677. LATENCY_HIGH_WATERMARK(line_time)));
  678. /* select wm B */
  679. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  680. tmp &= ~LATENCY_WATERMARK_MASK(3);
  681. tmp |= LATENCY_WATERMARK_MASK(2);
  682. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  683. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  684. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  685. LATENCY_HIGH_WATERMARK(line_time)));
  686. /* restore original selection */
  687. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  688. /* write the priority marks */
  689. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  690. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  691. }
  692. void evergreen_bandwidth_update(struct radeon_device *rdev)
  693. {
  694. struct drm_display_mode *mode0 = NULL;
  695. struct drm_display_mode *mode1 = NULL;
  696. u32 num_heads = 0, lb_size;
  697. int i;
  698. radeon_update_display_priority(rdev);
  699. for (i = 0; i < rdev->num_crtc; i++) {
  700. if (rdev->mode_info.crtcs[i]->base.enabled)
  701. num_heads++;
  702. }
  703. for (i = 0; i < rdev->num_crtc; i += 2) {
  704. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  705. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  706. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  707. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  708. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  709. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  710. }
  711. }
  712. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  713. {
  714. unsigned i;
  715. u32 tmp;
  716. for (i = 0; i < rdev->usec_timeout; i++) {
  717. /* read MC_STATUS */
  718. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  719. if (!tmp)
  720. return 0;
  721. udelay(1);
  722. }
  723. return -1;
  724. }
  725. /*
  726. * GART
  727. */
  728. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  729. {
  730. unsigned i;
  731. u32 tmp;
  732. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  733. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  734. for (i = 0; i < rdev->usec_timeout; i++) {
  735. /* read MC_STATUS */
  736. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  737. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  738. if (tmp == 2) {
  739. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  740. return;
  741. }
  742. if (tmp) {
  743. return;
  744. }
  745. udelay(1);
  746. }
  747. }
  748. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  749. {
  750. u32 tmp;
  751. int r;
  752. if (rdev->gart.table.vram.robj == NULL) {
  753. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  754. return -EINVAL;
  755. }
  756. r = radeon_gart_table_vram_pin(rdev);
  757. if (r)
  758. return r;
  759. radeon_gart_restore(rdev);
  760. /* Setup L2 cache */
  761. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  762. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  763. EFFECTIVE_L2_QUEUE_SIZE(7));
  764. WREG32(VM_L2_CNTL2, 0);
  765. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  766. /* Setup TLB control */
  767. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  768. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  769. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  770. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  771. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  772. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  773. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  774. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  775. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  776. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  777. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  778. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  779. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  780. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  781. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  782. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  783. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  784. (u32)(rdev->dummy_page.addr >> 12));
  785. WREG32(VM_CONTEXT1_CNTL, 0);
  786. evergreen_pcie_gart_tlb_flush(rdev);
  787. rdev->gart.ready = true;
  788. return 0;
  789. }
  790. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  791. {
  792. u32 tmp;
  793. int r;
  794. /* Disable all tables */
  795. WREG32(VM_CONTEXT0_CNTL, 0);
  796. WREG32(VM_CONTEXT1_CNTL, 0);
  797. /* Setup L2 cache */
  798. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  799. EFFECTIVE_L2_QUEUE_SIZE(7));
  800. WREG32(VM_L2_CNTL2, 0);
  801. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  802. /* Setup TLB control */
  803. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  804. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  805. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  806. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  807. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  808. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  809. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  810. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  811. if (rdev->gart.table.vram.robj) {
  812. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  813. if (likely(r == 0)) {
  814. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  815. radeon_bo_unpin(rdev->gart.table.vram.robj);
  816. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  817. }
  818. }
  819. }
  820. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  821. {
  822. evergreen_pcie_gart_disable(rdev);
  823. radeon_gart_table_vram_free(rdev);
  824. radeon_gart_fini(rdev);
  825. }
  826. void evergreen_agp_enable(struct radeon_device *rdev)
  827. {
  828. u32 tmp;
  829. /* Setup L2 cache */
  830. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  831. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  832. EFFECTIVE_L2_QUEUE_SIZE(7));
  833. WREG32(VM_L2_CNTL2, 0);
  834. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  835. /* Setup TLB control */
  836. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  837. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  838. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  839. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  840. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  841. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  842. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  843. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  844. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  845. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  846. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  847. WREG32(VM_CONTEXT0_CNTL, 0);
  848. WREG32(VM_CONTEXT1_CNTL, 0);
  849. }
  850. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  851. {
  852. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  853. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  854. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  855. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  856. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  857. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  858. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  859. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  860. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  861. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  862. if (!(rdev->flags & RADEON_IS_IGP)) {
  863. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  864. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  865. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  866. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  867. }
  868. /* Stop all video */
  869. WREG32(VGA_RENDER_CONTROL, 0);
  870. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  871. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  872. if (!(rdev->flags & RADEON_IS_IGP)) {
  873. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  874. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  875. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  876. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  877. }
  878. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  879. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  880. if (!(rdev->flags & RADEON_IS_IGP)) {
  881. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  882. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  883. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  884. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  885. }
  886. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  887. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  888. if (!(rdev->flags & RADEON_IS_IGP)) {
  889. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  890. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  891. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  892. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  893. }
  894. WREG32(D1VGA_CONTROL, 0);
  895. WREG32(D2VGA_CONTROL, 0);
  896. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  897. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  898. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  899. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  900. }
  901. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  902. {
  903. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  904. upper_32_bits(rdev->mc.vram_start));
  905. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  906. upper_32_bits(rdev->mc.vram_start));
  907. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  908. (u32)rdev->mc.vram_start);
  909. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  910. (u32)rdev->mc.vram_start);
  911. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  912. upper_32_bits(rdev->mc.vram_start));
  913. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  914. upper_32_bits(rdev->mc.vram_start));
  915. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  916. (u32)rdev->mc.vram_start);
  917. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  918. (u32)rdev->mc.vram_start);
  919. if (!(rdev->flags & RADEON_IS_IGP)) {
  920. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  921. upper_32_bits(rdev->mc.vram_start));
  922. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  923. upper_32_bits(rdev->mc.vram_start));
  924. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  925. (u32)rdev->mc.vram_start);
  926. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  927. (u32)rdev->mc.vram_start);
  928. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  929. upper_32_bits(rdev->mc.vram_start));
  930. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  931. upper_32_bits(rdev->mc.vram_start));
  932. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  933. (u32)rdev->mc.vram_start);
  934. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  935. (u32)rdev->mc.vram_start);
  936. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  937. upper_32_bits(rdev->mc.vram_start));
  938. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  939. upper_32_bits(rdev->mc.vram_start));
  940. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  941. (u32)rdev->mc.vram_start);
  942. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  943. (u32)rdev->mc.vram_start);
  944. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  945. upper_32_bits(rdev->mc.vram_start));
  946. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  947. upper_32_bits(rdev->mc.vram_start));
  948. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  949. (u32)rdev->mc.vram_start);
  950. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  951. (u32)rdev->mc.vram_start);
  952. }
  953. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  954. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  955. /* Unlock host access */
  956. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  957. mdelay(1);
  958. /* Restore video state */
  959. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  960. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  961. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  962. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  963. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  964. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  965. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  966. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  967. if (!(rdev->flags & RADEON_IS_IGP)) {
  968. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  969. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  970. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  971. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  972. }
  973. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  974. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  975. if (!(rdev->flags & RADEON_IS_IGP)) {
  976. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  977. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  978. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  979. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  980. }
  981. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  982. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  983. if (!(rdev->flags & RADEON_IS_IGP)) {
  984. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  985. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  986. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  987. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  988. }
  989. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  990. }
  991. void evergreen_mc_program(struct radeon_device *rdev)
  992. {
  993. struct evergreen_mc_save save;
  994. u32 tmp;
  995. int i, j;
  996. /* Initialize HDP */
  997. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  998. WREG32((0x2c14 + j), 0x00000000);
  999. WREG32((0x2c18 + j), 0x00000000);
  1000. WREG32((0x2c1c + j), 0x00000000);
  1001. WREG32((0x2c20 + j), 0x00000000);
  1002. WREG32((0x2c24 + j), 0x00000000);
  1003. }
  1004. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1005. evergreen_mc_stop(rdev, &save);
  1006. if (evergreen_mc_wait_for_idle(rdev)) {
  1007. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1008. }
  1009. /* Lockout access through VGA aperture*/
  1010. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1011. /* Update configuration */
  1012. if (rdev->flags & RADEON_IS_AGP) {
  1013. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1014. /* VRAM before AGP */
  1015. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1016. rdev->mc.vram_start >> 12);
  1017. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1018. rdev->mc.gtt_end >> 12);
  1019. } else {
  1020. /* VRAM after AGP */
  1021. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1022. rdev->mc.gtt_start >> 12);
  1023. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1024. rdev->mc.vram_end >> 12);
  1025. }
  1026. } else {
  1027. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1028. rdev->mc.vram_start >> 12);
  1029. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1030. rdev->mc.vram_end >> 12);
  1031. }
  1032. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1033. if (rdev->flags & RADEON_IS_IGP) {
  1034. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1035. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1036. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1037. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1038. }
  1039. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1040. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1041. WREG32(MC_VM_FB_LOCATION, tmp);
  1042. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1043. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1044. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1045. if (rdev->flags & RADEON_IS_AGP) {
  1046. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1047. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1048. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1049. } else {
  1050. WREG32(MC_VM_AGP_BASE, 0);
  1051. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1052. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1053. }
  1054. if (evergreen_mc_wait_for_idle(rdev)) {
  1055. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1056. }
  1057. evergreen_mc_resume(rdev, &save);
  1058. /* we need to own VRAM, so turn off the VGA renderer here
  1059. * to stop it overwriting our objects */
  1060. rv515_vga_render_disable(rdev);
  1061. }
  1062. /*
  1063. * CP.
  1064. */
  1065. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1066. {
  1067. /* set to DX10/11 mode */
  1068. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  1069. radeon_ring_write(rdev, 1);
  1070. /* FIXME: implement */
  1071. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1072. radeon_ring_write(rdev,
  1073. #ifdef __BIG_ENDIAN
  1074. (2 << 0) |
  1075. #endif
  1076. (ib->gpu_addr & 0xFFFFFFFC));
  1077. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1078. radeon_ring_write(rdev, ib->length_dw);
  1079. }
  1080. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1081. {
  1082. const __be32 *fw_data;
  1083. int i;
  1084. if (!rdev->me_fw || !rdev->pfp_fw)
  1085. return -EINVAL;
  1086. r700_cp_stop(rdev);
  1087. WREG32(CP_RB_CNTL,
  1088. #ifdef __BIG_ENDIAN
  1089. BUF_SWAP_32BIT |
  1090. #endif
  1091. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1092. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1093. WREG32(CP_PFP_UCODE_ADDR, 0);
  1094. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1095. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1096. WREG32(CP_PFP_UCODE_ADDR, 0);
  1097. fw_data = (const __be32 *)rdev->me_fw->data;
  1098. WREG32(CP_ME_RAM_WADDR, 0);
  1099. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1100. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1101. WREG32(CP_PFP_UCODE_ADDR, 0);
  1102. WREG32(CP_ME_RAM_WADDR, 0);
  1103. WREG32(CP_ME_RAM_RADDR, 0);
  1104. return 0;
  1105. }
  1106. static int evergreen_cp_start(struct radeon_device *rdev)
  1107. {
  1108. int r, i;
  1109. uint32_t cp_me;
  1110. r = radeon_ring_lock(rdev, 7);
  1111. if (r) {
  1112. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1113. return r;
  1114. }
  1115. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1116. radeon_ring_write(rdev, 0x1);
  1117. radeon_ring_write(rdev, 0x0);
  1118. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1119. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1120. radeon_ring_write(rdev, 0);
  1121. radeon_ring_write(rdev, 0);
  1122. radeon_ring_unlock_commit(rdev);
  1123. cp_me = 0xff;
  1124. WREG32(CP_ME_CNTL, cp_me);
  1125. r = radeon_ring_lock(rdev, evergreen_default_size + 19);
  1126. if (r) {
  1127. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1128. return r;
  1129. }
  1130. /* setup clear context state */
  1131. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1132. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1133. for (i = 0; i < evergreen_default_size; i++)
  1134. radeon_ring_write(rdev, evergreen_default_state[i]);
  1135. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1136. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1137. /* set clear context state */
  1138. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1139. radeon_ring_write(rdev, 0);
  1140. /* SQ_VTX_BASE_VTX_LOC */
  1141. radeon_ring_write(rdev, 0xc0026f00);
  1142. radeon_ring_write(rdev, 0x00000000);
  1143. radeon_ring_write(rdev, 0x00000000);
  1144. radeon_ring_write(rdev, 0x00000000);
  1145. /* Clear consts */
  1146. radeon_ring_write(rdev, 0xc0036f00);
  1147. radeon_ring_write(rdev, 0x00000bc4);
  1148. radeon_ring_write(rdev, 0xffffffff);
  1149. radeon_ring_write(rdev, 0xffffffff);
  1150. radeon_ring_write(rdev, 0xffffffff);
  1151. radeon_ring_write(rdev, 0xc0026900);
  1152. radeon_ring_write(rdev, 0x00000316);
  1153. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1154. radeon_ring_write(rdev, 0x00000010); /* */
  1155. radeon_ring_unlock_commit(rdev);
  1156. return 0;
  1157. }
  1158. int evergreen_cp_resume(struct radeon_device *rdev)
  1159. {
  1160. u32 tmp;
  1161. u32 rb_bufsz;
  1162. int r;
  1163. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1164. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1165. SOFT_RESET_PA |
  1166. SOFT_RESET_SH |
  1167. SOFT_RESET_VGT |
  1168. SOFT_RESET_SX));
  1169. RREG32(GRBM_SOFT_RESET);
  1170. mdelay(15);
  1171. WREG32(GRBM_SOFT_RESET, 0);
  1172. RREG32(GRBM_SOFT_RESET);
  1173. /* Set ring buffer size */
  1174. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1175. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1176. #ifdef __BIG_ENDIAN
  1177. tmp |= BUF_SWAP_32BIT;
  1178. #endif
  1179. WREG32(CP_RB_CNTL, tmp);
  1180. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1181. /* Set the write pointer delay */
  1182. WREG32(CP_RB_WPTR_DELAY, 0);
  1183. /* Initialize the ring buffer's read and write pointers */
  1184. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1185. WREG32(CP_RB_RPTR_WR, 0);
  1186. WREG32(CP_RB_WPTR, 0);
  1187. /* set the wb address wether it's enabled or not */
  1188. WREG32(CP_RB_RPTR_ADDR,
  1189. #ifdef __BIG_ENDIAN
  1190. RB_RPTR_SWAP(2) |
  1191. #endif
  1192. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1193. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1194. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1195. if (rdev->wb.enabled)
  1196. WREG32(SCRATCH_UMSK, 0xff);
  1197. else {
  1198. tmp |= RB_NO_UPDATE;
  1199. WREG32(SCRATCH_UMSK, 0);
  1200. }
  1201. mdelay(1);
  1202. WREG32(CP_RB_CNTL, tmp);
  1203. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1204. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1205. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1206. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1207. evergreen_cp_start(rdev);
  1208. rdev->cp.ready = true;
  1209. r = radeon_ring_test(rdev);
  1210. if (r) {
  1211. rdev->cp.ready = false;
  1212. return r;
  1213. }
  1214. return 0;
  1215. }
  1216. /*
  1217. * Core functions
  1218. */
  1219. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1220. u32 num_tile_pipes,
  1221. u32 num_backends,
  1222. u32 backend_disable_mask)
  1223. {
  1224. u32 backend_map = 0;
  1225. u32 enabled_backends_mask = 0;
  1226. u32 enabled_backends_count = 0;
  1227. u32 cur_pipe;
  1228. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1229. u32 cur_backend = 0;
  1230. u32 i;
  1231. bool force_no_swizzle;
  1232. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1233. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1234. if (num_tile_pipes < 1)
  1235. num_tile_pipes = 1;
  1236. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1237. num_backends = EVERGREEN_MAX_BACKENDS;
  1238. if (num_backends < 1)
  1239. num_backends = 1;
  1240. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1241. if (((backend_disable_mask >> i) & 1) == 0) {
  1242. enabled_backends_mask |= (1 << i);
  1243. ++enabled_backends_count;
  1244. }
  1245. if (enabled_backends_count == num_backends)
  1246. break;
  1247. }
  1248. if (enabled_backends_count == 0) {
  1249. enabled_backends_mask = 1;
  1250. enabled_backends_count = 1;
  1251. }
  1252. if (enabled_backends_count != num_backends)
  1253. num_backends = enabled_backends_count;
  1254. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1255. switch (rdev->family) {
  1256. case CHIP_CEDAR:
  1257. case CHIP_REDWOOD:
  1258. case CHIP_PALM:
  1259. case CHIP_TURKS:
  1260. case CHIP_CAICOS:
  1261. force_no_swizzle = false;
  1262. break;
  1263. case CHIP_CYPRESS:
  1264. case CHIP_HEMLOCK:
  1265. case CHIP_JUNIPER:
  1266. case CHIP_BARTS:
  1267. default:
  1268. force_no_swizzle = true;
  1269. break;
  1270. }
  1271. if (force_no_swizzle) {
  1272. bool last_backend_enabled = false;
  1273. force_no_swizzle = false;
  1274. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1275. if (((enabled_backends_mask >> i) & 1) == 1) {
  1276. if (last_backend_enabled)
  1277. force_no_swizzle = true;
  1278. last_backend_enabled = true;
  1279. } else
  1280. last_backend_enabled = false;
  1281. }
  1282. }
  1283. switch (num_tile_pipes) {
  1284. case 1:
  1285. case 3:
  1286. case 5:
  1287. case 7:
  1288. DRM_ERROR("odd number of pipes!\n");
  1289. break;
  1290. case 2:
  1291. swizzle_pipe[0] = 0;
  1292. swizzle_pipe[1] = 1;
  1293. break;
  1294. case 4:
  1295. if (force_no_swizzle) {
  1296. swizzle_pipe[0] = 0;
  1297. swizzle_pipe[1] = 1;
  1298. swizzle_pipe[2] = 2;
  1299. swizzle_pipe[3] = 3;
  1300. } else {
  1301. swizzle_pipe[0] = 0;
  1302. swizzle_pipe[1] = 2;
  1303. swizzle_pipe[2] = 1;
  1304. swizzle_pipe[3] = 3;
  1305. }
  1306. break;
  1307. case 6:
  1308. if (force_no_swizzle) {
  1309. swizzle_pipe[0] = 0;
  1310. swizzle_pipe[1] = 1;
  1311. swizzle_pipe[2] = 2;
  1312. swizzle_pipe[3] = 3;
  1313. swizzle_pipe[4] = 4;
  1314. swizzle_pipe[5] = 5;
  1315. } else {
  1316. swizzle_pipe[0] = 0;
  1317. swizzle_pipe[1] = 2;
  1318. swizzle_pipe[2] = 4;
  1319. swizzle_pipe[3] = 1;
  1320. swizzle_pipe[4] = 3;
  1321. swizzle_pipe[5] = 5;
  1322. }
  1323. break;
  1324. case 8:
  1325. if (force_no_swizzle) {
  1326. swizzle_pipe[0] = 0;
  1327. swizzle_pipe[1] = 1;
  1328. swizzle_pipe[2] = 2;
  1329. swizzle_pipe[3] = 3;
  1330. swizzle_pipe[4] = 4;
  1331. swizzle_pipe[5] = 5;
  1332. swizzle_pipe[6] = 6;
  1333. swizzle_pipe[7] = 7;
  1334. } else {
  1335. swizzle_pipe[0] = 0;
  1336. swizzle_pipe[1] = 2;
  1337. swizzle_pipe[2] = 4;
  1338. swizzle_pipe[3] = 6;
  1339. swizzle_pipe[4] = 1;
  1340. swizzle_pipe[5] = 3;
  1341. swizzle_pipe[6] = 5;
  1342. swizzle_pipe[7] = 7;
  1343. }
  1344. break;
  1345. }
  1346. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1347. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1348. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1349. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1350. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1351. }
  1352. return backend_map;
  1353. }
  1354. static void evergreen_program_channel_remap(struct radeon_device *rdev)
  1355. {
  1356. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  1357. tmp = RREG32(MC_SHARED_CHMAP);
  1358. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1359. case 0:
  1360. case 1:
  1361. case 2:
  1362. case 3:
  1363. default:
  1364. /* default mapping */
  1365. mc_shared_chremap = 0x00fac688;
  1366. break;
  1367. }
  1368. switch (rdev->family) {
  1369. case CHIP_HEMLOCK:
  1370. case CHIP_CYPRESS:
  1371. case CHIP_BARTS:
  1372. tcp_chan_steer_lo = 0x54763210;
  1373. tcp_chan_steer_hi = 0x0000ba98;
  1374. break;
  1375. case CHIP_JUNIPER:
  1376. case CHIP_REDWOOD:
  1377. case CHIP_CEDAR:
  1378. case CHIP_PALM:
  1379. case CHIP_TURKS:
  1380. case CHIP_CAICOS:
  1381. default:
  1382. tcp_chan_steer_lo = 0x76543210;
  1383. tcp_chan_steer_hi = 0x0000ba98;
  1384. break;
  1385. }
  1386. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  1387. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  1388. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  1389. }
  1390. static void evergreen_gpu_init(struct radeon_device *rdev)
  1391. {
  1392. u32 cc_rb_backend_disable = 0;
  1393. u32 cc_gc_shader_pipe_config;
  1394. u32 gb_addr_config = 0;
  1395. u32 mc_shared_chmap, mc_arb_ramcfg;
  1396. u32 gb_backend_map;
  1397. u32 grbm_gfx_index;
  1398. u32 sx_debug_1;
  1399. u32 smx_dc_ctl0;
  1400. u32 sq_config;
  1401. u32 sq_lds_resource_mgmt;
  1402. u32 sq_gpr_resource_mgmt_1;
  1403. u32 sq_gpr_resource_mgmt_2;
  1404. u32 sq_gpr_resource_mgmt_3;
  1405. u32 sq_thread_resource_mgmt;
  1406. u32 sq_thread_resource_mgmt_2;
  1407. u32 sq_stack_resource_mgmt_1;
  1408. u32 sq_stack_resource_mgmt_2;
  1409. u32 sq_stack_resource_mgmt_3;
  1410. u32 vgt_cache_invalidation;
  1411. u32 hdp_host_path_cntl;
  1412. int i, j, num_shader_engines, ps_thread_count;
  1413. switch (rdev->family) {
  1414. case CHIP_CYPRESS:
  1415. case CHIP_HEMLOCK:
  1416. rdev->config.evergreen.num_ses = 2;
  1417. rdev->config.evergreen.max_pipes = 4;
  1418. rdev->config.evergreen.max_tile_pipes = 8;
  1419. rdev->config.evergreen.max_simds = 10;
  1420. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1421. rdev->config.evergreen.max_gprs = 256;
  1422. rdev->config.evergreen.max_threads = 248;
  1423. rdev->config.evergreen.max_gs_threads = 32;
  1424. rdev->config.evergreen.max_stack_entries = 512;
  1425. rdev->config.evergreen.sx_num_of_sets = 4;
  1426. rdev->config.evergreen.sx_max_export_size = 256;
  1427. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1428. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1429. rdev->config.evergreen.max_hw_contexts = 8;
  1430. rdev->config.evergreen.sq_num_cf_insts = 2;
  1431. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1432. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1433. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1434. break;
  1435. case CHIP_JUNIPER:
  1436. rdev->config.evergreen.num_ses = 1;
  1437. rdev->config.evergreen.max_pipes = 4;
  1438. rdev->config.evergreen.max_tile_pipes = 4;
  1439. rdev->config.evergreen.max_simds = 10;
  1440. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1441. rdev->config.evergreen.max_gprs = 256;
  1442. rdev->config.evergreen.max_threads = 248;
  1443. rdev->config.evergreen.max_gs_threads = 32;
  1444. rdev->config.evergreen.max_stack_entries = 512;
  1445. rdev->config.evergreen.sx_num_of_sets = 4;
  1446. rdev->config.evergreen.sx_max_export_size = 256;
  1447. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1448. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1449. rdev->config.evergreen.max_hw_contexts = 8;
  1450. rdev->config.evergreen.sq_num_cf_insts = 2;
  1451. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1452. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1453. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1454. break;
  1455. case CHIP_REDWOOD:
  1456. rdev->config.evergreen.num_ses = 1;
  1457. rdev->config.evergreen.max_pipes = 4;
  1458. rdev->config.evergreen.max_tile_pipes = 4;
  1459. rdev->config.evergreen.max_simds = 5;
  1460. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1461. rdev->config.evergreen.max_gprs = 256;
  1462. rdev->config.evergreen.max_threads = 248;
  1463. rdev->config.evergreen.max_gs_threads = 32;
  1464. rdev->config.evergreen.max_stack_entries = 256;
  1465. rdev->config.evergreen.sx_num_of_sets = 4;
  1466. rdev->config.evergreen.sx_max_export_size = 256;
  1467. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1468. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1469. rdev->config.evergreen.max_hw_contexts = 8;
  1470. rdev->config.evergreen.sq_num_cf_insts = 2;
  1471. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1472. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1473. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1474. break;
  1475. case CHIP_CEDAR:
  1476. default:
  1477. rdev->config.evergreen.num_ses = 1;
  1478. rdev->config.evergreen.max_pipes = 2;
  1479. rdev->config.evergreen.max_tile_pipes = 2;
  1480. rdev->config.evergreen.max_simds = 2;
  1481. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1482. rdev->config.evergreen.max_gprs = 256;
  1483. rdev->config.evergreen.max_threads = 192;
  1484. rdev->config.evergreen.max_gs_threads = 16;
  1485. rdev->config.evergreen.max_stack_entries = 256;
  1486. rdev->config.evergreen.sx_num_of_sets = 4;
  1487. rdev->config.evergreen.sx_max_export_size = 128;
  1488. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1489. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1490. rdev->config.evergreen.max_hw_contexts = 4;
  1491. rdev->config.evergreen.sq_num_cf_insts = 1;
  1492. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1493. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1494. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1495. break;
  1496. case CHIP_PALM:
  1497. rdev->config.evergreen.num_ses = 1;
  1498. rdev->config.evergreen.max_pipes = 2;
  1499. rdev->config.evergreen.max_tile_pipes = 2;
  1500. rdev->config.evergreen.max_simds = 2;
  1501. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1502. rdev->config.evergreen.max_gprs = 256;
  1503. rdev->config.evergreen.max_threads = 192;
  1504. rdev->config.evergreen.max_gs_threads = 16;
  1505. rdev->config.evergreen.max_stack_entries = 256;
  1506. rdev->config.evergreen.sx_num_of_sets = 4;
  1507. rdev->config.evergreen.sx_max_export_size = 128;
  1508. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1509. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1510. rdev->config.evergreen.max_hw_contexts = 4;
  1511. rdev->config.evergreen.sq_num_cf_insts = 1;
  1512. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1513. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1514. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1515. break;
  1516. case CHIP_BARTS:
  1517. rdev->config.evergreen.num_ses = 2;
  1518. rdev->config.evergreen.max_pipes = 4;
  1519. rdev->config.evergreen.max_tile_pipes = 8;
  1520. rdev->config.evergreen.max_simds = 7;
  1521. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1522. rdev->config.evergreen.max_gprs = 256;
  1523. rdev->config.evergreen.max_threads = 248;
  1524. rdev->config.evergreen.max_gs_threads = 32;
  1525. rdev->config.evergreen.max_stack_entries = 512;
  1526. rdev->config.evergreen.sx_num_of_sets = 4;
  1527. rdev->config.evergreen.sx_max_export_size = 256;
  1528. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1529. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1530. rdev->config.evergreen.max_hw_contexts = 8;
  1531. rdev->config.evergreen.sq_num_cf_insts = 2;
  1532. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1533. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1534. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1535. break;
  1536. case CHIP_TURKS:
  1537. rdev->config.evergreen.num_ses = 1;
  1538. rdev->config.evergreen.max_pipes = 4;
  1539. rdev->config.evergreen.max_tile_pipes = 4;
  1540. rdev->config.evergreen.max_simds = 6;
  1541. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1542. rdev->config.evergreen.max_gprs = 256;
  1543. rdev->config.evergreen.max_threads = 248;
  1544. rdev->config.evergreen.max_gs_threads = 32;
  1545. rdev->config.evergreen.max_stack_entries = 256;
  1546. rdev->config.evergreen.sx_num_of_sets = 4;
  1547. rdev->config.evergreen.sx_max_export_size = 256;
  1548. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1549. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1550. rdev->config.evergreen.max_hw_contexts = 8;
  1551. rdev->config.evergreen.sq_num_cf_insts = 2;
  1552. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1553. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1554. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1555. break;
  1556. case CHIP_CAICOS:
  1557. rdev->config.evergreen.num_ses = 1;
  1558. rdev->config.evergreen.max_pipes = 4;
  1559. rdev->config.evergreen.max_tile_pipes = 2;
  1560. rdev->config.evergreen.max_simds = 2;
  1561. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1562. rdev->config.evergreen.max_gprs = 256;
  1563. rdev->config.evergreen.max_threads = 192;
  1564. rdev->config.evergreen.max_gs_threads = 16;
  1565. rdev->config.evergreen.max_stack_entries = 256;
  1566. rdev->config.evergreen.sx_num_of_sets = 4;
  1567. rdev->config.evergreen.sx_max_export_size = 128;
  1568. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1569. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1570. rdev->config.evergreen.max_hw_contexts = 4;
  1571. rdev->config.evergreen.sq_num_cf_insts = 1;
  1572. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1573. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1574. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1575. break;
  1576. }
  1577. /* Initialize HDP */
  1578. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1579. WREG32((0x2c14 + j), 0x00000000);
  1580. WREG32((0x2c18 + j), 0x00000000);
  1581. WREG32((0x2c1c + j), 0x00000000);
  1582. WREG32((0x2c20 + j), 0x00000000);
  1583. WREG32((0x2c24 + j), 0x00000000);
  1584. }
  1585. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1586. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1587. cc_gc_shader_pipe_config |=
  1588. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1589. & EVERGREEN_MAX_PIPES_MASK);
  1590. cc_gc_shader_pipe_config |=
  1591. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1592. & EVERGREEN_MAX_SIMDS_MASK);
  1593. cc_rb_backend_disable =
  1594. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1595. & EVERGREEN_MAX_BACKENDS_MASK);
  1596. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1597. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1598. switch (rdev->config.evergreen.max_tile_pipes) {
  1599. case 1:
  1600. default:
  1601. gb_addr_config |= NUM_PIPES(0);
  1602. break;
  1603. case 2:
  1604. gb_addr_config |= NUM_PIPES(1);
  1605. break;
  1606. case 4:
  1607. gb_addr_config |= NUM_PIPES(2);
  1608. break;
  1609. case 8:
  1610. gb_addr_config |= NUM_PIPES(3);
  1611. break;
  1612. }
  1613. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1614. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1615. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1616. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1617. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1618. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1619. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1620. gb_addr_config |= ROW_SIZE(2);
  1621. else
  1622. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1623. if (rdev->ddev->pdev->device == 0x689e) {
  1624. u32 efuse_straps_4;
  1625. u32 efuse_straps_3;
  1626. u8 efuse_box_bit_131_124;
  1627. WREG32(RCU_IND_INDEX, 0x204);
  1628. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1629. WREG32(RCU_IND_INDEX, 0x203);
  1630. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1631. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1632. switch(efuse_box_bit_131_124) {
  1633. case 0x00:
  1634. gb_backend_map = 0x76543210;
  1635. break;
  1636. case 0x55:
  1637. gb_backend_map = 0x77553311;
  1638. break;
  1639. case 0x56:
  1640. gb_backend_map = 0x77553300;
  1641. break;
  1642. case 0x59:
  1643. gb_backend_map = 0x77552211;
  1644. break;
  1645. case 0x66:
  1646. gb_backend_map = 0x77443300;
  1647. break;
  1648. case 0x99:
  1649. gb_backend_map = 0x66552211;
  1650. break;
  1651. case 0x5a:
  1652. gb_backend_map = 0x77552200;
  1653. break;
  1654. case 0xaa:
  1655. gb_backend_map = 0x66442200;
  1656. break;
  1657. case 0x95:
  1658. gb_backend_map = 0x66553311;
  1659. break;
  1660. default:
  1661. DRM_ERROR("bad backend map, using default\n");
  1662. gb_backend_map =
  1663. evergreen_get_tile_pipe_to_backend_map(rdev,
  1664. rdev->config.evergreen.max_tile_pipes,
  1665. rdev->config.evergreen.max_backends,
  1666. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1667. rdev->config.evergreen.max_backends) &
  1668. EVERGREEN_MAX_BACKENDS_MASK));
  1669. break;
  1670. }
  1671. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1672. u32 efuse_straps_3;
  1673. u8 efuse_box_bit_127_124;
  1674. WREG32(RCU_IND_INDEX, 0x203);
  1675. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1676. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1677. switch(efuse_box_bit_127_124) {
  1678. case 0x0:
  1679. gb_backend_map = 0x00003210;
  1680. break;
  1681. case 0x5:
  1682. case 0x6:
  1683. case 0x9:
  1684. case 0xa:
  1685. gb_backend_map = 0x00003311;
  1686. break;
  1687. default:
  1688. DRM_ERROR("bad backend map, using default\n");
  1689. gb_backend_map =
  1690. evergreen_get_tile_pipe_to_backend_map(rdev,
  1691. rdev->config.evergreen.max_tile_pipes,
  1692. rdev->config.evergreen.max_backends,
  1693. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1694. rdev->config.evergreen.max_backends) &
  1695. EVERGREEN_MAX_BACKENDS_MASK));
  1696. break;
  1697. }
  1698. } else {
  1699. switch (rdev->family) {
  1700. case CHIP_CYPRESS:
  1701. case CHIP_HEMLOCK:
  1702. case CHIP_BARTS:
  1703. gb_backend_map = 0x66442200;
  1704. break;
  1705. case CHIP_JUNIPER:
  1706. gb_backend_map = 0x00006420;
  1707. break;
  1708. default:
  1709. gb_backend_map =
  1710. evergreen_get_tile_pipe_to_backend_map(rdev,
  1711. rdev->config.evergreen.max_tile_pipes,
  1712. rdev->config.evergreen.max_backends,
  1713. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1714. rdev->config.evergreen.max_backends) &
  1715. EVERGREEN_MAX_BACKENDS_MASK));
  1716. }
  1717. }
  1718. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1719. * not have bank info, so create a custom tiling dword.
  1720. * bits 3:0 num_pipes
  1721. * bits 7:4 num_banks
  1722. * bits 11:8 group_size
  1723. * bits 15:12 row_size
  1724. */
  1725. rdev->config.evergreen.tile_config = 0;
  1726. switch (rdev->config.evergreen.max_tile_pipes) {
  1727. case 1:
  1728. default:
  1729. rdev->config.evergreen.tile_config |= (0 << 0);
  1730. break;
  1731. case 2:
  1732. rdev->config.evergreen.tile_config |= (1 << 0);
  1733. break;
  1734. case 4:
  1735. rdev->config.evergreen.tile_config |= (2 << 0);
  1736. break;
  1737. case 8:
  1738. rdev->config.evergreen.tile_config |= (3 << 0);
  1739. break;
  1740. }
  1741. rdev->config.evergreen.tile_config |=
  1742. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1743. rdev->config.evergreen.tile_config |=
  1744. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1745. rdev->config.evergreen.tile_config |=
  1746. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1747. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1748. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1749. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1750. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1751. evergreen_program_channel_remap(rdev);
  1752. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1753. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1754. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1755. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1756. u32 sp = cc_gc_shader_pipe_config;
  1757. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1758. if (i == num_shader_engines) {
  1759. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1760. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1761. }
  1762. WREG32(GRBM_GFX_INDEX, gfx);
  1763. WREG32(RLC_GFX_INDEX, gfx);
  1764. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1765. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1766. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1767. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1768. }
  1769. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1770. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1771. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1772. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1773. WREG32(CGTS_TCC_DISABLE, 0);
  1774. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1775. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1776. /* set HW defaults for 3D engine */
  1777. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1778. ROQ_IB2_START(0x2b)));
  1779. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1780. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1781. SYNC_GRADIENT |
  1782. SYNC_WALKER |
  1783. SYNC_ALIGNER));
  1784. sx_debug_1 = RREG32(SX_DEBUG_1);
  1785. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1786. WREG32(SX_DEBUG_1, sx_debug_1);
  1787. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1788. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1789. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1790. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1791. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1792. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1793. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1794. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1795. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1796. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1797. WREG32(VGT_NUM_INSTANCES, 1);
  1798. WREG32(SPI_CONFIG_CNTL, 0);
  1799. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1800. WREG32(CP_PERFMON_CNTL, 0);
  1801. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1802. FETCH_FIFO_HIWATER(0x4) |
  1803. DONE_FIFO_HIWATER(0xe0) |
  1804. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1805. sq_config = RREG32(SQ_CONFIG);
  1806. sq_config &= ~(PS_PRIO(3) |
  1807. VS_PRIO(3) |
  1808. GS_PRIO(3) |
  1809. ES_PRIO(3));
  1810. sq_config |= (VC_ENABLE |
  1811. EXPORT_SRC_C |
  1812. PS_PRIO(0) |
  1813. VS_PRIO(1) |
  1814. GS_PRIO(2) |
  1815. ES_PRIO(3));
  1816. switch (rdev->family) {
  1817. case CHIP_CEDAR:
  1818. case CHIP_PALM:
  1819. case CHIP_CAICOS:
  1820. /* no vertex cache */
  1821. sq_config &= ~VC_ENABLE;
  1822. break;
  1823. default:
  1824. break;
  1825. }
  1826. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1827. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1828. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1829. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1830. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1831. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1832. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1833. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1834. switch (rdev->family) {
  1835. case CHIP_CEDAR:
  1836. case CHIP_PALM:
  1837. ps_thread_count = 96;
  1838. break;
  1839. default:
  1840. ps_thread_count = 128;
  1841. break;
  1842. }
  1843. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1844. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1845. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1846. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1847. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1848. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1849. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1850. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1851. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1852. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1853. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1854. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1855. WREG32(SQ_CONFIG, sq_config);
  1856. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1857. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1858. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1859. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1860. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1861. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1862. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1863. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1864. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1865. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1866. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1867. FORCE_EOV_MAX_REZ_CNT(255)));
  1868. switch (rdev->family) {
  1869. case CHIP_CEDAR:
  1870. case CHIP_PALM:
  1871. case CHIP_CAICOS:
  1872. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1873. break;
  1874. default:
  1875. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1876. break;
  1877. }
  1878. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1879. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1880. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1881. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1882. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1883. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1884. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1885. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1886. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1887. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1888. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1889. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1890. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1891. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1892. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1893. /* clear render buffer base addresses */
  1894. WREG32(CB_COLOR0_BASE, 0);
  1895. WREG32(CB_COLOR1_BASE, 0);
  1896. WREG32(CB_COLOR2_BASE, 0);
  1897. WREG32(CB_COLOR3_BASE, 0);
  1898. WREG32(CB_COLOR4_BASE, 0);
  1899. WREG32(CB_COLOR5_BASE, 0);
  1900. WREG32(CB_COLOR6_BASE, 0);
  1901. WREG32(CB_COLOR7_BASE, 0);
  1902. WREG32(CB_COLOR8_BASE, 0);
  1903. WREG32(CB_COLOR9_BASE, 0);
  1904. WREG32(CB_COLOR10_BASE, 0);
  1905. WREG32(CB_COLOR11_BASE, 0);
  1906. /* set the shader const cache sizes to 0 */
  1907. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1908. WREG32(i, 0);
  1909. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1910. WREG32(i, 0);
  1911. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1912. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1913. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1914. udelay(50);
  1915. }
  1916. int evergreen_mc_init(struct radeon_device *rdev)
  1917. {
  1918. u32 tmp;
  1919. int chansize, numchan;
  1920. /* Get VRAM informations */
  1921. rdev->mc.vram_is_ddr = true;
  1922. tmp = RREG32(MC_ARB_RAMCFG);
  1923. if (tmp & CHANSIZE_OVERRIDE) {
  1924. chansize = 16;
  1925. } else if (tmp & CHANSIZE_MASK) {
  1926. chansize = 64;
  1927. } else {
  1928. chansize = 32;
  1929. }
  1930. tmp = RREG32(MC_SHARED_CHMAP);
  1931. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1932. case 0:
  1933. default:
  1934. numchan = 1;
  1935. break;
  1936. case 1:
  1937. numchan = 2;
  1938. break;
  1939. case 2:
  1940. numchan = 4;
  1941. break;
  1942. case 3:
  1943. numchan = 8;
  1944. break;
  1945. }
  1946. rdev->mc.vram_width = numchan * chansize;
  1947. /* Could aper size report 0 ? */
  1948. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1949. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1950. /* Setup GPU memory space */
  1951. if (rdev->flags & RADEON_IS_IGP) {
  1952. /* size in bytes on fusion */
  1953. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1954. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1955. } else {
  1956. /* size in MB on evergreen */
  1957. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1958. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1959. }
  1960. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1961. r700_vram_gtt_location(rdev, &rdev->mc);
  1962. radeon_update_bandwidth_info(rdev);
  1963. return 0;
  1964. }
  1965. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1966. {
  1967. u32 srbm_status;
  1968. u32 grbm_status;
  1969. u32 grbm_status_se0, grbm_status_se1;
  1970. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  1971. int r;
  1972. srbm_status = RREG32(SRBM_STATUS);
  1973. grbm_status = RREG32(GRBM_STATUS);
  1974. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1975. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1976. if (!(grbm_status & GUI_ACTIVE)) {
  1977. r100_gpu_lockup_update(lockup, &rdev->cp);
  1978. return false;
  1979. }
  1980. /* force CP activities */
  1981. r = radeon_ring_lock(rdev, 2);
  1982. if (!r) {
  1983. /* PACKET2 NOP */
  1984. radeon_ring_write(rdev, 0x80000000);
  1985. radeon_ring_write(rdev, 0x80000000);
  1986. radeon_ring_unlock_commit(rdev);
  1987. }
  1988. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1989. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1990. }
  1991. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1992. {
  1993. struct evergreen_mc_save save;
  1994. u32 grbm_reset = 0;
  1995. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1996. return 0;
  1997. dev_info(rdev->dev, "GPU softreset \n");
  1998. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1999. RREG32(GRBM_STATUS));
  2000. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2001. RREG32(GRBM_STATUS_SE0));
  2002. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2003. RREG32(GRBM_STATUS_SE1));
  2004. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2005. RREG32(SRBM_STATUS));
  2006. evergreen_mc_stop(rdev, &save);
  2007. if (evergreen_mc_wait_for_idle(rdev)) {
  2008. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2009. }
  2010. /* Disable CP parsing/prefetching */
  2011. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2012. /* reset all the gfx blocks */
  2013. grbm_reset = (SOFT_RESET_CP |
  2014. SOFT_RESET_CB |
  2015. SOFT_RESET_DB |
  2016. SOFT_RESET_PA |
  2017. SOFT_RESET_SC |
  2018. SOFT_RESET_SPI |
  2019. SOFT_RESET_SH |
  2020. SOFT_RESET_SX |
  2021. SOFT_RESET_TC |
  2022. SOFT_RESET_TA |
  2023. SOFT_RESET_VC |
  2024. SOFT_RESET_VGT);
  2025. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2026. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2027. (void)RREG32(GRBM_SOFT_RESET);
  2028. udelay(50);
  2029. WREG32(GRBM_SOFT_RESET, 0);
  2030. (void)RREG32(GRBM_SOFT_RESET);
  2031. /* Wait a little for things to settle down */
  2032. udelay(50);
  2033. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2034. RREG32(GRBM_STATUS));
  2035. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2036. RREG32(GRBM_STATUS_SE0));
  2037. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2038. RREG32(GRBM_STATUS_SE1));
  2039. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2040. RREG32(SRBM_STATUS));
  2041. evergreen_mc_resume(rdev, &save);
  2042. return 0;
  2043. }
  2044. int evergreen_asic_reset(struct radeon_device *rdev)
  2045. {
  2046. return evergreen_gpu_soft_reset(rdev);
  2047. }
  2048. /* Interrupts */
  2049. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2050. {
  2051. switch (crtc) {
  2052. case 0:
  2053. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2054. case 1:
  2055. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2056. case 2:
  2057. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2058. case 3:
  2059. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2060. case 4:
  2061. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2062. case 5:
  2063. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2064. default:
  2065. return 0;
  2066. }
  2067. }
  2068. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2069. {
  2070. u32 tmp;
  2071. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2072. WREG32(GRBM_INT_CNTL, 0);
  2073. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2074. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2075. if (!(rdev->flags & RADEON_IS_IGP)) {
  2076. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2077. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2078. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2079. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2080. }
  2081. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2082. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2083. if (!(rdev->flags & RADEON_IS_IGP)) {
  2084. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2085. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2086. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2087. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2088. }
  2089. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2090. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2091. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2092. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2093. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2094. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2095. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2096. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2097. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2098. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2099. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2100. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2101. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2102. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2103. }
  2104. int evergreen_irq_set(struct radeon_device *rdev)
  2105. {
  2106. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2107. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2108. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2109. u32 grbm_int_cntl = 0;
  2110. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2111. if (!rdev->irq.installed) {
  2112. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2113. return -EINVAL;
  2114. }
  2115. /* don't enable anything if the ih is disabled */
  2116. if (!rdev->ih.enabled) {
  2117. r600_disable_interrupts(rdev);
  2118. /* force the active interrupt state to all disabled */
  2119. evergreen_disable_interrupt_state(rdev);
  2120. return 0;
  2121. }
  2122. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2123. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2124. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2125. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2126. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2127. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2128. if (rdev->irq.sw_int) {
  2129. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2130. cp_int_cntl |= RB_INT_ENABLE;
  2131. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2132. }
  2133. if (rdev->irq.crtc_vblank_int[0] ||
  2134. rdev->irq.pflip[0]) {
  2135. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2136. crtc1 |= VBLANK_INT_MASK;
  2137. }
  2138. if (rdev->irq.crtc_vblank_int[1] ||
  2139. rdev->irq.pflip[1]) {
  2140. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2141. crtc2 |= VBLANK_INT_MASK;
  2142. }
  2143. if (rdev->irq.crtc_vblank_int[2] ||
  2144. rdev->irq.pflip[2]) {
  2145. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2146. crtc3 |= VBLANK_INT_MASK;
  2147. }
  2148. if (rdev->irq.crtc_vblank_int[3] ||
  2149. rdev->irq.pflip[3]) {
  2150. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2151. crtc4 |= VBLANK_INT_MASK;
  2152. }
  2153. if (rdev->irq.crtc_vblank_int[4] ||
  2154. rdev->irq.pflip[4]) {
  2155. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2156. crtc5 |= VBLANK_INT_MASK;
  2157. }
  2158. if (rdev->irq.crtc_vblank_int[5] ||
  2159. rdev->irq.pflip[5]) {
  2160. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2161. crtc6 |= VBLANK_INT_MASK;
  2162. }
  2163. if (rdev->irq.hpd[0]) {
  2164. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2165. hpd1 |= DC_HPDx_INT_EN;
  2166. }
  2167. if (rdev->irq.hpd[1]) {
  2168. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2169. hpd2 |= DC_HPDx_INT_EN;
  2170. }
  2171. if (rdev->irq.hpd[2]) {
  2172. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2173. hpd3 |= DC_HPDx_INT_EN;
  2174. }
  2175. if (rdev->irq.hpd[3]) {
  2176. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2177. hpd4 |= DC_HPDx_INT_EN;
  2178. }
  2179. if (rdev->irq.hpd[4]) {
  2180. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2181. hpd5 |= DC_HPDx_INT_EN;
  2182. }
  2183. if (rdev->irq.hpd[5]) {
  2184. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2185. hpd6 |= DC_HPDx_INT_EN;
  2186. }
  2187. if (rdev->irq.gui_idle) {
  2188. DRM_DEBUG("gui idle\n");
  2189. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2190. }
  2191. WREG32(CP_INT_CNTL, cp_int_cntl);
  2192. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2193. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2194. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2195. if (!(rdev->flags & RADEON_IS_IGP)) {
  2196. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2197. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2198. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2199. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2200. }
  2201. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2202. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2203. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2204. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2205. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2206. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2207. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2208. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2209. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2210. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2211. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2212. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2213. return 0;
  2214. }
  2215. static inline void evergreen_irq_ack(struct radeon_device *rdev)
  2216. {
  2217. u32 tmp;
  2218. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2219. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2220. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2221. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2222. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2223. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2224. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2225. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2226. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2227. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2228. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2229. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2230. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2231. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2232. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2233. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2234. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2235. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2236. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2237. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2238. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2239. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2240. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2241. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2242. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2243. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2244. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2245. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2246. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2247. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2248. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2249. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2250. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2251. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2252. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2253. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2254. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2255. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2256. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2257. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2258. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2259. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2260. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2261. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2262. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2263. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2264. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2265. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2266. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2267. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2268. tmp |= DC_HPDx_INT_ACK;
  2269. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2270. }
  2271. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2272. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2273. tmp |= DC_HPDx_INT_ACK;
  2274. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2275. }
  2276. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2277. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2278. tmp |= DC_HPDx_INT_ACK;
  2279. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2280. }
  2281. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2282. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2283. tmp |= DC_HPDx_INT_ACK;
  2284. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2285. }
  2286. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2287. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2288. tmp |= DC_HPDx_INT_ACK;
  2289. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2290. }
  2291. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2292. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2293. tmp |= DC_HPDx_INT_ACK;
  2294. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2295. }
  2296. }
  2297. void evergreen_irq_disable(struct radeon_device *rdev)
  2298. {
  2299. r600_disable_interrupts(rdev);
  2300. /* Wait and acknowledge irq */
  2301. mdelay(1);
  2302. evergreen_irq_ack(rdev);
  2303. evergreen_disable_interrupt_state(rdev);
  2304. }
  2305. void evergreen_irq_suspend(struct radeon_device *rdev)
  2306. {
  2307. evergreen_irq_disable(rdev);
  2308. r600_rlc_stop(rdev);
  2309. }
  2310. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2311. {
  2312. u32 wptr, tmp;
  2313. if (rdev->wb.enabled)
  2314. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2315. else
  2316. wptr = RREG32(IH_RB_WPTR);
  2317. if (wptr & RB_OVERFLOW) {
  2318. /* When a ring buffer overflow happen start parsing interrupt
  2319. * from the last not overwritten vector (wptr + 16). Hopefully
  2320. * this should allow us to catchup.
  2321. */
  2322. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2323. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2324. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2325. tmp = RREG32(IH_RB_CNTL);
  2326. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2327. WREG32(IH_RB_CNTL, tmp);
  2328. }
  2329. return (wptr & rdev->ih.ptr_mask);
  2330. }
  2331. int evergreen_irq_process(struct radeon_device *rdev)
  2332. {
  2333. u32 wptr = evergreen_get_ih_wptr(rdev);
  2334. u32 rptr = rdev->ih.rptr;
  2335. u32 src_id, src_data;
  2336. u32 ring_index;
  2337. unsigned long flags;
  2338. bool queue_hotplug = false;
  2339. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2340. if (!rdev->ih.enabled)
  2341. return IRQ_NONE;
  2342. spin_lock_irqsave(&rdev->ih.lock, flags);
  2343. if (rptr == wptr) {
  2344. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2345. return IRQ_NONE;
  2346. }
  2347. if (rdev->shutdown) {
  2348. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2349. return IRQ_NONE;
  2350. }
  2351. restart_ih:
  2352. /* display interrupts */
  2353. evergreen_irq_ack(rdev);
  2354. rdev->ih.wptr = wptr;
  2355. while (rptr != wptr) {
  2356. /* wptr/rptr are in bytes! */
  2357. ring_index = rptr / 4;
  2358. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2359. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2360. switch (src_id) {
  2361. case 1: /* D1 vblank/vline */
  2362. switch (src_data) {
  2363. case 0: /* D1 vblank */
  2364. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2365. if (rdev->irq.crtc_vblank_int[0]) {
  2366. drm_handle_vblank(rdev->ddev, 0);
  2367. rdev->pm.vblank_sync = true;
  2368. wake_up(&rdev->irq.vblank_queue);
  2369. }
  2370. if (rdev->irq.pflip[0])
  2371. radeon_crtc_handle_flip(rdev, 0);
  2372. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2373. DRM_DEBUG("IH: D1 vblank\n");
  2374. }
  2375. break;
  2376. case 1: /* D1 vline */
  2377. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2378. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2379. DRM_DEBUG("IH: D1 vline\n");
  2380. }
  2381. break;
  2382. default:
  2383. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2384. break;
  2385. }
  2386. break;
  2387. case 2: /* D2 vblank/vline */
  2388. switch (src_data) {
  2389. case 0: /* D2 vblank */
  2390. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2391. if (rdev->irq.crtc_vblank_int[1]) {
  2392. drm_handle_vblank(rdev->ddev, 1);
  2393. rdev->pm.vblank_sync = true;
  2394. wake_up(&rdev->irq.vblank_queue);
  2395. }
  2396. if (rdev->irq.pflip[1])
  2397. radeon_crtc_handle_flip(rdev, 1);
  2398. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2399. DRM_DEBUG("IH: D2 vblank\n");
  2400. }
  2401. break;
  2402. case 1: /* D2 vline */
  2403. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2404. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2405. DRM_DEBUG("IH: D2 vline\n");
  2406. }
  2407. break;
  2408. default:
  2409. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2410. break;
  2411. }
  2412. break;
  2413. case 3: /* D3 vblank/vline */
  2414. switch (src_data) {
  2415. case 0: /* D3 vblank */
  2416. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2417. if (rdev->irq.crtc_vblank_int[2]) {
  2418. drm_handle_vblank(rdev->ddev, 2);
  2419. rdev->pm.vblank_sync = true;
  2420. wake_up(&rdev->irq.vblank_queue);
  2421. }
  2422. if (rdev->irq.pflip[2])
  2423. radeon_crtc_handle_flip(rdev, 2);
  2424. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2425. DRM_DEBUG("IH: D3 vblank\n");
  2426. }
  2427. break;
  2428. case 1: /* D3 vline */
  2429. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2430. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2431. DRM_DEBUG("IH: D3 vline\n");
  2432. }
  2433. break;
  2434. default:
  2435. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2436. break;
  2437. }
  2438. break;
  2439. case 4: /* D4 vblank/vline */
  2440. switch (src_data) {
  2441. case 0: /* D4 vblank */
  2442. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2443. if (rdev->irq.crtc_vblank_int[3]) {
  2444. drm_handle_vblank(rdev->ddev, 3);
  2445. rdev->pm.vblank_sync = true;
  2446. wake_up(&rdev->irq.vblank_queue);
  2447. }
  2448. if (rdev->irq.pflip[3])
  2449. radeon_crtc_handle_flip(rdev, 3);
  2450. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2451. DRM_DEBUG("IH: D4 vblank\n");
  2452. }
  2453. break;
  2454. case 1: /* D4 vline */
  2455. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2456. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2457. DRM_DEBUG("IH: D4 vline\n");
  2458. }
  2459. break;
  2460. default:
  2461. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2462. break;
  2463. }
  2464. break;
  2465. case 5: /* D5 vblank/vline */
  2466. switch (src_data) {
  2467. case 0: /* D5 vblank */
  2468. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2469. if (rdev->irq.crtc_vblank_int[4]) {
  2470. drm_handle_vblank(rdev->ddev, 4);
  2471. rdev->pm.vblank_sync = true;
  2472. wake_up(&rdev->irq.vblank_queue);
  2473. }
  2474. if (rdev->irq.pflip[4])
  2475. radeon_crtc_handle_flip(rdev, 4);
  2476. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2477. DRM_DEBUG("IH: D5 vblank\n");
  2478. }
  2479. break;
  2480. case 1: /* D5 vline */
  2481. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2482. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2483. DRM_DEBUG("IH: D5 vline\n");
  2484. }
  2485. break;
  2486. default:
  2487. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2488. break;
  2489. }
  2490. break;
  2491. case 6: /* D6 vblank/vline */
  2492. switch (src_data) {
  2493. case 0: /* D6 vblank */
  2494. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2495. if (rdev->irq.crtc_vblank_int[5]) {
  2496. drm_handle_vblank(rdev->ddev, 5);
  2497. rdev->pm.vblank_sync = true;
  2498. wake_up(&rdev->irq.vblank_queue);
  2499. }
  2500. if (rdev->irq.pflip[5])
  2501. radeon_crtc_handle_flip(rdev, 5);
  2502. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2503. DRM_DEBUG("IH: D6 vblank\n");
  2504. }
  2505. break;
  2506. case 1: /* D6 vline */
  2507. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2508. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2509. DRM_DEBUG("IH: D6 vline\n");
  2510. }
  2511. break;
  2512. default:
  2513. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2514. break;
  2515. }
  2516. break;
  2517. case 42: /* HPD hotplug */
  2518. switch (src_data) {
  2519. case 0:
  2520. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2521. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2522. queue_hotplug = true;
  2523. DRM_DEBUG("IH: HPD1\n");
  2524. }
  2525. break;
  2526. case 1:
  2527. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2528. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2529. queue_hotplug = true;
  2530. DRM_DEBUG("IH: HPD2\n");
  2531. }
  2532. break;
  2533. case 2:
  2534. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2535. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2536. queue_hotplug = true;
  2537. DRM_DEBUG("IH: HPD3\n");
  2538. }
  2539. break;
  2540. case 3:
  2541. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2542. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2543. queue_hotplug = true;
  2544. DRM_DEBUG("IH: HPD4\n");
  2545. }
  2546. break;
  2547. case 4:
  2548. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2549. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2550. queue_hotplug = true;
  2551. DRM_DEBUG("IH: HPD5\n");
  2552. }
  2553. break;
  2554. case 5:
  2555. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2556. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2557. queue_hotplug = true;
  2558. DRM_DEBUG("IH: HPD6\n");
  2559. }
  2560. break;
  2561. default:
  2562. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2563. break;
  2564. }
  2565. break;
  2566. case 176: /* CP_INT in ring buffer */
  2567. case 177: /* CP_INT in IB1 */
  2568. case 178: /* CP_INT in IB2 */
  2569. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2570. radeon_fence_process(rdev);
  2571. break;
  2572. case 181: /* CP EOP event */
  2573. DRM_DEBUG("IH: CP EOP\n");
  2574. radeon_fence_process(rdev);
  2575. break;
  2576. case 233: /* GUI IDLE */
  2577. DRM_DEBUG("IH: CP EOP\n");
  2578. rdev->pm.gui_idle = true;
  2579. wake_up(&rdev->irq.idle_queue);
  2580. break;
  2581. default:
  2582. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2583. break;
  2584. }
  2585. /* wptr/rptr are in bytes! */
  2586. rptr += 16;
  2587. rptr &= rdev->ih.ptr_mask;
  2588. }
  2589. /* make sure wptr hasn't changed while processing */
  2590. wptr = evergreen_get_ih_wptr(rdev);
  2591. if (wptr != rdev->ih.wptr)
  2592. goto restart_ih;
  2593. if (queue_hotplug)
  2594. schedule_work(&rdev->hotplug_work);
  2595. rdev->ih.rptr = rptr;
  2596. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2597. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2598. return IRQ_HANDLED;
  2599. }
  2600. static int evergreen_startup(struct radeon_device *rdev)
  2601. {
  2602. int r;
  2603. /* enable pcie gen2 link */
  2604. if (!ASIC_IS_DCE5(rdev))
  2605. evergreen_pcie_gen2_enable(rdev);
  2606. if (ASIC_IS_DCE5(rdev)) {
  2607. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2608. r = ni_init_microcode(rdev);
  2609. if (r) {
  2610. DRM_ERROR("Failed to load firmware!\n");
  2611. return r;
  2612. }
  2613. }
  2614. r = ni_mc_load_microcode(rdev);
  2615. if (r) {
  2616. DRM_ERROR("Failed to load MC firmware!\n");
  2617. return r;
  2618. }
  2619. } else {
  2620. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2621. r = r600_init_microcode(rdev);
  2622. if (r) {
  2623. DRM_ERROR("Failed to load firmware!\n");
  2624. return r;
  2625. }
  2626. }
  2627. }
  2628. evergreen_mc_program(rdev);
  2629. if (rdev->flags & RADEON_IS_AGP) {
  2630. evergreen_agp_enable(rdev);
  2631. } else {
  2632. r = evergreen_pcie_gart_enable(rdev);
  2633. if (r)
  2634. return r;
  2635. }
  2636. evergreen_gpu_init(rdev);
  2637. r = evergreen_blit_init(rdev);
  2638. if (r) {
  2639. evergreen_blit_fini(rdev);
  2640. rdev->asic->copy = NULL;
  2641. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2642. }
  2643. /* XXX: ontario has problems blitting to gart at the moment */
  2644. if (rdev->family == CHIP_PALM) {
  2645. rdev->asic->copy = NULL;
  2646. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2647. }
  2648. /* allocate wb buffer */
  2649. r = radeon_wb_init(rdev);
  2650. if (r)
  2651. return r;
  2652. /* Enable IRQ */
  2653. r = r600_irq_init(rdev);
  2654. if (r) {
  2655. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2656. radeon_irq_kms_fini(rdev);
  2657. return r;
  2658. }
  2659. evergreen_irq_set(rdev);
  2660. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2661. if (r)
  2662. return r;
  2663. r = evergreen_cp_load_microcode(rdev);
  2664. if (r)
  2665. return r;
  2666. r = evergreen_cp_resume(rdev);
  2667. if (r)
  2668. return r;
  2669. return 0;
  2670. }
  2671. int evergreen_resume(struct radeon_device *rdev)
  2672. {
  2673. int r;
  2674. /* reset the asic, the gfx blocks are often in a bad state
  2675. * after the driver is unloaded or after a resume
  2676. */
  2677. if (radeon_asic_reset(rdev))
  2678. dev_warn(rdev->dev, "GPU reset failed !\n");
  2679. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2680. * posting will perform necessary task to bring back GPU into good
  2681. * shape.
  2682. */
  2683. /* post card */
  2684. atom_asic_init(rdev->mode_info.atom_context);
  2685. r = evergreen_startup(rdev);
  2686. if (r) {
  2687. DRM_ERROR("evergreen startup failed on resume\n");
  2688. return r;
  2689. }
  2690. r = r600_ib_test(rdev);
  2691. if (r) {
  2692. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2693. return r;
  2694. }
  2695. return r;
  2696. }
  2697. int evergreen_suspend(struct radeon_device *rdev)
  2698. {
  2699. int r;
  2700. /* FIXME: we should wait for ring to be empty */
  2701. r700_cp_stop(rdev);
  2702. rdev->cp.ready = false;
  2703. evergreen_irq_suspend(rdev);
  2704. radeon_wb_disable(rdev);
  2705. evergreen_pcie_gart_disable(rdev);
  2706. /* unpin shaders bo */
  2707. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2708. if (likely(r == 0)) {
  2709. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2710. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2711. }
  2712. return 0;
  2713. }
  2714. int evergreen_copy_blit(struct radeon_device *rdev,
  2715. uint64_t src_offset, uint64_t dst_offset,
  2716. unsigned num_pages, struct radeon_fence *fence)
  2717. {
  2718. int r;
  2719. mutex_lock(&rdev->r600_blit.mutex);
  2720. rdev->r600_blit.vb_ib = NULL;
  2721. r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2722. if (r) {
  2723. if (rdev->r600_blit.vb_ib)
  2724. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2725. mutex_unlock(&rdev->r600_blit.mutex);
  2726. return r;
  2727. }
  2728. evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2729. evergreen_blit_done_copy(rdev, fence);
  2730. mutex_unlock(&rdev->r600_blit.mutex);
  2731. return 0;
  2732. }
  2733. /* Plan is to move initialization in that function and use
  2734. * helper function so that radeon_device_init pretty much
  2735. * do nothing more than calling asic specific function. This
  2736. * should also allow to remove a bunch of callback function
  2737. * like vram_info.
  2738. */
  2739. int evergreen_init(struct radeon_device *rdev)
  2740. {
  2741. int r;
  2742. r = radeon_dummy_page_init(rdev);
  2743. if (r)
  2744. return r;
  2745. /* This don't do much */
  2746. r = radeon_gem_init(rdev);
  2747. if (r)
  2748. return r;
  2749. /* Read BIOS */
  2750. if (!radeon_get_bios(rdev)) {
  2751. if (ASIC_IS_AVIVO(rdev))
  2752. return -EINVAL;
  2753. }
  2754. /* Must be an ATOMBIOS */
  2755. if (!rdev->is_atom_bios) {
  2756. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2757. return -EINVAL;
  2758. }
  2759. r = radeon_atombios_init(rdev);
  2760. if (r)
  2761. return r;
  2762. /* reset the asic, the gfx blocks are often in a bad state
  2763. * after the driver is unloaded or after a resume
  2764. */
  2765. if (radeon_asic_reset(rdev))
  2766. dev_warn(rdev->dev, "GPU reset failed !\n");
  2767. /* Post card if necessary */
  2768. if (!radeon_card_posted(rdev)) {
  2769. if (!rdev->bios) {
  2770. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2771. return -EINVAL;
  2772. }
  2773. DRM_INFO("GPU not posted. posting now...\n");
  2774. atom_asic_init(rdev->mode_info.atom_context);
  2775. }
  2776. /* Initialize scratch registers */
  2777. r600_scratch_init(rdev);
  2778. /* Initialize surface registers */
  2779. radeon_surface_init(rdev);
  2780. /* Initialize clocks */
  2781. radeon_get_clock_info(rdev->ddev);
  2782. /* Fence driver */
  2783. r = radeon_fence_driver_init(rdev);
  2784. if (r)
  2785. return r;
  2786. /* initialize AGP */
  2787. if (rdev->flags & RADEON_IS_AGP) {
  2788. r = radeon_agp_init(rdev);
  2789. if (r)
  2790. radeon_agp_disable(rdev);
  2791. }
  2792. /* initialize memory controller */
  2793. r = evergreen_mc_init(rdev);
  2794. if (r)
  2795. return r;
  2796. /* Memory manager */
  2797. r = radeon_bo_init(rdev);
  2798. if (r)
  2799. return r;
  2800. r = radeon_irq_kms_init(rdev);
  2801. if (r)
  2802. return r;
  2803. rdev->cp.ring_obj = NULL;
  2804. r600_ring_init(rdev, 1024 * 1024);
  2805. rdev->ih.ring_obj = NULL;
  2806. r600_ih_ring_init(rdev, 64 * 1024);
  2807. r = r600_pcie_gart_init(rdev);
  2808. if (r)
  2809. return r;
  2810. rdev->accel_working = true;
  2811. r = evergreen_startup(rdev);
  2812. if (r) {
  2813. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2814. r700_cp_fini(rdev);
  2815. r600_irq_fini(rdev);
  2816. radeon_wb_fini(rdev);
  2817. radeon_irq_kms_fini(rdev);
  2818. evergreen_pcie_gart_fini(rdev);
  2819. rdev->accel_working = false;
  2820. }
  2821. if (rdev->accel_working) {
  2822. r = radeon_ib_pool_init(rdev);
  2823. if (r) {
  2824. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2825. rdev->accel_working = false;
  2826. }
  2827. r = r600_ib_test(rdev);
  2828. if (r) {
  2829. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2830. rdev->accel_working = false;
  2831. }
  2832. }
  2833. return 0;
  2834. }
  2835. void evergreen_fini(struct radeon_device *rdev)
  2836. {
  2837. evergreen_blit_fini(rdev);
  2838. r700_cp_fini(rdev);
  2839. r600_irq_fini(rdev);
  2840. radeon_wb_fini(rdev);
  2841. radeon_irq_kms_fini(rdev);
  2842. evergreen_pcie_gart_fini(rdev);
  2843. radeon_gem_fini(rdev);
  2844. radeon_fence_driver_fini(rdev);
  2845. radeon_agp_fini(rdev);
  2846. radeon_bo_fini(rdev);
  2847. radeon_atombios_fini(rdev);
  2848. kfree(rdev->bios);
  2849. rdev->bios = NULL;
  2850. radeon_dummy_page_fini(rdev);
  2851. }
  2852. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2853. {
  2854. u32 link_width_cntl, speed_cntl;
  2855. if (radeon_pcie_gen2 == 0)
  2856. return;
  2857. if (rdev->flags & RADEON_IS_IGP)
  2858. return;
  2859. if (!(rdev->flags & RADEON_IS_PCIE))
  2860. return;
  2861. /* x2 cards have a special sequence */
  2862. if (ASIC_IS_X2(rdev))
  2863. return;
  2864. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2865. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  2866. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2867. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2868. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2869. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2870. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2871. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  2872. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2873. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2874. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2875. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2876. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2877. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2878. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2879. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2880. speed_cntl |= LC_GEN2_EN_STRAP;
  2881. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2882. } else {
  2883. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2884. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  2885. if (1)
  2886. link_width_cntl |= LC_UPCONFIGURE_DIS;
  2887. else
  2888. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2889. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2890. }
  2891. }