pm24xx.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357
  1. /*
  2. * OMAP2 Power Management Routines
  3. *
  4. * Copyright (C) 2005 Texas Instruments, Inc.
  5. * Copyright (C) 2006-2008 Nokia Corporation
  6. *
  7. * Written by:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Tony Lindgren
  10. * Juha Yrjola
  11. * Amit Kucheria <amit.kucheria@nokia.com>
  12. * Igor Stoppa <igor.stoppa@nokia.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/suspend.h>
  21. #include <linux/sched.h>
  22. #include <linux/proc_fs.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sysfs.h>
  25. #include <linux/module.h>
  26. #include <linux/delay.h>
  27. #include <linux/clk-provider.h>
  28. #include <linux/irq.h>
  29. #include <linux/time.h>
  30. #include <linux/gpio.h>
  31. #include <linux/platform_data/gpio-omap.h>
  32. #include <asm/fncpy.h>
  33. #include <asm/mach/time.h>
  34. #include <asm/mach/irq.h>
  35. #include <asm/mach-types.h>
  36. #include <asm/system_misc.h>
  37. #include <linux/omap-dma.h>
  38. #include "soc.h"
  39. #include "common.h"
  40. #include "clock.h"
  41. #include "prm2xxx.h"
  42. #include "prm-regbits-24xx.h"
  43. #include "cm2xxx.h"
  44. #include "cm-regbits-24xx.h"
  45. #include "sdrc.h"
  46. #include "sram.h"
  47. #include "pm.h"
  48. #include "control.h"
  49. #include "powerdomain.h"
  50. #include "clockdomain.h"
  51. static void (*omap2_sram_idle)(void);
  52. static void (*omap2_sram_suspend)(u32 dllctrl, void __iomem *sdrc_dlla_ctrl,
  53. void __iomem *sdrc_power);
  54. static struct powerdomain *mpu_pwrdm, *core_pwrdm;
  55. static struct clockdomain *dsp_clkdm, *mpu_clkdm, *wkup_clkdm, *gfx_clkdm;
  56. static struct clk *osc_ck, *emul_ck;
  57. static int omap2_fclks_active(void)
  58. {
  59. u32 f1, f2;
  60. f1 = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  61. f2 = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
  62. return (f1 | f2) ? 1 : 0;
  63. }
  64. static int omap2_enter_full_retention(void)
  65. {
  66. u32 l;
  67. /* There is 1 reference hold for all children of the oscillator
  68. * clock, the following will remove it. If no one else uses the
  69. * oscillator itself it will be disabled if/when we enter retention
  70. * mode.
  71. */
  72. clk_disable(osc_ck);
  73. /* Clear old wake-up events */
  74. /* REVISIT: These write to reserved bits? */
  75. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
  76. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
  77. omap2_prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST);
  78. /*
  79. * Set MPU powerdomain's next power state to RETENTION;
  80. * preserve logic state during retention
  81. */
  82. pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET);
  83. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET);
  84. /* Workaround to kill USB */
  85. l = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0) | OMAP24XX_USBSTANDBYCTRL;
  86. omap_ctrl_writel(l, OMAP2_CONTROL_DEVCONF0);
  87. omap2_gpio_prepare_for_idle(0);
  88. /* One last check for pending IRQs to avoid extra latency due
  89. * to sleeping unnecessarily. */
  90. if (omap_irq_pending())
  91. goto no_sleep;
  92. /* Jump to SRAM suspend code */
  93. omap2_sram_suspend(sdrc_read_reg(SDRC_DLLA_CTRL),
  94. OMAP_SDRC_REGADDR(SDRC_DLLA_CTRL),
  95. OMAP_SDRC_REGADDR(SDRC_POWER));
  96. no_sleep:
  97. omap2_gpio_resume_after_idle();
  98. clk_enable(osc_ck);
  99. /* clear CORE wake-up events */
  100. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
  101. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
  102. /* wakeup domain events - bit 1: GPT1, bit5 GPIO */
  103. omap2_prm_clear_mod_reg_bits(0x4 | 0x1, WKUP_MOD, PM_WKST);
  104. /* MPU domain wake events */
  105. l = omap2_prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  106. if (l & 0x01)
  107. omap2_prm_write_mod_reg(0x01, OCP_MOD,
  108. OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  109. if (l & 0x20)
  110. omap2_prm_write_mod_reg(0x20, OCP_MOD,
  111. OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  112. /* Mask future PRCM-to-MPU interrupts */
  113. omap2_prm_write_mod_reg(0x0, OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  114. return 0;
  115. }
  116. static int sti_console_enabled;
  117. static int omap2_allow_mpu_retention(void)
  118. {
  119. u32 l;
  120. /* Check for MMC, UART2, UART1, McSPI2, McSPI1 and DSS1. */
  121. l = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  122. if (l & (OMAP2420_EN_MMC_MASK | OMAP24XX_EN_UART2_MASK |
  123. OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_MCSPI2_MASK |
  124. OMAP24XX_EN_MCSPI1_MASK | OMAP24XX_EN_DSS1_MASK))
  125. return 0;
  126. /* Check for UART3. */
  127. l = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
  128. if (l & OMAP24XX_EN_UART3_MASK)
  129. return 0;
  130. if (sti_console_enabled)
  131. return 0;
  132. return 1;
  133. }
  134. static void omap2_enter_mpu_retention(void)
  135. {
  136. /* The peripherals seem not to be able to wake up the MPU when
  137. * it is in retention mode. */
  138. if (omap2_allow_mpu_retention()) {
  139. /* REVISIT: These write to reserved bits? */
  140. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
  141. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
  142. omap2_prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST);
  143. /* Try to enter MPU retention */
  144. omap2_prm_write_mod_reg((0x01 << OMAP_POWERSTATE_SHIFT) |
  145. OMAP_LOGICRETSTATE_MASK,
  146. MPU_MOD, OMAP2_PM_PWSTCTRL);
  147. } else {
  148. /* Block MPU retention */
  149. omap2_prm_write_mod_reg(OMAP_LOGICRETSTATE_MASK, MPU_MOD,
  150. OMAP2_PM_PWSTCTRL);
  151. }
  152. omap2_sram_idle();
  153. }
  154. static int omap2_can_sleep(void)
  155. {
  156. if (omap2_fclks_active())
  157. return 0;
  158. if (__clk_is_enabled(osc_ck))
  159. return 0;
  160. if (omap_dma_running())
  161. return 0;
  162. return 1;
  163. }
  164. static void omap2_pm_idle(void)
  165. {
  166. local_fiq_disable();
  167. if (!omap2_can_sleep()) {
  168. if (omap_irq_pending())
  169. goto out;
  170. omap2_enter_mpu_retention();
  171. goto out;
  172. }
  173. if (omap_irq_pending())
  174. goto out;
  175. omap2_enter_full_retention();
  176. out:
  177. local_fiq_enable();
  178. }
  179. static void __init prcm_setup_regs(void)
  180. {
  181. int i, num_mem_banks;
  182. struct powerdomain *pwrdm;
  183. /*
  184. * Enable autoidle
  185. * XXX This should be handled by hwmod code or PRCM init code
  186. */
  187. omap2_prm_write_mod_reg(OMAP24XX_AUTOIDLE_MASK, OCP_MOD,
  188. OMAP2_PRCM_SYSCONFIG_OFFSET);
  189. /*
  190. * Set CORE powerdomain memory banks to retain their contents
  191. * during RETENTION
  192. */
  193. num_mem_banks = pwrdm_get_mem_bank_count(core_pwrdm);
  194. for (i = 0; i < num_mem_banks; i++)
  195. pwrdm_set_mem_retst(core_pwrdm, i, PWRDM_POWER_RET);
  196. /* Set CORE powerdomain's next power state to RETENTION */
  197. pwrdm_set_next_pwrst(core_pwrdm, PWRDM_POWER_RET);
  198. /*
  199. * Set MPU powerdomain's next power state to RETENTION;
  200. * preserve logic state during retention
  201. */
  202. pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET);
  203. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET);
  204. /* Force-power down DSP, GFX powerdomains */
  205. pwrdm = clkdm_get_pwrdm(dsp_clkdm);
  206. pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF);
  207. clkdm_sleep(dsp_clkdm);
  208. pwrdm = clkdm_get_pwrdm(gfx_clkdm);
  209. pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF);
  210. clkdm_sleep(gfx_clkdm);
  211. /* Enable hardware-supervised idle for all clkdms */
  212. clkdm_for_each(omap_pm_clkdms_setup, NULL);
  213. clkdm_add_wkdep(mpu_clkdm, wkup_clkdm);
  214. #ifdef CONFIG_SUSPEND
  215. omap_pm_suspend = omap2_enter_full_retention;
  216. #endif
  217. /* REVISIT: Configure number of 32 kHz clock cycles for sys_clk
  218. * stabilisation */
  219. omap2_prm_write_mod_reg(15 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD,
  220. OMAP2_PRCM_CLKSSETUP_OFFSET);
  221. /* Configure automatic voltage transition */
  222. omap2_prm_write_mod_reg(2 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD,
  223. OMAP2_PRCM_VOLTSETUP_OFFSET);
  224. omap2_prm_write_mod_reg(OMAP24XX_AUTO_EXTVOLT_MASK |
  225. (0x1 << OMAP24XX_SETOFF_LEVEL_SHIFT) |
  226. OMAP24XX_MEMRETCTRL_MASK |
  227. (0x1 << OMAP24XX_SETRET_LEVEL_SHIFT) |
  228. (0x0 << OMAP24XX_VOLT_LEVEL_SHIFT),
  229. OMAP24XX_GR_MOD, OMAP2_PRCM_VOLTCTRL_OFFSET);
  230. /* Enable wake-up events */
  231. omap2_prm_write_mod_reg(OMAP24XX_EN_GPIOS_MASK | OMAP24XX_EN_GPT1_MASK,
  232. WKUP_MOD, PM_WKEN);
  233. }
  234. int __init omap2_pm_init(void)
  235. {
  236. u32 l;
  237. printk(KERN_INFO "Power Management for OMAP2 initializing\n");
  238. l = omap2_prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_REVISION_OFFSET);
  239. printk(KERN_INFO "PRCM revision %d.%d\n", (l >> 4) & 0x0f, l & 0x0f);
  240. /* Look up important powerdomains */
  241. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  242. if (!mpu_pwrdm)
  243. pr_err("PM: mpu_pwrdm not found\n");
  244. core_pwrdm = pwrdm_lookup("core_pwrdm");
  245. if (!core_pwrdm)
  246. pr_err("PM: core_pwrdm not found\n");
  247. /* Look up important clockdomains */
  248. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  249. if (!mpu_clkdm)
  250. pr_err("PM: mpu_clkdm not found\n");
  251. wkup_clkdm = clkdm_lookup("wkup_clkdm");
  252. if (!wkup_clkdm)
  253. pr_err("PM: wkup_clkdm not found\n");
  254. dsp_clkdm = clkdm_lookup("dsp_clkdm");
  255. if (!dsp_clkdm)
  256. pr_err("PM: dsp_clkdm not found\n");
  257. gfx_clkdm = clkdm_lookup("gfx_clkdm");
  258. if (!gfx_clkdm)
  259. pr_err("PM: gfx_clkdm not found\n");
  260. osc_ck = clk_get(NULL, "osc_ck");
  261. if (IS_ERR(osc_ck)) {
  262. printk(KERN_ERR "could not get osc_ck\n");
  263. return -ENODEV;
  264. }
  265. if (cpu_is_omap242x()) {
  266. emul_ck = clk_get(NULL, "emul_ck");
  267. if (IS_ERR(emul_ck)) {
  268. printk(KERN_ERR "could not get emul_ck\n");
  269. clk_put(osc_ck);
  270. return -ENODEV;
  271. }
  272. }
  273. prcm_setup_regs();
  274. /*
  275. * We copy the assembler sleep/wakeup routines to SRAM.
  276. * These routines need to be in SRAM as that's the only
  277. * memory the MPU can see when it wakes up.
  278. */
  279. omap2_sram_idle = omap_sram_push(omap24xx_idle_loop_suspend,
  280. omap24xx_idle_loop_suspend_sz);
  281. omap2_sram_suspend = omap_sram_push(omap24xx_cpu_suspend,
  282. omap24xx_cpu_suspend_sz);
  283. arm_pm_idle = omap2_pm_idle;
  284. return 0;
  285. }