svm.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * AMD SVM support
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Yaniv Kamay <yaniv@qumranet.com>
  11. * Avi Kivity <avi@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include <linux/kvm_host.h>
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include "kvm_cache_regs.h"
  21. #include "x86.h"
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/highmem.h>
  26. #include <linux/sched.h>
  27. #include <linux/ftrace_event.h>
  28. #include <linux/slab.h>
  29. #include <asm/tlbflush.h>
  30. #include <asm/desc.h>
  31. #include <asm/kvm_para.h>
  32. #include <asm/virtext.h>
  33. #include "trace.h"
  34. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  35. MODULE_AUTHOR("Qumranet");
  36. MODULE_LICENSE("GPL");
  37. #define IOPM_ALLOC_ORDER 2
  38. #define MSRPM_ALLOC_ORDER 1
  39. #define SEG_TYPE_LDT 2
  40. #define SEG_TYPE_BUSY_TSS16 3
  41. #define SVM_FEATURE_NPT (1 << 0)
  42. #define SVM_FEATURE_LBRV (1 << 1)
  43. #define SVM_FEATURE_SVML (1 << 2)
  44. #define SVM_FEATURE_NRIP (1 << 3)
  45. #define SVM_FEATURE_PAUSE_FILTER (1 << 10)
  46. #define NESTED_EXIT_HOST 0 /* Exit handled on host level */
  47. #define NESTED_EXIT_DONE 1 /* Exit caused nested vmexit */
  48. #define NESTED_EXIT_CONTINUE 2 /* Further checks needed */
  49. #define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
  50. static bool erratum_383_found __read_mostly;
  51. static const u32 host_save_user_msrs[] = {
  52. #ifdef CONFIG_X86_64
  53. MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
  54. MSR_FS_BASE,
  55. #endif
  56. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  57. };
  58. #define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)
  59. struct kvm_vcpu;
  60. struct nested_state {
  61. struct vmcb *hsave;
  62. u64 hsave_msr;
  63. u64 vm_cr_msr;
  64. u64 vmcb;
  65. /* These are the merged vectors */
  66. u32 *msrpm;
  67. /* gpa pointers to the real vectors */
  68. u64 vmcb_msrpm;
  69. u64 vmcb_iopm;
  70. /* A VMEXIT is required but not yet emulated */
  71. bool exit_required;
  72. /*
  73. * If we vmexit during an instruction emulation we need this to restore
  74. * the l1 guest rip after the emulation
  75. */
  76. unsigned long vmexit_rip;
  77. unsigned long vmexit_rsp;
  78. unsigned long vmexit_rax;
  79. /* cache for intercepts of the guest */
  80. u16 intercept_cr_read;
  81. u16 intercept_cr_write;
  82. u16 intercept_dr_read;
  83. u16 intercept_dr_write;
  84. u32 intercept_exceptions;
  85. u64 intercept;
  86. /* Nested Paging related state */
  87. u64 nested_cr3;
  88. };
  89. #define MSRPM_OFFSETS 16
  90. static u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
  91. struct vcpu_svm {
  92. struct kvm_vcpu vcpu;
  93. struct vmcb *vmcb;
  94. unsigned long vmcb_pa;
  95. struct svm_cpu_data *svm_data;
  96. uint64_t asid_generation;
  97. uint64_t sysenter_esp;
  98. uint64_t sysenter_eip;
  99. u64 next_rip;
  100. u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
  101. struct {
  102. u64 gs_base;
  103. } host;
  104. u32 *msrpm;
  105. struct nested_state nested;
  106. bool nmi_singlestep;
  107. unsigned int3_injected;
  108. unsigned long int3_rip;
  109. u32 apf_reason;
  110. };
  111. #define MSR_INVALID 0xffffffffU
  112. static struct svm_direct_access_msrs {
  113. u32 index; /* Index of the MSR */
  114. bool always; /* True if intercept is always on */
  115. } direct_access_msrs[] = {
  116. { .index = MSR_STAR, .always = true },
  117. { .index = MSR_IA32_SYSENTER_CS, .always = true },
  118. #ifdef CONFIG_X86_64
  119. { .index = MSR_GS_BASE, .always = true },
  120. { .index = MSR_FS_BASE, .always = true },
  121. { .index = MSR_KERNEL_GS_BASE, .always = true },
  122. { .index = MSR_LSTAR, .always = true },
  123. { .index = MSR_CSTAR, .always = true },
  124. { .index = MSR_SYSCALL_MASK, .always = true },
  125. #endif
  126. { .index = MSR_IA32_LASTBRANCHFROMIP, .always = false },
  127. { .index = MSR_IA32_LASTBRANCHTOIP, .always = false },
  128. { .index = MSR_IA32_LASTINTFROMIP, .always = false },
  129. { .index = MSR_IA32_LASTINTTOIP, .always = false },
  130. { .index = MSR_INVALID, .always = false },
  131. };
  132. /* enable NPT for AMD64 and X86 with PAE */
  133. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
  134. static bool npt_enabled = true;
  135. #else
  136. static bool npt_enabled;
  137. #endif
  138. static int npt = 1;
  139. module_param(npt, int, S_IRUGO);
  140. static int nested = 1;
  141. module_param(nested, int, S_IRUGO);
  142. static void svm_flush_tlb(struct kvm_vcpu *vcpu);
  143. static void svm_complete_interrupts(struct vcpu_svm *svm);
  144. static int nested_svm_exit_handled(struct vcpu_svm *svm);
  145. static int nested_svm_intercept(struct vcpu_svm *svm);
  146. static int nested_svm_vmexit(struct vcpu_svm *svm);
  147. static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
  148. bool has_error_code, u32 error_code);
  149. static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
  150. {
  151. return container_of(vcpu, struct vcpu_svm, vcpu);
  152. }
  153. static inline bool is_nested(struct vcpu_svm *svm)
  154. {
  155. return svm->nested.vmcb;
  156. }
  157. static inline void enable_gif(struct vcpu_svm *svm)
  158. {
  159. svm->vcpu.arch.hflags |= HF_GIF_MASK;
  160. }
  161. static inline void disable_gif(struct vcpu_svm *svm)
  162. {
  163. svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
  164. }
  165. static inline bool gif_set(struct vcpu_svm *svm)
  166. {
  167. return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
  168. }
  169. static unsigned long iopm_base;
  170. struct kvm_ldttss_desc {
  171. u16 limit0;
  172. u16 base0;
  173. unsigned base1:8, type:5, dpl:2, p:1;
  174. unsigned limit1:4, zero0:3, g:1, base2:8;
  175. u32 base3;
  176. u32 zero1;
  177. } __attribute__((packed));
  178. struct svm_cpu_data {
  179. int cpu;
  180. u64 asid_generation;
  181. u32 max_asid;
  182. u32 next_asid;
  183. struct kvm_ldttss_desc *tss_desc;
  184. struct page *save_area;
  185. };
  186. static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
  187. static uint32_t svm_features;
  188. struct svm_init_data {
  189. int cpu;
  190. int r;
  191. };
  192. static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
  193. #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
  194. #define MSRS_RANGE_SIZE 2048
  195. #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
  196. static u32 svm_msrpm_offset(u32 msr)
  197. {
  198. u32 offset;
  199. int i;
  200. for (i = 0; i < NUM_MSR_MAPS; i++) {
  201. if (msr < msrpm_ranges[i] ||
  202. msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
  203. continue;
  204. offset = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
  205. offset += (i * MSRS_RANGE_SIZE); /* add range offset */
  206. /* Now we have the u8 offset - but need the u32 offset */
  207. return offset / 4;
  208. }
  209. /* MSR not in any range */
  210. return MSR_INVALID;
  211. }
  212. #define MAX_INST_SIZE 15
  213. static inline u32 svm_has(u32 feat)
  214. {
  215. return svm_features & feat;
  216. }
  217. static inline void clgi(void)
  218. {
  219. asm volatile (__ex(SVM_CLGI));
  220. }
  221. static inline void stgi(void)
  222. {
  223. asm volatile (__ex(SVM_STGI));
  224. }
  225. static inline void invlpga(unsigned long addr, u32 asid)
  226. {
  227. asm volatile (__ex(SVM_INVLPGA) : : "a"(addr), "c"(asid));
  228. }
  229. static inline void force_new_asid(struct kvm_vcpu *vcpu)
  230. {
  231. to_svm(vcpu)->asid_generation--;
  232. }
  233. static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
  234. {
  235. force_new_asid(vcpu);
  236. }
  237. static int get_npt_level(void)
  238. {
  239. #ifdef CONFIG_X86_64
  240. return PT64_ROOT_LEVEL;
  241. #else
  242. return PT32E_ROOT_LEVEL;
  243. #endif
  244. }
  245. static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  246. {
  247. vcpu->arch.efer = efer;
  248. if (!npt_enabled && !(efer & EFER_LMA))
  249. efer &= ~EFER_LME;
  250. to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
  251. }
  252. static int is_external_interrupt(u32 info)
  253. {
  254. info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  255. return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
  256. }
  257. static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  258. {
  259. struct vcpu_svm *svm = to_svm(vcpu);
  260. u32 ret = 0;
  261. if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
  262. ret |= KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
  263. return ret & mask;
  264. }
  265. static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  266. {
  267. struct vcpu_svm *svm = to_svm(vcpu);
  268. if (mask == 0)
  269. svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
  270. else
  271. svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
  272. }
  273. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  274. {
  275. struct vcpu_svm *svm = to_svm(vcpu);
  276. if (svm->vmcb->control.next_rip != 0)
  277. svm->next_rip = svm->vmcb->control.next_rip;
  278. if (!svm->next_rip) {
  279. if (emulate_instruction(vcpu, 0, 0, EMULTYPE_SKIP) !=
  280. EMULATE_DONE)
  281. printk(KERN_DEBUG "%s: NOP\n", __func__);
  282. return;
  283. }
  284. if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
  285. printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
  286. __func__, kvm_rip_read(vcpu), svm->next_rip);
  287. kvm_rip_write(vcpu, svm->next_rip);
  288. svm_set_interrupt_shadow(vcpu, 0);
  289. }
  290. static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  291. bool has_error_code, u32 error_code,
  292. bool reinject)
  293. {
  294. struct vcpu_svm *svm = to_svm(vcpu);
  295. /*
  296. * If we are within a nested VM we'd better #VMEXIT and let the guest
  297. * handle the exception
  298. */
  299. if (!reinject &&
  300. nested_svm_check_exception(svm, nr, has_error_code, error_code))
  301. return;
  302. if (nr == BP_VECTOR && !svm_has(SVM_FEATURE_NRIP)) {
  303. unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);
  304. /*
  305. * For guest debugging where we have to reinject #BP if some
  306. * INT3 is guest-owned:
  307. * Emulate nRIP by moving RIP forward. Will fail if injection
  308. * raises a fault that is not intercepted. Still better than
  309. * failing in all cases.
  310. */
  311. skip_emulated_instruction(&svm->vcpu);
  312. rip = kvm_rip_read(&svm->vcpu);
  313. svm->int3_rip = rip + svm->vmcb->save.cs.base;
  314. svm->int3_injected = rip - old_rip;
  315. }
  316. svm->vmcb->control.event_inj = nr
  317. | SVM_EVTINJ_VALID
  318. | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
  319. | SVM_EVTINJ_TYPE_EXEPT;
  320. svm->vmcb->control.event_inj_err = error_code;
  321. }
  322. static void svm_init_erratum_383(void)
  323. {
  324. u32 low, high;
  325. int err;
  326. u64 val;
  327. if (!cpu_has_amd_erratum(amd_erratum_383))
  328. return;
  329. /* Use _safe variants to not break nested virtualization */
  330. val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
  331. if (err)
  332. return;
  333. val |= (1ULL << 47);
  334. low = lower_32_bits(val);
  335. high = upper_32_bits(val);
  336. native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);
  337. erratum_383_found = true;
  338. }
  339. static int has_svm(void)
  340. {
  341. const char *msg;
  342. if (!cpu_has_svm(&msg)) {
  343. printk(KERN_INFO "has_svm: %s\n", msg);
  344. return 0;
  345. }
  346. return 1;
  347. }
  348. static void svm_hardware_disable(void *garbage)
  349. {
  350. cpu_svm_disable();
  351. }
  352. static int svm_hardware_enable(void *garbage)
  353. {
  354. struct svm_cpu_data *sd;
  355. uint64_t efer;
  356. struct desc_ptr gdt_descr;
  357. struct desc_struct *gdt;
  358. int me = raw_smp_processor_id();
  359. rdmsrl(MSR_EFER, efer);
  360. if (efer & EFER_SVME)
  361. return -EBUSY;
  362. if (!has_svm()) {
  363. printk(KERN_ERR "svm_hardware_enable: err EOPNOTSUPP on %d\n",
  364. me);
  365. return -EINVAL;
  366. }
  367. sd = per_cpu(svm_data, me);
  368. if (!sd) {
  369. printk(KERN_ERR "svm_hardware_enable: svm_data is NULL on %d\n",
  370. me);
  371. return -EINVAL;
  372. }
  373. sd->asid_generation = 1;
  374. sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
  375. sd->next_asid = sd->max_asid + 1;
  376. native_store_gdt(&gdt_descr);
  377. gdt = (struct desc_struct *)gdt_descr.address;
  378. sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
  379. wrmsrl(MSR_EFER, efer | EFER_SVME);
  380. wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
  381. svm_init_erratum_383();
  382. return 0;
  383. }
  384. static void svm_cpu_uninit(int cpu)
  385. {
  386. struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
  387. if (!sd)
  388. return;
  389. per_cpu(svm_data, raw_smp_processor_id()) = NULL;
  390. __free_page(sd->save_area);
  391. kfree(sd);
  392. }
  393. static int svm_cpu_init(int cpu)
  394. {
  395. struct svm_cpu_data *sd;
  396. int r;
  397. sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
  398. if (!sd)
  399. return -ENOMEM;
  400. sd->cpu = cpu;
  401. sd->save_area = alloc_page(GFP_KERNEL);
  402. r = -ENOMEM;
  403. if (!sd->save_area)
  404. goto err_1;
  405. per_cpu(svm_data, cpu) = sd;
  406. return 0;
  407. err_1:
  408. kfree(sd);
  409. return r;
  410. }
  411. static bool valid_msr_intercept(u32 index)
  412. {
  413. int i;
  414. for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
  415. if (direct_access_msrs[i].index == index)
  416. return true;
  417. return false;
  418. }
  419. static void set_msr_interception(u32 *msrpm, unsigned msr,
  420. int read, int write)
  421. {
  422. u8 bit_read, bit_write;
  423. unsigned long tmp;
  424. u32 offset;
  425. /*
  426. * If this warning triggers extend the direct_access_msrs list at the
  427. * beginning of the file
  428. */
  429. WARN_ON(!valid_msr_intercept(msr));
  430. offset = svm_msrpm_offset(msr);
  431. bit_read = 2 * (msr & 0x0f);
  432. bit_write = 2 * (msr & 0x0f) + 1;
  433. tmp = msrpm[offset];
  434. BUG_ON(offset == MSR_INVALID);
  435. read ? clear_bit(bit_read, &tmp) : set_bit(bit_read, &tmp);
  436. write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);
  437. msrpm[offset] = tmp;
  438. }
  439. static void svm_vcpu_init_msrpm(u32 *msrpm)
  440. {
  441. int i;
  442. memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
  443. for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
  444. if (!direct_access_msrs[i].always)
  445. continue;
  446. set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
  447. }
  448. }
  449. static void add_msr_offset(u32 offset)
  450. {
  451. int i;
  452. for (i = 0; i < MSRPM_OFFSETS; ++i) {
  453. /* Offset already in list? */
  454. if (msrpm_offsets[i] == offset)
  455. return;
  456. /* Slot used by another offset? */
  457. if (msrpm_offsets[i] != MSR_INVALID)
  458. continue;
  459. /* Add offset to list */
  460. msrpm_offsets[i] = offset;
  461. return;
  462. }
  463. /*
  464. * If this BUG triggers the msrpm_offsets table has an overflow. Just
  465. * increase MSRPM_OFFSETS in this case.
  466. */
  467. BUG();
  468. }
  469. static void init_msrpm_offsets(void)
  470. {
  471. int i;
  472. memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));
  473. for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
  474. u32 offset;
  475. offset = svm_msrpm_offset(direct_access_msrs[i].index);
  476. BUG_ON(offset == MSR_INVALID);
  477. add_msr_offset(offset);
  478. }
  479. }
  480. static void svm_enable_lbrv(struct vcpu_svm *svm)
  481. {
  482. u32 *msrpm = svm->msrpm;
  483. svm->vmcb->control.lbr_ctl = 1;
  484. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
  485. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
  486. set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
  487. set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
  488. }
  489. static void svm_disable_lbrv(struct vcpu_svm *svm)
  490. {
  491. u32 *msrpm = svm->msrpm;
  492. svm->vmcb->control.lbr_ctl = 0;
  493. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
  494. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
  495. set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
  496. set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
  497. }
  498. static __init int svm_hardware_setup(void)
  499. {
  500. int cpu;
  501. struct page *iopm_pages;
  502. void *iopm_va;
  503. int r;
  504. iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
  505. if (!iopm_pages)
  506. return -ENOMEM;
  507. iopm_va = page_address(iopm_pages);
  508. memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
  509. iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
  510. init_msrpm_offsets();
  511. if (boot_cpu_has(X86_FEATURE_NX))
  512. kvm_enable_efer_bits(EFER_NX);
  513. if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
  514. kvm_enable_efer_bits(EFER_FFXSR);
  515. if (nested) {
  516. printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
  517. kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
  518. }
  519. for_each_possible_cpu(cpu) {
  520. r = svm_cpu_init(cpu);
  521. if (r)
  522. goto err;
  523. }
  524. svm_features = cpuid_edx(SVM_CPUID_FUNC);
  525. if (!svm_has(SVM_FEATURE_NPT))
  526. npt_enabled = false;
  527. if (npt_enabled && !npt) {
  528. printk(KERN_INFO "kvm: Nested Paging disabled\n");
  529. npt_enabled = false;
  530. }
  531. if (npt_enabled) {
  532. printk(KERN_INFO "kvm: Nested Paging enabled\n");
  533. kvm_enable_tdp();
  534. } else
  535. kvm_disable_tdp();
  536. return 0;
  537. err:
  538. __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
  539. iopm_base = 0;
  540. return r;
  541. }
  542. static __exit void svm_hardware_unsetup(void)
  543. {
  544. int cpu;
  545. for_each_possible_cpu(cpu)
  546. svm_cpu_uninit(cpu);
  547. __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
  548. iopm_base = 0;
  549. }
  550. static void init_seg(struct vmcb_seg *seg)
  551. {
  552. seg->selector = 0;
  553. seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
  554. SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
  555. seg->limit = 0xffff;
  556. seg->base = 0;
  557. }
  558. static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
  559. {
  560. seg->selector = 0;
  561. seg->attrib = SVM_SELECTOR_P_MASK | type;
  562. seg->limit = 0xffff;
  563. seg->base = 0;
  564. }
  565. static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
  566. {
  567. struct vcpu_svm *svm = to_svm(vcpu);
  568. u64 g_tsc_offset = 0;
  569. if (is_nested(svm)) {
  570. g_tsc_offset = svm->vmcb->control.tsc_offset -
  571. svm->nested.hsave->control.tsc_offset;
  572. svm->nested.hsave->control.tsc_offset = offset;
  573. }
  574. svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
  575. }
  576. static void svm_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment)
  577. {
  578. struct vcpu_svm *svm = to_svm(vcpu);
  579. svm->vmcb->control.tsc_offset += adjustment;
  580. if (is_nested(svm))
  581. svm->nested.hsave->control.tsc_offset += adjustment;
  582. }
  583. static void init_vmcb(struct vcpu_svm *svm)
  584. {
  585. struct vmcb_control_area *control = &svm->vmcb->control;
  586. struct vmcb_save_area *save = &svm->vmcb->save;
  587. svm->vcpu.fpu_active = 1;
  588. control->intercept_cr_read = INTERCEPT_CR0_MASK |
  589. INTERCEPT_CR3_MASK |
  590. INTERCEPT_CR4_MASK;
  591. control->intercept_cr_write = INTERCEPT_CR0_MASK |
  592. INTERCEPT_CR3_MASK |
  593. INTERCEPT_CR4_MASK |
  594. INTERCEPT_CR8_MASK;
  595. control->intercept_dr_read = INTERCEPT_DR0_MASK |
  596. INTERCEPT_DR1_MASK |
  597. INTERCEPT_DR2_MASK |
  598. INTERCEPT_DR3_MASK |
  599. INTERCEPT_DR4_MASK |
  600. INTERCEPT_DR5_MASK |
  601. INTERCEPT_DR6_MASK |
  602. INTERCEPT_DR7_MASK;
  603. control->intercept_dr_write = INTERCEPT_DR0_MASK |
  604. INTERCEPT_DR1_MASK |
  605. INTERCEPT_DR2_MASK |
  606. INTERCEPT_DR3_MASK |
  607. INTERCEPT_DR4_MASK |
  608. INTERCEPT_DR5_MASK |
  609. INTERCEPT_DR6_MASK |
  610. INTERCEPT_DR7_MASK;
  611. control->intercept_exceptions = (1 << PF_VECTOR) |
  612. (1 << UD_VECTOR) |
  613. (1 << MC_VECTOR);
  614. control->intercept = (1ULL << INTERCEPT_INTR) |
  615. (1ULL << INTERCEPT_NMI) |
  616. (1ULL << INTERCEPT_SMI) |
  617. (1ULL << INTERCEPT_SELECTIVE_CR0) |
  618. (1ULL << INTERCEPT_CPUID) |
  619. (1ULL << INTERCEPT_INVD) |
  620. (1ULL << INTERCEPT_HLT) |
  621. (1ULL << INTERCEPT_INVLPG) |
  622. (1ULL << INTERCEPT_INVLPGA) |
  623. (1ULL << INTERCEPT_IOIO_PROT) |
  624. (1ULL << INTERCEPT_MSR_PROT) |
  625. (1ULL << INTERCEPT_TASK_SWITCH) |
  626. (1ULL << INTERCEPT_SHUTDOWN) |
  627. (1ULL << INTERCEPT_VMRUN) |
  628. (1ULL << INTERCEPT_VMMCALL) |
  629. (1ULL << INTERCEPT_VMLOAD) |
  630. (1ULL << INTERCEPT_VMSAVE) |
  631. (1ULL << INTERCEPT_STGI) |
  632. (1ULL << INTERCEPT_CLGI) |
  633. (1ULL << INTERCEPT_SKINIT) |
  634. (1ULL << INTERCEPT_WBINVD) |
  635. (1ULL << INTERCEPT_MONITOR) |
  636. (1ULL << INTERCEPT_MWAIT);
  637. control->iopm_base_pa = iopm_base;
  638. control->msrpm_base_pa = __pa(svm->msrpm);
  639. control->int_ctl = V_INTR_MASKING_MASK;
  640. init_seg(&save->es);
  641. init_seg(&save->ss);
  642. init_seg(&save->ds);
  643. init_seg(&save->fs);
  644. init_seg(&save->gs);
  645. save->cs.selector = 0xf000;
  646. /* Executable/Readable Code Segment */
  647. save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
  648. SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
  649. save->cs.limit = 0xffff;
  650. /*
  651. * cs.base should really be 0xffff0000, but vmx can't handle that, so
  652. * be consistent with it.
  653. *
  654. * Replace when we have real mode working for vmx.
  655. */
  656. save->cs.base = 0xf0000;
  657. save->gdtr.limit = 0xffff;
  658. save->idtr.limit = 0xffff;
  659. init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
  660. init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
  661. svm_set_efer(&svm->vcpu, 0);
  662. save->dr6 = 0xffff0ff0;
  663. save->dr7 = 0x400;
  664. save->rflags = 2;
  665. save->rip = 0x0000fff0;
  666. svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
  667. /*
  668. * This is the guest-visible cr0 value.
  669. * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
  670. */
  671. svm->vcpu.arch.cr0 = 0;
  672. (void)kvm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
  673. save->cr4 = X86_CR4_PAE;
  674. /* rdx = ?? */
  675. if (npt_enabled) {
  676. /* Setup VMCB for Nested Paging */
  677. control->nested_ctl = 1;
  678. control->intercept &= ~((1ULL << INTERCEPT_TASK_SWITCH) |
  679. (1ULL << INTERCEPT_INVLPG));
  680. control->intercept_exceptions &= ~(1 << PF_VECTOR);
  681. control->intercept_cr_read &= ~INTERCEPT_CR3_MASK;
  682. control->intercept_cr_write &= ~INTERCEPT_CR3_MASK;
  683. save->g_pat = 0x0007040600070406ULL;
  684. save->cr3 = 0;
  685. save->cr4 = 0;
  686. }
  687. force_new_asid(&svm->vcpu);
  688. svm->nested.vmcb = 0;
  689. svm->vcpu.arch.hflags = 0;
  690. if (svm_has(SVM_FEATURE_PAUSE_FILTER)) {
  691. control->pause_filter_count = 3000;
  692. control->intercept |= (1ULL << INTERCEPT_PAUSE);
  693. }
  694. enable_gif(svm);
  695. }
  696. static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
  697. {
  698. struct vcpu_svm *svm = to_svm(vcpu);
  699. init_vmcb(svm);
  700. if (!kvm_vcpu_is_bsp(vcpu)) {
  701. kvm_rip_write(vcpu, 0);
  702. svm->vmcb->save.cs.base = svm->vcpu.arch.sipi_vector << 12;
  703. svm->vmcb->save.cs.selector = svm->vcpu.arch.sipi_vector << 8;
  704. }
  705. vcpu->arch.regs_avail = ~0;
  706. vcpu->arch.regs_dirty = ~0;
  707. return 0;
  708. }
  709. static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
  710. {
  711. struct vcpu_svm *svm;
  712. struct page *page;
  713. struct page *msrpm_pages;
  714. struct page *hsave_page;
  715. struct page *nested_msrpm_pages;
  716. int err;
  717. svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  718. if (!svm) {
  719. err = -ENOMEM;
  720. goto out;
  721. }
  722. err = kvm_vcpu_init(&svm->vcpu, kvm, id);
  723. if (err)
  724. goto free_svm;
  725. err = -ENOMEM;
  726. page = alloc_page(GFP_KERNEL);
  727. if (!page)
  728. goto uninit;
  729. msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  730. if (!msrpm_pages)
  731. goto free_page1;
  732. nested_msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  733. if (!nested_msrpm_pages)
  734. goto free_page2;
  735. hsave_page = alloc_page(GFP_KERNEL);
  736. if (!hsave_page)
  737. goto free_page3;
  738. svm->nested.hsave = page_address(hsave_page);
  739. svm->msrpm = page_address(msrpm_pages);
  740. svm_vcpu_init_msrpm(svm->msrpm);
  741. svm->nested.msrpm = page_address(nested_msrpm_pages);
  742. svm_vcpu_init_msrpm(svm->nested.msrpm);
  743. svm->vmcb = page_address(page);
  744. clear_page(svm->vmcb);
  745. svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
  746. svm->asid_generation = 0;
  747. init_vmcb(svm);
  748. kvm_write_tsc(&svm->vcpu, 0);
  749. err = fx_init(&svm->vcpu);
  750. if (err)
  751. goto free_page4;
  752. svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  753. if (kvm_vcpu_is_bsp(&svm->vcpu))
  754. svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
  755. return &svm->vcpu;
  756. free_page4:
  757. __free_page(hsave_page);
  758. free_page3:
  759. __free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
  760. free_page2:
  761. __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
  762. free_page1:
  763. __free_page(page);
  764. uninit:
  765. kvm_vcpu_uninit(&svm->vcpu);
  766. free_svm:
  767. kmem_cache_free(kvm_vcpu_cache, svm);
  768. out:
  769. return ERR_PTR(err);
  770. }
  771. static void svm_free_vcpu(struct kvm_vcpu *vcpu)
  772. {
  773. struct vcpu_svm *svm = to_svm(vcpu);
  774. __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
  775. __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
  776. __free_page(virt_to_page(svm->nested.hsave));
  777. __free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
  778. kvm_vcpu_uninit(vcpu);
  779. kmem_cache_free(kvm_vcpu_cache, svm);
  780. }
  781. static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  782. {
  783. struct vcpu_svm *svm = to_svm(vcpu);
  784. int i;
  785. if (unlikely(cpu != vcpu->cpu)) {
  786. svm->asid_generation = 0;
  787. }
  788. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  789. rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  790. }
  791. static void svm_vcpu_put(struct kvm_vcpu *vcpu)
  792. {
  793. struct vcpu_svm *svm = to_svm(vcpu);
  794. int i;
  795. ++vcpu->stat.host_state_reload;
  796. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  797. wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  798. }
  799. static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
  800. {
  801. return to_svm(vcpu)->vmcb->save.rflags;
  802. }
  803. static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  804. {
  805. to_svm(vcpu)->vmcb->save.rflags = rflags;
  806. }
  807. static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  808. {
  809. switch (reg) {
  810. case VCPU_EXREG_PDPTR:
  811. BUG_ON(!npt_enabled);
  812. load_pdptrs(vcpu, vcpu->arch.walk_mmu, vcpu->arch.cr3);
  813. break;
  814. default:
  815. BUG();
  816. }
  817. }
  818. static void svm_set_vintr(struct vcpu_svm *svm)
  819. {
  820. svm->vmcb->control.intercept |= 1ULL << INTERCEPT_VINTR;
  821. }
  822. static void svm_clear_vintr(struct vcpu_svm *svm)
  823. {
  824. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
  825. }
  826. static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
  827. {
  828. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  829. switch (seg) {
  830. case VCPU_SREG_CS: return &save->cs;
  831. case VCPU_SREG_DS: return &save->ds;
  832. case VCPU_SREG_ES: return &save->es;
  833. case VCPU_SREG_FS: return &save->fs;
  834. case VCPU_SREG_GS: return &save->gs;
  835. case VCPU_SREG_SS: return &save->ss;
  836. case VCPU_SREG_TR: return &save->tr;
  837. case VCPU_SREG_LDTR: return &save->ldtr;
  838. }
  839. BUG();
  840. return NULL;
  841. }
  842. static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  843. {
  844. struct vmcb_seg *s = svm_seg(vcpu, seg);
  845. return s->base;
  846. }
  847. static void svm_get_segment(struct kvm_vcpu *vcpu,
  848. struct kvm_segment *var, int seg)
  849. {
  850. struct vmcb_seg *s = svm_seg(vcpu, seg);
  851. var->base = s->base;
  852. var->limit = s->limit;
  853. var->selector = s->selector;
  854. var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
  855. var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
  856. var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
  857. var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
  858. var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
  859. var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  860. var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  861. var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
  862. /*
  863. * AMD's VMCB does not have an explicit unusable field, so emulate it
  864. * for cross vendor migration purposes by "not present"
  865. */
  866. var->unusable = !var->present || (var->type == 0);
  867. switch (seg) {
  868. case VCPU_SREG_CS:
  869. /*
  870. * SVM always stores 0 for the 'G' bit in the CS selector in
  871. * the VMCB on a VMEXIT. This hurts cross-vendor migration:
  872. * Intel's VMENTRY has a check on the 'G' bit.
  873. */
  874. var->g = s->limit > 0xfffff;
  875. break;
  876. case VCPU_SREG_TR:
  877. /*
  878. * Work around a bug where the busy flag in the tr selector
  879. * isn't exposed
  880. */
  881. var->type |= 0x2;
  882. break;
  883. case VCPU_SREG_DS:
  884. case VCPU_SREG_ES:
  885. case VCPU_SREG_FS:
  886. case VCPU_SREG_GS:
  887. /*
  888. * The accessed bit must always be set in the segment
  889. * descriptor cache, although it can be cleared in the
  890. * descriptor, the cached bit always remains at 1. Since
  891. * Intel has a check on this, set it here to support
  892. * cross-vendor migration.
  893. */
  894. if (!var->unusable)
  895. var->type |= 0x1;
  896. break;
  897. case VCPU_SREG_SS:
  898. /*
  899. * On AMD CPUs sometimes the DB bit in the segment
  900. * descriptor is left as 1, although the whole segment has
  901. * been made unusable. Clear it here to pass an Intel VMX
  902. * entry check when cross vendor migrating.
  903. */
  904. if (var->unusable)
  905. var->db = 0;
  906. break;
  907. }
  908. }
  909. static int svm_get_cpl(struct kvm_vcpu *vcpu)
  910. {
  911. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  912. return save->cpl;
  913. }
  914. static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  915. {
  916. struct vcpu_svm *svm = to_svm(vcpu);
  917. dt->size = svm->vmcb->save.idtr.limit;
  918. dt->address = svm->vmcb->save.idtr.base;
  919. }
  920. static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  921. {
  922. struct vcpu_svm *svm = to_svm(vcpu);
  923. svm->vmcb->save.idtr.limit = dt->size;
  924. svm->vmcb->save.idtr.base = dt->address ;
  925. }
  926. static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  927. {
  928. struct vcpu_svm *svm = to_svm(vcpu);
  929. dt->size = svm->vmcb->save.gdtr.limit;
  930. dt->address = svm->vmcb->save.gdtr.base;
  931. }
  932. static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  933. {
  934. struct vcpu_svm *svm = to_svm(vcpu);
  935. svm->vmcb->save.gdtr.limit = dt->size;
  936. svm->vmcb->save.gdtr.base = dt->address ;
  937. }
  938. static void svm_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  939. {
  940. }
  941. static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  942. {
  943. }
  944. static void update_cr0_intercept(struct vcpu_svm *svm)
  945. {
  946. struct vmcb *vmcb = svm->vmcb;
  947. ulong gcr0 = svm->vcpu.arch.cr0;
  948. u64 *hcr0 = &svm->vmcb->save.cr0;
  949. if (!svm->vcpu.fpu_active)
  950. *hcr0 |= SVM_CR0_SELECTIVE_MASK;
  951. else
  952. *hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
  953. | (gcr0 & SVM_CR0_SELECTIVE_MASK);
  954. if (gcr0 == *hcr0 && svm->vcpu.fpu_active) {
  955. vmcb->control.intercept_cr_read &= ~INTERCEPT_CR0_MASK;
  956. vmcb->control.intercept_cr_write &= ~INTERCEPT_CR0_MASK;
  957. if (is_nested(svm)) {
  958. struct vmcb *hsave = svm->nested.hsave;
  959. hsave->control.intercept_cr_read &= ~INTERCEPT_CR0_MASK;
  960. hsave->control.intercept_cr_write &= ~INTERCEPT_CR0_MASK;
  961. vmcb->control.intercept_cr_read |= svm->nested.intercept_cr_read;
  962. vmcb->control.intercept_cr_write |= svm->nested.intercept_cr_write;
  963. }
  964. } else {
  965. svm->vmcb->control.intercept_cr_read |= INTERCEPT_CR0_MASK;
  966. svm->vmcb->control.intercept_cr_write |= INTERCEPT_CR0_MASK;
  967. if (is_nested(svm)) {
  968. struct vmcb *hsave = svm->nested.hsave;
  969. hsave->control.intercept_cr_read |= INTERCEPT_CR0_MASK;
  970. hsave->control.intercept_cr_write |= INTERCEPT_CR0_MASK;
  971. }
  972. }
  973. }
  974. static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  975. {
  976. struct vcpu_svm *svm = to_svm(vcpu);
  977. if (is_nested(svm)) {
  978. /*
  979. * We are here because we run in nested mode, the host kvm
  980. * intercepts cr0 writes but the l1 hypervisor does not.
  981. * But the L1 hypervisor may intercept selective cr0 writes.
  982. * This needs to be checked here.
  983. */
  984. unsigned long old, new;
  985. /* Remove bits that would trigger a real cr0 write intercept */
  986. old = vcpu->arch.cr0 & SVM_CR0_SELECTIVE_MASK;
  987. new = cr0 & SVM_CR0_SELECTIVE_MASK;
  988. if (old == new) {
  989. /* cr0 write with ts and mp unchanged */
  990. svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
  991. if (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE) {
  992. svm->nested.vmexit_rip = kvm_rip_read(vcpu);
  993. svm->nested.vmexit_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  994. svm->nested.vmexit_rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  995. return;
  996. }
  997. }
  998. }
  999. #ifdef CONFIG_X86_64
  1000. if (vcpu->arch.efer & EFER_LME) {
  1001. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  1002. vcpu->arch.efer |= EFER_LMA;
  1003. svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
  1004. }
  1005. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
  1006. vcpu->arch.efer &= ~EFER_LMA;
  1007. svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
  1008. }
  1009. }
  1010. #endif
  1011. vcpu->arch.cr0 = cr0;
  1012. if (!npt_enabled)
  1013. cr0 |= X86_CR0_PG | X86_CR0_WP;
  1014. if (!vcpu->fpu_active)
  1015. cr0 |= X86_CR0_TS;
  1016. /*
  1017. * re-enable caching here because the QEMU bios
  1018. * does not do it - this results in some delay at
  1019. * reboot
  1020. */
  1021. cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
  1022. svm->vmcb->save.cr0 = cr0;
  1023. update_cr0_intercept(svm);
  1024. }
  1025. static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1026. {
  1027. unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
  1028. unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
  1029. if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
  1030. force_new_asid(vcpu);
  1031. vcpu->arch.cr4 = cr4;
  1032. if (!npt_enabled)
  1033. cr4 |= X86_CR4_PAE;
  1034. cr4 |= host_cr4_mce;
  1035. to_svm(vcpu)->vmcb->save.cr4 = cr4;
  1036. }
  1037. static void svm_set_segment(struct kvm_vcpu *vcpu,
  1038. struct kvm_segment *var, int seg)
  1039. {
  1040. struct vcpu_svm *svm = to_svm(vcpu);
  1041. struct vmcb_seg *s = svm_seg(vcpu, seg);
  1042. s->base = var->base;
  1043. s->limit = var->limit;
  1044. s->selector = var->selector;
  1045. if (var->unusable)
  1046. s->attrib = 0;
  1047. else {
  1048. s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
  1049. s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
  1050. s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
  1051. s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
  1052. s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
  1053. s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
  1054. s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
  1055. s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
  1056. }
  1057. if (seg == VCPU_SREG_CS)
  1058. svm->vmcb->save.cpl
  1059. = (svm->vmcb->save.cs.attrib
  1060. >> SVM_SELECTOR_DPL_SHIFT) & 3;
  1061. }
  1062. static void update_db_intercept(struct kvm_vcpu *vcpu)
  1063. {
  1064. struct vcpu_svm *svm = to_svm(vcpu);
  1065. svm->vmcb->control.intercept_exceptions &=
  1066. ~((1 << DB_VECTOR) | (1 << BP_VECTOR));
  1067. if (svm->nmi_singlestep)
  1068. svm->vmcb->control.intercept_exceptions |= (1 << DB_VECTOR);
  1069. if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
  1070. if (vcpu->guest_debug &
  1071. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  1072. svm->vmcb->control.intercept_exceptions |=
  1073. 1 << DB_VECTOR;
  1074. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  1075. svm->vmcb->control.intercept_exceptions |=
  1076. 1 << BP_VECTOR;
  1077. } else
  1078. vcpu->guest_debug = 0;
  1079. }
  1080. static void svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
  1081. {
  1082. struct vcpu_svm *svm = to_svm(vcpu);
  1083. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  1084. svm->vmcb->save.dr7 = dbg->arch.debugreg[7];
  1085. else
  1086. svm->vmcb->save.dr7 = vcpu->arch.dr7;
  1087. update_db_intercept(vcpu);
  1088. }
  1089. static void load_host_msrs(struct kvm_vcpu *vcpu)
  1090. {
  1091. #ifdef CONFIG_X86_64
  1092. wrmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
  1093. #endif
  1094. }
  1095. static void save_host_msrs(struct kvm_vcpu *vcpu)
  1096. {
  1097. #ifdef CONFIG_X86_64
  1098. rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
  1099. #endif
  1100. }
  1101. static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
  1102. {
  1103. if (sd->next_asid > sd->max_asid) {
  1104. ++sd->asid_generation;
  1105. sd->next_asid = 1;
  1106. svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
  1107. }
  1108. svm->asid_generation = sd->asid_generation;
  1109. svm->vmcb->control.asid = sd->next_asid++;
  1110. }
  1111. static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
  1112. {
  1113. struct vcpu_svm *svm = to_svm(vcpu);
  1114. svm->vmcb->save.dr7 = value;
  1115. }
  1116. static int pf_interception(struct vcpu_svm *svm)
  1117. {
  1118. u64 fault_address = svm->vmcb->control.exit_info_2;
  1119. u32 error_code;
  1120. int r = 1;
  1121. switch (svm->apf_reason) {
  1122. default:
  1123. error_code = svm->vmcb->control.exit_info_1;
  1124. trace_kvm_page_fault(fault_address, error_code);
  1125. if (!npt_enabled && kvm_event_needs_reinjection(&svm->vcpu))
  1126. kvm_mmu_unprotect_page_virt(&svm->vcpu, fault_address);
  1127. r = kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
  1128. break;
  1129. case KVM_PV_REASON_PAGE_NOT_PRESENT:
  1130. svm->apf_reason = 0;
  1131. local_irq_disable();
  1132. kvm_async_pf_task_wait(fault_address);
  1133. local_irq_enable();
  1134. break;
  1135. case KVM_PV_REASON_PAGE_READY:
  1136. svm->apf_reason = 0;
  1137. local_irq_disable();
  1138. kvm_async_pf_task_wake(fault_address);
  1139. local_irq_enable();
  1140. break;
  1141. }
  1142. return r;
  1143. }
  1144. static int db_interception(struct vcpu_svm *svm)
  1145. {
  1146. struct kvm_run *kvm_run = svm->vcpu.run;
  1147. if (!(svm->vcpu.guest_debug &
  1148. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
  1149. !svm->nmi_singlestep) {
  1150. kvm_queue_exception(&svm->vcpu, DB_VECTOR);
  1151. return 1;
  1152. }
  1153. if (svm->nmi_singlestep) {
  1154. svm->nmi_singlestep = false;
  1155. if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP))
  1156. svm->vmcb->save.rflags &=
  1157. ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  1158. update_db_intercept(&svm->vcpu);
  1159. }
  1160. if (svm->vcpu.guest_debug &
  1161. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
  1162. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1163. kvm_run->debug.arch.pc =
  1164. svm->vmcb->save.cs.base + svm->vmcb->save.rip;
  1165. kvm_run->debug.arch.exception = DB_VECTOR;
  1166. return 0;
  1167. }
  1168. return 1;
  1169. }
  1170. static int bp_interception(struct vcpu_svm *svm)
  1171. {
  1172. struct kvm_run *kvm_run = svm->vcpu.run;
  1173. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1174. kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
  1175. kvm_run->debug.arch.exception = BP_VECTOR;
  1176. return 0;
  1177. }
  1178. static int ud_interception(struct vcpu_svm *svm)
  1179. {
  1180. int er;
  1181. er = emulate_instruction(&svm->vcpu, 0, 0, EMULTYPE_TRAP_UD);
  1182. if (er != EMULATE_DONE)
  1183. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1184. return 1;
  1185. }
  1186. static void svm_fpu_activate(struct kvm_vcpu *vcpu)
  1187. {
  1188. struct vcpu_svm *svm = to_svm(vcpu);
  1189. u32 excp;
  1190. if (is_nested(svm)) {
  1191. u32 h_excp, n_excp;
  1192. h_excp = svm->nested.hsave->control.intercept_exceptions;
  1193. n_excp = svm->nested.intercept_exceptions;
  1194. h_excp &= ~(1 << NM_VECTOR);
  1195. excp = h_excp | n_excp;
  1196. } else {
  1197. excp = svm->vmcb->control.intercept_exceptions;
  1198. excp &= ~(1 << NM_VECTOR);
  1199. }
  1200. svm->vmcb->control.intercept_exceptions = excp;
  1201. svm->vcpu.fpu_active = 1;
  1202. update_cr0_intercept(svm);
  1203. }
  1204. static int nm_interception(struct vcpu_svm *svm)
  1205. {
  1206. svm_fpu_activate(&svm->vcpu);
  1207. return 1;
  1208. }
  1209. static bool is_erratum_383(void)
  1210. {
  1211. int err, i;
  1212. u64 value;
  1213. if (!erratum_383_found)
  1214. return false;
  1215. value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
  1216. if (err)
  1217. return false;
  1218. /* Bit 62 may or may not be set for this mce */
  1219. value &= ~(1ULL << 62);
  1220. if (value != 0xb600000000010015ULL)
  1221. return false;
  1222. /* Clear MCi_STATUS registers */
  1223. for (i = 0; i < 6; ++i)
  1224. native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);
  1225. value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
  1226. if (!err) {
  1227. u32 low, high;
  1228. value &= ~(1ULL << 2);
  1229. low = lower_32_bits(value);
  1230. high = upper_32_bits(value);
  1231. native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
  1232. }
  1233. /* Flush tlb to evict multi-match entries */
  1234. __flush_tlb_all();
  1235. return true;
  1236. }
  1237. static void svm_handle_mce(struct vcpu_svm *svm)
  1238. {
  1239. if (is_erratum_383()) {
  1240. /*
  1241. * Erratum 383 triggered. Guest state is corrupt so kill the
  1242. * guest.
  1243. */
  1244. pr_err("KVM: Guest triggered AMD Erratum 383\n");
  1245. kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
  1246. return;
  1247. }
  1248. /*
  1249. * On an #MC intercept the MCE handler is not called automatically in
  1250. * the host. So do it by hand here.
  1251. */
  1252. asm volatile (
  1253. "int $0x12\n");
  1254. /* not sure if we ever come back to this point */
  1255. return;
  1256. }
  1257. static int mc_interception(struct vcpu_svm *svm)
  1258. {
  1259. return 1;
  1260. }
  1261. static int shutdown_interception(struct vcpu_svm *svm)
  1262. {
  1263. struct kvm_run *kvm_run = svm->vcpu.run;
  1264. /*
  1265. * VMCB is undefined after a SHUTDOWN intercept
  1266. * so reinitialize it.
  1267. */
  1268. clear_page(svm->vmcb);
  1269. init_vmcb(svm);
  1270. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1271. return 0;
  1272. }
  1273. static int io_interception(struct vcpu_svm *svm)
  1274. {
  1275. struct kvm_vcpu *vcpu = &svm->vcpu;
  1276. u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
  1277. int size, in, string;
  1278. unsigned port;
  1279. ++svm->vcpu.stat.io_exits;
  1280. string = (io_info & SVM_IOIO_STR_MASK) != 0;
  1281. in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
  1282. if (string || in)
  1283. return emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE;
  1284. port = io_info >> 16;
  1285. size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
  1286. svm->next_rip = svm->vmcb->control.exit_info_2;
  1287. skip_emulated_instruction(&svm->vcpu);
  1288. return kvm_fast_pio_out(vcpu, size, port);
  1289. }
  1290. static int nmi_interception(struct vcpu_svm *svm)
  1291. {
  1292. return 1;
  1293. }
  1294. static int intr_interception(struct vcpu_svm *svm)
  1295. {
  1296. ++svm->vcpu.stat.irq_exits;
  1297. return 1;
  1298. }
  1299. static int nop_on_interception(struct vcpu_svm *svm)
  1300. {
  1301. return 1;
  1302. }
  1303. static int halt_interception(struct vcpu_svm *svm)
  1304. {
  1305. svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
  1306. skip_emulated_instruction(&svm->vcpu);
  1307. return kvm_emulate_halt(&svm->vcpu);
  1308. }
  1309. static int vmmcall_interception(struct vcpu_svm *svm)
  1310. {
  1311. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1312. skip_emulated_instruction(&svm->vcpu);
  1313. kvm_emulate_hypercall(&svm->vcpu);
  1314. return 1;
  1315. }
  1316. static unsigned long nested_svm_get_tdp_cr3(struct kvm_vcpu *vcpu)
  1317. {
  1318. struct vcpu_svm *svm = to_svm(vcpu);
  1319. return svm->nested.nested_cr3;
  1320. }
  1321. static void nested_svm_set_tdp_cr3(struct kvm_vcpu *vcpu,
  1322. unsigned long root)
  1323. {
  1324. struct vcpu_svm *svm = to_svm(vcpu);
  1325. svm->vmcb->control.nested_cr3 = root;
  1326. force_new_asid(vcpu);
  1327. }
  1328. static void nested_svm_inject_npf_exit(struct kvm_vcpu *vcpu)
  1329. {
  1330. struct vcpu_svm *svm = to_svm(vcpu);
  1331. svm->vmcb->control.exit_code = SVM_EXIT_NPF;
  1332. svm->vmcb->control.exit_code_hi = 0;
  1333. svm->vmcb->control.exit_info_1 = vcpu->arch.fault.error_code;
  1334. svm->vmcb->control.exit_info_2 = vcpu->arch.fault.address;
  1335. nested_svm_vmexit(svm);
  1336. }
  1337. static int nested_svm_init_mmu_context(struct kvm_vcpu *vcpu)
  1338. {
  1339. int r;
  1340. r = kvm_init_shadow_mmu(vcpu, &vcpu->arch.mmu);
  1341. vcpu->arch.mmu.set_cr3 = nested_svm_set_tdp_cr3;
  1342. vcpu->arch.mmu.get_cr3 = nested_svm_get_tdp_cr3;
  1343. vcpu->arch.mmu.inject_page_fault = nested_svm_inject_npf_exit;
  1344. vcpu->arch.mmu.shadow_root_level = get_npt_level();
  1345. vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
  1346. return r;
  1347. }
  1348. static void nested_svm_uninit_mmu_context(struct kvm_vcpu *vcpu)
  1349. {
  1350. vcpu->arch.walk_mmu = &vcpu->arch.mmu;
  1351. }
  1352. static int nested_svm_check_permissions(struct vcpu_svm *svm)
  1353. {
  1354. if (!(svm->vcpu.arch.efer & EFER_SVME)
  1355. || !is_paging(&svm->vcpu)) {
  1356. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1357. return 1;
  1358. }
  1359. if (svm->vmcb->save.cpl) {
  1360. kvm_inject_gp(&svm->vcpu, 0);
  1361. return 1;
  1362. }
  1363. return 0;
  1364. }
  1365. static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
  1366. bool has_error_code, u32 error_code)
  1367. {
  1368. int vmexit;
  1369. if (!is_nested(svm))
  1370. return 0;
  1371. svm->vmcb->control.exit_code = SVM_EXIT_EXCP_BASE + nr;
  1372. svm->vmcb->control.exit_code_hi = 0;
  1373. svm->vmcb->control.exit_info_1 = error_code;
  1374. svm->vmcb->control.exit_info_2 = svm->vcpu.arch.cr2;
  1375. vmexit = nested_svm_intercept(svm);
  1376. if (vmexit == NESTED_EXIT_DONE)
  1377. svm->nested.exit_required = true;
  1378. return vmexit;
  1379. }
  1380. /* This function returns true if it is save to enable the irq window */
  1381. static inline bool nested_svm_intr(struct vcpu_svm *svm)
  1382. {
  1383. if (!is_nested(svm))
  1384. return true;
  1385. if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
  1386. return true;
  1387. if (!(svm->vcpu.arch.hflags & HF_HIF_MASK))
  1388. return false;
  1389. /*
  1390. * if vmexit was already requested (by intercepted exception
  1391. * for instance) do not overwrite it with "external interrupt"
  1392. * vmexit.
  1393. */
  1394. if (svm->nested.exit_required)
  1395. return false;
  1396. svm->vmcb->control.exit_code = SVM_EXIT_INTR;
  1397. svm->vmcb->control.exit_info_1 = 0;
  1398. svm->vmcb->control.exit_info_2 = 0;
  1399. if (svm->nested.intercept & 1ULL) {
  1400. /*
  1401. * The #vmexit can't be emulated here directly because this
  1402. * code path runs with irqs and preemtion disabled. A
  1403. * #vmexit emulation might sleep. Only signal request for
  1404. * the #vmexit here.
  1405. */
  1406. svm->nested.exit_required = true;
  1407. trace_kvm_nested_intr_vmexit(svm->vmcb->save.rip);
  1408. return false;
  1409. }
  1410. return true;
  1411. }
  1412. /* This function returns true if it is save to enable the nmi window */
  1413. static inline bool nested_svm_nmi(struct vcpu_svm *svm)
  1414. {
  1415. if (!is_nested(svm))
  1416. return true;
  1417. if (!(svm->nested.intercept & (1ULL << INTERCEPT_NMI)))
  1418. return true;
  1419. svm->vmcb->control.exit_code = SVM_EXIT_NMI;
  1420. svm->nested.exit_required = true;
  1421. return false;
  1422. }
  1423. static void *nested_svm_map(struct vcpu_svm *svm, u64 gpa, struct page **_page)
  1424. {
  1425. struct page *page;
  1426. might_sleep();
  1427. page = gfn_to_page(svm->vcpu.kvm, gpa >> PAGE_SHIFT);
  1428. if (is_error_page(page))
  1429. goto error;
  1430. *_page = page;
  1431. return kmap(page);
  1432. error:
  1433. kvm_release_page_clean(page);
  1434. kvm_inject_gp(&svm->vcpu, 0);
  1435. return NULL;
  1436. }
  1437. static void nested_svm_unmap(struct page *page)
  1438. {
  1439. kunmap(page);
  1440. kvm_release_page_dirty(page);
  1441. }
  1442. static int nested_svm_intercept_ioio(struct vcpu_svm *svm)
  1443. {
  1444. unsigned port;
  1445. u8 val, bit;
  1446. u64 gpa;
  1447. if (!(svm->nested.intercept & (1ULL << INTERCEPT_IOIO_PROT)))
  1448. return NESTED_EXIT_HOST;
  1449. port = svm->vmcb->control.exit_info_1 >> 16;
  1450. gpa = svm->nested.vmcb_iopm + (port / 8);
  1451. bit = port % 8;
  1452. val = 0;
  1453. if (kvm_read_guest(svm->vcpu.kvm, gpa, &val, 1))
  1454. val &= (1 << bit);
  1455. return val ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
  1456. }
  1457. static int nested_svm_exit_handled_msr(struct vcpu_svm *svm)
  1458. {
  1459. u32 offset, msr, value;
  1460. int write, mask;
  1461. if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
  1462. return NESTED_EXIT_HOST;
  1463. msr = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  1464. offset = svm_msrpm_offset(msr);
  1465. write = svm->vmcb->control.exit_info_1 & 1;
  1466. mask = 1 << ((2 * (msr & 0xf)) + write);
  1467. if (offset == MSR_INVALID)
  1468. return NESTED_EXIT_DONE;
  1469. /* Offset is in 32 bit units but need in 8 bit units */
  1470. offset *= 4;
  1471. if (kvm_read_guest(svm->vcpu.kvm, svm->nested.vmcb_msrpm + offset, &value, 4))
  1472. return NESTED_EXIT_DONE;
  1473. return (value & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
  1474. }
  1475. static int nested_svm_exit_special(struct vcpu_svm *svm)
  1476. {
  1477. u32 exit_code = svm->vmcb->control.exit_code;
  1478. switch (exit_code) {
  1479. case SVM_EXIT_INTR:
  1480. case SVM_EXIT_NMI:
  1481. case SVM_EXIT_EXCP_BASE + MC_VECTOR:
  1482. return NESTED_EXIT_HOST;
  1483. case SVM_EXIT_NPF:
  1484. /* For now we are always handling NPFs when using them */
  1485. if (npt_enabled)
  1486. return NESTED_EXIT_HOST;
  1487. break;
  1488. case SVM_EXIT_EXCP_BASE + PF_VECTOR:
  1489. /* When we're shadowing, trap PFs, but not async PF */
  1490. if (!npt_enabled && svm->apf_reason == 0)
  1491. return NESTED_EXIT_HOST;
  1492. break;
  1493. case SVM_EXIT_EXCP_BASE + NM_VECTOR:
  1494. nm_interception(svm);
  1495. break;
  1496. default:
  1497. break;
  1498. }
  1499. return NESTED_EXIT_CONTINUE;
  1500. }
  1501. /*
  1502. * If this function returns true, this #vmexit was already handled
  1503. */
  1504. static int nested_svm_intercept(struct vcpu_svm *svm)
  1505. {
  1506. u32 exit_code = svm->vmcb->control.exit_code;
  1507. int vmexit = NESTED_EXIT_HOST;
  1508. switch (exit_code) {
  1509. case SVM_EXIT_MSR:
  1510. vmexit = nested_svm_exit_handled_msr(svm);
  1511. break;
  1512. case SVM_EXIT_IOIO:
  1513. vmexit = nested_svm_intercept_ioio(svm);
  1514. break;
  1515. case SVM_EXIT_READ_CR0 ... SVM_EXIT_READ_CR8: {
  1516. u32 cr_bits = 1 << (exit_code - SVM_EXIT_READ_CR0);
  1517. if (svm->nested.intercept_cr_read & cr_bits)
  1518. vmexit = NESTED_EXIT_DONE;
  1519. break;
  1520. }
  1521. case SVM_EXIT_WRITE_CR0 ... SVM_EXIT_WRITE_CR8: {
  1522. u32 cr_bits = 1 << (exit_code - SVM_EXIT_WRITE_CR0);
  1523. if (svm->nested.intercept_cr_write & cr_bits)
  1524. vmexit = NESTED_EXIT_DONE;
  1525. break;
  1526. }
  1527. case SVM_EXIT_READ_DR0 ... SVM_EXIT_READ_DR7: {
  1528. u32 dr_bits = 1 << (exit_code - SVM_EXIT_READ_DR0);
  1529. if (svm->nested.intercept_dr_read & dr_bits)
  1530. vmexit = NESTED_EXIT_DONE;
  1531. break;
  1532. }
  1533. case SVM_EXIT_WRITE_DR0 ... SVM_EXIT_WRITE_DR7: {
  1534. u32 dr_bits = 1 << (exit_code - SVM_EXIT_WRITE_DR0);
  1535. if (svm->nested.intercept_dr_write & dr_bits)
  1536. vmexit = NESTED_EXIT_DONE;
  1537. break;
  1538. }
  1539. case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 0x1f: {
  1540. u32 excp_bits = 1 << (exit_code - SVM_EXIT_EXCP_BASE);
  1541. if (svm->nested.intercept_exceptions & excp_bits)
  1542. vmexit = NESTED_EXIT_DONE;
  1543. /* async page fault always cause vmexit */
  1544. else if ((exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR) &&
  1545. svm->apf_reason != 0)
  1546. vmexit = NESTED_EXIT_DONE;
  1547. break;
  1548. }
  1549. case SVM_EXIT_ERR: {
  1550. vmexit = NESTED_EXIT_DONE;
  1551. break;
  1552. }
  1553. default: {
  1554. u64 exit_bits = 1ULL << (exit_code - SVM_EXIT_INTR);
  1555. if (svm->nested.intercept & exit_bits)
  1556. vmexit = NESTED_EXIT_DONE;
  1557. }
  1558. }
  1559. return vmexit;
  1560. }
  1561. static int nested_svm_exit_handled(struct vcpu_svm *svm)
  1562. {
  1563. int vmexit;
  1564. vmexit = nested_svm_intercept(svm);
  1565. if (vmexit == NESTED_EXIT_DONE)
  1566. nested_svm_vmexit(svm);
  1567. return vmexit;
  1568. }
  1569. static inline void copy_vmcb_control_area(struct vmcb *dst_vmcb, struct vmcb *from_vmcb)
  1570. {
  1571. struct vmcb_control_area *dst = &dst_vmcb->control;
  1572. struct vmcb_control_area *from = &from_vmcb->control;
  1573. dst->intercept_cr_read = from->intercept_cr_read;
  1574. dst->intercept_cr_write = from->intercept_cr_write;
  1575. dst->intercept_dr_read = from->intercept_dr_read;
  1576. dst->intercept_dr_write = from->intercept_dr_write;
  1577. dst->intercept_exceptions = from->intercept_exceptions;
  1578. dst->intercept = from->intercept;
  1579. dst->iopm_base_pa = from->iopm_base_pa;
  1580. dst->msrpm_base_pa = from->msrpm_base_pa;
  1581. dst->tsc_offset = from->tsc_offset;
  1582. dst->asid = from->asid;
  1583. dst->tlb_ctl = from->tlb_ctl;
  1584. dst->int_ctl = from->int_ctl;
  1585. dst->int_vector = from->int_vector;
  1586. dst->int_state = from->int_state;
  1587. dst->exit_code = from->exit_code;
  1588. dst->exit_code_hi = from->exit_code_hi;
  1589. dst->exit_info_1 = from->exit_info_1;
  1590. dst->exit_info_2 = from->exit_info_2;
  1591. dst->exit_int_info = from->exit_int_info;
  1592. dst->exit_int_info_err = from->exit_int_info_err;
  1593. dst->nested_ctl = from->nested_ctl;
  1594. dst->event_inj = from->event_inj;
  1595. dst->event_inj_err = from->event_inj_err;
  1596. dst->nested_cr3 = from->nested_cr3;
  1597. dst->lbr_ctl = from->lbr_ctl;
  1598. }
  1599. static int nested_svm_vmexit(struct vcpu_svm *svm)
  1600. {
  1601. struct vmcb *nested_vmcb;
  1602. struct vmcb *hsave = svm->nested.hsave;
  1603. struct vmcb *vmcb = svm->vmcb;
  1604. struct page *page;
  1605. trace_kvm_nested_vmexit_inject(vmcb->control.exit_code,
  1606. vmcb->control.exit_info_1,
  1607. vmcb->control.exit_info_2,
  1608. vmcb->control.exit_int_info,
  1609. vmcb->control.exit_int_info_err);
  1610. nested_vmcb = nested_svm_map(svm, svm->nested.vmcb, &page);
  1611. if (!nested_vmcb)
  1612. return 1;
  1613. /* Exit nested SVM mode */
  1614. svm->nested.vmcb = 0;
  1615. /* Give the current vmcb to the guest */
  1616. disable_gif(svm);
  1617. nested_vmcb->save.es = vmcb->save.es;
  1618. nested_vmcb->save.cs = vmcb->save.cs;
  1619. nested_vmcb->save.ss = vmcb->save.ss;
  1620. nested_vmcb->save.ds = vmcb->save.ds;
  1621. nested_vmcb->save.gdtr = vmcb->save.gdtr;
  1622. nested_vmcb->save.idtr = vmcb->save.idtr;
  1623. nested_vmcb->save.efer = svm->vcpu.arch.efer;
  1624. nested_vmcb->save.cr0 = kvm_read_cr0(&svm->vcpu);
  1625. nested_vmcb->save.cr3 = svm->vcpu.arch.cr3;
  1626. nested_vmcb->save.cr2 = vmcb->save.cr2;
  1627. nested_vmcb->save.cr4 = svm->vcpu.arch.cr4;
  1628. nested_vmcb->save.rflags = vmcb->save.rflags;
  1629. nested_vmcb->save.rip = vmcb->save.rip;
  1630. nested_vmcb->save.rsp = vmcb->save.rsp;
  1631. nested_vmcb->save.rax = vmcb->save.rax;
  1632. nested_vmcb->save.dr7 = vmcb->save.dr7;
  1633. nested_vmcb->save.dr6 = vmcb->save.dr6;
  1634. nested_vmcb->save.cpl = vmcb->save.cpl;
  1635. nested_vmcb->control.int_ctl = vmcb->control.int_ctl;
  1636. nested_vmcb->control.int_vector = vmcb->control.int_vector;
  1637. nested_vmcb->control.int_state = vmcb->control.int_state;
  1638. nested_vmcb->control.exit_code = vmcb->control.exit_code;
  1639. nested_vmcb->control.exit_code_hi = vmcb->control.exit_code_hi;
  1640. nested_vmcb->control.exit_info_1 = vmcb->control.exit_info_1;
  1641. nested_vmcb->control.exit_info_2 = vmcb->control.exit_info_2;
  1642. nested_vmcb->control.exit_int_info = vmcb->control.exit_int_info;
  1643. nested_vmcb->control.exit_int_info_err = vmcb->control.exit_int_info_err;
  1644. nested_vmcb->control.next_rip = vmcb->control.next_rip;
  1645. /*
  1646. * If we emulate a VMRUN/#VMEXIT in the same host #vmexit cycle we have
  1647. * to make sure that we do not lose injected events. So check event_inj
  1648. * here and copy it to exit_int_info if it is valid.
  1649. * Exit_int_info and event_inj can't be both valid because the case
  1650. * below only happens on a VMRUN instruction intercept which has
  1651. * no valid exit_int_info set.
  1652. */
  1653. if (vmcb->control.event_inj & SVM_EVTINJ_VALID) {
  1654. struct vmcb_control_area *nc = &nested_vmcb->control;
  1655. nc->exit_int_info = vmcb->control.event_inj;
  1656. nc->exit_int_info_err = vmcb->control.event_inj_err;
  1657. }
  1658. nested_vmcb->control.tlb_ctl = 0;
  1659. nested_vmcb->control.event_inj = 0;
  1660. nested_vmcb->control.event_inj_err = 0;
  1661. /* We always set V_INTR_MASKING and remember the old value in hflags */
  1662. if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
  1663. nested_vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
  1664. /* Restore the original control entries */
  1665. copy_vmcb_control_area(vmcb, hsave);
  1666. kvm_clear_exception_queue(&svm->vcpu);
  1667. kvm_clear_interrupt_queue(&svm->vcpu);
  1668. svm->nested.nested_cr3 = 0;
  1669. /* Restore selected save entries */
  1670. svm->vmcb->save.es = hsave->save.es;
  1671. svm->vmcb->save.cs = hsave->save.cs;
  1672. svm->vmcb->save.ss = hsave->save.ss;
  1673. svm->vmcb->save.ds = hsave->save.ds;
  1674. svm->vmcb->save.gdtr = hsave->save.gdtr;
  1675. svm->vmcb->save.idtr = hsave->save.idtr;
  1676. svm->vmcb->save.rflags = hsave->save.rflags;
  1677. svm_set_efer(&svm->vcpu, hsave->save.efer);
  1678. svm_set_cr0(&svm->vcpu, hsave->save.cr0 | X86_CR0_PE);
  1679. svm_set_cr4(&svm->vcpu, hsave->save.cr4);
  1680. if (npt_enabled) {
  1681. svm->vmcb->save.cr3 = hsave->save.cr3;
  1682. svm->vcpu.arch.cr3 = hsave->save.cr3;
  1683. } else {
  1684. (void)kvm_set_cr3(&svm->vcpu, hsave->save.cr3);
  1685. }
  1686. kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, hsave->save.rax);
  1687. kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, hsave->save.rsp);
  1688. kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, hsave->save.rip);
  1689. svm->vmcb->save.dr7 = 0;
  1690. svm->vmcb->save.cpl = 0;
  1691. svm->vmcb->control.exit_int_info = 0;
  1692. nested_svm_unmap(page);
  1693. nested_svm_uninit_mmu_context(&svm->vcpu);
  1694. kvm_mmu_reset_context(&svm->vcpu);
  1695. kvm_mmu_load(&svm->vcpu);
  1696. return 0;
  1697. }
  1698. static bool nested_svm_vmrun_msrpm(struct vcpu_svm *svm)
  1699. {
  1700. /*
  1701. * This function merges the msr permission bitmaps of kvm and the
  1702. * nested vmcb. It is omptimized in that it only merges the parts where
  1703. * the kvm msr permission bitmap may contain zero bits
  1704. */
  1705. int i;
  1706. if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
  1707. return true;
  1708. for (i = 0; i < MSRPM_OFFSETS; i++) {
  1709. u32 value, p;
  1710. u64 offset;
  1711. if (msrpm_offsets[i] == 0xffffffff)
  1712. break;
  1713. p = msrpm_offsets[i];
  1714. offset = svm->nested.vmcb_msrpm + (p * 4);
  1715. if (kvm_read_guest(svm->vcpu.kvm, offset, &value, 4))
  1716. return false;
  1717. svm->nested.msrpm[p] = svm->msrpm[p] | value;
  1718. }
  1719. svm->vmcb->control.msrpm_base_pa = __pa(svm->nested.msrpm);
  1720. return true;
  1721. }
  1722. static bool nested_vmcb_checks(struct vmcb *vmcb)
  1723. {
  1724. if ((vmcb->control.intercept & (1ULL << INTERCEPT_VMRUN)) == 0)
  1725. return false;
  1726. if (vmcb->control.asid == 0)
  1727. return false;
  1728. if (vmcb->control.nested_ctl && !npt_enabled)
  1729. return false;
  1730. return true;
  1731. }
  1732. static bool nested_svm_vmrun(struct vcpu_svm *svm)
  1733. {
  1734. struct vmcb *nested_vmcb;
  1735. struct vmcb *hsave = svm->nested.hsave;
  1736. struct vmcb *vmcb = svm->vmcb;
  1737. struct page *page;
  1738. u64 vmcb_gpa;
  1739. vmcb_gpa = svm->vmcb->save.rax;
  1740. nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
  1741. if (!nested_vmcb)
  1742. return false;
  1743. if (!nested_vmcb_checks(nested_vmcb)) {
  1744. nested_vmcb->control.exit_code = SVM_EXIT_ERR;
  1745. nested_vmcb->control.exit_code_hi = 0;
  1746. nested_vmcb->control.exit_info_1 = 0;
  1747. nested_vmcb->control.exit_info_2 = 0;
  1748. nested_svm_unmap(page);
  1749. return false;
  1750. }
  1751. trace_kvm_nested_vmrun(svm->vmcb->save.rip, vmcb_gpa,
  1752. nested_vmcb->save.rip,
  1753. nested_vmcb->control.int_ctl,
  1754. nested_vmcb->control.event_inj,
  1755. nested_vmcb->control.nested_ctl);
  1756. trace_kvm_nested_intercepts(nested_vmcb->control.intercept_cr_read,
  1757. nested_vmcb->control.intercept_cr_write,
  1758. nested_vmcb->control.intercept_exceptions,
  1759. nested_vmcb->control.intercept);
  1760. /* Clear internal status */
  1761. kvm_clear_exception_queue(&svm->vcpu);
  1762. kvm_clear_interrupt_queue(&svm->vcpu);
  1763. /*
  1764. * Save the old vmcb, so we don't need to pick what we save, but can
  1765. * restore everything when a VMEXIT occurs
  1766. */
  1767. hsave->save.es = vmcb->save.es;
  1768. hsave->save.cs = vmcb->save.cs;
  1769. hsave->save.ss = vmcb->save.ss;
  1770. hsave->save.ds = vmcb->save.ds;
  1771. hsave->save.gdtr = vmcb->save.gdtr;
  1772. hsave->save.idtr = vmcb->save.idtr;
  1773. hsave->save.efer = svm->vcpu.arch.efer;
  1774. hsave->save.cr0 = kvm_read_cr0(&svm->vcpu);
  1775. hsave->save.cr4 = svm->vcpu.arch.cr4;
  1776. hsave->save.rflags = vmcb->save.rflags;
  1777. hsave->save.rip = kvm_rip_read(&svm->vcpu);
  1778. hsave->save.rsp = vmcb->save.rsp;
  1779. hsave->save.rax = vmcb->save.rax;
  1780. if (npt_enabled)
  1781. hsave->save.cr3 = vmcb->save.cr3;
  1782. else
  1783. hsave->save.cr3 = svm->vcpu.arch.cr3;
  1784. copy_vmcb_control_area(hsave, vmcb);
  1785. if (svm->vmcb->save.rflags & X86_EFLAGS_IF)
  1786. svm->vcpu.arch.hflags |= HF_HIF_MASK;
  1787. else
  1788. svm->vcpu.arch.hflags &= ~HF_HIF_MASK;
  1789. if (nested_vmcb->control.nested_ctl) {
  1790. kvm_mmu_unload(&svm->vcpu);
  1791. svm->nested.nested_cr3 = nested_vmcb->control.nested_cr3;
  1792. nested_svm_init_mmu_context(&svm->vcpu);
  1793. }
  1794. /* Load the nested guest state */
  1795. svm->vmcb->save.es = nested_vmcb->save.es;
  1796. svm->vmcb->save.cs = nested_vmcb->save.cs;
  1797. svm->vmcb->save.ss = nested_vmcb->save.ss;
  1798. svm->vmcb->save.ds = nested_vmcb->save.ds;
  1799. svm->vmcb->save.gdtr = nested_vmcb->save.gdtr;
  1800. svm->vmcb->save.idtr = nested_vmcb->save.idtr;
  1801. svm->vmcb->save.rflags = nested_vmcb->save.rflags;
  1802. svm_set_efer(&svm->vcpu, nested_vmcb->save.efer);
  1803. svm_set_cr0(&svm->vcpu, nested_vmcb->save.cr0);
  1804. svm_set_cr4(&svm->vcpu, nested_vmcb->save.cr4);
  1805. if (npt_enabled) {
  1806. svm->vmcb->save.cr3 = nested_vmcb->save.cr3;
  1807. svm->vcpu.arch.cr3 = nested_vmcb->save.cr3;
  1808. } else
  1809. (void)kvm_set_cr3(&svm->vcpu, nested_vmcb->save.cr3);
  1810. /* Guest paging mode is active - reset mmu */
  1811. kvm_mmu_reset_context(&svm->vcpu);
  1812. svm->vmcb->save.cr2 = svm->vcpu.arch.cr2 = nested_vmcb->save.cr2;
  1813. kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, nested_vmcb->save.rax);
  1814. kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, nested_vmcb->save.rsp);
  1815. kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, nested_vmcb->save.rip);
  1816. /* In case we don't even reach vcpu_run, the fields are not updated */
  1817. svm->vmcb->save.rax = nested_vmcb->save.rax;
  1818. svm->vmcb->save.rsp = nested_vmcb->save.rsp;
  1819. svm->vmcb->save.rip = nested_vmcb->save.rip;
  1820. svm->vmcb->save.dr7 = nested_vmcb->save.dr7;
  1821. svm->vmcb->save.dr6 = nested_vmcb->save.dr6;
  1822. svm->vmcb->save.cpl = nested_vmcb->save.cpl;
  1823. svm->nested.vmcb_msrpm = nested_vmcb->control.msrpm_base_pa & ~0x0fffULL;
  1824. svm->nested.vmcb_iopm = nested_vmcb->control.iopm_base_pa & ~0x0fffULL;
  1825. /* cache intercepts */
  1826. svm->nested.intercept_cr_read = nested_vmcb->control.intercept_cr_read;
  1827. svm->nested.intercept_cr_write = nested_vmcb->control.intercept_cr_write;
  1828. svm->nested.intercept_dr_read = nested_vmcb->control.intercept_dr_read;
  1829. svm->nested.intercept_dr_write = nested_vmcb->control.intercept_dr_write;
  1830. svm->nested.intercept_exceptions = nested_vmcb->control.intercept_exceptions;
  1831. svm->nested.intercept = nested_vmcb->control.intercept;
  1832. force_new_asid(&svm->vcpu);
  1833. svm->vmcb->control.int_ctl = nested_vmcb->control.int_ctl | V_INTR_MASKING_MASK;
  1834. if (nested_vmcb->control.int_ctl & V_INTR_MASKING_MASK)
  1835. svm->vcpu.arch.hflags |= HF_VINTR_MASK;
  1836. else
  1837. svm->vcpu.arch.hflags &= ~HF_VINTR_MASK;
  1838. if (svm->vcpu.arch.hflags & HF_VINTR_MASK) {
  1839. /* We only want the cr8 intercept bits of the guest */
  1840. svm->vmcb->control.intercept_cr_read &= ~INTERCEPT_CR8_MASK;
  1841. svm->vmcb->control.intercept_cr_write &= ~INTERCEPT_CR8_MASK;
  1842. }
  1843. /* We don't want to see VMMCALLs from a nested guest */
  1844. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VMMCALL);
  1845. /*
  1846. * We don't want a nested guest to be more powerful than the guest, so
  1847. * all intercepts are ORed
  1848. */
  1849. svm->vmcb->control.intercept_cr_read |=
  1850. nested_vmcb->control.intercept_cr_read;
  1851. svm->vmcb->control.intercept_cr_write |=
  1852. nested_vmcb->control.intercept_cr_write;
  1853. svm->vmcb->control.intercept_dr_read |=
  1854. nested_vmcb->control.intercept_dr_read;
  1855. svm->vmcb->control.intercept_dr_write |=
  1856. nested_vmcb->control.intercept_dr_write;
  1857. svm->vmcb->control.intercept_exceptions |=
  1858. nested_vmcb->control.intercept_exceptions;
  1859. svm->vmcb->control.intercept |= nested_vmcb->control.intercept;
  1860. svm->vmcb->control.lbr_ctl = nested_vmcb->control.lbr_ctl;
  1861. svm->vmcb->control.int_vector = nested_vmcb->control.int_vector;
  1862. svm->vmcb->control.int_state = nested_vmcb->control.int_state;
  1863. svm->vmcb->control.tsc_offset += nested_vmcb->control.tsc_offset;
  1864. svm->vmcb->control.event_inj = nested_vmcb->control.event_inj;
  1865. svm->vmcb->control.event_inj_err = nested_vmcb->control.event_inj_err;
  1866. nested_svm_unmap(page);
  1867. /* nested_vmcb is our indicator if nested SVM is activated */
  1868. svm->nested.vmcb = vmcb_gpa;
  1869. enable_gif(svm);
  1870. return true;
  1871. }
  1872. static void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb)
  1873. {
  1874. to_vmcb->save.fs = from_vmcb->save.fs;
  1875. to_vmcb->save.gs = from_vmcb->save.gs;
  1876. to_vmcb->save.tr = from_vmcb->save.tr;
  1877. to_vmcb->save.ldtr = from_vmcb->save.ldtr;
  1878. to_vmcb->save.kernel_gs_base = from_vmcb->save.kernel_gs_base;
  1879. to_vmcb->save.star = from_vmcb->save.star;
  1880. to_vmcb->save.lstar = from_vmcb->save.lstar;
  1881. to_vmcb->save.cstar = from_vmcb->save.cstar;
  1882. to_vmcb->save.sfmask = from_vmcb->save.sfmask;
  1883. to_vmcb->save.sysenter_cs = from_vmcb->save.sysenter_cs;
  1884. to_vmcb->save.sysenter_esp = from_vmcb->save.sysenter_esp;
  1885. to_vmcb->save.sysenter_eip = from_vmcb->save.sysenter_eip;
  1886. }
  1887. static int vmload_interception(struct vcpu_svm *svm)
  1888. {
  1889. struct vmcb *nested_vmcb;
  1890. struct page *page;
  1891. if (nested_svm_check_permissions(svm))
  1892. return 1;
  1893. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1894. skip_emulated_instruction(&svm->vcpu);
  1895. nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
  1896. if (!nested_vmcb)
  1897. return 1;
  1898. nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
  1899. nested_svm_unmap(page);
  1900. return 1;
  1901. }
  1902. static int vmsave_interception(struct vcpu_svm *svm)
  1903. {
  1904. struct vmcb *nested_vmcb;
  1905. struct page *page;
  1906. if (nested_svm_check_permissions(svm))
  1907. return 1;
  1908. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1909. skip_emulated_instruction(&svm->vcpu);
  1910. nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
  1911. if (!nested_vmcb)
  1912. return 1;
  1913. nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
  1914. nested_svm_unmap(page);
  1915. return 1;
  1916. }
  1917. static int vmrun_interception(struct vcpu_svm *svm)
  1918. {
  1919. if (nested_svm_check_permissions(svm))
  1920. return 1;
  1921. /* Save rip after vmrun instruction */
  1922. kvm_rip_write(&svm->vcpu, kvm_rip_read(&svm->vcpu) + 3);
  1923. if (!nested_svm_vmrun(svm))
  1924. return 1;
  1925. if (!nested_svm_vmrun_msrpm(svm))
  1926. goto failed;
  1927. return 1;
  1928. failed:
  1929. svm->vmcb->control.exit_code = SVM_EXIT_ERR;
  1930. svm->vmcb->control.exit_code_hi = 0;
  1931. svm->vmcb->control.exit_info_1 = 0;
  1932. svm->vmcb->control.exit_info_2 = 0;
  1933. nested_svm_vmexit(svm);
  1934. return 1;
  1935. }
  1936. static int stgi_interception(struct vcpu_svm *svm)
  1937. {
  1938. if (nested_svm_check_permissions(svm))
  1939. return 1;
  1940. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1941. skip_emulated_instruction(&svm->vcpu);
  1942. kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
  1943. enable_gif(svm);
  1944. return 1;
  1945. }
  1946. static int clgi_interception(struct vcpu_svm *svm)
  1947. {
  1948. if (nested_svm_check_permissions(svm))
  1949. return 1;
  1950. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1951. skip_emulated_instruction(&svm->vcpu);
  1952. disable_gif(svm);
  1953. /* After a CLGI no interrupts should come */
  1954. svm_clear_vintr(svm);
  1955. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  1956. return 1;
  1957. }
  1958. static int invlpga_interception(struct vcpu_svm *svm)
  1959. {
  1960. struct kvm_vcpu *vcpu = &svm->vcpu;
  1961. trace_kvm_invlpga(svm->vmcb->save.rip, vcpu->arch.regs[VCPU_REGS_RCX],
  1962. vcpu->arch.regs[VCPU_REGS_RAX]);
  1963. /* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
  1964. kvm_mmu_invlpg(vcpu, vcpu->arch.regs[VCPU_REGS_RAX]);
  1965. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1966. skip_emulated_instruction(&svm->vcpu);
  1967. return 1;
  1968. }
  1969. static int skinit_interception(struct vcpu_svm *svm)
  1970. {
  1971. trace_kvm_skinit(svm->vmcb->save.rip, svm->vcpu.arch.regs[VCPU_REGS_RAX]);
  1972. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1973. return 1;
  1974. }
  1975. static int invalid_op_interception(struct vcpu_svm *svm)
  1976. {
  1977. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1978. return 1;
  1979. }
  1980. static int task_switch_interception(struct vcpu_svm *svm)
  1981. {
  1982. u16 tss_selector;
  1983. int reason;
  1984. int int_type = svm->vmcb->control.exit_int_info &
  1985. SVM_EXITINTINFO_TYPE_MASK;
  1986. int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
  1987. uint32_t type =
  1988. svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
  1989. uint32_t idt_v =
  1990. svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
  1991. bool has_error_code = false;
  1992. u32 error_code = 0;
  1993. tss_selector = (u16)svm->vmcb->control.exit_info_1;
  1994. if (svm->vmcb->control.exit_info_2 &
  1995. (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
  1996. reason = TASK_SWITCH_IRET;
  1997. else if (svm->vmcb->control.exit_info_2 &
  1998. (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
  1999. reason = TASK_SWITCH_JMP;
  2000. else if (idt_v)
  2001. reason = TASK_SWITCH_GATE;
  2002. else
  2003. reason = TASK_SWITCH_CALL;
  2004. if (reason == TASK_SWITCH_GATE) {
  2005. switch (type) {
  2006. case SVM_EXITINTINFO_TYPE_NMI:
  2007. svm->vcpu.arch.nmi_injected = false;
  2008. break;
  2009. case SVM_EXITINTINFO_TYPE_EXEPT:
  2010. if (svm->vmcb->control.exit_info_2 &
  2011. (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
  2012. has_error_code = true;
  2013. error_code =
  2014. (u32)svm->vmcb->control.exit_info_2;
  2015. }
  2016. kvm_clear_exception_queue(&svm->vcpu);
  2017. break;
  2018. case SVM_EXITINTINFO_TYPE_INTR:
  2019. kvm_clear_interrupt_queue(&svm->vcpu);
  2020. break;
  2021. default:
  2022. break;
  2023. }
  2024. }
  2025. if (reason != TASK_SWITCH_GATE ||
  2026. int_type == SVM_EXITINTINFO_TYPE_SOFT ||
  2027. (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
  2028. (int_vec == OF_VECTOR || int_vec == BP_VECTOR)))
  2029. skip_emulated_instruction(&svm->vcpu);
  2030. if (kvm_task_switch(&svm->vcpu, tss_selector, reason,
  2031. has_error_code, error_code) == EMULATE_FAIL) {
  2032. svm->vcpu.run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  2033. svm->vcpu.run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  2034. svm->vcpu.run->internal.ndata = 0;
  2035. return 0;
  2036. }
  2037. return 1;
  2038. }
  2039. static int cpuid_interception(struct vcpu_svm *svm)
  2040. {
  2041. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  2042. kvm_emulate_cpuid(&svm->vcpu);
  2043. return 1;
  2044. }
  2045. static int iret_interception(struct vcpu_svm *svm)
  2046. {
  2047. ++svm->vcpu.stat.nmi_window_exits;
  2048. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_IRET);
  2049. svm->vcpu.arch.hflags |= HF_IRET_MASK;
  2050. return 1;
  2051. }
  2052. static int invlpg_interception(struct vcpu_svm *svm)
  2053. {
  2054. return emulate_instruction(&svm->vcpu, 0, 0, 0) == EMULATE_DONE;
  2055. }
  2056. static int emulate_on_interception(struct vcpu_svm *svm)
  2057. {
  2058. return emulate_instruction(&svm->vcpu, 0, 0, 0) == EMULATE_DONE;
  2059. }
  2060. static int cr0_write_interception(struct vcpu_svm *svm)
  2061. {
  2062. struct kvm_vcpu *vcpu = &svm->vcpu;
  2063. int r;
  2064. r = emulate_instruction(&svm->vcpu, 0, 0, 0);
  2065. if (svm->nested.vmexit_rip) {
  2066. kvm_register_write(vcpu, VCPU_REGS_RIP, svm->nested.vmexit_rip);
  2067. kvm_register_write(vcpu, VCPU_REGS_RSP, svm->nested.vmexit_rsp);
  2068. kvm_register_write(vcpu, VCPU_REGS_RAX, svm->nested.vmexit_rax);
  2069. svm->nested.vmexit_rip = 0;
  2070. }
  2071. return r == EMULATE_DONE;
  2072. }
  2073. static int cr8_write_interception(struct vcpu_svm *svm)
  2074. {
  2075. struct kvm_run *kvm_run = svm->vcpu.run;
  2076. u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
  2077. /* instruction emulation calls kvm_set_cr8() */
  2078. emulate_instruction(&svm->vcpu, 0, 0, 0);
  2079. if (irqchip_in_kernel(svm->vcpu.kvm)) {
  2080. svm->vmcb->control.intercept_cr_write &= ~INTERCEPT_CR8_MASK;
  2081. return 1;
  2082. }
  2083. if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
  2084. return 1;
  2085. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  2086. return 0;
  2087. }
  2088. static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
  2089. {
  2090. struct vcpu_svm *svm = to_svm(vcpu);
  2091. switch (ecx) {
  2092. case MSR_IA32_TSC: {
  2093. u64 tsc_offset;
  2094. if (is_nested(svm))
  2095. tsc_offset = svm->nested.hsave->control.tsc_offset;
  2096. else
  2097. tsc_offset = svm->vmcb->control.tsc_offset;
  2098. *data = tsc_offset + native_read_tsc();
  2099. break;
  2100. }
  2101. case MSR_STAR:
  2102. *data = svm->vmcb->save.star;
  2103. break;
  2104. #ifdef CONFIG_X86_64
  2105. case MSR_LSTAR:
  2106. *data = svm->vmcb->save.lstar;
  2107. break;
  2108. case MSR_CSTAR:
  2109. *data = svm->vmcb->save.cstar;
  2110. break;
  2111. case MSR_KERNEL_GS_BASE:
  2112. *data = svm->vmcb->save.kernel_gs_base;
  2113. break;
  2114. case MSR_SYSCALL_MASK:
  2115. *data = svm->vmcb->save.sfmask;
  2116. break;
  2117. #endif
  2118. case MSR_IA32_SYSENTER_CS:
  2119. *data = svm->vmcb->save.sysenter_cs;
  2120. break;
  2121. case MSR_IA32_SYSENTER_EIP:
  2122. *data = svm->sysenter_eip;
  2123. break;
  2124. case MSR_IA32_SYSENTER_ESP:
  2125. *data = svm->sysenter_esp;
  2126. break;
  2127. /*
  2128. * Nobody will change the following 5 values in the VMCB so we can
  2129. * safely return them on rdmsr. They will always be 0 until LBRV is
  2130. * implemented.
  2131. */
  2132. case MSR_IA32_DEBUGCTLMSR:
  2133. *data = svm->vmcb->save.dbgctl;
  2134. break;
  2135. case MSR_IA32_LASTBRANCHFROMIP:
  2136. *data = svm->vmcb->save.br_from;
  2137. break;
  2138. case MSR_IA32_LASTBRANCHTOIP:
  2139. *data = svm->vmcb->save.br_to;
  2140. break;
  2141. case MSR_IA32_LASTINTFROMIP:
  2142. *data = svm->vmcb->save.last_excp_from;
  2143. break;
  2144. case MSR_IA32_LASTINTTOIP:
  2145. *data = svm->vmcb->save.last_excp_to;
  2146. break;
  2147. case MSR_VM_HSAVE_PA:
  2148. *data = svm->nested.hsave_msr;
  2149. break;
  2150. case MSR_VM_CR:
  2151. *data = svm->nested.vm_cr_msr;
  2152. break;
  2153. case MSR_IA32_UCODE_REV:
  2154. *data = 0x01000065;
  2155. break;
  2156. default:
  2157. return kvm_get_msr_common(vcpu, ecx, data);
  2158. }
  2159. return 0;
  2160. }
  2161. static int rdmsr_interception(struct vcpu_svm *svm)
  2162. {
  2163. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  2164. u64 data;
  2165. if (svm_get_msr(&svm->vcpu, ecx, &data)) {
  2166. trace_kvm_msr_read_ex(ecx);
  2167. kvm_inject_gp(&svm->vcpu, 0);
  2168. } else {
  2169. trace_kvm_msr_read(ecx, data);
  2170. svm->vcpu.arch.regs[VCPU_REGS_RAX] = data & 0xffffffff;
  2171. svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
  2172. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  2173. skip_emulated_instruction(&svm->vcpu);
  2174. }
  2175. return 1;
  2176. }
  2177. static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
  2178. {
  2179. struct vcpu_svm *svm = to_svm(vcpu);
  2180. int svm_dis, chg_mask;
  2181. if (data & ~SVM_VM_CR_VALID_MASK)
  2182. return 1;
  2183. chg_mask = SVM_VM_CR_VALID_MASK;
  2184. if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
  2185. chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);
  2186. svm->nested.vm_cr_msr &= ~chg_mask;
  2187. svm->nested.vm_cr_msr |= (data & chg_mask);
  2188. svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;
  2189. /* check for svm_disable while efer.svme is set */
  2190. if (svm_dis && (vcpu->arch.efer & EFER_SVME))
  2191. return 1;
  2192. return 0;
  2193. }
  2194. static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
  2195. {
  2196. struct vcpu_svm *svm = to_svm(vcpu);
  2197. switch (ecx) {
  2198. case MSR_IA32_TSC:
  2199. kvm_write_tsc(vcpu, data);
  2200. break;
  2201. case MSR_STAR:
  2202. svm->vmcb->save.star = data;
  2203. break;
  2204. #ifdef CONFIG_X86_64
  2205. case MSR_LSTAR:
  2206. svm->vmcb->save.lstar = data;
  2207. break;
  2208. case MSR_CSTAR:
  2209. svm->vmcb->save.cstar = data;
  2210. break;
  2211. case MSR_KERNEL_GS_BASE:
  2212. svm->vmcb->save.kernel_gs_base = data;
  2213. break;
  2214. case MSR_SYSCALL_MASK:
  2215. svm->vmcb->save.sfmask = data;
  2216. break;
  2217. #endif
  2218. case MSR_IA32_SYSENTER_CS:
  2219. svm->vmcb->save.sysenter_cs = data;
  2220. break;
  2221. case MSR_IA32_SYSENTER_EIP:
  2222. svm->sysenter_eip = data;
  2223. svm->vmcb->save.sysenter_eip = data;
  2224. break;
  2225. case MSR_IA32_SYSENTER_ESP:
  2226. svm->sysenter_esp = data;
  2227. svm->vmcb->save.sysenter_esp = data;
  2228. break;
  2229. case MSR_IA32_DEBUGCTLMSR:
  2230. if (!svm_has(SVM_FEATURE_LBRV)) {
  2231. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
  2232. __func__, data);
  2233. break;
  2234. }
  2235. if (data & DEBUGCTL_RESERVED_BITS)
  2236. return 1;
  2237. svm->vmcb->save.dbgctl = data;
  2238. if (data & (1ULL<<0))
  2239. svm_enable_lbrv(svm);
  2240. else
  2241. svm_disable_lbrv(svm);
  2242. break;
  2243. case MSR_VM_HSAVE_PA:
  2244. svm->nested.hsave_msr = data;
  2245. break;
  2246. case MSR_VM_CR:
  2247. return svm_set_vm_cr(vcpu, data);
  2248. case MSR_VM_IGNNE:
  2249. pr_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
  2250. break;
  2251. default:
  2252. return kvm_set_msr_common(vcpu, ecx, data);
  2253. }
  2254. return 0;
  2255. }
  2256. static int wrmsr_interception(struct vcpu_svm *svm)
  2257. {
  2258. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  2259. u64 data = (svm->vcpu.arch.regs[VCPU_REGS_RAX] & -1u)
  2260. | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2261. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  2262. if (svm_set_msr(&svm->vcpu, ecx, data)) {
  2263. trace_kvm_msr_write_ex(ecx, data);
  2264. kvm_inject_gp(&svm->vcpu, 0);
  2265. } else {
  2266. trace_kvm_msr_write(ecx, data);
  2267. skip_emulated_instruction(&svm->vcpu);
  2268. }
  2269. return 1;
  2270. }
  2271. static int msr_interception(struct vcpu_svm *svm)
  2272. {
  2273. if (svm->vmcb->control.exit_info_1)
  2274. return wrmsr_interception(svm);
  2275. else
  2276. return rdmsr_interception(svm);
  2277. }
  2278. static int interrupt_window_interception(struct vcpu_svm *svm)
  2279. {
  2280. struct kvm_run *kvm_run = svm->vcpu.run;
  2281. kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
  2282. svm_clear_vintr(svm);
  2283. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  2284. /*
  2285. * If the user space waits to inject interrupts, exit as soon as
  2286. * possible
  2287. */
  2288. if (!irqchip_in_kernel(svm->vcpu.kvm) &&
  2289. kvm_run->request_interrupt_window &&
  2290. !kvm_cpu_has_interrupt(&svm->vcpu)) {
  2291. ++svm->vcpu.stat.irq_window_exits;
  2292. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2293. return 0;
  2294. }
  2295. return 1;
  2296. }
  2297. static int pause_interception(struct vcpu_svm *svm)
  2298. {
  2299. kvm_vcpu_on_spin(&(svm->vcpu));
  2300. return 1;
  2301. }
  2302. static int (*svm_exit_handlers[])(struct vcpu_svm *svm) = {
  2303. [SVM_EXIT_READ_CR0] = emulate_on_interception,
  2304. [SVM_EXIT_READ_CR3] = emulate_on_interception,
  2305. [SVM_EXIT_READ_CR4] = emulate_on_interception,
  2306. [SVM_EXIT_READ_CR8] = emulate_on_interception,
  2307. [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception,
  2308. [SVM_EXIT_WRITE_CR0] = cr0_write_interception,
  2309. [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
  2310. [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
  2311. [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
  2312. [SVM_EXIT_READ_DR0] = emulate_on_interception,
  2313. [SVM_EXIT_READ_DR1] = emulate_on_interception,
  2314. [SVM_EXIT_READ_DR2] = emulate_on_interception,
  2315. [SVM_EXIT_READ_DR3] = emulate_on_interception,
  2316. [SVM_EXIT_READ_DR4] = emulate_on_interception,
  2317. [SVM_EXIT_READ_DR5] = emulate_on_interception,
  2318. [SVM_EXIT_READ_DR6] = emulate_on_interception,
  2319. [SVM_EXIT_READ_DR7] = emulate_on_interception,
  2320. [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
  2321. [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
  2322. [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
  2323. [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
  2324. [SVM_EXIT_WRITE_DR4] = emulate_on_interception,
  2325. [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
  2326. [SVM_EXIT_WRITE_DR6] = emulate_on_interception,
  2327. [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
  2328. [SVM_EXIT_EXCP_BASE + DB_VECTOR] = db_interception,
  2329. [SVM_EXIT_EXCP_BASE + BP_VECTOR] = bp_interception,
  2330. [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
  2331. [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
  2332. [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
  2333. [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
  2334. [SVM_EXIT_INTR] = intr_interception,
  2335. [SVM_EXIT_NMI] = nmi_interception,
  2336. [SVM_EXIT_SMI] = nop_on_interception,
  2337. [SVM_EXIT_INIT] = nop_on_interception,
  2338. [SVM_EXIT_VINTR] = interrupt_window_interception,
  2339. [SVM_EXIT_CPUID] = cpuid_interception,
  2340. [SVM_EXIT_IRET] = iret_interception,
  2341. [SVM_EXIT_INVD] = emulate_on_interception,
  2342. [SVM_EXIT_PAUSE] = pause_interception,
  2343. [SVM_EXIT_HLT] = halt_interception,
  2344. [SVM_EXIT_INVLPG] = invlpg_interception,
  2345. [SVM_EXIT_INVLPGA] = invlpga_interception,
  2346. [SVM_EXIT_IOIO] = io_interception,
  2347. [SVM_EXIT_MSR] = msr_interception,
  2348. [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
  2349. [SVM_EXIT_SHUTDOWN] = shutdown_interception,
  2350. [SVM_EXIT_VMRUN] = vmrun_interception,
  2351. [SVM_EXIT_VMMCALL] = vmmcall_interception,
  2352. [SVM_EXIT_VMLOAD] = vmload_interception,
  2353. [SVM_EXIT_VMSAVE] = vmsave_interception,
  2354. [SVM_EXIT_STGI] = stgi_interception,
  2355. [SVM_EXIT_CLGI] = clgi_interception,
  2356. [SVM_EXIT_SKINIT] = skinit_interception,
  2357. [SVM_EXIT_WBINVD] = emulate_on_interception,
  2358. [SVM_EXIT_MONITOR] = invalid_op_interception,
  2359. [SVM_EXIT_MWAIT] = invalid_op_interception,
  2360. [SVM_EXIT_NPF] = pf_interception,
  2361. };
  2362. void dump_vmcb(struct kvm_vcpu *vcpu)
  2363. {
  2364. struct vcpu_svm *svm = to_svm(vcpu);
  2365. struct vmcb_control_area *control = &svm->vmcb->control;
  2366. struct vmcb_save_area *save = &svm->vmcb->save;
  2367. pr_err("VMCB Control Area:\n");
  2368. pr_err("cr_read: %04x\n", control->intercept_cr_read);
  2369. pr_err("cr_write: %04x\n", control->intercept_cr_write);
  2370. pr_err("dr_read: %04x\n", control->intercept_dr_read);
  2371. pr_err("dr_write: %04x\n", control->intercept_dr_write);
  2372. pr_err("exceptions: %08x\n", control->intercept_exceptions);
  2373. pr_err("intercepts: %016llx\n", control->intercept);
  2374. pr_err("pause filter count: %d\n", control->pause_filter_count);
  2375. pr_err("iopm_base_pa: %016llx\n", control->iopm_base_pa);
  2376. pr_err("msrpm_base_pa: %016llx\n", control->msrpm_base_pa);
  2377. pr_err("tsc_offset: %016llx\n", control->tsc_offset);
  2378. pr_err("asid: %d\n", control->asid);
  2379. pr_err("tlb_ctl: %d\n", control->tlb_ctl);
  2380. pr_err("int_ctl: %08x\n", control->int_ctl);
  2381. pr_err("int_vector: %08x\n", control->int_vector);
  2382. pr_err("int_state: %08x\n", control->int_state);
  2383. pr_err("exit_code: %08x\n", control->exit_code);
  2384. pr_err("exit_info1: %016llx\n", control->exit_info_1);
  2385. pr_err("exit_info2: %016llx\n", control->exit_info_2);
  2386. pr_err("exit_int_info: %08x\n", control->exit_int_info);
  2387. pr_err("exit_int_info_err: %08x\n", control->exit_int_info_err);
  2388. pr_err("nested_ctl: %lld\n", control->nested_ctl);
  2389. pr_err("nested_cr3: %016llx\n", control->nested_cr3);
  2390. pr_err("event_inj: %08x\n", control->event_inj);
  2391. pr_err("event_inj_err: %08x\n", control->event_inj_err);
  2392. pr_err("lbr_ctl: %lld\n", control->lbr_ctl);
  2393. pr_err("next_rip: %016llx\n", control->next_rip);
  2394. pr_err("VMCB State Save Area:\n");
  2395. pr_err("es: s: %04x a: %04x l: %08x b: %016llx\n",
  2396. save->es.selector, save->es.attrib,
  2397. save->es.limit, save->es.base);
  2398. pr_err("cs: s: %04x a: %04x l: %08x b: %016llx\n",
  2399. save->cs.selector, save->cs.attrib,
  2400. save->cs.limit, save->cs.base);
  2401. pr_err("ss: s: %04x a: %04x l: %08x b: %016llx\n",
  2402. save->ss.selector, save->ss.attrib,
  2403. save->ss.limit, save->ss.base);
  2404. pr_err("ds: s: %04x a: %04x l: %08x b: %016llx\n",
  2405. save->ds.selector, save->ds.attrib,
  2406. save->ds.limit, save->ds.base);
  2407. pr_err("fs: s: %04x a: %04x l: %08x b: %016llx\n",
  2408. save->fs.selector, save->fs.attrib,
  2409. save->fs.limit, save->fs.base);
  2410. pr_err("gs: s: %04x a: %04x l: %08x b: %016llx\n",
  2411. save->gs.selector, save->gs.attrib,
  2412. save->gs.limit, save->gs.base);
  2413. pr_err("gdtr: s: %04x a: %04x l: %08x b: %016llx\n",
  2414. save->gdtr.selector, save->gdtr.attrib,
  2415. save->gdtr.limit, save->gdtr.base);
  2416. pr_err("ldtr: s: %04x a: %04x l: %08x b: %016llx\n",
  2417. save->ldtr.selector, save->ldtr.attrib,
  2418. save->ldtr.limit, save->ldtr.base);
  2419. pr_err("idtr: s: %04x a: %04x l: %08x b: %016llx\n",
  2420. save->idtr.selector, save->idtr.attrib,
  2421. save->idtr.limit, save->idtr.base);
  2422. pr_err("tr: s: %04x a: %04x l: %08x b: %016llx\n",
  2423. save->tr.selector, save->tr.attrib,
  2424. save->tr.limit, save->tr.base);
  2425. pr_err("cpl: %d efer: %016llx\n",
  2426. save->cpl, save->efer);
  2427. pr_err("cr0: %016llx cr2: %016llx\n",
  2428. save->cr0, save->cr2);
  2429. pr_err("cr3: %016llx cr4: %016llx\n",
  2430. save->cr3, save->cr4);
  2431. pr_err("dr6: %016llx dr7: %016llx\n",
  2432. save->dr6, save->dr7);
  2433. pr_err("rip: %016llx rflags: %016llx\n",
  2434. save->rip, save->rflags);
  2435. pr_err("rsp: %016llx rax: %016llx\n",
  2436. save->rsp, save->rax);
  2437. pr_err("star: %016llx lstar: %016llx\n",
  2438. save->star, save->lstar);
  2439. pr_err("cstar: %016llx sfmask: %016llx\n",
  2440. save->cstar, save->sfmask);
  2441. pr_err("kernel_gs_base: %016llx sysenter_cs: %016llx\n",
  2442. save->kernel_gs_base, save->sysenter_cs);
  2443. pr_err("sysenter_esp: %016llx sysenter_eip: %016llx\n",
  2444. save->sysenter_esp, save->sysenter_eip);
  2445. pr_err("gpat: %016llx dbgctl: %016llx\n",
  2446. save->g_pat, save->dbgctl);
  2447. pr_err("br_from: %016llx br_to: %016llx\n",
  2448. save->br_from, save->br_to);
  2449. pr_err("excp_from: %016llx excp_to: %016llx\n",
  2450. save->last_excp_from, save->last_excp_to);
  2451. }
  2452. static int handle_exit(struct kvm_vcpu *vcpu)
  2453. {
  2454. struct vcpu_svm *svm = to_svm(vcpu);
  2455. struct kvm_run *kvm_run = vcpu->run;
  2456. u32 exit_code = svm->vmcb->control.exit_code;
  2457. trace_kvm_exit(exit_code, vcpu);
  2458. if (!(svm->vmcb->control.intercept_cr_write & INTERCEPT_CR0_MASK))
  2459. vcpu->arch.cr0 = svm->vmcb->save.cr0;
  2460. if (npt_enabled)
  2461. vcpu->arch.cr3 = svm->vmcb->save.cr3;
  2462. if (unlikely(svm->nested.exit_required)) {
  2463. nested_svm_vmexit(svm);
  2464. svm->nested.exit_required = false;
  2465. return 1;
  2466. }
  2467. if (is_nested(svm)) {
  2468. int vmexit;
  2469. trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
  2470. svm->vmcb->control.exit_info_1,
  2471. svm->vmcb->control.exit_info_2,
  2472. svm->vmcb->control.exit_int_info,
  2473. svm->vmcb->control.exit_int_info_err);
  2474. vmexit = nested_svm_exit_special(svm);
  2475. if (vmexit == NESTED_EXIT_CONTINUE)
  2476. vmexit = nested_svm_exit_handled(svm);
  2477. if (vmexit == NESTED_EXIT_DONE)
  2478. return 1;
  2479. }
  2480. svm_complete_interrupts(svm);
  2481. if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
  2482. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  2483. kvm_run->fail_entry.hardware_entry_failure_reason
  2484. = svm->vmcb->control.exit_code;
  2485. pr_err("KVM: FAILED VMRUN WITH VMCB:\n");
  2486. dump_vmcb(vcpu);
  2487. return 0;
  2488. }
  2489. if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
  2490. exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
  2491. exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
  2492. exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
  2493. printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
  2494. "exit_code 0x%x\n",
  2495. __func__, svm->vmcb->control.exit_int_info,
  2496. exit_code);
  2497. if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
  2498. || !svm_exit_handlers[exit_code]) {
  2499. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2500. kvm_run->hw.hardware_exit_reason = exit_code;
  2501. return 0;
  2502. }
  2503. return svm_exit_handlers[exit_code](svm);
  2504. }
  2505. static void reload_tss(struct kvm_vcpu *vcpu)
  2506. {
  2507. int cpu = raw_smp_processor_id();
  2508. struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
  2509. sd->tss_desc->type = 9; /* available 32/64-bit TSS */
  2510. load_TR_desc();
  2511. }
  2512. static void pre_svm_run(struct vcpu_svm *svm)
  2513. {
  2514. int cpu = raw_smp_processor_id();
  2515. struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
  2516. svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
  2517. /* FIXME: handle wraparound of asid_generation */
  2518. if (svm->asid_generation != sd->asid_generation)
  2519. new_asid(svm, sd);
  2520. }
  2521. static void svm_inject_nmi(struct kvm_vcpu *vcpu)
  2522. {
  2523. struct vcpu_svm *svm = to_svm(vcpu);
  2524. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
  2525. vcpu->arch.hflags |= HF_NMI_MASK;
  2526. svm->vmcb->control.intercept |= (1ULL << INTERCEPT_IRET);
  2527. ++vcpu->stat.nmi_injections;
  2528. }
  2529. static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
  2530. {
  2531. struct vmcb_control_area *control;
  2532. control = &svm->vmcb->control;
  2533. control->int_vector = irq;
  2534. control->int_ctl &= ~V_INTR_PRIO_MASK;
  2535. control->int_ctl |= V_IRQ_MASK |
  2536. ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
  2537. }
  2538. static void svm_set_irq(struct kvm_vcpu *vcpu)
  2539. {
  2540. struct vcpu_svm *svm = to_svm(vcpu);
  2541. BUG_ON(!(gif_set(svm)));
  2542. trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
  2543. ++vcpu->stat.irq_injections;
  2544. svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
  2545. SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
  2546. }
  2547. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  2548. {
  2549. struct vcpu_svm *svm = to_svm(vcpu);
  2550. if (is_nested(svm) && (vcpu->arch.hflags & HF_VINTR_MASK))
  2551. return;
  2552. if (irr == -1)
  2553. return;
  2554. if (tpr >= irr)
  2555. svm->vmcb->control.intercept_cr_write |= INTERCEPT_CR8_MASK;
  2556. }
  2557. static int svm_nmi_allowed(struct kvm_vcpu *vcpu)
  2558. {
  2559. struct vcpu_svm *svm = to_svm(vcpu);
  2560. struct vmcb *vmcb = svm->vmcb;
  2561. int ret;
  2562. ret = !(vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  2563. !(svm->vcpu.arch.hflags & HF_NMI_MASK);
  2564. ret = ret && gif_set(svm) && nested_svm_nmi(svm);
  2565. return ret;
  2566. }
  2567. static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
  2568. {
  2569. struct vcpu_svm *svm = to_svm(vcpu);
  2570. return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
  2571. }
  2572. static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  2573. {
  2574. struct vcpu_svm *svm = to_svm(vcpu);
  2575. if (masked) {
  2576. svm->vcpu.arch.hflags |= HF_NMI_MASK;
  2577. svm->vmcb->control.intercept |= (1ULL << INTERCEPT_IRET);
  2578. } else {
  2579. svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
  2580. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_IRET);
  2581. }
  2582. }
  2583. static int svm_interrupt_allowed(struct kvm_vcpu *vcpu)
  2584. {
  2585. struct vcpu_svm *svm = to_svm(vcpu);
  2586. struct vmcb *vmcb = svm->vmcb;
  2587. int ret;
  2588. if (!gif_set(svm) ||
  2589. (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK))
  2590. return 0;
  2591. ret = !!(vmcb->save.rflags & X86_EFLAGS_IF);
  2592. if (is_nested(svm))
  2593. return ret && !(svm->vcpu.arch.hflags & HF_VINTR_MASK);
  2594. return ret;
  2595. }
  2596. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2597. {
  2598. struct vcpu_svm *svm = to_svm(vcpu);
  2599. /*
  2600. * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
  2601. * 1, because that's a separate STGI/VMRUN intercept. The next time we
  2602. * get that intercept, this function will be called again though and
  2603. * we'll get the vintr intercept.
  2604. */
  2605. if (gif_set(svm) && nested_svm_intr(svm)) {
  2606. svm_set_vintr(svm);
  2607. svm_inject_irq(svm, 0x0);
  2608. }
  2609. }
  2610. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  2611. {
  2612. struct vcpu_svm *svm = to_svm(vcpu);
  2613. if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
  2614. == HF_NMI_MASK)
  2615. return; /* IRET will cause a vm exit */
  2616. /*
  2617. * Something prevents NMI from been injected. Single step over possible
  2618. * problem (IRET or exception injection or interrupt shadow)
  2619. */
  2620. svm->nmi_singlestep = true;
  2621. svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
  2622. update_db_intercept(vcpu);
  2623. }
  2624. static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
  2625. {
  2626. return 0;
  2627. }
  2628. static void svm_flush_tlb(struct kvm_vcpu *vcpu)
  2629. {
  2630. force_new_asid(vcpu);
  2631. }
  2632. static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
  2633. {
  2634. }
  2635. static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
  2636. {
  2637. struct vcpu_svm *svm = to_svm(vcpu);
  2638. if (is_nested(svm) && (vcpu->arch.hflags & HF_VINTR_MASK))
  2639. return;
  2640. if (!(svm->vmcb->control.intercept_cr_write & INTERCEPT_CR8_MASK)) {
  2641. int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
  2642. kvm_set_cr8(vcpu, cr8);
  2643. }
  2644. }
  2645. static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
  2646. {
  2647. struct vcpu_svm *svm = to_svm(vcpu);
  2648. u64 cr8;
  2649. if (is_nested(svm) && (vcpu->arch.hflags & HF_VINTR_MASK))
  2650. return;
  2651. cr8 = kvm_get_cr8(vcpu);
  2652. svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
  2653. svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
  2654. }
  2655. static void svm_complete_interrupts(struct vcpu_svm *svm)
  2656. {
  2657. u8 vector;
  2658. int type;
  2659. u32 exitintinfo = svm->vmcb->control.exit_int_info;
  2660. unsigned int3_injected = svm->int3_injected;
  2661. svm->int3_injected = 0;
  2662. if (svm->vcpu.arch.hflags & HF_IRET_MASK) {
  2663. svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
  2664. kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
  2665. }
  2666. svm->vcpu.arch.nmi_injected = false;
  2667. kvm_clear_exception_queue(&svm->vcpu);
  2668. kvm_clear_interrupt_queue(&svm->vcpu);
  2669. if (!(exitintinfo & SVM_EXITINTINFO_VALID))
  2670. return;
  2671. kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
  2672. vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
  2673. type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
  2674. switch (type) {
  2675. case SVM_EXITINTINFO_TYPE_NMI:
  2676. svm->vcpu.arch.nmi_injected = true;
  2677. break;
  2678. case SVM_EXITINTINFO_TYPE_EXEPT:
  2679. /*
  2680. * In case of software exceptions, do not reinject the vector,
  2681. * but re-execute the instruction instead. Rewind RIP first
  2682. * if we emulated INT3 before.
  2683. */
  2684. if (kvm_exception_is_soft(vector)) {
  2685. if (vector == BP_VECTOR && int3_injected &&
  2686. kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
  2687. kvm_rip_write(&svm->vcpu,
  2688. kvm_rip_read(&svm->vcpu) -
  2689. int3_injected);
  2690. break;
  2691. }
  2692. if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
  2693. u32 err = svm->vmcb->control.exit_int_info_err;
  2694. kvm_requeue_exception_e(&svm->vcpu, vector, err);
  2695. } else
  2696. kvm_requeue_exception(&svm->vcpu, vector);
  2697. break;
  2698. case SVM_EXITINTINFO_TYPE_INTR:
  2699. kvm_queue_interrupt(&svm->vcpu, vector, false);
  2700. break;
  2701. default:
  2702. break;
  2703. }
  2704. }
  2705. static void svm_cancel_injection(struct kvm_vcpu *vcpu)
  2706. {
  2707. struct vcpu_svm *svm = to_svm(vcpu);
  2708. struct vmcb_control_area *control = &svm->vmcb->control;
  2709. control->exit_int_info = control->event_inj;
  2710. control->exit_int_info_err = control->event_inj_err;
  2711. control->event_inj = 0;
  2712. svm_complete_interrupts(svm);
  2713. }
  2714. #ifdef CONFIG_X86_64
  2715. #define R "r"
  2716. #else
  2717. #define R "e"
  2718. #endif
  2719. static void svm_vcpu_run(struct kvm_vcpu *vcpu)
  2720. {
  2721. struct vcpu_svm *svm = to_svm(vcpu);
  2722. u16 fs_selector;
  2723. u16 gs_selector;
  2724. u16 ldt_selector;
  2725. svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
  2726. svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
  2727. svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
  2728. /*
  2729. * A vmexit emulation is required before the vcpu can be executed
  2730. * again.
  2731. */
  2732. if (unlikely(svm->nested.exit_required))
  2733. return;
  2734. pre_svm_run(svm);
  2735. sync_lapic_to_cr8(vcpu);
  2736. save_host_msrs(vcpu);
  2737. savesegment(fs, fs_selector);
  2738. savesegment(gs, gs_selector);
  2739. ldt_selector = kvm_read_ldt();
  2740. svm->vmcb->save.cr2 = vcpu->arch.cr2;
  2741. clgi();
  2742. local_irq_enable();
  2743. asm volatile (
  2744. "push %%"R"bp; \n\t"
  2745. "mov %c[rbx](%[svm]), %%"R"bx \n\t"
  2746. "mov %c[rcx](%[svm]), %%"R"cx \n\t"
  2747. "mov %c[rdx](%[svm]), %%"R"dx \n\t"
  2748. "mov %c[rsi](%[svm]), %%"R"si \n\t"
  2749. "mov %c[rdi](%[svm]), %%"R"di \n\t"
  2750. "mov %c[rbp](%[svm]), %%"R"bp \n\t"
  2751. #ifdef CONFIG_X86_64
  2752. "mov %c[r8](%[svm]), %%r8 \n\t"
  2753. "mov %c[r9](%[svm]), %%r9 \n\t"
  2754. "mov %c[r10](%[svm]), %%r10 \n\t"
  2755. "mov %c[r11](%[svm]), %%r11 \n\t"
  2756. "mov %c[r12](%[svm]), %%r12 \n\t"
  2757. "mov %c[r13](%[svm]), %%r13 \n\t"
  2758. "mov %c[r14](%[svm]), %%r14 \n\t"
  2759. "mov %c[r15](%[svm]), %%r15 \n\t"
  2760. #endif
  2761. /* Enter guest mode */
  2762. "push %%"R"ax \n\t"
  2763. "mov %c[vmcb](%[svm]), %%"R"ax \n\t"
  2764. __ex(SVM_VMLOAD) "\n\t"
  2765. __ex(SVM_VMRUN) "\n\t"
  2766. __ex(SVM_VMSAVE) "\n\t"
  2767. "pop %%"R"ax \n\t"
  2768. /* Save guest registers, load host registers */
  2769. "mov %%"R"bx, %c[rbx](%[svm]) \n\t"
  2770. "mov %%"R"cx, %c[rcx](%[svm]) \n\t"
  2771. "mov %%"R"dx, %c[rdx](%[svm]) \n\t"
  2772. "mov %%"R"si, %c[rsi](%[svm]) \n\t"
  2773. "mov %%"R"di, %c[rdi](%[svm]) \n\t"
  2774. "mov %%"R"bp, %c[rbp](%[svm]) \n\t"
  2775. #ifdef CONFIG_X86_64
  2776. "mov %%r8, %c[r8](%[svm]) \n\t"
  2777. "mov %%r9, %c[r9](%[svm]) \n\t"
  2778. "mov %%r10, %c[r10](%[svm]) \n\t"
  2779. "mov %%r11, %c[r11](%[svm]) \n\t"
  2780. "mov %%r12, %c[r12](%[svm]) \n\t"
  2781. "mov %%r13, %c[r13](%[svm]) \n\t"
  2782. "mov %%r14, %c[r14](%[svm]) \n\t"
  2783. "mov %%r15, %c[r15](%[svm]) \n\t"
  2784. #endif
  2785. "pop %%"R"bp"
  2786. :
  2787. : [svm]"a"(svm),
  2788. [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
  2789. [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
  2790. [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
  2791. [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
  2792. [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
  2793. [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
  2794. [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
  2795. #ifdef CONFIG_X86_64
  2796. , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
  2797. [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
  2798. [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
  2799. [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
  2800. [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
  2801. [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
  2802. [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
  2803. [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
  2804. #endif
  2805. : "cc", "memory"
  2806. , R"bx", R"cx", R"dx", R"si", R"di"
  2807. #ifdef CONFIG_X86_64
  2808. , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
  2809. #endif
  2810. );
  2811. load_host_msrs(vcpu);
  2812. kvm_load_ldt(ldt_selector);
  2813. loadsegment(fs, fs_selector);
  2814. #ifdef CONFIG_X86_64
  2815. load_gs_index(gs_selector);
  2816. wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gs);
  2817. #else
  2818. loadsegment(gs, gs_selector);
  2819. #endif
  2820. reload_tss(vcpu);
  2821. local_irq_disable();
  2822. stgi();
  2823. vcpu->arch.cr2 = svm->vmcb->save.cr2;
  2824. vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
  2825. vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
  2826. vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
  2827. sync_cr8_to_lapic(vcpu);
  2828. svm->next_rip = 0;
  2829. /* if exit due to PF check for async PF */
  2830. if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
  2831. svm->apf_reason = kvm_read_and_reset_pf_reason();
  2832. if (npt_enabled) {
  2833. vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
  2834. vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
  2835. }
  2836. /*
  2837. * We need to handle MC intercepts here before the vcpu has a chance to
  2838. * change the physical cpu
  2839. */
  2840. if (unlikely(svm->vmcb->control.exit_code ==
  2841. SVM_EXIT_EXCP_BASE + MC_VECTOR))
  2842. svm_handle_mce(svm);
  2843. }
  2844. #undef R
  2845. static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  2846. {
  2847. struct vcpu_svm *svm = to_svm(vcpu);
  2848. svm->vmcb->save.cr3 = root;
  2849. force_new_asid(vcpu);
  2850. }
  2851. static void set_tdp_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  2852. {
  2853. struct vcpu_svm *svm = to_svm(vcpu);
  2854. svm->vmcb->control.nested_cr3 = root;
  2855. /* Also sync guest cr3 here in case we live migrate */
  2856. svm->vmcb->save.cr3 = vcpu->arch.cr3;
  2857. force_new_asid(vcpu);
  2858. }
  2859. static int is_disabled(void)
  2860. {
  2861. u64 vm_cr;
  2862. rdmsrl(MSR_VM_CR, vm_cr);
  2863. if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
  2864. return 1;
  2865. return 0;
  2866. }
  2867. static void
  2868. svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  2869. {
  2870. /*
  2871. * Patch in the VMMCALL instruction:
  2872. */
  2873. hypercall[0] = 0x0f;
  2874. hypercall[1] = 0x01;
  2875. hypercall[2] = 0xd9;
  2876. }
  2877. static void svm_check_processor_compat(void *rtn)
  2878. {
  2879. *(int *)rtn = 0;
  2880. }
  2881. static bool svm_cpu_has_accelerated_tpr(void)
  2882. {
  2883. return false;
  2884. }
  2885. static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  2886. {
  2887. return 0;
  2888. }
  2889. static void svm_cpuid_update(struct kvm_vcpu *vcpu)
  2890. {
  2891. }
  2892. static void svm_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  2893. {
  2894. switch (func) {
  2895. case 0x00000001:
  2896. /* Mask out xsave bit as long as it is not supported by SVM */
  2897. entry->ecx &= ~(bit(X86_FEATURE_XSAVE));
  2898. break;
  2899. case 0x80000001:
  2900. if (nested)
  2901. entry->ecx |= (1 << 2); /* Set SVM bit */
  2902. break;
  2903. case 0x8000000A:
  2904. entry->eax = 1; /* SVM revision 1 */
  2905. entry->ebx = 8; /* Lets support 8 ASIDs in case we add proper
  2906. ASID emulation to nested SVM */
  2907. entry->ecx = 0; /* Reserved */
  2908. entry->edx = 0; /* Per default do not support any
  2909. additional features */
  2910. /* Support next_rip if host supports it */
  2911. if (svm_has(SVM_FEATURE_NRIP))
  2912. entry->edx |= SVM_FEATURE_NRIP;
  2913. /* Support NPT for the guest if enabled */
  2914. if (npt_enabled)
  2915. entry->edx |= SVM_FEATURE_NPT;
  2916. break;
  2917. }
  2918. }
  2919. static const struct trace_print_flags svm_exit_reasons_str[] = {
  2920. { SVM_EXIT_READ_CR0, "read_cr0" },
  2921. { SVM_EXIT_READ_CR3, "read_cr3" },
  2922. { SVM_EXIT_READ_CR4, "read_cr4" },
  2923. { SVM_EXIT_READ_CR8, "read_cr8" },
  2924. { SVM_EXIT_WRITE_CR0, "write_cr0" },
  2925. { SVM_EXIT_WRITE_CR3, "write_cr3" },
  2926. { SVM_EXIT_WRITE_CR4, "write_cr4" },
  2927. { SVM_EXIT_WRITE_CR8, "write_cr8" },
  2928. { SVM_EXIT_READ_DR0, "read_dr0" },
  2929. { SVM_EXIT_READ_DR1, "read_dr1" },
  2930. { SVM_EXIT_READ_DR2, "read_dr2" },
  2931. { SVM_EXIT_READ_DR3, "read_dr3" },
  2932. { SVM_EXIT_WRITE_DR0, "write_dr0" },
  2933. { SVM_EXIT_WRITE_DR1, "write_dr1" },
  2934. { SVM_EXIT_WRITE_DR2, "write_dr2" },
  2935. { SVM_EXIT_WRITE_DR3, "write_dr3" },
  2936. { SVM_EXIT_WRITE_DR5, "write_dr5" },
  2937. { SVM_EXIT_WRITE_DR7, "write_dr7" },
  2938. { SVM_EXIT_EXCP_BASE + DB_VECTOR, "DB excp" },
  2939. { SVM_EXIT_EXCP_BASE + BP_VECTOR, "BP excp" },
  2940. { SVM_EXIT_EXCP_BASE + UD_VECTOR, "UD excp" },
  2941. { SVM_EXIT_EXCP_BASE + PF_VECTOR, "PF excp" },
  2942. { SVM_EXIT_EXCP_BASE + NM_VECTOR, "NM excp" },
  2943. { SVM_EXIT_EXCP_BASE + MC_VECTOR, "MC excp" },
  2944. { SVM_EXIT_INTR, "interrupt" },
  2945. { SVM_EXIT_NMI, "nmi" },
  2946. { SVM_EXIT_SMI, "smi" },
  2947. { SVM_EXIT_INIT, "init" },
  2948. { SVM_EXIT_VINTR, "vintr" },
  2949. { SVM_EXIT_CPUID, "cpuid" },
  2950. { SVM_EXIT_INVD, "invd" },
  2951. { SVM_EXIT_HLT, "hlt" },
  2952. { SVM_EXIT_INVLPG, "invlpg" },
  2953. { SVM_EXIT_INVLPGA, "invlpga" },
  2954. { SVM_EXIT_IOIO, "io" },
  2955. { SVM_EXIT_MSR, "msr" },
  2956. { SVM_EXIT_TASK_SWITCH, "task_switch" },
  2957. { SVM_EXIT_SHUTDOWN, "shutdown" },
  2958. { SVM_EXIT_VMRUN, "vmrun" },
  2959. { SVM_EXIT_VMMCALL, "hypercall" },
  2960. { SVM_EXIT_VMLOAD, "vmload" },
  2961. { SVM_EXIT_VMSAVE, "vmsave" },
  2962. { SVM_EXIT_STGI, "stgi" },
  2963. { SVM_EXIT_CLGI, "clgi" },
  2964. { SVM_EXIT_SKINIT, "skinit" },
  2965. { SVM_EXIT_WBINVD, "wbinvd" },
  2966. { SVM_EXIT_MONITOR, "monitor" },
  2967. { SVM_EXIT_MWAIT, "mwait" },
  2968. { SVM_EXIT_NPF, "npf" },
  2969. { -1, NULL }
  2970. };
  2971. static int svm_get_lpage_level(void)
  2972. {
  2973. return PT_PDPE_LEVEL;
  2974. }
  2975. static bool svm_rdtscp_supported(void)
  2976. {
  2977. return false;
  2978. }
  2979. static bool svm_has_wbinvd_exit(void)
  2980. {
  2981. return true;
  2982. }
  2983. static void svm_fpu_deactivate(struct kvm_vcpu *vcpu)
  2984. {
  2985. struct vcpu_svm *svm = to_svm(vcpu);
  2986. svm->vmcb->control.intercept_exceptions |= 1 << NM_VECTOR;
  2987. if (is_nested(svm))
  2988. svm->nested.hsave->control.intercept_exceptions |= 1 << NM_VECTOR;
  2989. update_cr0_intercept(svm);
  2990. }
  2991. static struct kvm_x86_ops svm_x86_ops = {
  2992. .cpu_has_kvm_support = has_svm,
  2993. .disabled_by_bios = is_disabled,
  2994. .hardware_setup = svm_hardware_setup,
  2995. .hardware_unsetup = svm_hardware_unsetup,
  2996. .check_processor_compatibility = svm_check_processor_compat,
  2997. .hardware_enable = svm_hardware_enable,
  2998. .hardware_disable = svm_hardware_disable,
  2999. .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
  3000. .vcpu_create = svm_create_vcpu,
  3001. .vcpu_free = svm_free_vcpu,
  3002. .vcpu_reset = svm_vcpu_reset,
  3003. .prepare_guest_switch = svm_prepare_guest_switch,
  3004. .vcpu_load = svm_vcpu_load,
  3005. .vcpu_put = svm_vcpu_put,
  3006. .set_guest_debug = svm_guest_debug,
  3007. .get_msr = svm_get_msr,
  3008. .set_msr = svm_set_msr,
  3009. .get_segment_base = svm_get_segment_base,
  3010. .get_segment = svm_get_segment,
  3011. .set_segment = svm_set_segment,
  3012. .get_cpl = svm_get_cpl,
  3013. .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
  3014. .decache_cr0_guest_bits = svm_decache_cr0_guest_bits,
  3015. .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
  3016. .set_cr0 = svm_set_cr0,
  3017. .set_cr3 = svm_set_cr3,
  3018. .set_cr4 = svm_set_cr4,
  3019. .set_efer = svm_set_efer,
  3020. .get_idt = svm_get_idt,
  3021. .set_idt = svm_set_idt,
  3022. .get_gdt = svm_get_gdt,
  3023. .set_gdt = svm_set_gdt,
  3024. .set_dr7 = svm_set_dr7,
  3025. .cache_reg = svm_cache_reg,
  3026. .get_rflags = svm_get_rflags,
  3027. .set_rflags = svm_set_rflags,
  3028. .fpu_activate = svm_fpu_activate,
  3029. .fpu_deactivate = svm_fpu_deactivate,
  3030. .tlb_flush = svm_flush_tlb,
  3031. .run = svm_vcpu_run,
  3032. .handle_exit = handle_exit,
  3033. .skip_emulated_instruction = skip_emulated_instruction,
  3034. .set_interrupt_shadow = svm_set_interrupt_shadow,
  3035. .get_interrupt_shadow = svm_get_interrupt_shadow,
  3036. .patch_hypercall = svm_patch_hypercall,
  3037. .set_irq = svm_set_irq,
  3038. .set_nmi = svm_inject_nmi,
  3039. .queue_exception = svm_queue_exception,
  3040. .cancel_injection = svm_cancel_injection,
  3041. .interrupt_allowed = svm_interrupt_allowed,
  3042. .nmi_allowed = svm_nmi_allowed,
  3043. .get_nmi_mask = svm_get_nmi_mask,
  3044. .set_nmi_mask = svm_set_nmi_mask,
  3045. .enable_nmi_window = enable_nmi_window,
  3046. .enable_irq_window = enable_irq_window,
  3047. .update_cr8_intercept = update_cr8_intercept,
  3048. .set_tss_addr = svm_set_tss_addr,
  3049. .get_tdp_level = get_npt_level,
  3050. .get_mt_mask = svm_get_mt_mask,
  3051. .exit_reasons_str = svm_exit_reasons_str,
  3052. .get_lpage_level = svm_get_lpage_level,
  3053. .cpuid_update = svm_cpuid_update,
  3054. .rdtscp_supported = svm_rdtscp_supported,
  3055. .set_supported_cpuid = svm_set_supported_cpuid,
  3056. .has_wbinvd_exit = svm_has_wbinvd_exit,
  3057. .write_tsc_offset = svm_write_tsc_offset,
  3058. .adjust_tsc_offset = svm_adjust_tsc_offset,
  3059. .set_tdp_cr3 = set_tdp_cr3,
  3060. };
  3061. static int __init svm_init(void)
  3062. {
  3063. return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
  3064. __alignof__(struct vcpu_svm), THIS_MODULE);
  3065. }
  3066. static void __exit svm_exit(void)
  3067. {
  3068. kvm_exit();
  3069. }
  3070. module_init(svm_init)
  3071. module_exit(svm_exit)