siimage.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905
  1. /*
  2. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  3. * Copyright (C) 2003 Red Hat <alan@redhat.com>
  4. * Copyright (C) 2007 MontaVista Software, Inc.
  5. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  6. *
  7. * May be copied or modified under the terms of the GNU General Public License
  8. *
  9. * Documentation for CMD680:
  10. * http://gkernel.sourceforge.net/specs/sii/sii-0680a-v1.31.pdf.bz2
  11. *
  12. * Documentation for SiI 3112:
  13. * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
  14. *
  15. * Errata and other documentation only available under NDA.
  16. *
  17. *
  18. * FAQ Items:
  19. * If you are using Marvell SATA-IDE adapters with Maxtor drives
  20. * ensure the system is set up for ATA100/UDMA5 not UDMA6.
  21. *
  22. * If you are using WD drives with SATA bridges you must set the
  23. * drive to "Single". "Master" will hang
  24. *
  25. * If you have strange problems with nVidia chipset systems please
  26. * see the SI support documentation and update your system BIOS
  27. * if necessary
  28. *
  29. * The Dell DRAC4 has some interesting features including effectively hot
  30. * unplugging/replugging the virtual CD interface when the DRAC is reset.
  31. * This often causes drivers/ide/siimage to panic but is ok with the rather
  32. * smarter code in libata.
  33. *
  34. * TODO:
  35. * - IORDY fixes
  36. * - VDMA support
  37. */
  38. #include <linux/types.h>
  39. #include <linux/module.h>
  40. #include <linux/pci.h>
  41. #include <linux/hdreg.h>
  42. #include <linux/ide.h>
  43. #include <linux/init.h>
  44. #include <asm/io.h>
  45. /**
  46. * pdev_is_sata - check if device is SATA
  47. * @pdev: PCI device to check
  48. *
  49. * Returns true if this is a SATA controller
  50. */
  51. static int pdev_is_sata(struct pci_dev *pdev)
  52. {
  53. #ifdef CONFIG_BLK_DEV_IDE_SATA
  54. switch(pdev->device) {
  55. case PCI_DEVICE_ID_SII_3112:
  56. case PCI_DEVICE_ID_SII_1210SA:
  57. return 1;
  58. case PCI_DEVICE_ID_SII_680:
  59. return 0;
  60. }
  61. BUG();
  62. #endif
  63. return 0;
  64. }
  65. /**
  66. * is_sata - check if hwif is SATA
  67. * @hwif: interface to check
  68. *
  69. * Returns true if this is a SATA controller
  70. */
  71. static inline int is_sata(ide_hwif_t *hwif)
  72. {
  73. return pdev_is_sata(to_pci_dev(hwif->dev));
  74. }
  75. /**
  76. * siimage_selreg - return register base
  77. * @hwif: interface
  78. * @r: config offset
  79. *
  80. * Turn a config register offset into the right address in either
  81. * PCI space or MMIO space to access the control register in question
  82. * Thankfully this is a configuration operation so isnt performance
  83. * criticial.
  84. */
  85. static unsigned long siimage_selreg(ide_hwif_t *hwif, int r)
  86. {
  87. unsigned long base = (unsigned long)hwif->hwif_data;
  88. base += 0xA0 + r;
  89. if(hwif->mmio)
  90. base += (hwif->channel << 6);
  91. else
  92. base += (hwif->channel << 4);
  93. return base;
  94. }
  95. /**
  96. * siimage_seldev - return register base
  97. * @hwif: interface
  98. * @r: config offset
  99. *
  100. * Turn a config register offset into the right address in either
  101. * PCI space or MMIO space to access the control register in question
  102. * including accounting for the unit shift.
  103. */
  104. static inline unsigned long siimage_seldev(ide_drive_t *drive, int r)
  105. {
  106. ide_hwif_t *hwif = HWIF(drive);
  107. unsigned long base = (unsigned long)hwif->hwif_data;
  108. base += 0xA0 + r;
  109. if(hwif->mmio)
  110. base += (hwif->channel << 6);
  111. else
  112. base += (hwif->channel << 4);
  113. base |= drive->select.b.unit << drive->select.b.unit;
  114. return base;
  115. }
  116. /**
  117. * sil_udma_filter - compute UDMA mask
  118. * @drive: IDE device
  119. *
  120. * Compute the available UDMA speeds for the device on the interface.
  121. *
  122. * For the CMD680 this depends on the clocking mode (scsc), for the
  123. * SI3112 SATA controller life is a bit simpler.
  124. */
  125. static u8 sil_pata_udma_filter(ide_drive_t *drive)
  126. {
  127. ide_hwif_t *hwif = drive->hwif;
  128. struct pci_dev *dev = to_pci_dev(hwif->dev);
  129. unsigned long base = (unsigned long) hwif->hwif_data;
  130. u8 mask = 0, scsc = 0;
  131. if (hwif->mmio)
  132. scsc = hwif->INB(base + 0x4A);
  133. else
  134. pci_read_config_byte(dev, 0x8A, &scsc);
  135. if ((scsc & 0x30) == 0x10) /* 133 */
  136. mask = ATA_UDMA6;
  137. else if ((scsc & 0x30) == 0x20) /* 2xPCI */
  138. mask = ATA_UDMA6;
  139. else if ((scsc & 0x30) == 0x00) /* 100 */
  140. mask = ATA_UDMA5;
  141. else /* Disabled ? */
  142. BUG();
  143. return mask;
  144. }
  145. static u8 sil_sata_udma_filter(ide_drive_t *drive)
  146. {
  147. return strstr(drive->id->model, "Maxtor") ? ATA_UDMA5 : ATA_UDMA6;
  148. }
  149. /**
  150. * sil_set_pio_mode - set host controller for PIO mode
  151. * @drive: drive
  152. * @pio: PIO mode number
  153. *
  154. * Load the timing settings for this device mode into the
  155. * controller. If we are in PIO mode 3 or 4 turn on IORDY
  156. * monitoring (bit 9). The TF timing is bits 31:16
  157. */
  158. static void sil_set_pio_mode(ide_drive_t *drive, u8 pio)
  159. {
  160. const u16 tf_speed[] = { 0x328a, 0x2283, 0x1281, 0x10c3, 0x10c1 };
  161. const u16 data_speed[] = { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
  162. ide_hwif_t *hwif = HWIF(drive);
  163. ide_drive_t *pair = ide_get_paired_drive(drive);
  164. u32 speedt = 0;
  165. u16 speedp = 0;
  166. unsigned long addr = siimage_seldev(drive, 0x04);
  167. unsigned long tfaddr = siimage_selreg(hwif, 0x02);
  168. unsigned long base = (unsigned long)hwif->hwif_data;
  169. u8 tf_pio = pio;
  170. u8 addr_mask = hwif->channel ? (hwif->mmio ? 0xF4 : 0x84)
  171. : (hwif->mmio ? 0xB4 : 0x80);
  172. u8 mode = 0;
  173. u8 unit = drive->select.b.unit;
  174. /* trim *taskfile* PIO to the slowest of the master/slave */
  175. if (pair->present) {
  176. u8 pair_pio = ide_get_best_pio_mode(pair, 255, 4);
  177. if (pair_pio < tf_pio)
  178. tf_pio = pair_pio;
  179. }
  180. /* cheat for now and use the docs */
  181. speedp = data_speed[pio];
  182. speedt = tf_speed[tf_pio];
  183. if (hwif->mmio) {
  184. hwif->OUTW(speedp, addr);
  185. hwif->OUTW(speedt, tfaddr);
  186. /* Now set up IORDY */
  187. if (pio > 2)
  188. hwif->OUTW(hwif->INW(tfaddr-2)|0x200, tfaddr-2);
  189. else
  190. hwif->OUTW(hwif->INW(tfaddr-2)&~0x200, tfaddr-2);
  191. mode = hwif->INB(base + addr_mask);
  192. mode &= ~(unit ? 0x30 : 0x03);
  193. mode |= (unit ? 0x10 : 0x01);
  194. hwif->OUTB(mode, base + addr_mask);
  195. } else {
  196. struct pci_dev *dev = to_pci_dev(hwif->dev);
  197. pci_write_config_word(dev, addr, speedp);
  198. pci_write_config_word(dev, tfaddr, speedt);
  199. pci_read_config_word(dev, tfaddr - 2, &speedp);
  200. speedp &= ~0x200;
  201. /* Set IORDY for mode 3 or 4 */
  202. if (pio > 2)
  203. speedp |= 0x200;
  204. pci_write_config_word(dev, tfaddr - 2, speedp);
  205. pci_read_config_byte(dev, addr_mask, &mode);
  206. mode &= ~(unit ? 0x30 : 0x03);
  207. mode |= (unit ? 0x10 : 0x01);
  208. pci_write_config_byte(dev, addr_mask, mode);
  209. }
  210. }
  211. /**
  212. * sil_set_dma_mode - set host controller for DMA mode
  213. * @drive: drive
  214. * @speed: DMA mode
  215. *
  216. * Tune the SiI chipset for the desired DMA mode.
  217. */
  218. static void sil_set_dma_mode(ide_drive_t *drive, const u8 speed)
  219. {
  220. u8 ultra6[] = { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 };
  221. u8 ultra5[] = { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01 };
  222. u16 dma[] = { 0x2208, 0x10C2, 0x10C1 };
  223. ide_hwif_t *hwif = HWIF(drive);
  224. struct pci_dev *dev = to_pci_dev(hwif->dev);
  225. u16 ultra = 0, multi = 0;
  226. u8 mode = 0, unit = drive->select.b.unit;
  227. unsigned long base = (unsigned long)hwif->hwif_data;
  228. u8 scsc = 0, addr_mask = ((hwif->channel) ?
  229. ((hwif->mmio) ? 0xF4 : 0x84) :
  230. ((hwif->mmio) ? 0xB4 : 0x80));
  231. unsigned long ma = siimage_seldev(drive, 0x08);
  232. unsigned long ua = siimage_seldev(drive, 0x0C);
  233. if (hwif->mmio) {
  234. scsc = hwif->INB(base + 0x4A);
  235. mode = hwif->INB(base + addr_mask);
  236. multi = hwif->INW(ma);
  237. ultra = hwif->INW(ua);
  238. } else {
  239. pci_read_config_byte(dev, 0x8A, &scsc);
  240. pci_read_config_byte(dev, addr_mask, &mode);
  241. pci_read_config_word(dev, ma, &multi);
  242. pci_read_config_word(dev, ua, &ultra);
  243. }
  244. mode &= ~((unit) ? 0x30 : 0x03);
  245. ultra &= ~0x3F;
  246. scsc = ((scsc & 0x30) == 0x00) ? 0 : 1;
  247. scsc = is_sata(hwif) ? 1 : scsc;
  248. if (speed >= XFER_UDMA_0) {
  249. multi = dma[2];
  250. ultra |= (scsc ? ultra6[speed - XFER_UDMA_0] :
  251. ultra5[speed - XFER_UDMA_0]);
  252. mode |= (unit ? 0x30 : 0x03);
  253. } else {
  254. multi = dma[speed - XFER_MW_DMA_0];
  255. mode |= (unit ? 0x20 : 0x02);
  256. }
  257. if (hwif->mmio) {
  258. hwif->OUTB(mode, base + addr_mask);
  259. hwif->OUTW(multi, ma);
  260. hwif->OUTW(ultra, ua);
  261. } else {
  262. pci_write_config_byte(dev, addr_mask, mode);
  263. pci_write_config_word(dev, ma, multi);
  264. pci_write_config_word(dev, ua, ultra);
  265. }
  266. }
  267. /* returns 1 if dma irq issued, 0 otherwise */
  268. static int siimage_io_ide_dma_test_irq (ide_drive_t *drive)
  269. {
  270. ide_hwif_t *hwif = HWIF(drive);
  271. struct pci_dev *dev = to_pci_dev(hwif->dev);
  272. u8 dma_altstat = 0;
  273. unsigned long addr = siimage_selreg(hwif, 1);
  274. /* return 1 if INTR asserted */
  275. if ((hwif->INB(hwif->dma_status) & 4) == 4)
  276. return 1;
  277. /* return 1 if Device INTR asserted */
  278. pci_read_config_byte(dev, addr, &dma_altstat);
  279. if (dma_altstat & 8)
  280. return 0; //return 1;
  281. return 0;
  282. }
  283. /**
  284. * siimage_mmio_ide_dma_test_irq - check we caused an IRQ
  285. * @drive: drive we are testing
  286. *
  287. * Check if we caused an IDE DMA interrupt. We may also have caused
  288. * SATA status interrupts, if so we clean them up and continue.
  289. */
  290. static int siimage_mmio_ide_dma_test_irq (ide_drive_t *drive)
  291. {
  292. ide_hwif_t *hwif = HWIF(drive);
  293. unsigned long addr = siimage_selreg(hwif, 0x1);
  294. void __iomem *sata_error_addr
  295. = (void __iomem *)hwif->sata_scr[SATA_ERROR_OFFSET];
  296. if (sata_error_addr) {
  297. unsigned long base = (unsigned long)hwif->hwif_data;
  298. u32 ext_stat = readl((void __iomem *)(base + 0x10));
  299. u8 watchdog = 0;
  300. if (ext_stat & ((hwif->channel) ? 0x40 : 0x10)) {
  301. u32 sata_error = readl(sata_error_addr);
  302. writel(sata_error, sata_error_addr);
  303. watchdog = (sata_error & 0x00680000) ? 1 : 0;
  304. printk(KERN_WARNING "%s: sata_error = 0x%08x, "
  305. "watchdog = %d, %s\n",
  306. drive->name, sata_error, watchdog,
  307. __FUNCTION__);
  308. } else {
  309. watchdog = (ext_stat & 0x8000) ? 1 : 0;
  310. }
  311. ext_stat >>= 16;
  312. if (!(ext_stat & 0x0404) && !watchdog)
  313. return 0;
  314. }
  315. /* return 1 if INTR asserted */
  316. if ((readb((void __iomem *)hwif->dma_status) & 0x04) == 0x04)
  317. return 1;
  318. /* return 1 if Device INTR asserted */
  319. if ((readb((void __iomem *)addr) & 8) == 8)
  320. return 0; //return 1;
  321. return 0;
  322. }
  323. /**
  324. * sil_sata_busproc - bus isolation IOCTL
  325. * @drive: drive to isolate/restore
  326. * @state: bus state to set
  327. *
  328. * Used by the SII3112 to handle bus isolation. As this is a
  329. * SATA controller the work required is quite limited, we
  330. * just have to clean up the statistics
  331. */
  332. static int sil_sata_busproc(ide_drive_t * drive, int state)
  333. {
  334. ide_hwif_t *hwif = HWIF(drive);
  335. struct pci_dev *dev = to_pci_dev(hwif->dev);
  336. u32 stat_config = 0;
  337. unsigned long addr = siimage_selreg(hwif, 0);
  338. if (hwif->mmio)
  339. stat_config = readl((void __iomem *)addr);
  340. else
  341. pci_read_config_dword(dev, addr, &stat_config);
  342. switch (state) {
  343. case BUSSTATE_ON:
  344. hwif->drives[0].failures = 0;
  345. hwif->drives[1].failures = 0;
  346. break;
  347. case BUSSTATE_OFF:
  348. hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
  349. hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
  350. break;
  351. case BUSSTATE_TRISTATE:
  352. hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
  353. hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
  354. break;
  355. default:
  356. return -EINVAL;
  357. }
  358. hwif->bus_state = state;
  359. return 0;
  360. }
  361. /**
  362. * sil_sata_reset_poll - wait for SATA reset
  363. * @drive: drive we are resetting
  364. *
  365. * Poll the SATA phy and see whether it has come back from the dead
  366. * yet.
  367. */
  368. static int sil_sata_reset_poll(ide_drive_t *drive)
  369. {
  370. ide_hwif_t *hwif = drive->hwif;
  371. void __iomem *sata_status_addr
  372. = (void __iomem *)hwif->sata_scr[SATA_STATUS_OFFSET];
  373. if (sata_status_addr) {
  374. /* SATA Status is available only when in MMIO mode */
  375. u32 sata_stat = readl(sata_status_addr);
  376. if ((sata_stat & 0x03) != 0x03) {
  377. printk(KERN_WARNING "%s: reset phy dead, status=0x%08x\n",
  378. hwif->name, sata_stat);
  379. HWGROUP(drive)->polling = 0;
  380. return ide_started;
  381. }
  382. }
  383. return 0;
  384. }
  385. /**
  386. * sil_sata_pre_reset - reset hook
  387. * @drive: IDE device being reset
  388. *
  389. * For the SATA devices we need to handle recalibration/geometry
  390. * differently
  391. */
  392. static void sil_sata_pre_reset(ide_drive_t *drive)
  393. {
  394. if (drive->media == ide_disk) {
  395. drive->special.b.set_geometry = 0;
  396. drive->special.b.recalibrate = 0;
  397. }
  398. }
  399. /**
  400. * proc_reports_siimage - add siimage controller to proc
  401. * @dev: PCI device
  402. * @clocking: SCSC value
  403. * @name: controller name
  404. *
  405. * Report the clocking mode of the controller and add it to
  406. * the /proc interface layer
  407. */
  408. static void proc_reports_siimage (struct pci_dev *dev, u8 clocking, const char *name)
  409. {
  410. if (!pdev_is_sata(dev)) {
  411. printk(KERN_INFO "%s: BASE CLOCK ", name);
  412. clocking &= 0x03;
  413. switch (clocking) {
  414. case 0x03: printk("DISABLED!\n"); break;
  415. case 0x02: printk("== 2X PCI\n"); break;
  416. case 0x01: printk("== 133\n"); break;
  417. case 0x00: printk("== 100\n"); break;
  418. }
  419. }
  420. }
  421. /**
  422. * setup_mmio_siimage - switch an SI controller into MMIO
  423. * @dev: PCI device we are configuring
  424. * @name: device name
  425. *
  426. * Attempt to put the device into mmio mode. There are some slight
  427. * complications here with certain systems where the mmio bar isnt
  428. * mapped so we have to be sure we can fall back to I/O.
  429. */
  430. static unsigned int setup_mmio_siimage (struct pci_dev *dev, const char *name)
  431. {
  432. unsigned long bar5 = pci_resource_start(dev, 5);
  433. unsigned long barsize = pci_resource_len(dev, 5);
  434. u8 tmpbyte = 0;
  435. void __iomem *ioaddr;
  436. u32 tmp, irq_mask;
  437. /*
  438. * Drop back to PIO if we can't map the mmio. Some
  439. * systems seem to get terminally confused in the PCI
  440. * spaces.
  441. */
  442. if(!request_mem_region(bar5, barsize, name))
  443. {
  444. printk(KERN_WARNING "siimage: IDE controller MMIO ports not available.\n");
  445. return 0;
  446. }
  447. ioaddr = ioremap(bar5, barsize);
  448. if (ioaddr == NULL)
  449. {
  450. release_mem_region(bar5, barsize);
  451. return 0;
  452. }
  453. pci_set_master(dev);
  454. pci_set_drvdata(dev, (void *) ioaddr);
  455. if (pdev_is_sata(dev)) {
  456. /* make sure IDE0/1 interrupts are not masked */
  457. irq_mask = (1 << 22) | (1 << 23);
  458. tmp = readl(ioaddr + 0x48);
  459. if (tmp & irq_mask) {
  460. tmp &= ~irq_mask;
  461. writel(tmp, ioaddr + 0x48);
  462. readl(ioaddr + 0x48); /* flush */
  463. }
  464. writel(0, ioaddr + 0x148);
  465. writel(0, ioaddr + 0x1C8);
  466. }
  467. writeb(0, ioaddr + 0xB4);
  468. writeb(0, ioaddr + 0xF4);
  469. tmpbyte = readb(ioaddr + 0x4A);
  470. switch(tmpbyte & 0x30) {
  471. case 0x00:
  472. /* In 100 MHz clocking, try and switch to 133 */
  473. writeb(tmpbyte|0x10, ioaddr + 0x4A);
  474. break;
  475. case 0x10:
  476. /* On 133Mhz clocking */
  477. break;
  478. case 0x20:
  479. /* On PCIx2 clocking */
  480. break;
  481. case 0x30:
  482. /* Clocking is disabled */
  483. /* 133 clock attempt to force it on */
  484. writeb(tmpbyte & ~0x20, ioaddr + 0x4A);
  485. break;
  486. }
  487. writeb( 0x72, ioaddr + 0xA1);
  488. writew( 0x328A, ioaddr + 0xA2);
  489. writel(0x62DD62DD, ioaddr + 0xA4);
  490. writel(0x43924392, ioaddr + 0xA8);
  491. writel(0x40094009, ioaddr + 0xAC);
  492. writeb( 0x72, ioaddr + 0xE1);
  493. writew( 0x328A, ioaddr + 0xE2);
  494. writel(0x62DD62DD, ioaddr + 0xE4);
  495. writel(0x43924392, ioaddr + 0xE8);
  496. writel(0x40094009, ioaddr + 0xEC);
  497. if (pdev_is_sata(dev)) {
  498. writel(0xFFFF0000, ioaddr + 0x108);
  499. writel(0xFFFF0000, ioaddr + 0x188);
  500. writel(0x00680000, ioaddr + 0x148);
  501. writel(0x00680000, ioaddr + 0x1C8);
  502. }
  503. tmpbyte = readb(ioaddr + 0x4A);
  504. proc_reports_siimage(dev, (tmpbyte>>4), name);
  505. return 1;
  506. }
  507. /**
  508. * init_chipset_siimage - set up an SI device
  509. * @dev: PCI device
  510. * @name: device name
  511. *
  512. * Perform the initial PCI set up for this device. Attempt to switch
  513. * to 133MHz clocking if the system isn't already set up to do it.
  514. */
  515. static unsigned int __devinit init_chipset_siimage(struct pci_dev *dev, const char *name)
  516. {
  517. u8 rev = dev->revision, tmpbyte = 0, BA5_EN = 0;
  518. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, rev ? 1 : 255);
  519. pci_read_config_byte(dev, 0x8A, &BA5_EN);
  520. if ((BA5_EN & 0x01) || (pci_resource_start(dev, 5))) {
  521. if (setup_mmio_siimage(dev, name)) {
  522. return 0;
  523. }
  524. }
  525. pci_write_config_byte(dev, 0x80, 0x00);
  526. pci_write_config_byte(dev, 0x84, 0x00);
  527. pci_read_config_byte(dev, 0x8A, &tmpbyte);
  528. switch(tmpbyte & 0x30) {
  529. case 0x00:
  530. /* 133 clock attempt to force it on */
  531. pci_write_config_byte(dev, 0x8A, tmpbyte|0x10);
  532. case 0x30:
  533. /* if clocking is disabled */
  534. /* 133 clock attempt to force it on */
  535. pci_write_config_byte(dev, 0x8A, tmpbyte & ~0x20);
  536. case 0x10:
  537. /* 133 already */
  538. break;
  539. case 0x20:
  540. /* BIOS set PCI x2 clocking */
  541. break;
  542. }
  543. pci_read_config_byte(dev, 0x8A, &tmpbyte);
  544. pci_write_config_byte(dev, 0xA1, 0x72);
  545. pci_write_config_word(dev, 0xA2, 0x328A);
  546. pci_write_config_dword(dev, 0xA4, 0x62DD62DD);
  547. pci_write_config_dword(dev, 0xA8, 0x43924392);
  548. pci_write_config_dword(dev, 0xAC, 0x40094009);
  549. pci_write_config_byte(dev, 0xB1, 0x72);
  550. pci_write_config_word(dev, 0xB2, 0x328A);
  551. pci_write_config_dword(dev, 0xB4, 0x62DD62DD);
  552. pci_write_config_dword(dev, 0xB8, 0x43924392);
  553. pci_write_config_dword(dev, 0xBC, 0x40094009);
  554. proc_reports_siimage(dev, (tmpbyte>>4), name);
  555. return 0;
  556. }
  557. /**
  558. * init_mmio_iops_siimage - set up the iops for MMIO
  559. * @hwif: interface to set up
  560. *
  561. * The basic setup here is fairly simple, we can use standard MMIO
  562. * operations. However we do have to set the taskfile register offsets
  563. * by hand as there isnt a standard defined layout for them this
  564. * time.
  565. *
  566. * The hardware supports buffered taskfiles and also some rather nice
  567. * extended PRD tables. For better SI3112 support use the libata driver
  568. */
  569. static void __devinit init_mmio_iops_siimage(ide_hwif_t *hwif)
  570. {
  571. struct pci_dev *dev = to_pci_dev(hwif->dev);
  572. void *addr = pci_get_drvdata(dev);
  573. u8 ch = hwif->channel;
  574. hw_regs_t hw;
  575. unsigned long base;
  576. /*
  577. * Fill in the basic HWIF bits
  578. */
  579. default_hwif_mmiops(hwif);
  580. hwif->hwif_data = addr;
  581. /*
  582. * Now set up the hw. We have to do this ourselves as
  583. * the MMIO layout isnt the same as the standard port
  584. * based I/O
  585. */
  586. memset(&hw, 0, sizeof(hw_regs_t));
  587. base = (unsigned long)addr;
  588. if (ch)
  589. base += 0xC0;
  590. else
  591. base += 0x80;
  592. /*
  593. * The buffered task file doesn't have status/control
  594. * so we can't currently use it sanely since we want to
  595. * use LBA48 mode.
  596. */
  597. hw.io_ports[IDE_DATA_OFFSET] = base;
  598. hw.io_ports[IDE_ERROR_OFFSET] = base + 1;
  599. hw.io_ports[IDE_NSECTOR_OFFSET] = base + 2;
  600. hw.io_ports[IDE_SECTOR_OFFSET] = base + 3;
  601. hw.io_ports[IDE_LCYL_OFFSET] = base + 4;
  602. hw.io_ports[IDE_HCYL_OFFSET] = base + 5;
  603. hw.io_ports[IDE_SELECT_OFFSET] = base + 6;
  604. hw.io_ports[IDE_STATUS_OFFSET] = base + 7;
  605. hw.io_ports[IDE_CONTROL_OFFSET] = base + 10;
  606. hw.io_ports[IDE_IRQ_OFFSET] = 0;
  607. if (pdev_is_sata(dev)) {
  608. base = (unsigned long)addr;
  609. if (ch)
  610. base += 0x80;
  611. hwif->sata_scr[SATA_STATUS_OFFSET] = base + 0x104;
  612. hwif->sata_scr[SATA_ERROR_OFFSET] = base + 0x108;
  613. hwif->sata_scr[SATA_CONTROL_OFFSET] = base + 0x100;
  614. }
  615. memcpy(hwif->io_ports, hw.io_ports, sizeof(hwif->io_ports));
  616. hwif->irq = dev->irq;
  617. hwif->dma_base = (unsigned long)addr + (ch ? 0x08 : 0x00);
  618. hwif->mmio = 1;
  619. }
  620. static int is_dev_seagate_sata(ide_drive_t *drive)
  621. {
  622. const char *s = &drive->id->model[0];
  623. unsigned len;
  624. len = strnlen(s, sizeof(drive->id->model));
  625. if ((len > 4) && (!memcmp(s, "ST", 2))) {
  626. if ((!memcmp(s + len - 2, "AS", 2)) ||
  627. (!memcmp(s + len - 3, "ASL", 3))) {
  628. printk(KERN_INFO "%s: applying pessimistic Seagate "
  629. "errata fix\n", drive->name);
  630. return 1;
  631. }
  632. }
  633. return 0;
  634. }
  635. /**
  636. * sil_quirkproc - post probe fixups
  637. * @drive: drive
  638. *
  639. * Called after drive probe we use this to decide whether the
  640. * Seagate fixup must be applied. This used to be in init_iops but
  641. * that can occur before we know what drives are present.
  642. */
  643. static void __devinit sil_quirkproc(ide_drive_t *drive)
  644. {
  645. ide_hwif_t *hwif = drive->hwif;
  646. /* Try and raise the rqsize */
  647. if (!is_sata(hwif) || !is_dev_seagate_sata(drive))
  648. hwif->rqsize = 128;
  649. }
  650. /**
  651. * init_iops_siimage - set up iops
  652. * @hwif: interface to set up
  653. *
  654. * Do the basic setup for the SIIMAGE hardware interface
  655. * and then do the MMIO setup if we can. This is the first
  656. * look in we get for setting up the hwif so that we
  657. * can get the iops right before using them.
  658. */
  659. static void __devinit init_iops_siimage(ide_hwif_t *hwif)
  660. {
  661. struct pci_dev *dev = to_pci_dev(hwif->dev);
  662. hwif->hwif_data = NULL;
  663. /* Pessimal until we finish probing */
  664. hwif->rqsize = 15;
  665. if (pci_get_drvdata(dev) == NULL)
  666. return;
  667. init_mmio_iops_siimage(hwif);
  668. }
  669. /**
  670. * ata66_siimage - check for 80 pin cable
  671. * @hwif: interface to check
  672. *
  673. * Check for the presence of an ATA66 capable cable on the
  674. * interface.
  675. */
  676. static u8 __devinit ata66_siimage(ide_hwif_t *hwif)
  677. {
  678. struct pci_dev *dev = to_pci_dev(hwif->dev);
  679. unsigned long addr = siimage_selreg(hwif, 0);
  680. u8 ata66 = 0;
  681. if (pci_get_drvdata(dev) == NULL)
  682. pci_read_config_byte(dev, addr, &ata66);
  683. else
  684. ata66 = hwif->INB(addr);
  685. return (ata66 & 0x01) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  686. }
  687. /**
  688. * init_hwif_siimage - set up hwif structs
  689. * @hwif: interface to set up
  690. *
  691. * We do the basic set up of the interface structure. The SIIMAGE
  692. * requires several custom handlers so we override the default
  693. * ide DMA handlers appropriately
  694. */
  695. static void __devinit init_hwif_siimage(ide_hwif_t *hwif)
  696. {
  697. u8 sata = is_sata(hwif);
  698. hwif->set_pio_mode = &sil_set_pio_mode;
  699. hwif->set_dma_mode = &sil_set_dma_mode;
  700. hwif->quirkproc = &sil_quirkproc;
  701. if (sata) {
  702. static int first = 1;
  703. hwif->busproc = &sil_sata_busproc;
  704. hwif->reset_poll = &sil_sata_reset_poll;
  705. hwif->pre_reset = &sil_sata_pre_reset;
  706. hwif->udma_filter = &sil_sata_udma_filter;
  707. if (first) {
  708. printk(KERN_INFO "siimage: For full SATA support you should use the libata sata_sil module.\n");
  709. first = 0;
  710. }
  711. } else
  712. hwif->udma_filter = &sil_pata_udma_filter;
  713. hwif->cable_detect = ata66_siimage;
  714. if (hwif->dma_base == 0)
  715. return;
  716. if (sata)
  717. hwif->host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
  718. if (hwif->mmio) {
  719. hwif->ide_dma_test_irq = &siimage_mmio_ide_dma_test_irq;
  720. } else {
  721. hwif->ide_dma_test_irq = & siimage_io_ide_dma_test_irq;
  722. }
  723. }
  724. #define DECLARE_SII_DEV(name_str) \
  725. { \
  726. .name = name_str, \
  727. .init_chipset = init_chipset_siimage, \
  728. .init_iops = init_iops_siimage, \
  729. .init_hwif = init_hwif_siimage, \
  730. .host_flags = IDE_HFLAG_BOOTABLE, \
  731. .pio_mask = ATA_PIO4, \
  732. .mwdma_mask = ATA_MWDMA2, \
  733. .udma_mask = ATA_UDMA6, \
  734. }
  735. static const struct ide_port_info siimage_chipsets[] __devinitdata = {
  736. /* 0 */ DECLARE_SII_DEV("SiI680"),
  737. /* 1 */ DECLARE_SII_DEV("SiI3112 Serial ATA"),
  738. /* 2 */ DECLARE_SII_DEV("Adaptec AAR-1210SA")
  739. };
  740. /**
  741. * siimage_init_one - pci layer discovery entry
  742. * @dev: PCI device
  743. * @id: ident table entry
  744. *
  745. * Called by the PCI code when it finds an SI680 or SI3112 controller.
  746. * We then use the IDE PCI generic helper to do most of the work.
  747. */
  748. static int __devinit siimage_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  749. {
  750. return ide_setup_pci_device(dev, &siimage_chipsets[id->driver_data]);
  751. }
  752. static const struct pci_device_id siimage_pci_tbl[] = {
  753. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_680), 0 },
  754. #ifdef CONFIG_BLK_DEV_IDE_SATA
  755. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_3112), 1 },
  756. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_1210SA), 2 },
  757. #endif
  758. { 0, },
  759. };
  760. MODULE_DEVICE_TABLE(pci, siimage_pci_tbl);
  761. static struct pci_driver driver = {
  762. .name = "SiI_IDE",
  763. .id_table = siimage_pci_tbl,
  764. .probe = siimage_init_one,
  765. };
  766. static int __init siimage_ide_init(void)
  767. {
  768. return ide_pci_register_driver(&driver);
  769. }
  770. module_init(siimage_ide_init);
  771. MODULE_AUTHOR("Andre Hedrick, Alan Cox");
  772. MODULE_DESCRIPTION("PCI driver module for SiI IDE");
  773. MODULE_LICENSE("GPL");