mach-osiris.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /* linux/arch/arm/mach-s3c2440/mach-osiris.c
  2. *
  3. * Copyright (c) 2005-2008 Simtec Electronics
  4. * http://armlinux.simtec.co.uk/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/types.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/list.h>
  15. #include <linux/timer.h>
  16. #include <linux/init.h>
  17. #include <linux/gpio.h>
  18. #include <linux/device.h>
  19. #include <linux/syscore_ops.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/clk.h>
  22. #include <linux/i2c.h>
  23. #include <linux/io.h>
  24. #include <linux/i2c/tps65010.h>
  25. #include <asm/mach/arch.h>
  26. #include <asm/mach/map.h>
  27. #include <asm/mach/irq.h>
  28. #include <mach/osiris-map.h>
  29. #include <mach/osiris-cpld.h>
  30. #include <mach/hardware.h>
  31. #include <asm/irq.h>
  32. #include <asm/mach-types.h>
  33. #include <plat/cpu-freq.h>
  34. #include <plat/regs-serial.h>
  35. #include <mach/regs-gpio.h>
  36. #include <mach/regs-mem.h>
  37. #include <mach/regs-lcd.h>
  38. #include <plat/nand.h>
  39. #include <plat/iic.h>
  40. #include <linux/mtd/mtd.h>
  41. #include <linux/mtd/nand.h>
  42. #include <linux/mtd/nand_ecc.h>
  43. #include <linux/mtd/partitions.h>
  44. #include <plat/gpio-cfg.h>
  45. #include <plat/clock.h>
  46. #include <plat/devs.h>
  47. #include <plat/cpu.h>
  48. /* onboard perihperal map */
  49. static struct map_desc osiris_iodesc[] __initdata = {
  50. /* ISA IO areas (may be over-written later) */
  51. {
  52. .virtual = (u32)S3C24XX_VA_ISA_BYTE,
  53. .pfn = __phys_to_pfn(S3C2410_CS5),
  54. .length = SZ_16M,
  55. .type = MT_DEVICE,
  56. }, {
  57. .virtual = (u32)S3C24XX_VA_ISA_WORD,
  58. .pfn = __phys_to_pfn(S3C2410_CS5),
  59. .length = SZ_16M,
  60. .type = MT_DEVICE,
  61. },
  62. /* CPLD control registers */
  63. {
  64. .virtual = (u32)OSIRIS_VA_CTRL0,
  65. .pfn = __phys_to_pfn(OSIRIS_PA_CTRL0),
  66. .length = SZ_16K,
  67. .type = MT_DEVICE,
  68. }, {
  69. .virtual = (u32)OSIRIS_VA_CTRL1,
  70. .pfn = __phys_to_pfn(OSIRIS_PA_CTRL1),
  71. .length = SZ_16K,
  72. .type = MT_DEVICE,
  73. }, {
  74. .virtual = (u32)OSIRIS_VA_CTRL2,
  75. .pfn = __phys_to_pfn(OSIRIS_PA_CTRL2),
  76. .length = SZ_16K,
  77. .type = MT_DEVICE,
  78. }, {
  79. .virtual = (u32)OSIRIS_VA_IDREG,
  80. .pfn = __phys_to_pfn(OSIRIS_PA_IDREG),
  81. .length = SZ_16K,
  82. .type = MT_DEVICE,
  83. },
  84. };
  85. #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
  86. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  87. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  88. static struct s3c2410_uartcfg osiris_uartcfgs[] __initdata = {
  89. [0] = {
  90. .hwport = 0,
  91. .flags = 0,
  92. .ucon = UCON,
  93. .ulcon = ULCON,
  94. .ufcon = UFCON,
  95. .clk_sel = S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
  96. },
  97. [1] = {
  98. .hwport = 1,
  99. .flags = 0,
  100. .ucon = UCON,
  101. .ulcon = ULCON,
  102. .ufcon = UFCON,
  103. .clk_sel = S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
  104. },
  105. [2] = {
  106. .hwport = 2,
  107. .flags = 0,
  108. .ucon = UCON,
  109. .ulcon = ULCON,
  110. .ufcon = UFCON,
  111. .clk_sel = S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
  112. }
  113. };
  114. /* NAND Flash on Osiris board */
  115. static int external_map[] = { 2 };
  116. static int chip0_map[] = { 0 };
  117. static int chip1_map[] = { 1 };
  118. static struct mtd_partition __initdata osiris_default_nand_part[] = {
  119. [0] = {
  120. .name = "Boot Agent",
  121. .size = SZ_16K,
  122. .offset = 0,
  123. },
  124. [1] = {
  125. .name = "/boot",
  126. .size = SZ_4M - SZ_16K,
  127. .offset = SZ_16K,
  128. },
  129. [2] = {
  130. .name = "user1",
  131. .offset = SZ_4M,
  132. .size = SZ_32M - SZ_4M,
  133. },
  134. [3] = {
  135. .name = "user2",
  136. .offset = SZ_32M,
  137. .size = MTDPART_SIZ_FULL,
  138. }
  139. };
  140. static struct mtd_partition __initdata osiris_default_nand_part_large[] = {
  141. [0] = {
  142. .name = "Boot Agent",
  143. .size = SZ_128K,
  144. .offset = 0,
  145. },
  146. [1] = {
  147. .name = "/boot",
  148. .size = SZ_4M - SZ_128K,
  149. .offset = SZ_128K,
  150. },
  151. [2] = {
  152. .name = "user1",
  153. .offset = SZ_4M,
  154. .size = SZ_32M - SZ_4M,
  155. },
  156. [3] = {
  157. .name = "user2",
  158. .offset = SZ_32M,
  159. .size = MTDPART_SIZ_FULL,
  160. }
  161. };
  162. /* the Osiris has 3 selectable slots for nand-flash, the two
  163. * on-board chip areas, as well as the external slot.
  164. *
  165. * Note, there is no current hot-plug support for the External
  166. * socket.
  167. */
  168. static struct s3c2410_nand_set __initdata osiris_nand_sets[] = {
  169. [1] = {
  170. .name = "External",
  171. .nr_chips = 1,
  172. .nr_map = external_map,
  173. .options = NAND_SCAN_SILENT_NODEV,
  174. .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
  175. .partitions = osiris_default_nand_part,
  176. },
  177. [0] = {
  178. .name = "chip0",
  179. .nr_chips = 1,
  180. .nr_map = chip0_map,
  181. .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
  182. .partitions = osiris_default_nand_part,
  183. },
  184. [2] = {
  185. .name = "chip1",
  186. .nr_chips = 1,
  187. .nr_map = chip1_map,
  188. .options = NAND_SCAN_SILENT_NODEV,
  189. .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
  190. .partitions = osiris_default_nand_part,
  191. },
  192. };
  193. static void osiris_nand_select(struct s3c2410_nand_set *set, int slot)
  194. {
  195. unsigned int tmp;
  196. slot = set->nr_map[slot] & 3;
  197. pr_debug("osiris_nand: selecting slot %d (set %p,%p)\n",
  198. slot, set, set->nr_map);
  199. tmp = __raw_readb(OSIRIS_VA_CTRL0);
  200. tmp &= ~OSIRIS_CTRL0_NANDSEL;
  201. tmp |= slot;
  202. pr_debug("osiris_nand: ctrl0 now %02x\n", tmp);
  203. __raw_writeb(tmp, OSIRIS_VA_CTRL0);
  204. }
  205. static struct s3c2410_platform_nand __initdata osiris_nand_info = {
  206. .tacls = 25,
  207. .twrph0 = 60,
  208. .twrph1 = 60,
  209. .nr_sets = ARRAY_SIZE(osiris_nand_sets),
  210. .sets = osiris_nand_sets,
  211. .select_chip = osiris_nand_select,
  212. };
  213. /* PCMCIA control and configuration */
  214. static struct resource osiris_pcmcia_resource[] = {
  215. [0] = {
  216. .start = 0x0f000000,
  217. .end = 0x0f100000,
  218. .flags = IORESOURCE_MEM,
  219. },
  220. [1] = {
  221. .start = 0x0c000000,
  222. .end = 0x0c100000,
  223. .flags = IORESOURCE_MEM,
  224. }
  225. };
  226. static struct platform_device osiris_pcmcia = {
  227. .name = "osiris-pcmcia",
  228. .id = -1,
  229. .num_resources = ARRAY_SIZE(osiris_pcmcia_resource),
  230. .resource = osiris_pcmcia_resource,
  231. };
  232. /* Osiris power management device */
  233. #ifdef CONFIG_PM
  234. static unsigned char pm_osiris_ctrl0;
  235. static int osiris_pm_suspend(void)
  236. {
  237. unsigned int tmp;
  238. pm_osiris_ctrl0 = __raw_readb(OSIRIS_VA_CTRL0);
  239. tmp = pm_osiris_ctrl0 & ~OSIRIS_CTRL0_NANDSEL;
  240. /* ensure correct NAND slot is selected on resume */
  241. if ((pm_osiris_ctrl0 & OSIRIS_CTRL0_BOOT_INT) == 0)
  242. tmp |= 2;
  243. __raw_writeb(tmp, OSIRIS_VA_CTRL0);
  244. /* ensure that an nRESET is not generated on resume. */
  245. s3c2410_gpio_setpin(S3C2410_GPA(21), 1);
  246. s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPIO_OUTPUT);
  247. return 0;
  248. }
  249. static void osiris_pm_resume(void)
  250. {
  251. if (pm_osiris_ctrl0 & OSIRIS_CTRL0_FIX8)
  252. __raw_writeb(OSIRIS_CTRL1_FIX8, OSIRIS_VA_CTRL1);
  253. __raw_writeb(pm_osiris_ctrl0, OSIRIS_VA_CTRL0);
  254. s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT);
  255. }
  256. #else
  257. #define osiris_pm_suspend NULL
  258. #define osiris_pm_resume NULL
  259. #endif
  260. static struct syscore_ops osiris_pm_syscore_ops = {
  261. .suspend = osiris_pm_suspend,
  262. .resume = osiris_pm_resume,
  263. };
  264. /* Link for DVS driver to TPS65011 */
  265. static void osiris_tps_release(struct device *dev)
  266. {
  267. /* static device, do not need to release anything */
  268. }
  269. static struct platform_device osiris_tps_device = {
  270. .name = "osiris-dvs",
  271. .id = -1,
  272. .dev.release = osiris_tps_release,
  273. };
  274. static int osiris_tps_setup(struct i2c_client *client, void *context)
  275. {
  276. osiris_tps_device.dev.parent = &client->dev;
  277. return platform_device_register(&osiris_tps_device);
  278. }
  279. static int osiris_tps_remove(struct i2c_client *client, void *context)
  280. {
  281. platform_device_unregister(&osiris_tps_device);
  282. return 0;
  283. }
  284. static struct tps65010_board osiris_tps_board = {
  285. .base = -1, /* GPIO can go anywhere at the moment */
  286. .setup = osiris_tps_setup,
  287. .teardown = osiris_tps_remove,
  288. };
  289. /* I2C devices fitted. */
  290. static struct i2c_board_info osiris_i2c_devs[] __initdata = {
  291. {
  292. I2C_BOARD_INFO("tps65011", 0x48),
  293. .irq = IRQ_EINT20,
  294. .platform_data = &osiris_tps_board,
  295. },
  296. };
  297. /* Standard Osiris devices */
  298. static struct platform_device *osiris_devices[] __initdata = {
  299. &s3c_device_i2c0,
  300. &s3c_device_wdt,
  301. &s3c_device_nand,
  302. &osiris_pcmcia,
  303. };
  304. static struct clk *osiris_clocks[] __initdata = {
  305. &s3c24xx_dclk0,
  306. &s3c24xx_dclk1,
  307. &s3c24xx_clkout0,
  308. &s3c24xx_clkout1,
  309. &s3c24xx_uclk,
  310. };
  311. static struct s3c_cpufreq_board __initdata osiris_cpufreq = {
  312. .refresh = 7800, /* refresh period is 7.8usec */
  313. .auto_io = 1,
  314. .need_io = 1,
  315. };
  316. static void __init osiris_map_io(void)
  317. {
  318. unsigned long flags;
  319. /* initialise the clocks */
  320. s3c24xx_dclk0.parent = &clk_upll;
  321. s3c24xx_dclk0.rate = 12*1000*1000;
  322. s3c24xx_dclk1.parent = &clk_upll;
  323. s3c24xx_dclk1.rate = 24*1000*1000;
  324. s3c24xx_clkout0.parent = &s3c24xx_dclk0;
  325. s3c24xx_clkout1.parent = &s3c24xx_dclk1;
  326. s3c24xx_uclk.parent = &s3c24xx_clkout1;
  327. s3c24xx_register_clocks(osiris_clocks, ARRAY_SIZE(osiris_clocks));
  328. s3c24xx_init_io(osiris_iodesc, ARRAY_SIZE(osiris_iodesc));
  329. s3c24xx_init_clocks(0);
  330. s3c24xx_init_uarts(osiris_uartcfgs, ARRAY_SIZE(osiris_uartcfgs));
  331. /* check for the newer revision boards with large page nand */
  332. if ((__raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK) >= 4) {
  333. printk(KERN_INFO "OSIRIS-B detected (revision %d)\n",
  334. __raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK);
  335. osiris_nand_sets[0].partitions = osiris_default_nand_part_large;
  336. osiris_nand_sets[0].nr_partitions = ARRAY_SIZE(osiris_default_nand_part_large);
  337. } else {
  338. /* write-protect line to the NAND */
  339. s3c2410_gpio_setpin(S3C2410_GPA(0), 1);
  340. }
  341. /* fix bus configuration (nBE settings wrong on ABLE pre v2.20) */
  342. local_irq_save(flags);
  343. __raw_writel(__raw_readl(S3C2410_BWSCON) | S3C2410_BWSCON_ST1 | S3C2410_BWSCON_ST2 | S3C2410_BWSCON_ST3 | S3C2410_BWSCON_ST4 | S3C2410_BWSCON_ST5, S3C2410_BWSCON);
  344. local_irq_restore(flags);
  345. }
  346. static void __init osiris_init(void)
  347. {
  348. register_syscore_ops(&osiris_pm_syscore_ops);
  349. s3c_i2c0_set_platdata(NULL);
  350. s3c_nand_set_platdata(&osiris_nand_info);
  351. s3c_cpufreq_setboard(&osiris_cpufreq);
  352. i2c_register_board_info(0, osiris_i2c_devs,
  353. ARRAY_SIZE(osiris_i2c_devs));
  354. platform_add_devices(osiris_devices, ARRAY_SIZE(osiris_devices));
  355. };
  356. MACHINE_START(OSIRIS, "Simtec-OSIRIS")
  357. /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
  358. .atag_offset = 0x100,
  359. .map_io = osiris_map_io,
  360. .init_irq = s3c24xx_init_irq,
  361. .init_machine = osiris_init,
  362. .timer = &s3c24xx_timer,
  363. MACHINE_END