mlx4.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  6. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. */
  36. #ifndef MLX4_H
  37. #define MLX4_H
  38. #include <linux/mutex.h>
  39. #include <linux/radix-tree.h>
  40. #include <linux/rbtree.h>
  41. #include <linux/timer.h>
  42. #include <linux/semaphore.h>
  43. #include <linux/workqueue.h>
  44. #include <linux/mlx4/device.h>
  45. #include <linux/mlx4/driver.h>
  46. #include <linux/mlx4/doorbell.h>
  47. #include <linux/mlx4/cmd.h>
  48. #define DRV_NAME "mlx4_core"
  49. #define PFX DRV_NAME ": "
  50. #define DRV_VERSION "1.1"
  51. #define DRV_RELDATE "Dec, 2011"
  52. #define MLX4_FS_UDP_UC_EN (1 << 1)
  53. #define MLX4_FS_TCP_UC_EN (1 << 2)
  54. #define MLX4_FS_NUM_OF_L2_ADDR 8
  55. #define MLX4_FS_MGM_LOG_ENTRY_SIZE 7
  56. #define MLX4_FS_NUM_MCG (1 << 17)
  57. enum {
  58. MLX4_FS_L2_HASH = 0,
  59. MLX4_FS_L2_L3_L4_HASH,
  60. };
  61. #define MLX4_NUM_UP 8
  62. #define MLX4_NUM_TC 8
  63. #define MLX4_RATELIMIT_UNITS 3 /* 100 Mbps */
  64. #define MLX4_RATELIMIT_DEFAULT 0xffff
  65. struct mlx4_set_port_prio2tc_context {
  66. u8 prio2tc[4];
  67. };
  68. struct mlx4_port_scheduler_tc_cfg_be {
  69. __be16 pg;
  70. __be16 bw_precentage;
  71. __be16 max_bw_units; /* 3-100Mbps, 4-1Gbps, other values - reserved */
  72. __be16 max_bw_value;
  73. };
  74. struct mlx4_set_port_scheduler_context {
  75. struct mlx4_port_scheduler_tc_cfg_be tc[MLX4_NUM_TC];
  76. };
  77. enum {
  78. MLX4_HCR_BASE = 0x80680,
  79. MLX4_HCR_SIZE = 0x0001c,
  80. MLX4_CLR_INT_SIZE = 0x00008,
  81. MLX4_SLAVE_COMM_BASE = 0x0,
  82. MLX4_COMM_PAGESIZE = 0x1000
  83. };
  84. enum {
  85. MLX4_MAX_MGM_ENTRY_SIZE = 0x1000,
  86. MLX4_MAX_QP_PER_MGM = 4 * (MLX4_MAX_MGM_ENTRY_SIZE / 16 - 2),
  87. MLX4_MTT_ENTRY_PER_SEG = 8,
  88. };
  89. enum {
  90. MLX4_NUM_PDS = 1 << 15
  91. };
  92. enum {
  93. MLX4_CMPT_TYPE_QP = 0,
  94. MLX4_CMPT_TYPE_SRQ = 1,
  95. MLX4_CMPT_TYPE_CQ = 2,
  96. MLX4_CMPT_TYPE_EQ = 3,
  97. MLX4_CMPT_NUM_TYPE
  98. };
  99. enum {
  100. MLX4_CMPT_SHIFT = 24,
  101. MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
  102. };
  103. enum mlx4_mr_state {
  104. MLX4_MR_DISABLED = 0,
  105. MLX4_MR_EN_HW,
  106. MLX4_MR_EN_SW
  107. };
  108. #define MLX4_COMM_TIME 10000
  109. enum {
  110. MLX4_COMM_CMD_RESET,
  111. MLX4_COMM_CMD_VHCR0,
  112. MLX4_COMM_CMD_VHCR1,
  113. MLX4_COMM_CMD_VHCR2,
  114. MLX4_COMM_CMD_VHCR_EN,
  115. MLX4_COMM_CMD_VHCR_POST,
  116. MLX4_COMM_CMD_FLR = 254
  117. };
  118. /*The flag indicates that the slave should delay the RESET cmd*/
  119. #define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
  120. /*indicates how many retries will be done if we are in the middle of FLR*/
  121. #define NUM_OF_RESET_RETRIES 10
  122. #define SLEEP_TIME_IN_RESET (2 * 1000)
  123. enum mlx4_resource {
  124. RES_QP,
  125. RES_CQ,
  126. RES_SRQ,
  127. RES_XRCD,
  128. RES_MPT,
  129. RES_MTT,
  130. RES_MAC,
  131. RES_VLAN,
  132. RES_EQ,
  133. RES_COUNTER,
  134. RES_FS_RULE,
  135. MLX4_NUM_OF_RESOURCE_TYPE
  136. };
  137. enum mlx4_alloc_mode {
  138. RES_OP_RESERVE,
  139. RES_OP_RESERVE_AND_MAP,
  140. RES_OP_MAP_ICM,
  141. };
  142. enum mlx4_res_tracker_free_type {
  143. RES_TR_FREE_ALL,
  144. RES_TR_FREE_SLAVES_ONLY,
  145. RES_TR_FREE_STRUCTS_ONLY,
  146. };
  147. /*
  148. *Virtual HCR structures.
  149. * mlx4_vhcr is the sw representation, in machine endianess
  150. *
  151. * mlx4_vhcr_cmd is the formalized structure, the one that is passed
  152. * to FW to go through communication channel.
  153. * It is big endian, and has the same structure as the physical HCR
  154. * used by command interface
  155. */
  156. struct mlx4_vhcr {
  157. u64 in_param;
  158. u64 out_param;
  159. u32 in_modifier;
  160. u32 errno;
  161. u16 op;
  162. u16 token;
  163. u8 op_modifier;
  164. u8 e_bit;
  165. };
  166. struct mlx4_vhcr_cmd {
  167. __be64 in_param;
  168. __be32 in_modifier;
  169. __be64 out_param;
  170. __be16 token;
  171. u16 reserved;
  172. u8 status;
  173. u8 flags;
  174. __be16 opcode;
  175. };
  176. struct mlx4_cmd_info {
  177. u16 opcode;
  178. bool has_inbox;
  179. bool has_outbox;
  180. bool out_is_imm;
  181. bool encode_slave_id;
  182. int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  183. struct mlx4_cmd_mailbox *inbox);
  184. int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  185. struct mlx4_cmd_mailbox *inbox,
  186. struct mlx4_cmd_mailbox *outbox,
  187. struct mlx4_cmd_info *cmd);
  188. };
  189. #ifdef CONFIG_MLX4_DEBUG
  190. extern int mlx4_debug_level;
  191. #else /* CONFIG_MLX4_DEBUG */
  192. #define mlx4_debug_level (0)
  193. #endif /* CONFIG_MLX4_DEBUG */
  194. #define mlx4_dbg(mdev, format, arg...) \
  195. do { \
  196. if (mlx4_debug_level) \
  197. dev_printk(KERN_DEBUG, &mdev->pdev->dev, format, ##arg); \
  198. } while (0)
  199. #define mlx4_err(mdev, format, arg...) \
  200. dev_err(&mdev->pdev->dev, format, ##arg)
  201. #define mlx4_info(mdev, format, arg...) \
  202. dev_info(&mdev->pdev->dev, format, ##arg)
  203. #define mlx4_warn(mdev, format, arg...) \
  204. dev_warn(&mdev->pdev->dev, format, ##arg)
  205. extern int mlx4_log_num_mgm_entry_size;
  206. extern int log_mtts_per_seg;
  207. #define MLX4_MAX_NUM_SLAVES (MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF)
  208. #define ALL_SLAVES 0xff
  209. struct mlx4_bitmap {
  210. u32 last;
  211. u32 top;
  212. u32 max;
  213. u32 reserved_top;
  214. u32 mask;
  215. u32 avail;
  216. spinlock_t lock;
  217. unsigned long *table;
  218. };
  219. struct mlx4_buddy {
  220. unsigned long **bits;
  221. unsigned int *num_free;
  222. u32 max_order;
  223. spinlock_t lock;
  224. };
  225. struct mlx4_icm;
  226. struct mlx4_icm_table {
  227. u64 virt;
  228. int num_icm;
  229. u32 num_obj;
  230. int obj_size;
  231. int lowmem;
  232. int coherent;
  233. struct mutex mutex;
  234. struct mlx4_icm **icm;
  235. };
  236. /*
  237. * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
  238. */
  239. struct mlx4_mpt_entry {
  240. __be32 flags;
  241. __be32 qpn;
  242. __be32 key;
  243. __be32 pd_flags;
  244. __be64 start;
  245. __be64 length;
  246. __be32 lkey;
  247. __be32 win_cnt;
  248. u8 reserved1[3];
  249. u8 mtt_rep;
  250. __be64 mtt_addr;
  251. __be32 mtt_sz;
  252. __be32 entity_size;
  253. __be32 first_byte_offset;
  254. } __packed;
  255. /*
  256. * Must be packed because start is 64 bits but only aligned to 32 bits.
  257. */
  258. struct mlx4_eq_context {
  259. __be32 flags;
  260. u16 reserved1[3];
  261. __be16 page_offset;
  262. u8 log_eq_size;
  263. u8 reserved2[4];
  264. u8 eq_period;
  265. u8 reserved3;
  266. u8 eq_max_count;
  267. u8 reserved4[3];
  268. u8 intr;
  269. u8 log_page_size;
  270. u8 reserved5[2];
  271. u8 mtt_base_addr_h;
  272. __be32 mtt_base_addr_l;
  273. u32 reserved6[2];
  274. __be32 consumer_index;
  275. __be32 producer_index;
  276. u32 reserved7[4];
  277. };
  278. struct mlx4_cq_context {
  279. __be32 flags;
  280. u16 reserved1[3];
  281. __be16 page_offset;
  282. __be32 logsize_usrpage;
  283. __be16 cq_period;
  284. __be16 cq_max_count;
  285. u8 reserved2[3];
  286. u8 comp_eqn;
  287. u8 log_page_size;
  288. u8 reserved3[2];
  289. u8 mtt_base_addr_h;
  290. __be32 mtt_base_addr_l;
  291. __be32 last_notified_index;
  292. __be32 solicit_producer_index;
  293. __be32 consumer_index;
  294. __be32 producer_index;
  295. u32 reserved4[2];
  296. __be64 db_rec_addr;
  297. };
  298. struct mlx4_srq_context {
  299. __be32 state_logsize_srqn;
  300. u8 logstride;
  301. u8 reserved1;
  302. __be16 xrcd;
  303. __be32 pg_offset_cqn;
  304. u32 reserved2;
  305. u8 log_page_size;
  306. u8 reserved3[2];
  307. u8 mtt_base_addr_h;
  308. __be32 mtt_base_addr_l;
  309. __be32 pd;
  310. __be16 limit_watermark;
  311. __be16 wqe_cnt;
  312. u16 reserved4;
  313. __be16 wqe_counter;
  314. u32 reserved5;
  315. __be64 db_rec_addr;
  316. };
  317. struct mlx4_eq {
  318. struct mlx4_dev *dev;
  319. void __iomem *doorbell;
  320. int eqn;
  321. u32 cons_index;
  322. u16 irq;
  323. u16 have_irq;
  324. int nent;
  325. struct mlx4_buf_list *page_list;
  326. struct mlx4_mtt mtt;
  327. };
  328. struct mlx4_slave_eqe {
  329. u8 type;
  330. u8 port;
  331. u32 param;
  332. };
  333. struct mlx4_slave_event_eq_info {
  334. int eqn;
  335. u16 token;
  336. };
  337. struct mlx4_profile {
  338. int num_qp;
  339. int rdmarc_per_qp;
  340. int num_srq;
  341. int num_cq;
  342. int num_mcg;
  343. int num_mpt;
  344. unsigned num_mtt;
  345. };
  346. struct mlx4_fw {
  347. u64 clr_int_base;
  348. u64 catas_offset;
  349. u64 comm_base;
  350. struct mlx4_icm *fw_icm;
  351. struct mlx4_icm *aux_icm;
  352. u32 catas_size;
  353. u16 fw_pages;
  354. u8 clr_int_bar;
  355. u8 catas_bar;
  356. u8 comm_bar;
  357. };
  358. struct mlx4_comm {
  359. u32 slave_write;
  360. u32 slave_read;
  361. };
  362. enum {
  363. MLX4_MCAST_CONFIG = 0,
  364. MLX4_MCAST_DISABLE = 1,
  365. MLX4_MCAST_ENABLE = 2,
  366. };
  367. #define VLAN_FLTR_SIZE 128
  368. struct mlx4_vlan_fltr {
  369. __be32 entry[VLAN_FLTR_SIZE];
  370. };
  371. struct mlx4_mcast_entry {
  372. struct list_head list;
  373. u64 addr;
  374. };
  375. struct mlx4_promisc_qp {
  376. struct list_head list;
  377. u32 qpn;
  378. };
  379. struct mlx4_steer_index {
  380. struct list_head list;
  381. unsigned int index;
  382. struct list_head duplicates;
  383. };
  384. #define MLX4_EVENT_TYPES_NUM 64
  385. struct mlx4_slave_state {
  386. u8 comm_toggle;
  387. u8 last_cmd;
  388. u8 init_port_mask;
  389. bool active;
  390. u8 function;
  391. dma_addr_t vhcr_dma;
  392. u16 mtu[MLX4_MAX_PORTS + 1];
  393. __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
  394. struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
  395. struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
  396. struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
  397. /* event type to eq number lookup */
  398. struct mlx4_slave_event_eq_info event_eq[MLX4_EVENT_TYPES_NUM];
  399. u16 eq_pi;
  400. u16 eq_ci;
  401. spinlock_t lock;
  402. /*initialized via the kzalloc*/
  403. u8 is_slave_going_down;
  404. u32 cookie;
  405. enum slave_port_state port_state[MLX4_MAX_PORTS + 1];
  406. };
  407. struct slave_list {
  408. struct mutex mutex;
  409. struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
  410. };
  411. struct mlx4_resource_tracker {
  412. spinlock_t lock;
  413. /* tree for each resources */
  414. struct rb_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
  415. /* num_of_slave's lists, one per slave */
  416. struct slave_list *slave_list;
  417. };
  418. #define SLAVE_EVENT_EQ_SIZE 128
  419. struct mlx4_slave_event_eq {
  420. u32 eqn;
  421. u32 cons;
  422. u32 prod;
  423. spinlock_t event_lock;
  424. struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
  425. };
  426. struct mlx4_master_qp0_state {
  427. int proxy_qp0_active;
  428. int qp0_active;
  429. int port_active;
  430. };
  431. struct mlx4_mfunc_master_ctx {
  432. struct mlx4_slave_state *slave_state;
  433. struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
  434. int init_port_ref[MLX4_MAX_PORTS + 1];
  435. u16 max_mtu[MLX4_MAX_PORTS + 1];
  436. int disable_mcast_ref[MLX4_MAX_PORTS + 1];
  437. struct mlx4_resource_tracker res_tracker;
  438. struct workqueue_struct *comm_wq;
  439. struct work_struct comm_work;
  440. struct work_struct slave_event_work;
  441. struct work_struct slave_flr_event_work;
  442. spinlock_t slave_state_lock;
  443. __be32 comm_arm_bit_vector[4];
  444. struct mlx4_eqe cmd_eqe;
  445. struct mlx4_slave_event_eq slave_eq;
  446. struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
  447. };
  448. struct mlx4_mfunc {
  449. struct mlx4_comm __iomem *comm;
  450. struct mlx4_vhcr_cmd *vhcr;
  451. dma_addr_t vhcr_dma;
  452. struct mlx4_mfunc_master_ctx master;
  453. };
  454. struct mlx4_cmd {
  455. struct pci_pool *pool;
  456. void __iomem *hcr;
  457. struct mutex hcr_mutex;
  458. struct semaphore poll_sem;
  459. struct semaphore event_sem;
  460. struct semaphore slave_sem;
  461. int max_cmds;
  462. spinlock_t context_lock;
  463. int free_head;
  464. struct mlx4_cmd_context *context;
  465. u16 token_mask;
  466. u8 use_events;
  467. u8 toggle;
  468. u8 comm_toggle;
  469. };
  470. struct mlx4_uar_table {
  471. struct mlx4_bitmap bitmap;
  472. };
  473. struct mlx4_mr_table {
  474. struct mlx4_bitmap mpt_bitmap;
  475. struct mlx4_buddy mtt_buddy;
  476. u64 mtt_base;
  477. u64 mpt_base;
  478. struct mlx4_icm_table mtt_table;
  479. struct mlx4_icm_table dmpt_table;
  480. };
  481. struct mlx4_cq_table {
  482. struct mlx4_bitmap bitmap;
  483. spinlock_t lock;
  484. struct radix_tree_root tree;
  485. struct mlx4_icm_table table;
  486. struct mlx4_icm_table cmpt_table;
  487. };
  488. struct mlx4_eq_table {
  489. struct mlx4_bitmap bitmap;
  490. char *irq_names;
  491. void __iomem *clr_int;
  492. void __iomem **uar_map;
  493. u32 clr_mask;
  494. struct mlx4_eq *eq;
  495. struct mlx4_icm_table table;
  496. struct mlx4_icm_table cmpt_table;
  497. int have_irq;
  498. u8 inta_pin;
  499. };
  500. struct mlx4_srq_table {
  501. struct mlx4_bitmap bitmap;
  502. spinlock_t lock;
  503. struct radix_tree_root tree;
  504. struct mlx4_icm_table table;
  505. struct mlx4_icm_table cmpt_table;
  506. };
  507. struct mlx4_qp_table {
  508. struct mlx4_bitmap bitmap;
  509. u32 rdmarc_base;
  510. int rdmarc_shift;
  511. spinlock_t lock;
  512. struct mlx4_icm_table qp_table;
  513. struct mlx4_icm_table auxc_table;
  514. struct mlx4_icm_table altc_table;
  515. struct mlx4_icm_table rdmarc_table;
  516. struct mlx4_icm_table cmpt_table;
  517. };
  518. struct mlx4_mcg_table {
  519. struct mutex mutex;
  520. struct mlx4_bitmap bitmap;
  521. struct mlx4_icm_table table;
  522. };
  523. struct mlx4_catas_err {
  524. u32 __iomem *map;
  525. struct timer_list timer;
  526. struct list_head list;
  527. };
  528. #define MLX4_MAX_MAC_NUM 128
  529. #define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
  530. struct mlx4_mac_table {
  531. __be64 entries[MLX4_MAX_MAC_NUM];
  532. int refs[MLX4_MAX_MAC_NUM];
  533. struct mutex mutex;
  534. int total;
  535. int max;
  536. };
  537. #define MLX4_MAX_VLAN_NUM 128
  538. #define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
  539. struct mlx4_vlan_table {
  540. __be32 entries[MLX4_MAX_VLAN_NUM];
  541. int refs[MLX4_MAX_VLAN_NUM];
  542. struct mutex mutex;
  543. int total;
  544. int max;
  545. };
  546. #define SET_PORT_GEN_ALL_VALID 0x7
  547. #define SET_PORT_PROMISC_SHIFT 31
  548. #define SET_PORT_MC_PROMISC_SHIFT 30
  549. enum {
  550. MCAST_DIRECT_ONLY = 0,
  551. MCAST_DIRECT = 1,
  552. MCAST_DEFAULT = 2
  553. };
  554. struct mlx4_set_port_general_context {
  555. u8 reserved[3];
  556. u8 flags;
  557. u16 reserved2;
  558. __be16 mtu;
  559. u8 pptx;
  560. u8 pfctx;
  561. u16 reserved3;
  562. u8 pprx;
  563. u8 pfcrx;
  564. u16 reserved4;
  565. };
  566. struct mlx4_set_port_rqp_calc_context {
  567. __be32 base_qpn;
  568. u8 rererved;
  569. u8 n_mac;
  570. u8 n_vlan;
  571. u8 n_prio;
  572. u8 reserved2[3];
  573. u8 mac_miss;
  574. u8 intra_no_vlan;
  575. u8 no_vlan;
  576. u8 intra_vlan_miss;
  577. u8 vlan_miss;
  578. u8 reserved3[3];
  579. u8 no_vlan_prio;
  580. __be32 promisc;
  581. __be32 mcast;
  582. };
  583. struct mlx4_mac_entry {
  584. u64 mac;
  585. u64 reg_id;
  586. };
  587. struct mlx4_port_info {
  588. struct mlx4_dev *dev;
  589. int port;
  590. char dev_name[16];
  591. struct device_attribute port_attr;
  592. enum mlx4_port_type tmp_type;
  593. char dev_mtu_name[16];
  594. struct device_attribute port_mtu_attr;
  595. struct mlx4_mac_table mac_table;
  596. struct radix_tree_root mac_tree;
  597. struct mlx4_vlan_table vlan_table;
  598. int base_qpn;
  599. };
  600. struct mlx4_sense {
  601. struct mlx4_dev *dev;
  602. u8 do_sense_port[MLX4_MAX_PORTS + 1];
  603. u8 sense_allowed[MLX4_MAX_PORTS + 1];
  604. struct delayed_work sense_poll;
  605. };
  606. struct mlx4_msix_ctl {
  607. u64 pool_bm;
  608. struct mutex pool_lock;
  609. };
  610. struct mlx4_steer {
  611. struct list_head promisc_qps[MLX4_NUM_STEERS];
  612. struct list_head steer_entries[MLX4_NUM_STEERS];
  613. };
  614. struct mlx4_net_trans_rule_hw_ctrl {
  615. __be32 ctrl;
  616. __be32 vf_vep_port;
  617. __be32 qpn;
  618. __be32 reserved;
  619. };
  620. struct mlx4_net_trans_rule_hw_ib {
  621. u8 size;
  622. u8 rsvd1;
  623. __be16 id;
  624. u32 rsvd2;
  625. __be32 qpn;
  626. __be32 qpn_mask;
  627. u8 dst_gid[16];
  628. u8 dst_gid_msk[16];
  629. } __packed;
  630. struct mlx4_net_trans_rule_hw_eth {
  631. u8 size;
  632. u8 rsvd;
  633. __be16 id;
  634. u8 rsvd1[6];
  635. u8 dst_mac[6];
  636. u16 rsvd2;
  637. u8 dst_mac_msk[6];
  638. u16 rsvd3;
  639. u8 src_mac[6];
  640. u16 rsvd4;
  641. u8 src_mac_msk[6];
  642. u8 rsvd5;
  643. u8 ether_type_enable;
  644. __be16 ether_type;
  645. __be16 vlan_id_msk;
  646. __be16 vlan_id;
  647. } __packed;
  648. struct mlx4_net_trans_rule_hw_tcp_udp {
  649. u8 size;
  650. u8 rsvd;
  651. __be16 id;
  652. __be16 rsvd1[3];
  653. __be16 dst_port;
  654. __be16 rsvd2;
  655. __be16 dst_port_msk;
  656. __be16 rsvd3;
  657. __be16 src_port;
  658. __be16 rsvd4;
  659. __be16 src_port_msk;
  660. } __packed;
  661. struct mlx4_net_trans_rule_hw_ipv4 {
  662. u8 size;
  663. u8 rsvd;
  664. __be16 id;
  665. __be32 rsvd1;
  666. __be32 dst_ip;
  667. __be32 dst_ip_msk;
  668. __be32 src_ip;
  669. __be32 src_ip_msk;
  670. } __packed;
  671. struct _rule_hw {
  672. union {
  673. struct {
  674. u8 size;
  675. u8 rsvd;
  676. __be16 id;
  677. };
  678. struct mlx4_net_trans_rule_hw_eth eth;
  679. struct mlx4_net_trans_rule_hw_ib ib;
  680. struct mlx4_net_trans_rule_hw_ipv4 ipv4;
  681. struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
  682. };
  683. };
  684. struct mlx4_priv {
  685. struct mlx4_dev dev;
  686. struct list_head dev_list;
  687. struct list_head ctx_list;
  688. spinlock_t ctx_lock;
  689. struct list_head pgdir_list;
  690. struct mutex pgdir_mutex;
  691. struct mlx4_fw fw;
  692. struct mlx4_cmd cmd;
  693. struct mlx4_mfunc mfunc;
  694. struct mlx4_bitmap pd_bitmap;
  695. struct mlx4_bitmap xrcd_bitmap;
  696. struct mlx4_uar_table uar_table;
  697. struct mlx4_mr_table mr_table;
  698. struct mlx4_cq_table cq_table;
  699. struct mlx4_eq_table eq_table;
  700. struct mlx4_srq_table srq_table;
  701. struct mlx4_qp_table qp_table;
  702. struct mlx4_mcg_table mcg_table;
  703. struct mlx4_bitmap counters_bitmap;
  704. struct mlx4_catas_err catas_err;
  705. void __iomem *clr_base;
  706. struct mlx4_uar driver_uar;
  707. void __iomem *kar;
  708. struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
  709. struct mlx4_sense sense;
  710. struct mutex port_mutex;
  711. struct mlx4_msix_ctl msix_ctl;
  712. struct mlx4_steer *steer;
  713. struct list_head bf_list;
  714. struct mutex bf_mutex;
  715. struct io_mapping *bf_mapping;
  716. int reserved_mtts;
  717. int fs_hash_mode;
  718. u8 virt2phys_pkey[MLX4_MFUNC_MAX][MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
  719. __be64 slave_node_guids[MLX4_MFUNC_MAX];
  720. };
  721. static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
  722. {
  723. return container_of(dev, struct mlx4_priv, dev);
  724. }
  725. #define MLX4_SENSE_RANGE (HZ * 3)
  726. extern struct workqueue_struct *mlx4_wq;
  727. u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
  728. void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj);
  729. u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt, int align);
  730. void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt);
  731. u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
  732. int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
  733. u32 reserved_bot, u32 resetrved_top);
  734. void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
  735. int mlx4_reset(struct mlx4_dev *dev);
  736. int mlx4_alloc_eq_table(struct mlx4_dev *dev);
  737. void mlx4_free_eq_table(struct mlx4_dev *dev);
  738. int mlx4_init_pd_table(struct mlx4_dev *dev);
  739. int mlx4_init_xrcd_table(struct mlx4_dev *dev);
  740. int mlx4_init_uar_table(struct mlx4_dev *dev);
  741. int mlx4_init_mr_table(struct mlx4_dev *dev);
  742. int mlx4_init_eq_table(struct mlx4_dev *dev);
  743. int mlx4_init_cq_table(struct mlx4_dev *dev);
  744. int mlx4_init_qp_table(struct mlx4_dev *dev);
  745. int mlx4_init_srq_table(struct mlx4_dev *dev);
  746. int mlx4_init_mcg_table(struct mlx4_dev *dev);
  747. void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
  748. void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
  749. void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
  750. void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
  751. void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
  752. void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
  753. void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
  754. void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
  755. void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
  756. int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn);
  757. void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
  758. int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
  759. void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
  760. int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
  761. void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
  762. int __mlx4_mr_reserve(struct mlx4_dev *dev);
  763. void __mlx4_mr_release(struct mlx4_dev *dev, u32 index);
  764. int __mlx4_mr_alloc_icm(struct mlx4_dev *dev, u32 index);
  765. void __mlx4_mr_free_icm(struct mlx4_dev *dev, u32 index);
  766. u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
  767. void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
  768. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  769. struct mlx4_vhcr *vhcr,
  770. struct mlx4_cmd_mailbox *inbox,
  771. struct mlx4_cmd_mailbox *outbox,
  772. struct mlx4_cmd_info *cmd);
  773. int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
  774. struct mlx4_vhcr *vhcr,
  775. struct mlx4_cmd_mailbox *inbox,
  776. struct mlx4_cmd_mailbox *outbox,
  777. struct mlx4_cmd_info *cmd);
  778. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  779. struct mlx4_vhcr *vhcr,
  780. struct mlx4_cmd_mailbox *inbox,
  781. struct mlx4_cmd_mailbox *outbox,
  782. struct mlx4_cmd_info *cmd);
  783. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  784. struct mlx4_vhcr *vhcr,
  785. struct mlx4_cmd_mailbox *inbox,
  786. struct mlx4_cmd_mailbox *outbox,
  787. struct mlx4_cmd_info *cmd);
  788. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  789. struct mlx4_vhcr *vhcr,
  790. struct mlx4_cmd_mailbox *inbox,
  791. struct mlx4_cmd_mailbox *outbox,
  792. struct mlx4_cmd_info *cmd);
  793. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  794. struct mlx4_vhcr *vhcr,
  795. struct mlx4_cmd_mailbox *inbox,
  796. struct mlx4_cmd_mailbox *outbox,
  797. struct mlx4_cmd_info *cmd);
  798. int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
  799. struct mlx4_vhcr *vhcr,
  800. struct mlx4_cmd_mailbox *inbox,
  801. struct mlx4_cmd_mailbox *outbox,
  802. struct mlx4_cmd_info *cmd);
  803. int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
  804. int *base);
  805. void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  806. int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  807. void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  808. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  809. int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  810. int start_index, int npages, u64 *page_list);
  811. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  812. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  813. int __mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  814. void __mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  815. void mlx4_start_catas_poll(struct mlx4_dev *dev);
  816. void mlx4_stop_catas_poll(struct mlx4_dev *dev);
  817. void mlx4_catas_init(void);
  818. int mlx4_restart_one(struct pci_dev *pdev);
  819. int mlx4_register_device(struct mlx4_dev *dev);
  820. void mlx4_unregister_device(struct mlx4_dev *dev);
  821. void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type,
  822. unsigned long param);
  823. struct mlx4_dev_cap;
  824. struct mlx4_init_hca_param;
  825. u64 mlx4_make_profile(struct mlx4_dev *dev,
  826. struct mlx4_profile *request,
  827. struct mlx4_dev_cap *dev_cap,
  828. struct mlx4_init_hca_param *init_hca);
  829. void mlx4_master_comm_channel(struct work_struct *work);
  830. void mlx4_gen_slave_eqe(struct work_struct *work);
  831. void mlx4_master_handle_slave_flr(struct work_struct *work);
  832. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  833. struct mlx4_vhcr *vhcr,
  834. struct mlx4_cmd_mailbox *inbox,
  835. struct mlx4_cmd_mailbox *outbox,
  836. struct mlx4_cmd_info *cmd);
  837. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  838. struct mlx4_vhcr *vhcr,
  839. struct mlx4_cmd_mailbox *inbox,
  840. struct mlx4_cmd_mailbox *outbox,
  841. struct mlx4_cmd_info *cmd);
  842. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  843. struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
  844. struct mlx4_cmd_mailbox *outbox,
  845. struct mlx4_cmd_info *cmd);
  846. int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
  847. struct mlx4_vhcr *vhcr,
  848. struct mlx4_cmd_mailbox *inbox,
  849. struct mlx4_cmd_mailbox *outbox,
  850. struct mlx4_cmd_info *cmd);
  851. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  852. struct mlx4_vhcr *vhcr,
  853. struct mlx4_cmd_mailbox *inbox,
  854. struct mlx4_cmd_mailbox *outbox,
  855. struct mlx4_cmd_info *cmd);
  856. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  857. struct mlx4_vhcr *vhcr,
  858. struct mlx4_cmd_mailbox *inbox,
  859. struct mlx4_cmd_mailbox *outbox,
  860. struct mlx4_cmd_info *cmd);
  861. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  862. struct mlx4_vhcr *vhcr,
  863. struct mlx4_cmd_mailbox *inbox,
  864. struct mlx4_cmd_mailbox *outbox,
  865. struct mlx4_cmd_info *cmd);
  866. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  867. struct mlx4_vhcr *vhcr,
  868. struct mlx4_cmd_mailbox *inbox,
  869. struct mlx4_cmd_mailbox *outbox,
  870. struct mlx4_cmd_info *cmd);
  871. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  872. struct mlx4_vhcr *vhcr,
  873. struct mlx4_cmd_mailbox *inbox,
  874. struct mlx4_cmd_mailbox *outbox,
  875. struct mlx4_cmd_info *cmd);
  876. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  877. struct mlx4_vhcr *vhcr,
  878. struct mlx4_cmd_mailbox *inbox,
  879. struct mlx4_cmd_mailbox *outbox,
  880. struct mlx4_cmd_info *cmd);
  881. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  882. struct mlx4_vhcr *vhcr,
  883. struct mlx4_cmd_mailbox *inbox,
  884. struct mlx4_cmd_mailbox *outbox,
  885. struct mlx4_cmd_info *cmd);
  886. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  887. struct mlx4_vhcr *vhcr,
  888. struct mlx4_cmd_mailbox *inbox,
  889. struct mlx4_cmd_mailbox *outbox,
  890. struct mlx4_cmd_info *cmd);
  891. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  892. struct mlx4_vhcr *vhcr,
  893. struct mlx4_cmd_mailbox *inbox,
  894. struct mlx4_cmd_mailbox *outbox,
  895. struct mlx4_cmd_info *cmd);
  896. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  897. struct mlx4_vhcr *vhcr,
  898. struct mlx4_cmd_mailbox *inbox,
  899. struct mlx4_cmd_mailbox *outbox,
  900. struct mlx4_cmd_info *cmd);
  901. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  902. struct mlx4_vhcr *vhcr,
  903. struct mlx4_cmd_mailbox *inbox,
  904. struct mlx4_cmd_mailbox *outbox,
  905. struct mlx4_cmd_info *cmd);
  906. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  907. struct mlx4_vhcr *vhcr,
  908. struct mlx4_cmd_mailbox *inbox,
  909. struct mlx4_cmd_mailbox *outbox,
  910. struct mlx4_cmd_info *cmd);
  911. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  912. struct mlx4_vhcr *vhcr,
  913. struct mlx4_cmd_mailbox *inbox,
  914. struct mlx4_cmd_mailbox *outbox,
  915. struct mlx4_cmd_info *cmd);
  916. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  917. struct mlx4_vhcr *vhcr,
  918. struct mlx4_cmd_mailbox *inbox,
  919. struct mlx4_cmd_mailbox *outbox,
  920. struct mlx4_cmd_info *cmd);
  921. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  922. struct mlx4_vhcr *vhcr,
  923. struct mlx4_cmd_mailbox *inbox,
  924. struct mlx4_cmd_mailbox *outbox,
  925. struct mlx4_cmd_info *cmd);
  926. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  927. struct mlx4_vhcr *vhcr,
  928. struct mlx4_cmd_mailbox *inbox,
  929. struct mlx4_cmd_mailbox *outbox,
  930. struct mlx4_cmd_info *cmd);
  931. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  932. struct mlx4_vhcr *vhcr,
  933. struct mlx4_cmd_mailbox *inbox,
  934. struct mlx4_cmd_mailbox *outbox,
  935. struct mlx4_cmd_info *cmd);
  936. int mlx4_2ERR_QP_wrapper(struct mlx4_dev *dev, int slave,
  937. struct mlx4_vhcr *vhcr,
  938. struct mlx4_cmd_mailbox *inbox,
  939. struct mlx4_cmd_mailbox *outbox,
  940. struct mlx4_cmd_info *cmd);
  941. int mlx4_RTS2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  942. struct mlx4_vhcr *vhcr,
  943. struct mlx4_cmd_mailbox *inbox,
  944. struct mlx4_cmd_mailbox *outbox,
  945. struct mlx4_cmd_info *cmd);
  946. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  947. struct mlx4_vhcr *vhcr,
  948. struct mlx4_cmd_mailbox *inbox,
  949. struct mlx4_cmd_mailbox *outbox,
  950. struct mlx4_cmd_info *cmd);
  951. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  952. struct mlx4_vhcr *vhcr,
  953. struct mlx4_cmd_mailbox *inbox,
  954. struct mlx4_cmd_mailbox *outbox,
  955. struct mlx4_cmd_info *cmd);
  956. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  957. struct mlx4_vhcr *vhcr,
  958. struct mlx4_cmd_mailbox *inbox,
  959. struct mlx4_cmd_mailbox *outbox,
  960. struct mlx4_cmd_info *cmd);
  961. int mlx4_QUERY_QP_wrapper(struct mlx4_dev *dev, int slave,
  962. struct mlx4_vhcr *vhcr,
  963. struct mlx4_cmd_mailbox *inbox,
  964. struct mlx4_cmd_mailbox *outbox,
  965. struct mlx4_cmd_info *cmd);
  966. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
  967. int mlx4_cmd_init(struct mlx4_dev *dev);
  968. void mlx4_cmd_cleanup(struct mlx4_dev *dev);
  969. int mlx4_multi_func_init(struct mlx4_dev *dev);
  970. void mlx4_multi_func_cleanup(struct mlx4_dev *dev);
  971. void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
  972. int mlx4_cmd_use_events(struct mlx4_dev *dev);
  973. void mlx4_cmd_use_polling(struct mlx4_dev *dev);
  974. int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
  975. unsigned long timeout);
  976. void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
  977. void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
  978. void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
  979. void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
  980. void mlx4_handle_catas_err(struct mlx4_dev *dev);
  981. int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
  982. enum mlx4_port_type *type);
  983. void mlx4_do_sense_ports(struct mlx4_dev *dev,
  984. enum mlx4_port_type *stype,
  985. enum mlx4_port_type *defaults);
  986. void mlx4_start_sense(struct mlx4_dev *dev);
  987. void mlx4_stop_sense(struct mlx4_dev *dev);
  988. void mlx4_sense_init(struct mlx4_dev *dev);
  989. int mlx4_check_port_params(struct mlx4_dev *dev,
  990. enum mlx4_port_type *port_type);
  991. int mlx4_change_port_types(struct mlx4_dev *dev,
  992. enum mlx4_port_type *port_types);
  993. void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
  994. void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
  995. int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port, int pkey_tbl_sz);
  996. /* resource tracker functions*/
  997. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  998. enum mlx4_resource resource_type,
  999. u64 resource_id, int *slave);
  1000. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
  1001. int mlx4_init_resource_tracker(struct mlx4_dev *dev);
  1002. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  1003. enum mlx4_res_tracker_free_type type);
  1004. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  1005. struct mlx4_vhcr *vhcr,
  1006. struct mlx4_cmd_mailbox *inbox,
  1007. struct mlx4_cmd_mailbox *outbox,
  1008. struct mlx4_cmd_info *cmd);
  1009. int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1010. struct mlx4_vhcr *vhcr,
  1011. struct mlx4_cmd_mailbox *inbox,
  1012. struct mlx4_cmd_mailbox *outbox,
  1013. struct mlx4_cmd_info *cmd);
  1014. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1015. struct mlx4_vhcr *vhcr,
  1016. struct mlx4_cmd_mailbox *inbox,
  1017. struct mlx4_cmd_mailbox *outbox,
  1018. struct mlx4_cmd_info *cmd);
  1019. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1020. struct mlx4_vhcr *vhcr,
  1021. struct mlx4_cmd_mailbox *inbox,
  1022. struct mlx4_cmd_mailbox *outbox,
  1023. struct mlx4_cmd_info *cmd);
  1024. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  1025. struct mlx4_vhcr *vhcr,
  1026. struct mlx4_cmd_mailbox *inbox,
  1027. struct mlx4_cmd_mailbox *outbox,
  1028. struct mlx4_cmd_info *cmd);
  1029. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1030. struct mlx4_vhcr *vhcr,
  1031. struct mlx4_cmd_mailbox *inbox,
  1032. struct mlx4_cmd_mailbox *outbox,
  1033. struct mlx4_cmd_info *cmd);
  1034. int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
  1035. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  1036. int *gid_tbl_len, int *pkey_tbl_len);
  1037. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  1038. struct mlx4_vhcr *vhcr,
  1039. struct mlx4_cmd_mailbox *inbox,
  1040. struct mlx4_cmd_mailbox *outbox,
  1041. struct mlx4_cmd_info *cmd);
  1042. int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
  1043. struct mlx4_vhcr *vhcr,
  1044. struct mlx4_cmd_mailbox *inbox,
  1045. struct mlx4_cmd_mailbox *outbox,
  1046. struct mlx4_cmd_info *cmd);
  1047. int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1048. enum mlx4_protocol prot, enum mlx4_steer_type steer);
  1049. int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1050. int block_mcast_loopback, enum mlx4_protocol prot,
  1051. enum mlx4_steer_type steer);
  1052. int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  1053. struct mlx4_vhcr *vhcr,
  1054. struct mlx4_cmd_mailbox *inbox,
  1055. struct mlx4_cmd_mailbox *outbox,
  1056. struct mlx4_cmd_info *cmd);
  1057. int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  1058. struct mlx4_vhcr *vhcr,
  1059. struct mlx4_cmd_mailbox *inbox,
  1060. struct mlx4_cmd_mailbox *outbox,
  1061. struct mlx4_cmd_info *cmd);
  1062. int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
  1063. int port, void *buf);
  1064. int mlx4_common_dump_eth_stats(struct mlx4_dev *dev, int slave, u32 in_mod,
  1065. struct mlx4_cmd_mailbox *outbox);
  1066. int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
  1067. struct mlx4_vhcr *vhcr,
  1068. struct mlx4_cmd_mailbox *inbox,
  1069. struct mlx4_cmd_mailbox *outbox,
  1070. struct mlx4_cmd_info *cmd);
  1071. int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
  1072. struct mlx4_vhcr *vhcr,
  1073. struct mlx4_cmd_mailbox *inbox,
  1074. struct mlx4_cmd_mailbox *outbox,
  1075. struct mlx4_cmd_info *cmd);
  1076. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  1077. struct mlx4_vhcr *vhcr,
  1078. struct mlx4_cmd_mailbox *inbox,
  1079. struct mlx4_cmd_mailbox *outbox,
  1080. struct mlx4_cmd_info *cmd);
  1081. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  1082. struct mlx4_vhcr *vhcr,
  1083. struct mlx4_cmd_mailbox *inbox,
  1084. struct mlx4_cmd_mailbox *outbox,
  1085. struct mlx4_cmd_info *cmd);
  1086. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  1087. struct mlx4_vhcr *vhcr,
  1088. struct mlx4_cmd_mailbox *inbox,
  1089. struct mlx4_cmd_mailbox *outbox,
  1090. struct mlx4_cmd_info *cmd);
  1091. int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
  1092. int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
  1093. static inline void set_param_l(u64 *arg, u32 val)
  1094. {
  1095. *((u32 *)arg) = val;
  1096. }
  1097. static inline void set_param_h(u64 *arg, u32 val)
  1098. {
  1099. *arg = (*arg & 0xffffffff) | ((u64) val << 32);
  1100. }
  1101. static inline u32 get_param_l(u64 *arg)
  1102. {
  1103. return (u32) (*arg & 0xffffffff);
  1104. }
  1105. static inline u32 get_param_h(u64 *arg)
  1106. {
  1107. return (u32)(*arg >> 32);
  1108. }
  1109. static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
  1110. {
  1111. return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
  1112. }
  1113. #define NOT_MASKED_PD_BITS 17
  1114. #endif /* MLX4_H */