mad.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <rdma/ib_mad.h>
  33. #include <rdma/ib_smi.h>
  34. #include <rdma/ib_sa.h>
  35. #include <rdma/ib_cache.h>
  36. #include <linux/random.h>
  37. #include <linux/mlx4/cmd.h>
  38. #include <linux/gfp.h>
  39. #include <rdma/ib_pma.h>
  40. #include "mlx4_ib.h"
  41. enum {
  42. MLX4_IB_VENDOR_CLASS1 = 0x9,
  43. MLX4_IB_VENDOR_CLASS2 = 0xa
  44. };
  45. #define MLX4_TUN_SEND_WRID_SHIFT 34
  46. #define MLX4_TUN_QPN_SHIFT 32
  47. #define MLX4_TUN_WRID_RECV (((u64) 1) << MLX4_TUN_SEND_WRID_SHIFT)
  48. #define MLX4_TUN_SET_WRID_QPN(a) (((u64) ((a) & 0x3)) << MLX4_TUN_QPN_SHIFT)
  49. #define MLX4_TUN_IS_RECV(a) (((a) >> MLX4_TUN_SEND_WRID_SHIFT) & 0x1)
  50. #define MLX4_TUN_WRID_QPN(a) (((a) >> MLX4_TUN_QPN_SHIFT) & 0x3)
  51. /* Port mgmt change event handling */
  52. #define GET_BLK_PTR_FROM_EQE(eqe) be32_to_cpu(eqe->event.port_mgmt_change.params.tbl_change_info.block_ptr)
  53. #define GET_MASK_FROM_EQE(eqe) be32_to_cpu(eqe->event.port_mgmt_change.params.tbl_change_info.tbl_entries_mask)
  54. #define NUM_IDX_IN_PKEY_TBL_BLK 32
  55. #define GUID_TBL_ENTRY_SIZE 8 /* size in bytes */
  56. #define GUID_TBL_BLK_NUM_ENTRIES 8
  57. #define GUID_TBL_BLK_SIZE (GUID_TBL_ENTRY_SIZE * GUID_TBL_BLK_NUM_ENTRIES)
  58. struct mlx4_mad_rcv_buf {
  59. struct ib_grh grh;
  60. u8 payload[256];
  61. } __packed;
  62. struct mlx4_mad_snd_buf {
  63. u8 payload[256];
  64. } __packed;
  65. struct mlx4_tunnel_mad {
  66. struct ib_grh grh;
  67. struct mlx4_ib_tunnel_header hdr;
  68. struct ib_mad mad;
  69. } __packed;
  70. struct mlx4_rcv_tunnel_mad {
  71. struct mlx4_rcv_tunnel_hdr hdr;
  72. struct ib_grh grh;
  73. struct ib_mad mad;
  74. } __packed;
  75. static void handle_client_rereg_event(struct mlx4_ib_dev *dev, u8 port_num);
  76. static void handle_lid_change_event(struct mlx4_ib_dev *dev, u8 port_num);
  77. static void __propagate_pkey_ev(struct mlx4_ib_dev *dev, int port_num,
  78. int block, u32 change_bitmap);
  79. __be64 mlx4_ib_gen_node_guid(void)
  80. {
  81. #define NODE_GUID_HI ((u64) (((u64)IB_OPENIB_OUI) << 40))
  82. return cpu_to_be64(NODE_GUID_HI | random32());
  83. }
  84. __be64 mlx4_ib_get_new_demux_tid(struct mlx4_ib_demux_ctx *ctx)
  85. {
  86. return cpu_to_be64(atomic_inc_return(&ctx->tid)) |
  87. cpu_to_be64(0xff00000000000000LL);
  88. }
  89. int mlx4_MAD_IFC(struct mlx4_ib_dev *dev, int mad_ifc_flags,
  90. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  91. void *in_mad, void *response_mad)
  92. {
  93. struct mlx4_cmd_mailbox *inmailbox, *outmailbox;
  94. void *inbox;
  95. int err;
  96. u32 in_modifier = port;
  97. u8 op_modifier = 0;
  98. inmailbox = mlx4_alloc_cmd_mailbox(dev->dev);
  99. if (IS_ERR(inmailbox))
  100. return PTR_ERR(inmailbox);
  101. inbox = inmailbox->buf;
  102. outmailbox = mlx4_alloc_cmd_mailbox(dev->dev);
  103. if (IS_ERR(outmailbox)) {
  104. mlx4_free_cmd_mailbox(dev->dev, inmailbox);
  105. return PTR_ERR(outmailbox);
  106. }
  107. memcpy(inbox, in_mad, 256);
  108. /*
  109. * Key check traps can't be generated unless we have in_wc to
  110. * tell us where to send the trap.
  111. */
  112. if ((mad_ifc_flags & MLX4_MAD_IFC_IGNORE_MKEY) || !in_wc)
  113. op_modifier |= 0x1;
  114. if ((mad_ifc_flags & MLX4_MAD_IFC_IGNORE_BKEY) || !in_wc)
  115. op_modifier |= 0x2;
  116. if (mlx4_is_mfunc(dev->dev) &&
  117. (mad_ifc_flags & MLX4_MAD_IFC_NET_VIEW || in_wc))
  118. op_modifier |= 0x8;
  119. if (in_wc) {
  120. struct {
  121. __be32 my_qpn;
  122. u32 reserved1;
  123. __be32 rqpn;
  124. u8 sl;
  125. u8 g_path;
  126. u16 reserved2[2];
  127. __be16 pkey;
  128. u32 reserved3[11];
  129. u8 grh[40];
  130. } *ext_info;
  131. memset(inbox + 256, 0, 256);
  132. ext_info = inbox + 256;
  133. ext_info->my_qpn = cpu_to_be32(in_wc->qp->qp_num);
  134. ext_info->rqpn = cpu_to_be32(in_wc->src_qp);
  135. ext_info->sl = in_wc->sl << 4;
  136. ext_info->g_path = in_wc->dlid_path_bits |
  137. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  138. ext_info->pkey = cpu_to_be16(in_wc->pkey_index);
  139. if (in_grh)
  140. memcpy(ext_info->grh, in_grh, 40);
  141. op_modifier |= 0x4;
  142. in_modifier |= in_wc->slid << 16;
  143. }
  144. err = mlx4_cmd_box(dev->dev, inmailbox->dma, outmailbox->dma, in_modifier,
  145. mlx4_is_master(dev->dev) ? (op_modifier & ~0x8) : op_modifier,
  146. MLX4_CMD_MAD_IFC, MLX4_CMD_TIME_CLASS_C,
  147. (op_modifier & 0x8) ? MLX4_CMD_NATIVE : MLX4_CMD_WRAPPED);
  148. if (!err)
  149. memcpy(response_mad, outmailbox->buf, 256);
  150. mlx4_free_cmd_mailbox(dev->dev, inmailbox);
  151. mlx4_free_cmd_mailbox(dev->dev, outmailbox);
  152. return err;
  153. }
  154. static void update_sm_ah(struct mlx4_ib_dev *dev, u8 port_num, u16 lid, u8 sl)
  155. {
  156. struct ib_ah *new_ah;
  157. struct ib_ah_attr ah_attr;
  158. unsigned long flags;
  159. if (!dev->send_agent[port_num - 1][0])
  160. return;
  161. memset(&ah_attr, 0, sizeof ah_attr);
  162. ah_attr.dlid = lid;
  163. ah_attr.sl = sl;
  164. ah_attr.port_num = port_num;
  165. new_ah = ib_create_ah(dev->send_agent[port_num - 1][0]->qp->pd,
  166. &ah_attr);
  167. if (IS_ERR(new_ah))
  168. return;
  169. spin_lock_irqsave(&dev->sm_lock, flags);
  170. if (dev->sm_ah[port_num - 1])
  171. ib_destroy_ah(dev->sm_ah[port_num - 1]);
  172. dev->sm_ah[port_num - 1] = new_ah;
  173. spin_unlock_irqrestore(&dev->sm_lock, flags);
  174. }
  175. /*
  176. * Snoop SM MADs for port info, GUID info, and P_Key table sets, so we can
  177. * synthesize LID change, Client-Rereg, GID change, and P_Key change events.
  178. */
  179. static void smp_snoop(struct ib_device *ibdev, u8 port_num, struct ib_mad *mad,
  180. u16 prev_lid)
  181. {
  182. struct ib_port_info *pinfo;
  183. u16 lid;
  184. __be16 *base;
  185. u32 bn, pkey_change_bitmap;
  186. int i;
  187. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  188. if ((mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  189. mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
  190. mad->mad_hdr.method == IB_MGMT_METHOD_SET)
  191. switch (mad->mad_hdr.attr_id) {
  192. case IB_SMP_ATTR_PORT_INFO:
  193. pinfo = (struct ib_port_info *) ((struct ib_smp *) mad)->data;
  194. lid = be16_to_cpu(pinfo->lid);
  195. update_sm_ah(dev, port_num,
  196. be16_to_cpu(pinfo->sm_lid),
  197. pinfo->neighbormtu_mastersmsl & 0xf);
  198. if (pinfo->clientrereg_resv_subnetto & 0x80)
  199. handle_client_rereg_event(dev, port_num);
  200. if (prev_lid != lid)
  201. handle_lid_change_event(dev, port_num);
  202. break;
  203. case IB_SMP_ATTR_PKEY_TABLE:
  204. if (!mlx4_is_mfunc(dev->dev)) {
  205. mlx4_ib_dispatch_event(dev, port_num,
  206. IB_EVENT_PKEY_CHANGE);
  207. break;
  208. }
  209. /* at this point, we are running in the master.
  210. * Slaves do not receive SMPs.
  211. */
  212. bn = be32_to_cpu(((struct ib_smp *)mad)->attr_mod) & 0xFFFF;
  213. base = (__be16 *) &(((struct ib_smp *)mad)->data[0]);
  214. pkey_change_bitmap = 0;
  215. for (i = 0; i < 32; i++) {
  216. pr_debug("PKEY[%d] = x%x\n",
  217. i + bn*32, be16_to_cpu(base[i]));
  218. if (be16_to_cpu(base[i]) !=
  219. dev->pkeys.phys_pkey_cache[port_num - 1][i + bn*32]) {
  220. pkey_change_bitmap |= (1 << i);
  221. dev->pkeys.phys_pkey_cache[port_num - 1][i + bn*32] =
  222. be16_to_cpu(base[i]);
  223. }
  224. }
  225. pr_debug("PKEY Change event: port=%d, "
  226. "block=0x%x, change_bitmap=0x%x\n",
  227. port_num, bn, pkey_change_bitmap);
  228. if (pkey_change_bitmap) {
  229. mlx4_ib_dispatch_event(dev, port_num,
  230. IB_EVENT_PKEY_CHANGE);
  231. if (!dev->sriov.is_going_down)
  232. __propagate_pkey_ev(dev, port_num, bn,
  233. pkey_change_bitmap);
  234. }
  235. break;
  236. case IB_SMP_ATTR_GUID_INFO:
  237. /* paravirtualized master's guid is guid 0 -- does not change */
  238. if (!mlx4_is_master(dev->dev))
  239. mlx4_ib_dispatch_event(dev, port_num,
  240. IB_EVENT_GID_CHANGE);
  241. /*if master, notify relevant slaves*/
  242. if (mlx4_is_master(dev->dev) &&
  243. !dev->sriov.is_going_down) {
  244. bn = be32_to_cpu(((struct ib_smp *)mad)->attr_mod);
  245. mlx4_ib_update_cache_on_guid_change(dev, bn, port_num,
  246. (u8 *)(&((struct ib_smp *)mad)->data));
  247. mlx4_ib_notify_slaves_on_guid_change(dev, bn, port_num,
  248. (u8 *)(&((struct ib_smp *)mad)->data));
  249. }
  250. break;
  251. default:
  252. break;
  253. }
  254. }
  255. static void __propagate_pkey_ev(struct mlx4_ib_dev *dev, int port_num,
  256. int block, u32 change_bitmap)
  257. {
  258. int i, ix, slave, err;
  259. int have_event = 0;
  260. for (slave = 0; slave < dev->dev->caps.sqp_demux; slave++) {
  261. if (slave == mlx4_master_func_num(dev->dev))
  262. continue;
  263. if (!mlx4_is_slave_active(dev->dev, slave))
  264. continue;
  265. have_event = 0;
  266. for (i = 0; i < 32; i++) {
  267. if (!(change_bitmap & (1 << i)))
  268. continue;
  269. for (ix = 0;
  270. ix < dev->dev->caps.pkey_table_len[port_num]; ix++) {
  271. if (dev->pkeys.virt2phys_pkey[slave][port_num - 1]
  272. [ix] == i + 32 * block) {
  273. err = mlx4_gen_pkey_eqe(dev->dev, slave, port_num);
  274. pr_debug("propagate_pkey_ev: slave %d,"
  275. " port %d, ix %d (%d)\n",
  276. slave, port_num, ix, err);
  277. have_event = 1;
  278. break;
  279. }
  280. }
  281. if (have_event)
  282. break;
  283. }
  284. }
  285. }
  286. static void node_desc_override(struct ib_device *dev,
  287. struct ib_mad *mad)
  288. {
  289. unsigned long flags;
  290. if ((mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  291. mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
  292. mad->mad_hdr.method == IB_MGMT_METHOD_GET_RESP &&
  293. mad->mad_hdr.attr_id == IB_SMP_ATTR_NODE_DESC) {
  294. spin_lock_irqsave(&to_mdev(dev)->sm_lock, flags);
  295. memcpy(((struct ib_smp *) mad)->data, dev->node_desc, 64);
  296. spin_unlock_irqrestore(&to_mdev(dev)->sm_lock, flags);
  297. }
  298. }
  299. static void forward_trap(struct mlx4_ib_dev *dev, u8 port_num, struct ib_mad *mad)
  300. {
  301. int qpn = mad->mad_hdr.mgmt_class != IB_MGMT_CLASS_SUBN_LID_ROUTED;
  302. struct ib_mad_send_buf *send_buf;
  303. struct ib_mad_agent *agent = dev->send_agent[port_num - 1][qpn];
  304. int ret;
  305. unsigned long flags;
  306. if (agent) {
  307. send_buf = ib_create_send_mad(agent, qpn, 0, 0, IB_MGMT_MAD_HDR,
  308. IB_MGMT_MAD_DATA, GFP_ATOMIC);
  309. if (IS_ERR(send_buf))
  310. return;
  311. /*
  312. * We rely here on the fact that MLX QPs don't use the
  313. * address handle after the send is posted (this is
  314. * wrong following the IB spec strictly, but we know
  315. * it's OK for our devices).
  316. */
  317. spin_lock_irqsave(&dev->sm_lock, flags);
  318. memcpy(send_buf->mad, mad, sizeof *mad);
  319. if ((send_buf->ah = dev->sm_ah[port_num - 1]))
  320. ret = ib_post_send_mad(send_buf, NULL);
  321. else
  322. ret = -EINVAL;
  323. spin_unlock_irqrestore(&dev->sm_lock, flags);
  324. if (ret)
  325. ib_free_send_mad(send_buf);
  326. }
  327. }
  328. static int mlx4_ib_demux_sa_handler(struct ib_device *ibdev, int port, int slave,
  329. struct ib_sa_mad *sa_mad)
  330. {
  331. int ret = 0;
  332. /* dispatch to different sa handlers */
  333. switch (be16_to_cpu(sa_mad->mad_hdr.attr_id)) {
  334. case IB_SA_ATTR_MC_MEMBER_REC:
  335. ret = mlx4_ib_mcg_demux_handler(ibdev, port, slave, sa_mad);
  336. break;
  337. default:
  338. break;
  339. }
  340. return ret;
  341. }
  342. int mlx4_ib_find_real_gid(struct ib_device *ibdev, u8 port, __be64 guid)
  343. {
  344. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  345. int i;
  346. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  347. if (dev->sriov.demux[port - 1].guid_cache[i] == guid)
  348. return i;
  349. }
  350. return -1;
  351. }
  352. static int get_pkey_phys_indices(struct mlx4_ib_dev *ibdev, u8 port, u8 ph_pkey_ix,
  353. u8 *full_pk_ix, u8 *partial_pk_ix,
  354. int *is_full_member)
  355. {
  356. u16 search_pkey;
  357. int fm;
  358. int err = 0;
  359. u16 pk;
  360. err = ib_get_cached_pkey(&ibdev->ib_dev, port, ph_pkey_ix, &search_pkey);
  361. if (err)
  362. return err;
  363. fm = (search_pkey & 0x8000) ? 1 : 0;
  364. if (fm) {
  365. *full_pk_ix = ph_pkey_ix;
  366. search_pkey &= 0x7FFF;
  367. } else {
  368. *partial_pk_ix = ph_pkey_ix;
  369. search_pkey |= 0x8000;
  370. }
  371. if (ib_find_exact_cached_pkey(&ibdev->ib_dev, port, search_pkey, &pk))
  372. pk = 0xFFFF;
  373. if (fm)
  374. *partial_pk_ix = (pk & 0xFF);
  375. else
  376. *full_pk_ix = (pk & 0xFF);
  377. *is_full_member = fm;
  378. return err;
  379. }
  380. int mlx4_ib_send_to_slave(struct mlx4_ib_dev *dev, int slave, u8 port,
  381. enum ib_qp_type dest_qpt, struct ib_wc *wc,
  382. struct ib_grh *grh, struct ib_mad *mad)
  383. {
  384. struct ib_sge list;
  385. struct ib_send_wr wr, *bad_wr;
  386. struct mlx4_ib_demux_pv_ctx *tun_ctx;
  387. struct mlx4_ib_demux_pv_qp *tun_qp;
  388. struct mlx4_rcv_tunnel_mad *tun_mad;
  389. struct ib_ah_attr attr;
  390. struct ib_ah *ah;
  391. struct ib_qp *src_qp = NULL;
  392. unsigned tun_tx_ix = 0;
  393. int dqpn;
  394. int ret = 0;
  395. int i;
  396. int is_full_member = 0;
  397. u16 tun_pkey_ix;
  398. u8 ph_pkey_ix, full_pk_ix = 0, partial_pk_ix = 0;
  399. if (dest_qpt > IB_QPT_GSI)
  400. return -EINVAL;
  401. tun_ctx = dev->sriov.demux[port-1].tun[slave];
  402. /* check if proxy qp created */
  403. if (!tun_ctx || tun_ctx->state != DEMUX_PV_STATE_ACTIVE)
  404. return -EAGAIN;
  405. /* QP0 forwarding only for Dom0 */
  406. if (!dest_qpt && (mlx4_master_func_num(dev->dev) != slave))
  407. return -EINVAL;
  408. if (!dest_qpt)
  409. tun_qp = &tun_ctx->qp[0];
  410. else
  411. tun_qp = &tun_ctx->qp[1];
  412. /* compute pkey index for slave */
  413. /* get physical pkey -- virtualized Dom0 pkey to phys*/
  414. if (dest_qpt) {
  415. ph_pkey_ix =
  416. dev->pkeys.virt2phys_pkey[mlx4_master_func_num(dev->dev)][port - 1][wc->pkey_index];
  417. /* now, translate this to the slave pkey index */
  418. ret = get_pkey_phys_indices(dev, port, ph_pkey_ix, &full_pk_ix,
  419. &partial_pk_ix, &is_full_member);
  420. if (ret)
  421. return -EINVAL;
  422. for (i = 0; i < dev->dev->caps.pkey_table_len[port]; i++) {
  423. if ((dev->pkeys.virt2phys_pkey[slave][port - 1][i] == full_pk_ix) ||
  424. (is_full_member &&
  425. (dev->pkeys.virt2phys_pkey[slave][port - 1][i] == partial_pk_ix)))
  426. break;
  427. }
  428. if (i == dev->dev->caps.pkey_table_len[port])
  429. return -EINVAL;
  430. tun_pkey_ix = i;
  431. } else
  432. tun_pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][0];
  433. dqpn = dev->dev->caps.sqp_start + 8 * slave + port + (dest_qpt * 2) - 1;
  434. /* get tunnel tx data buf for slave */
  435. src_qp = tun_qp->qp;
  436. /* create ah. Just need an empty one with the port num for the post send.
  437. * The driver will set the force loopback bit in post_send */
  438. memset(&attr, 0, sizeof attr);
  439. attr.port_num = port;
  440. ah = ib_create_ah(tun_ctx->pd, &attr);
  441. if (IS_ERR(ah))
  442. return -ENOMEM;
  443. /* allocate tunnel tx buf after pass failure returns */
  444. spin_lock(&tun_qp->tx_lock);
  445. if (tun_qp->tx_ix_head - tun_qp->tx_ix_tail >=
  446. (MLX4_NUM_TUNNEL_BUFS - 1))
  447. ret = -EAGAIN;
  448. else
  449. tun_tx_ix = (++tun_qp->tx_ix_head) & (MLX4_NUM_TUNNEL_BUFS - 1);
  450. spin_unlock(&tun_qp->tx_lock);
  451. if (ret)
  452. goto out;
  453. tun_mad = (struct mlx4_rcv_tunnel_mad *) (tun_qp->tx_ring[tun_tx_ix].buf.addr);
  454. if (tun_qp->tx_ring[tun_tx_ix].ah)
  455. ib_destroy_ah(tun_qp->tx_ring[tun_tx_ix].ah);
  456. tun_qp->tx_ring[tun_tx_ix].ah = ah;
  457. ib_dma_sync_single_for_cpu(&dev->ib_dev,
  458. tun_qp->tx_ring[tun_tx_ix].buf.map,
  459. sizeof (struct mlx4_rcv_tunnel_mad),
  460. DMA_TO_DEVICE);
  461. /* copy over to tunnel buffer */
  462. if (grh)
  463. memcpy(&tun_mad->grh, grh, sizeof *grh);
  464. memcpy(&tun_mad->mad, mad, sizeof *mad);
  465. /* adjust tunnel data */
  466. tun_mad->hdr.pkey_index = cpu_to_be16(tun_pkey_ix);
  467. tun_mad->hdr.sl_vid = cpu_to_be16(((u16)(wc->sl)) << 12);
  468. tun_mad->hdr.slid_mac_47_32 = cpu_to_be16(wc->slid);
  469. tun_mad->hdr.flags_src_qp = cpu_to_be32(wc->src_qp & 0xFFFFFF);
  470. tun_mad->hdr.g_ml_path = (grh && (wc->wc_flags & IB_WC_GRH)) ? 0x80 : 0;
  471. ib_dma_sync_single_for_device(&dev->ib_dev,
  472. tun_qp->tx_ring[tun_tx_ix].buf.map,
  473. sizeof (struct mlx4_rcv_tunnel_mad),
  474. DMA_TO_DEVICE);
  475. list.addr = tun_qp->tx_ring[tun_tx_ix].buf.map;
  476. list.length = sizeof (struct mlx4_rcv_tunnel_mad);
  477. list.lkey = tun_ctx->mr->lkey;
  478. wr.wr.ud.ah = ah;
  479. wr.wr.ud.port_num = port;
  480. wr.wr.ud.remote_qkey = IB_QP_SET_QKEY;
  481. wr.wr.ud.remote_qpn = dqpn;
  482. wr.next = NULL;
  483. wr.wr_id = ((u64) tun_tx_ix) | MLX4_TUN_SET_WRID_QPN(dest_qpt);
  484. wr.sg_list = &list;
  485. wr.num_sge = 1;
  486. wr.opcode = IB_WR_SEND;
  487. wr.send_flags = IB_SEND_SIGNALED;
  488. ret = ib_post_send(src_qp, &wr, &bad_wr);
  489. out:
  490. if (ret)
  491. ib_destroy_ah(ah);
  492. return ret;
  493. }
  494. static int mlx4_ib_demux_mad(struct ib_device *ibdev, u8 port,
  495. struct ib_wc *wc, struct ib_grh *grh,
  496. struct ib_mad *mad)
  497. {
  498. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  499. int err;
  500. int slave;
  501. u8 *slave_id;
  502. /* Initially assume that this mad is for us */
  503. slave = mlx4_master_func_num(dev->dev);
  504. /* See if the slave id is encoded in a response mad */
  505. if (mad->mad_hdr.method & 0x80) {
  506. slave_id = (u8 *) &mad->mad_hdr.tid;
  507. slave = *slave_id;
  508. if (slave != 255) /*255 indicates the dom0*/
  509. *slave_id = 0; /* remap tid */
  510. }
  511. /* If a grh is present, we demux according to it */
  512. if (wc->wc_flags & IB_WC_GRH) {
  513. slave = mlx4_ib_find_real_gid(ibdev, port, grh->dgid.global.interface_id);
  514. if (slave < 0) {
  515. mlx4_ib_warn(ibdev, "failed matching grh\n");
  516. return -ENOENT;
  517. }
  518. }
  519. /* Class-specific handling */
  520. switch (mad->mad_hdr.mgmt_class) {
  521. case IB_MGMT_CLASS_SUBN_ADM:
  522. if (mlx4_ib_demux_sa_handler(ibdev, port, slave,
  523. (struct ib_sa_mad *) mad))
  524. return 0;
  525. break;
  526. case IB_MGMT_CLASS_CM:
  527. if (mlx4_ib_demux_cm_handler(ibdev, port, &slave, mad))
  528. return 0;
  529. break;
  530. case IB_MGMT_CLASS_DEVICE_MGMT:
  531. if (mad->mad_hdr.method != IB_MGMT_METHOD_GET_RESP)
  532. return 0;
  533. break;
  534. default:
  535. /* Drop unsupported classes for slaves in tunnel mode */
  536. if (slave != mlx4_master_func_num(dev->dev)) {
  537. pr_debug("dropping unsupported ingress mad from class:%d "
  538. "for slave:%d\n", mad->mad_hdr.mgmt_class, slave);
  539. return 0;
  540. }
  541. }
  542. /*make sure that no slave==255 was not handled yet.*/
  543. if (slave >= dev->dev->caps.sqp_demux) {
  544. mlx4_ib_warn(ibdev, "slave id: %d is bigger than allowed:%d\n",
  545. slave, dev->dev->caps.sqp_demux);
  546. return -ENOENT;
  547. }
  548. err = mlx4_ib_send_to_slave(dev, slave, port, wc->qp->qp_type, wc, grh, mad);
  549. if (err)
  550. pr_debug("failed sending to slave %d via tunnel qp (%d)\n",
  551. slave, err);
  552. return 0;
  553. }
  554. static int ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  555. struct ib_wc *in_wc, struct ib_grh *in_grh,
  556. struct ib_mad *in_mad, struct ib_mad *out_mad)
  557. {
  558. u16 slid, prev_lid = 0;
  559. int err;
  560. struct ib_port_attr pattr;
  561. if (in_wc && in_wc->qp->qp_num) {
  562. pr_debug("received MAD: slid:%d sqpn:%d "
  563. "dlid_bits:%d dqpn:%d wc_flags:0x%x, cls %x, mtd %x, atr %x\n",
  564. in_wc->slid, in_wc->src_qp,
  565. in_wc->dlid_path_bits,
  566. in_wc->qp->qp_num,
  567. in_wc->wc_flags,
  568. in_mad->mad_hdr.mgmt_class, in_mad->mad_hdr.method,
  569. be16_to_cpu(in_mad->mad_hdr.attr_id));
  570. if (in_wc->wc_flags & IB_WC_GRH) {
  571. pr_debug("sgid_hi:0x%016llx sgid_lo:0x%016llx\n",
  572. be64_to_cpu(in_grh->sgid.global.subnet_prefix),
  573. be64_to_cpu(in_grh->sgid.global.interface_id));
  574. pr_debug("dgid_hi:0x%016llx dgid_lo:0x%016llx\n",
  575. be64_to_cpu(in_grh->dgid.global.subnet_prefix),
  576. be64_to_cpu(in_grh->dgid.global.interface_id));
  577. }
  578. }
  579. slid = in_wc ? in_wc->slid : be16_to_cpu(IB_LID_PERMISSIVE);
  580. if (in_mad->mad_hdr.method == IB_MGMT_METHOD_TRAP && slid == 0) {
  581. forward_trap(to_mdev(ibdev), port_num, in_mad);
  582. return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_CONSUMED;
  583. }
  584. if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  585. in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) {
  586. if (in_mad->mad_hdr.method != IB_MGMT_METHOD_GET &&
  587. in_mad->mad_hdr.method != IB_MGMT_METHOD_SET &&
  588. in_mad->mad_hdr.method != IB_MGMT_METHOD_TRAP_REPRESS)
  589. return IB_MAD_RESULT_SUCCESS;
  590. /*
  591. * Don't process SMInfo queries -- the SMA can't handle them.
  592. */
  593. if (in_mad->mad_hdr.attr_id == IB_SMP_ATTR_SM_INFO)
  594. return IB_MAD_RESULT_SUCCESS;
  595. } else if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_PERF_MGMT ||
  596. in_mad->mad_hdr.mgmt_class == MLX4_IB_VENDOR_CLASS1 ||
  597. in_mad->mad_hdr.mgmt_class == MLX4_IB_VENDOR_CLASS2 ||
  598. in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_CONG_MGMT) {
  599. if (in_mad->mad_hdr.method != IB_MGMT_METHOD_GET &&
  600. in_mad->mad_hdr.method != IB_MGMT_METHOD_SET)
  601. return IB_MAD_RESULT_SUCCESS;
  602. } else
  603. return IB_MAD_RESULT_SUCCESS;
  604. if ((in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  605. in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
  606. in_mad->mad_hdr.method == IB_MGMT_METHOD_SET &&
  607. in_mad->mad_hdr.attr_id == IB_SMP_ATTR_PORT_INFO &&
  608. !ib_query_port(ibdev, port_num, &pattr))
  609. prev_lid = pattr.lid;
  610. err = mlx4_MAD_IFC(to_mdev(ibdev),
  611. (mad_flags & IB_MAD_IGNORE_MKEY ? MLX4_MAD_IFC_IGNORE_MKEY : 0) |
  612. (mad_flags & IB_MAD_IGNORE_BKEY ? MLX4_MAD_IFC_IGNORE_BKEY : 0) |
  613. MLX4_MAD_IFC_NET_VIEW,
  614. port_num, in_wc, in_grh, in_mad, out_mad);
  615. if (err)
  616. return IB_MAD_RESULT_FAILURE;
  617. if (!out_mad->mad_hdr.status) {
  618. if (!(to_mdev(ibdev)->dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV))
  619. smp_snoop(ibdev, port_num, in_mad, prev_lid);
  620. /* slaves get node desc from FW */
  621. if (!mlx4_is_slave(to_mdev(ibdev)->dev))
  622. node_desc_override(ibdev, out_mad);
  623. }
  624. /* set return bit in status of directed route responses */
  625. if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE)
  626. out_mad->mad_hdr.status |= cpu_to_be16(1 << 15);
  627. if (in_mad->mad_hdr.method == IB_MGMT_METHOD_TRAP_REPRESS)
  628. /* no response for trap repress */
  629. return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_CONSUMED;
  630. return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_REPLY;
  631. }
  632. static void edit_counter(struct mlx4_counter *cnt,
  633. struct ib_pma_portcounters *pma_cnt)
  634. {
  635. pma_cnt->port_xmit_data = cpu_to_be32((be64_to_cpu(cnt->tx_bytes)>>2));
  636. pma_cnt->port_rcv_data = cpu_to_be32((be64_to_cpu(cnt->rx_bytes)>>2));
  637. pma_cnt->port_xmit_packets = cpu_to_be32(be64_to_cpu(cnt->tx_frames));
  638. pma_cnt->port_rcv_packets = cpu_to_be32(be64_to_cpu(cnt->rx_frames));
  639. }
  640. static int iboe_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  641. struct ib_wc *in_wc, struct ib_grh *in_grh,
  642. struct ib_mad *in_mad, struct ib_mad *out_mad)
  643. {
  644. struct mlx4_cmd_mailbox *mailbox;
  645. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  646. int err;
  647. u32 inmod = dev->counters[port_num - 1] & 0xffff;
  648. u8 mode;
  649. if (in_mad->mad_hdr.mgmt_class != IB_MGMT_CLASS_PERF_MGMT)
  650. return -EINVAL;
  651. mailbox = mlx4_alloc_cmd_mailbox(dev->dev);
  652. if (IS_ERR(mailbox))
  653. return IB_MAD_RESULT_FAILURE;
  654. err = mlx4_cmd_box(dev->dev, 0, mailbox->dma, inmod, 0,
  655. MLX4_CMD_QUERY_IF_STAT, MLX4_CMD_TIME_CLASS_C,
  656. MLX4_CMD_WRAPPED);
  657. if (err)
  658. err = IB_MAD_RESULT_FAILURE;
  659. else {
  660. memset(out_mad->data, 0, sizeof out_mad->data);
  661. mode = ((struct mlx4_counter *)mailbox->buf)->counter_mode;
  662. switch (mode & 0xf) {
  663. case 0:
  664. edit_counter(mailbox->buf,
  665. (void *)(out_mad->data + 40));
  666. err = IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_REPLY;
  667. break;
  668. default:
  669. err = IB_MAD_RESULT_FAILURE;
  670. }
  671. }
  672. mlx4_free_cmd_mailbox(dev->dev, mailbox);
  673. return err;
  674. }
  675. int mlx4_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  676. struct ib_wc *in_wc, struct ib_grh *in_grh,
  677. struct ib_mad *in_mad, struct ib_mad *out_mad)
  678. {
  679. switch (rdma_port_get_link_layer(ibdev, port_num)) {
  680. case IB_LINK_LAYER_INFINIBAND:
  681. return ib_process_mad(ibdev, mad_flags, port_num, in_wc,
  682. in_grh, in_mad, out_mad);
  683. case IB_LINK_LAYER_ETHERNET:
  684. return iboe_process_mad(ibdev, mad_flags, port_num, in_wc,
  685. in_grh, in_mad, out_mad);
  686. default:
  687. return -EINVAL;
  688. }
  689. }
  690. static void send_handler(struct ib_mad_agent *agent,
  691. struct ib_mad_send_wc *mad_send_wc)
  692. {
  693. if (mad_send_wc->send_buf->context[0])
  694. ib_destroy_ah(mad_send_wc->send_buf->context[0]);
  695. ib_free_send_mad(mad_send_wc->send_buf);
  696. }
  697. int mlx4_ib_mad_init(struct mlx4_ib_dev *dev)
  698. {
  699. struct ib_mad_agent *agent;
  700. int p, q;
  701. int ret;
  702. enum rdma_link_layer ll;
  703. for (p = 0; p < dev->num_ports; ++p) {
  704. ll = rdma_port_get_link_layer(&dev->ib_dev, p + 1);
  705. for (q = 0; q <= 1; ++q) {
  706. if (ll == IB_LINK_LAYER_INFINIBAND) {
  707. agent = ib_register_mad_agent(&dev->ib_dev, p + 1,
  708. q ? IB_QPT_GSI : IB_QPT_SMI,
  709. NULL, 0, send_handler,
  710. NULL, NULL);
  711. if (IS_ERR(agent)) {
  712. ret = PTR_ERR(agent);
  713. goto err;
  714. }
  715. dev->send_agent[p][q] = agent;
  716. } else
  717. dev->send_agent[p][q] = NULL;
  718. }
  719. }
  720. return 0;
  721. err:
  722. for (p = 0; p < dev->num_ports; ++p)
  723. for (q = 0; q <= 1; ++q)
  724. if (dev->send_agent[p][q])
  725. ib_unregister_mad_agent(dev->send_agent[p][q]);
  726. return ret;
  727. }
  728. void mlx4_ib_mad_cleanup(struct mlx4_ib_dev *dev)
  729. {
  730. struct ib_mad_agent *agent;
  731. int p, q;
  732. for (p = 0; p < dev->num_ports; ++p) {
  733. for (q = 0; q <= 1; ++q) {
  734. agent = dev->send_agent[p][q];
  735. if (agent) {
  736. dev->send_agent[p][q] = NULL;
  737. ib_unregister_mad_agent(agent);
  738. }
  739. }
  740. if (dev->sm_ah[p])
  741. ib_destroy_ah(dev->sm_ah[p]);
  742. }
  743. }
  744. static void handle_lid_change_event(struct mlx4_ib_dev *dev, u8 port_num)
  745. {
  746. mlx4_ib_dispatch_event(dev, port_num, IB_EVENT_LID_CHANGE);
  747. if (mlx4_is_master(dev->dev) && !dev->sriov.is_going_down)
  748. mlx4_gen_slaves_port_mgt_ev(dev->dev, port_num,
  749. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK);
  750. }
  751. static void handle_client_rereg_event(struct mlx4_ib_dev *dev, u8 port_num)
  752. {
  753. /* re-configure the alias-guid and mcg's */
  754. if (mlx4_is_master(dev->dev)) {
  755. mlx4_ib_invalidate_all_guid_record(dev, port_num);
  756. if (!dev->sriov.is_going_down) {
  757. mlx4_ib_mcg_port_cleanup(&dev->sriov.demux[port_num - 1], 0);
  758. mlx4_gen_slaves_port_mgt_ev(dev->dev, port_num,
  759. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK);
  760. }
  761. }
  762. mlx4_ib_dispatch_event(dev, port_num, IB_EVENT_CLIENT_REREGISTER);
  763. }
  764. static void propagate_pkey_ev(struct mlx4_ib_dev *dev, int port_num,
  765. struct mlx4_eqe *eqe)
  766. {
  767. __propagate_pkey_ev(dev, port_num, GET_BLK_PTR_FROM_EQE(eqe),
  768. GET_MASK_FROM_EQE(eqe));
  769. }
  770. static void handle_slaves_guid_change(struct mlx4_ib_dev *dev, u8 port_num,
  771. u32 guid_tbl_blk_num, u32 change_bitmap)
  772. {
  773. struct ib_smp *in_mad = NULL;
  774. struct ib_smp *out_mad = NULL;
  775. u16 i;
  776. if (!mlx4_is_mfunc(dev->dev) || !mlx4_is_master(dev->dev))
  777. return;
  778. in_mad = kmalloc(sizeof *in_mad, GFP_KERNEL);
  779. out_mad = kmalloc(sizeof *out_mad, GFP_KERNEL);
  780. if (!in_mad || !out_mad) {
  781. mlx4_ib_warn(&dev->ib_dev, "failed to allocate memory for guid info mads\n");
  782. goto out;
  783. }
  784. guid_tbl_blk_num *= 4;
  785. for (i = 0; i < 4; i++) {
  786. if (change_bitmap && (!((change_bitmap >> (8 * i)) & 0xff)))
  787. continue;
  788. memset(in_mad, 0, sizeof *in_mad);
  789. memset(out_mad, 0, sizeof *out_mad);
  790. in_mad->base_version = 1;
  791. in_mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
  792. in_mad->class_version = 1;
  793. in_mad->method = IB_MGMT_METHOD_GET;
  794. in_mad->attr_id = IB_SMP_ATTR_GUID_INFO;
  795. in_mad->attr_mod = cpu_to_be32(guid_tbl_blk_num + i);
  796. if (mlx4_MAD_IFC(dev,
  797. MLX4_MAD_IFC_IGNORE_KEYS | MLX4_MAD_IFC_NET_VIEW,
  798. port_num, NULL, NULL, in_mad, out_mad)) {
  799. mlx4_ib_warn(&dev->ib_dev, "Failed in get GUID INFO MAD_IFC\n");
  800. goto out;
  801. }
  802. mlx4_ib_update_cache_on_guid_change(dev, guid_tbl_blk_num + i,
  803. port_num,
  804. (u8 *)(&((struct ib_smp *)out_mad)->data));
  805. mlx4_ib_notify_slaves_on_guid_change(dev, guid_tbl_blk_num + i,
  806. port_num,
  807. (u8 *)(&((struct ib_smp *)out_mad)->data));
  808. }
  809. out:
  810. kfree(in_mad);
  811. kfree(out_mad);
  812. return;
  813. }
  814. void handle_port_mgmt_change_event(struct work_struct *work)
  815. {
  816. struct ib_event_work *ew = container_of(work, struct ib_event_work, work);
  817. struct mlx4_ib_dev *dev = ew->ib_dev;
  818. struct mlx4_eqe *eqe = &(ew->ib_eqe);
  819. u8 port = eqe->event.port_mgmt_change.port;
  820. u32 changed_attr;
  821. u32 tbl_block;
  822. u32 change_bitmap;
  823. switch (eqe->subtype) {
  824. case MLX4_DEV_PMC_SUBTYPE_PORT_INFO:
  825. changed_attr = be32_to_cpu(eqe->event.port_mgmt_change.params.port_info.changed_attr);
  826. /* Update the SM ah - This should be done before handling
  827. the other changed attributes so that MADs can be sent to the SM */
  828. if (changed_attr & MSTR_SM_CHANGE_MASK) {
  829. u16 lid = be16_to_cpu(eqe->event.port_mgmt_change.params.port_info.mstr_sm_lid);
  830. u8 sl = eqe->event.port_mgmt_change.params.port_info.mstr_sm_sl & 0xf;
  831. update_sm_ah(dev, port, lid, sl);
  832. }
  833. /* Check if it is a lid change event */
  834. if (changed_attr & MLX4_EQ_PORT_INFO_LID_CHANGE_MASK)
  835. handle_lid_change_event(dev, port);
  836. /* Generate GUID changed event */
  837. if (changed_attr & MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK) {
  838. mlx4_ib_dispatch_event(dev, port, IB_EVENT_GID_CHANGE);
  839. /*if master, notify all slaves*/
  840. if (mlx4_is_master(dev->dev))
  841. mlx4_gen_slaves_port_mgt_ev(dev->dev, port,
  842. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK);
  843. }
  844. if (changed_attr & MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK)
  845. handle_client_rereg_event(dev, port);
  846. break;
  847. case MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE:
  848. mlx4_ib_dispatch_event(dev, port, IB_EVENT_PKEY_CHANGE);
  849. if (mlx4_is_master(dev->dev) && !dev->sriov.is_going_down)
  850. propagate_pkey_ev(dev, port, eqe);
  851. break;
  852. case MLX4_DEV_PMC_SUBTYPE_GUID_INFO:
  853. /* paravirtualized master's guid is guid 0 -- does not change */
  854. if (!mlx4_is_master(dev->dev))
  855. mlx4_ib_dispatch_event(dev, port, IB_EVENT_GID_CHANGE);
  856. /*if master, notify relevant slaves*/
  857. else if (!dev->sriov.is_going_down) {
  858. tbl_block = GET_BLK_PTR_FROM_EQE(eqe);
  859. change_bitmap = GET_MASK_FROM_EQE(eqe);
  860. handle_slaves_guid_change(dev, port, tbl_block, change_bitmap);
  861. }
  862. break;
  863. default:
  864. pr_warn("Unsupported subtype 0x%x for "
  865. "Port Management Change event\n", eqe->subtype);
  866. }
  867. kfree(ew);
  868. }
  869. void mlx4_ib_dispatch_event(struct mlx4_ib_dev *dev, u8 port_num,
  870. enum ib_event_type type)
  871. {
  872. struct ib_event event;
  873. event.device = &dev->ib_dev;
  874. event.element.port_num = port_num;
  875. event.event = type;
  876. ib_dispatch_event(&event);
  877. }
  878. static void mlx4_ib_tunnel_comp_handler(struct ib_cq *cq, void *arg)
  879. {
  880. unsigned long flags;
  881. struct mlx4_ib_demux_pv_ctx *ctx = cq->cq_context;
  882. struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
  883. spin_lock_irqsave(&dev->sriov.going_down_lock, flags);
  884. if (!dev->sriov.is_going_down && ctx->state == DEMUX_PV_STATE_ACTIVE)
  885. queue_work(ctx->wq, &ctx->work);
  886. spin_unlock_irqrestore(&dev->sriov.going_down_lock, flags);
  887. }
  888. static int mlx4_ib_post_pv_qp_buf(struct mlx4_ib_demux_pv_ctx *ctx,
  889. struct mlx4_ib_demux_pv_qp *tun_qp,
  890. int index)
  891. {
  892. struct ib_sge sg_list;
  893. struct ib_recv_wr recv_wr, *bad_recv_wr;
  894. int size;
  895. size = (tun_qp->qp->qp_type == IB_QPT_UD) ?
  896. sizeof (struct mlx4_tunnel_mad) : sizeof (struct mlx4_mad_rcv_buf);
  897. sg_list.addr = tun_qp->ring[index].map;
  898. sg_list.length = size;
  899. sg_list.lkey = ctx->mr->lkey;
  900. recv_wr.next = NULL;
  901. recv_wr.sg_list = &sg_list;
  902. recv_wr.num_sge = 1;
  903. recv_wr.wr_id = (u64) index | MLX4_TUN_WRID_RECV |
  904. MLX4_TUN_SET_WRID_QPN(tun_qp->proxy_qpt);
  905. ib_dma_sync_single_for_device(ctx->ib_dev, tun_qp->ring[index].map,
  906. size, DMA_FROM_DEVICE);
  907. return ib_post_recv(tun_qp->qp, &recv_wr, &bad_recv_wr);
  908. }
  909. static int mlx4_ib_multiplex_sa_handler(struct ib_device *ibdev, int port,
  910. int slave, struct ib_sa_mad *sa_mad)
  911. {
  912. int ret = 0;
  913. /* dispatch to different sa handlers */
  914. switch (be16_to_cpu(sa_mad->mad_hdr.attr_id)) {
  915. case IB_SA_ATTR_MC_MEMBER_REC:
  916. ret = mlx4_ib_mcg_multiplex_handler(ibdev, port, slave, sa_mad);
  917. break;
  918. default:
  919. break;
  920. }
  921. return ret;
  922. }
  923. static int is_proxy_qp0(struct mlx4_ib_dev *dev, int qpn, int slave)
  924. {
  925. int slave_start = dev->dev->caps.sqp_start + 8 * slave;
  926. return (qpn >= slave_start && qpn <= slave_start + 1);
  927. }
  928. int mlx4_ib_send_to_wire(struct mlx4_ib_dev *dev, int slave, u8 port,
  929. enum ib_qp_type dest_qpt, u16 pkey_index, u32 remote_qpn,
  930. u32 qkey, struct ib_ah_attr *attr, struct ib_mad *mad)
  931. {
  932. struct ib_sge list;
  933. struct ib_send_wr wr, *bad_wr;
  934. struct mlx4_ib_demux_pv_ctx *sqp_ctx;
  935. struct mlx4_ib_demux_pv_qp *sqp;
  936. struct mlx4_mad_snd_buf *sqp_mad;
  937. struct ib_ah *ah;
  938. struct ib_qp *send_qp = NULL;
  939. unsigned wire_tx_ix = 0;
  940. int ret = 0;
  941. u16 wire_pkey_ix;
  942. int src_qpnum;
  943. u8 sgid_index;
  944. sqp_ctx = dev->sriov.sqps[port-1];
  945. /* check if proxy qp created */
  946. if (!sqp_ctx || sqp_ctx->state != DEMUX_PV_STATE_ACTIVE)
  947. return -EAGAIN;
  948. /* QP0 forwarding only for Dom0 */
  949. if (dest_qpt == IB_QPT_SMI && (mlx4_master_func_num(dev->dev) != slave))
  950. return -EINVAL;
  951. if (dest_qpt == IB_QPT_SMI) {
  952. src_qpnum = 0;
  953. sqp = &sqp_ctx->qp[0];
  954. wire_pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][0];
  955. } else {
  956. src_qpnum = 1;
  957. sqp = &sqp_ctx->qp[1];
  958. wire_pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][pkey_index];
  959. }
  960. send_qp = sqp->qp;
  961. /* create ah */
  962. sgid_index = attr->grh.sgid_index;
  963. attr->grh.sgid_index = 0;
  964. ah = ib_create_ah(sqp_ctx->pd, attr);
  965. if (IS_ERR(ah))
  966. return -ENOMEM;
  967. attr->grh.sgid_index = sgid_index;
  968. to_mah(ah)->av.ib.gid_index = sgid_index;
  969. /* get rid of force-loopback bit */
  970. to_mah(ah)->av.ib.port_pd &= cpu_to_be32(0x7FFFFFFF);
  971. spin_lock(&sqp->tx_lock);
  972. if (sqp->tx_ix_head - sqp->tx_ix_tail >=
  973. (MLX4_NUM_TUNNEL_BUFS - 1))
  974. ret = -EAGAIN;
  975. else
  976. wire_tx_ix = (++sqp->tx_ix_head) & (MLX4_NUM_TUNNEL_BUFS - 1);
  977. spin_unlock(&sqp->tx_lock);
  978. if (ret)
  979. goto out;
  980. sqp_mad = (struct mlx4_mad_snd_buf *) (sqp->tx_ring[wire_tx_ix].buf.addr);
  981. if (sqp->tx_ring[wire_tx_ix].ah)
  982. ib_destroy_ah(sqp->tx_ring[wire_tx_ix].ah);
  983. sqp->tx_ring[wire_tx_ix].ah = ah;
  984. ib_dma_sync_single_for_cpu(&dev->ib_dev,
  985. sqp->tx_ring[wire_tx_ix].buf.map,
  986. sizeof (struct mlx4_mad_snd_buf),
  987. DMA_TO_DEVICE);
  988. memcpy(&sqp_mad->payload, mad, sizeof *mad);
  989. ib_dma_sync_single_for_device(&dev->ib_dev,
  990. sqp->tx_ring[wire_tx_ix].buf.map,
  991. sizeof (struct mlx4_mad_snd_buf),
  992. DMA_TO_DEVICE);
  993. list.addr = sqp->tx_ring[wire_tx_ix].buf.map;
  994. list.length = sizeof (struct mlx4_mad_snd_buf);
  995. list.lkey = sqp_ctx->mr->lkey;
  996. wr.wr.ud.ah = ah;
  997. wr.wr.ud.port_num = port;
  998. wr.wr.ud.pkey_index = wire_pkey_ix;
  999. wr.wr.ud.remote_qkey = qkey;
  1000. wr.wr.ud.remote_qpn = remote_qpn;
  1001. wr.next = NULL;
  1002. wr.wr_id = ((u64) wire_tx_ix) | MLX4_TUN_SET_WRID_QPN(src_qpnum);
  1003. wr.sg_list = &list;
  1004. wr.num_sge = 1;
  1005. wr.opcode = IB_WR_SEND;
  1006. wr.send_flags = IB_SEND_SIGNALED;
  1007. ret = ib_post_send(send_qp, &wr, &bad_wr);
  1008. out:
  1009. if (ret)
  1010. ib_destroy_ah(ah);
  1011. return ret;
  1012. }
  1013. static void mlx4_ib_multiplex_mad(struct mlx4_ib_demux_pv_ctx *ctx, struct ib_wc *wc)
  1014. {
  1015. struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
  1016. struct mlx4_ib_demux_pv_qp *tun_qp = &ctx->qp[MLX4_TUN_WRID_QPN(wc->wr_id)];
  1017. int wr_ix = wc->wr_id & (MLX4_NUM_TUNNEL_BUFS - 1);
  1018. struct mlx4_tunnel_mad *tunnel = tun_qp->ring[wr_ix].addr;
  1019. struct mlx4_ib_ah ah;
  1020. struct ib_ah_attr ah_attr;
  1021. u8 *slave_id;
  1022. int slave;
  1023. /* Get slave that sent this packet */
  1024. if (wc->src_qp < dev->dev->caps.sqp_start ||
  1025. wc->src_qp >= dev->dev->caps.base_tunnel_sqpn ||
  1026. (wc->src_qp & 0x1) != ctx->port - 1 ||
  1027. wc->src_qp & 0x4) {
  1028. mlx4_ib_warn(ctx->ib_dev, "can't multiplex bad sqp:%d\n", wc->src_qp);
  1029. return;
  1030. }
  1031. slave = ((wc->src_qp & ~0x7) - dev->dev->caps.sqp_start) / 8;
  1032. if (slave != ctx->slave) {
  1033. mlx4_ib_warn(ctx->ib_dev, "can't multiplex bad sqp:%d: "
  1034. "belongs to another slave\n", wc->src_qp);
  1035. return;
  1036. }
  1037. if (slave != mlx4_master_func_num(dev->dev) && !(wc->src_qp & 0x2)) {
  1038. mlx4_ib_warn(ctx->ib_dev, "can't multiplex bad sqp:%d: "
  1039. "non-master trying to send QP0 packets\n", wc->src_qp);
  1040. return;
  1041. }
  1042. /* Map transaction ID */
  1043. ib_dma_sync_single_for_cpu(ctx->ib_dev, tun_qp->ring[wr_ix].map,
  1044. sizeof (struct mlx4_tunnel_mad),
  1045. DMA_FROM_DEVICE);
  1046. switch (tunnel->mad.mad_hdr.method) {
  1047. case IB_MGMT_METHOD_SET:
  1048. case IB_MGMT_METHOD_GET:
  1049. case IB_MGMT_METHOD_REPORT:
  1050. case IB_SA_METHOD_GET_TABLE:
  1051. case IB_SA_METHOD_DELETE:
  1052. case IB_SA_METHOD_GET_MULTI:
  1053. case IB_SA_METHOD_GET_TRACE_TBL:
  1054. slave_id = (u8 *) &tunnel->mad.mad_hdr.tid;
  1055. if (*slave_id) {
  1056. mlx4_ib_warn(ctx->ib_dev, "egress mad has non-null tid msb:%d "
  1057. "class:%d slave:%d\n", *slave_id,
  1058. tunnel->mad.mad_hdr.mgmt_class, slave);
  1059. return;
  1060. } else
  1061. *slave_id = slave;
  1062. default:
  1063. /* nothing */;
  1064. }
  1065. /* Class-specific handling */
  1066. switch (tunnel->mad.mad_hdr.mgmt_class) {
  1067. case IB_MGMT_CLASS_SUBN_ADM:
  1068. if (mlx4_ib_multiplex_sa_handler(ctx->ib_dev, ctx->port, slave,
  1069. (struct ib_sa_mad *) &tunnel->mad))
  1070. return;
  1071. break;
  1072. case IB_MGMT_CLASS_CM:
  1073. if (mlx4_ib_multiplex_cm_handler(ctx->ib_dev, ctx->port, slave,
  1074. (struct ib_mad *) &tunnel->mad))
  1075. return;
  1076. break;
  1077. case IB_MGMT_CLASS_DEVICE_MGMT:
  1078. if (tunnel->mad.mad_hdr.method != IB_MGMT_METHOD_GET &&
  1079. tunnel->mad.mad_hdr.method != IB_MGMT_METHOD_SET)
  1080. return;
  1081. break;
  1082. default:
  1083. /* Drop unsupported classes for slaves in tunnel mode */
  1084. if (slave != mlx4_master_func_num(dev->dev)) {
  1085. mlx4_ib_warn(ctx->ib_dev, "dropping unsupported egress mad from class:%d "
  1086. "for slave:%d\n", tunnel->mad.mad_hdr.mgmt_class, slave);
  1087. return;
  1088. }
  1089. }
  1090. /* We are using standard ib_core services to send the mad, so generate a
  1091. * stadard address handle by decoding the tunnelled mlx4_ah fields */
  1092. memcpy(&ah.av, &tunnel->hdr.av, sizeof (struct mlx4_av));
  1093. ah.ibah.device = ctx->ib_dev;
  1094. mlx4_ib_query_ah(&ah.ibah, &ah_attr);
  1095. if ((ah_attr.ah_flags & IB_AH_GRH) &&
  1096. (ah_attr.grh.sgid_index != slave)) {
  1097. mlx4_ib_warn(ctx->ib_dev, "slave:%d accessed invalid sgid_index:%d\n",
  1098. slave, ah_attr.grh.sgid_index);
  1099. return;
  1100. }
  1101. mlx4_ib_send_to_wire(dev, slave, ctx->port,
  1102. is_proxy_qp0(dev, wc->src_qp, slave) ?
  1103. IB_QPT_SMI : IB_QPT_GSI,
  1104. be16_to_cpu(tunnel->hdr.pkey_index),
  1105. be32_to_cpu(tunnel->hdr.remote_qpn),
  1106. be32_to_cpu(tunnel->hdr.qkey),
  1107. &ah_attr, &tunnel->mad);
  1108. }
  1109. static int mlx4_ib_alloc_pv_bufs(struct mlx4_ib_demux_pv_ctx *ctx,
  1110. enum ib_qp_type qp_type, int is_tun)
  1111. {
  1112. int i;
  1113. struct mlx4_ib_demux_pv_qp *tun_qp;
  1114. int rx_buf_size, tx_buf_size;
  1115. if (qp_type > IB_QPT_GSI)
  1116. return -EINVAL;
  1117. tun_qp = &ctx->qp[qp_type];
  1118. tun_qp->ring = kzalloc(sizeof (struct mlx4_ib_buf) * MLX4_NUM_TUNNEL_BUFS,
  1119. GFP_KERNEL);
  1120. if (!tun_qp->ring)
  1121. return -ENOMEM;
  1122. tun_qp->tx_ring = kcalloc(MLX4_NUM_TUNNEL_BUFS,
  1123. sizeof (struct mlx4_ib_tun_tx_buf),
  1124. GFP_KERNEL);
  1125. if (!tun_qp->tx_ring) {
  1126. kfree(tun_qp->ring);
  1127. tun_qp->ring = NULL;
  1128. return -ENOMEM;
  1129. }
  1130. if (is_tun) {
  1131. rx_buf_size = sizeof (struct mlx4_tunnel_mad);
  1132. tx_buf_size = sizeof (struct mlx4_rcv_tunnel_mad);
  1133. } else {
  1134. rx_buf_size = sizeof (struct mlx4_mad_rcv_buf);
  1135. tx_buf_size = sizeof (struct mlx4_mad_snd_buf);
  1136. }
  1137. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1138. tun_qp->ring[i].addr = kmalloc(rx_buf_size, GFP_KERNEL);
  1139. if (!tun_qp->ring[i].addr)
  1140. goto err;
  1141. tun_qp->ring[i].map = ib_dma_map_single(ctx->ib_dev,
  1142. tun_qp->ring[i].addr,
  1143. rx_buf_size,
  1144. DMA_FROM_DEVICE);
  1145. }
  1146. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1147. tun_qp->tx_ring[i].buf.addr =
  1148. kmalloc(tx_buf_size, GFP_KERNEL);
  1149. if (!tun_qp->tx_ring[i].buf.addr)
  1150. goto tx_err;
  1151. tun_qp->tx_ring[i].buf.map =
  1152. ib_dma_map_single(ctx->ib_dev,
  1153. tun_qp->tx_ring[i].buf.addr,
  1154. tx_buf_size,
  1155. DMA_TO_DEVICE);
  1156. tun_qp->tx_ring[i].ah = NULL;
  1157. }
  1158. spin_lock_init(&tun_qp->tx_lock);
  1159. tun_qp->tx_ix_head = 0;
  1160. tun_qp->tx_ix_tail = 0;
  1161. tun_qp->proxy_qpt = qp_type;
  1162. return 0;
  1163. tx_err:
  1164. while (i > 0) {
  1165. --i;
  1166. ib_dma_unmap_single(ctx->ib_dev, tun_qp->tx_ring[i].buf.map,
  1167. tx_buf_size, DMA_TO_DEVICE);
  1168. kfree(tun_qp->tx_ring[i].buf.addr);
  1169. }
  1170. kfree(tun_qp->tx_ring);
  1171. tun_qp->tx_ring = NULL;
  1172. i = MLX4_NUM_TUNNEL_BUFS;
  1173. err:
  1174. while (i > 0) {
  1175. --i;
  1176. ib_dma_unmap_single(ctx->ib_dev, tun_qp->ring[i].map,
  1177. rx_buf_size, DMA_FROM_DEVICE);
  1178. kfree(tun_qp->ring[i].addr);
  1179. }
  1180. kfree(tun_qp->ring);
  1181. tun_qp->ring = NULL;
  1182. return -ENOMEM;
  1183. }
  1184. static void mlx4_ib_free_pv_qp_bufs(struct mlx4_ib_demux_pv_ctx *ctx,
  1185. enum ib_qp_type qp_type, int is_tun)
  1186. {
  1187. int i;
  1188. struct mlx4_ib_demux_pv_qp *tun_qp;
  1189. int rx_buf_size, tx_buf_size;
  1190. if (qp_type > IB_QPT_GSI)
  1191. return;
  1192. tun_qp = &ctx->qp[qp_type];
  1193. if (is_tun) {
  1194. rx_buf_size = sizeof (struct mlx4_tunnel_mad);
  1195. tx_buf_size = sizeof (struct mlx4_rcv_tunnel_mad);
  1196. } else {
  1197. rx_buf_size = sizeof (struct mlx4_mad_rcv_buf);
  1198. tx_buf_size = sizeof (struct mlx4_mad_snd_buf);
  1199. }
  1200. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1201. ib_dma_unmap_single(ctx->ib_dev, tun_qp->ring[i].map,
  1202. rx_buf_size, DMA_FROM_DEVICE);
  1203. kfree(tun_qp->ring[i].addr);
  1204. }
  1205. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1206. ib_dma_unmap_single(ctx->ib_dev, tun_qp->tx_ring[i].buf.map,
  1207. tx_buf_size, DMA_TO_DEVICE);
  1208. kfree(tun_qp->tx_ring[i].buf.addr);
  1209. if (tun_qp->tx_ring[i].ah)
  1210. ib_destroy_ah(tun_qp->tx_ring[i].ah);
  1211. }
  1212. kfree(tun_qp->tx_ring);
  1213. kfree(tun_qp->ring);
  1214. }
  1215. static void mlx4_ib_tunnel_comp_worker(struct work_struct *work)
  1216. {
  1217. struct mlx4_ib_demux_pv_ctx *ctx;
  1218. struct mlx4_ib_demux_pv_qp *tun_qp;
  1219. struct ib_wc wc;
  1220. int ret;
  1221. ctx = container_of(work, struct mlx4_ib_demux_pv_ctx, work);
  1222. ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
  1223. while (ib_poll_cq(ctx->cq, 1, &wc) == 1) {
  1224. tun_qp = &ctx->qp[MLX4_TUN_WRID_QPN(wc.wr_id)];
  1225. if (wc.status == IB_WC_SUCCESS) {
  1226. switch (wc.opcode) {
  1227. case IB_WC_RECV:
  1228. mlx4_ib_multiplex_mad(ctx, &wc);
  1229. ret = mlx4_ib_post_pv_qp_buf(ctx, tun_qp,
  1230. wc.wr_id &
  1231. (MLX4_NUM_TUNNEL_BUFS - 1));
  1232. if (ret)
  1233. pr_err("Failed reposting tunnel "
  1234. "buf:%lld\n", wc.wr_id);
  1235. break;
  1236. case IB_WC_SEND:
  1237. pr_debug("received tunnel send completion:"
  1238. "wrid=0x%llx, status=0x%x\n",
  1239. wc.wr_id, wc.status);
  1240. ib_destroy_ah(tun_qp->tx_ring[wc.wr_id &
  1241. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1242. tun_qp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1243. = NULL;
  1244. spin_lock(&tun_qp->tx_lock);
  1245. tun_qp->tx_ix_tail++;
  1246. spin_unlock(&tun_qp->tx_lock);
  1247. break;
  1248. default:
  1249. break;
  1250. }
  1251. } else {
  1252. pr_debug("mlx4_ib: completion error in tunnel: %d."
  1253. " status = %d, wrid = 0x%llx\n",
  1254. ctx->slave, wc.status, wc.wr_id);
  1255. if (!MLX4_TUN_IS_RECV(wc.wr_id)) {
  1256. ib_destroy_ah(tun_qp->tx_ring[wc.wr_id &
  1257. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1258. tun_qp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1259. = NULL;
  1260. spin_lock(&tun_qp->tx_lock);
  1261. tun_qp->tx_ix_tail++;
  1262. spin_unlock(&tun_qp->tx_lock);
  1263. }
  1264. }
  1265. }
  1266. }
  1267. static void pv_qp_event_handler(struct ib_event *event, void *qp_context)
  1268. {
  1269. struct mlx4_ib_demux_pv_ctx *sqp = qp_context;
  1270. /* It's worse than that! He's dead, Jim! */
  1271. pr_err("Fatal error (%d) on a MAD QP on port %d\n",
  1272. event->event, sqp->port);
  1273. }
  1274. static int create_pv_sqp(struct mlx4_ib_demux_pv_ctx *ctx,
  1275. enum ib_qp_type qp_type, int create_tun)
  1276. {
  1277. int i, ret;
  1278. struct mlx4_ib_demux_pv_qp *tun_qp;
  1279. struct mlx4_ib_qp_tunnel_init_attr qp_init_attr;
  1280. struct ib_qp_attr attr;
  1281. int qp_attr_mask_INIT;
  1282. if (qp_type > IB_QPT_GSI)
  1283. return -EINVAL;
  1284. tun_qp = &ctx->qp[qp_type];
  1285. memset(&qp_init_attr, 0, sizeof qp_init_attr);
  1286. qp_init_attr.init_attr.send_cq = ctx->cq;
  1287. qp_init_attr.init_attr.recv_cq = ctx->cq;
  1288. qp_init_attr.init_attr.sq_sig_type = IB_SIGNAL_ALL_WR;
  1289. qp_init_attr.init_attr.cap.max_send_wr = MLX4_NUM_TUNNEL_BUFS;
  1290. qp_init_attr.init_attr.cap.max_recv_wr = MLX4_NUM_TUNNEL_BUFS;
  1291. qp_init_attr.init_attr.cap.max_send_sge = 1;
  1292. qp_init_attr.init_attr.cap.max_recv_sge = 1;
  1293. if (create_tun) {
  1294. qp_init_attr.init_attr.qp_type = IB_QPT_UD;
  1295. qp_init_attr.init_attr.create_flags = MLX4_IB_SRIOV_TUNNEL_QP;
  1296. qp_init_attr.port = ctx->port;
  1297. qp_init_attr.slave = ctx->slave;
  1298. qp_init_attr.proxy_qp_type = qp_type;
  1299. qp_attr_mask_INIT = IB_QP_STATE | IB_QP_PKEY_INDEX |
  1300. IB_QP_QKEY | IB_QP_PORT;
  1301. } else {
  1302. qp_init_attr.init_attr.qp_type = qp_type;
  1303. qp_init_attr.init_attr.create_flags = MLX4_IB_SRIOV_SQP;
  1304. qp_attr_mask_INIT = IB_QP_STATE | IB_QP_PKEY_INDEX | IB_QP_QKEY;
  1305. }
  1306. qp_init_attr.init_attr.port_num = ctx->port;
  1307. qp_init_attr.init_attr.qp_context = ctx;
  1308. qp_init_attr.init_attr.event_handler = pv_qp_event_handler;
  1309. tun_qp->qp = ib_create_qp(ctx->pd, &qp_init_attr.init_attr);
  1310. if (IS_ERR(tun_qp->qp)) {
  1311. ret = PTR_ERR(tun_qp->qp);
  1312. tun_qp->qp = NULL;
  1313. pr_err("Couldn't create %s QP (%d)\n",
  1314. create_tun ? "tunnel" : "special", ret);
  1315. return ret;
  1316. }
  1317. memset(&attr, 0, sizeof attr);
  1318. attr.qp_state = IB_QPS_INIT;
  1319. attr.pkey_index =
  1320. to_mdev(ctx->ib_dev)->pkeys.virt2phys_pkey[ctx->slave][ctx->port - 1][0];
  1321. attr.qkey = IB_QP1_QKEY;
  1322. attr.port_num = ctx->port;
  1323. ret = ib_modify_qp(tun_qp->qp, &attr, qp_attr_mask_INIT);
  1324. if (ret) {
  1325. pr_err("Couldn't change %s qp state to INIT (%d)\n",
  1326. create_tun ? "tunnel" : "special", ret);
  1327. goto err_qp;
  1328. }
  1329. attr.qp_state = IB_QPS_RTR;
  1330. ret = ib_modify_qp(tun_qp->qp, &attr, IB_QP_STATE);
  1331. if (ret) {
  1332. pr_err("Couldn't change %s qp state to RTR (%d)\n",
  1333. create_tun ? "tunnel" : "special", ret);
  1334. goto err_qp;
  1335. }
  1336. attr.qp_state = IB_QPS_RTS;
  1337. attr.sq_psn = 0;
  1338. ret = ib_modify_qp(tun_qp->qp, &attr, IB_QP_STATE | IB_QP_SQ_PSN);
  1339. if (ret) {
  1340. pr_err("Couldn't change %s qp state to RTS (%d)\n",
  1341. create_tun ? "tunnel" : "special", ret);
  1342. goto err_qp;
  1343. }
  1344. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1345. ret = mlx4_ib_post_pv_qp_buf(ctx, tun_qp, i);
  1346. if (ret) {
  1347. pr_err(" mlx4_ib_post_pv_buf error"
  1348. " (err = %d, i = %d)\n", ret, i);
  1349. goto err_qp;
  1350. }
  1351. }
  1352. return 0;
  1353. err_qp:
  1354. ib_destroy_qp(tun_qp->qp);
  1355. tun_qp->qp = NULL;
  1356. return ret;
  1357. }
  1358. /*
  1359. * IB MAD completion callback for real SQPs
  1360. */
  1361. static void mlx4_ib_sqp_comp_worker(struct work_struct *work)
  1362. {
  1363. struct mlx4_ib_demux_pv_ctx *ctx;
  1364. struct mlx4_ib_demux_pv_qp *sqp;
  1365. struct ib_wc wc;
  1366. struct ib_grh *grh;
  1367. struct ib_mad *mad;
  1368. ctx = container_of(work, struct mlx4_ib_demux_pv_ctx, work);
  1369. ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
  1370. while (mlx4_ib_poll_cq(ctx->cq, 1, &wc) == 1) {
  1371. sqp = &ctx->qp[MLX4_TUN_WRID_QPN(wc.wr_id)];
  1372. if (wc.status == IB_WC_SUCCESS) {
  1373. switch (wc.opcode) {
  1374. case IB_WC_SEND:
  1375. ib_destroy_ah(sqp->tx_ring[wc.wr_id &
  1376. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1377. sqp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1378. = NULL;
  1379. spin_lock(&sqp->tx_lock);
  1380. sqp->tx_ix_tail++;
  1381. spin_unlock(&sqp->tx_lock);
  1382. break;
  1383. case IB_WC_RECV:
  1384. mad = (struct ib_mad *) &(((struct mlx4_mad_rcv_buf *)
  1385. (sqp->ring[wc.wr_id &
  1386. (MLX4_NUM_TUNNEL_BUFS - 1)].addr))->payload);
  1387. grh = &(((struct mlx4_mad_rcv_buf *)
  1388. (sqp->ring[wc.wr_id &
  1389. (MLX4_NUM_TUNNEL_BUFS - 1)].addr))->grh);
  1390. mlx4_ib_demux_mad(ctx->ib_dev, ctx->port, &wc, grh, mad);
  1391. if (mlx4_ib_post_pv_qp_buf(ctx, sqp, wc.wr_id &
  1392. (MLX4_NUM_TUNNEL_BUFS - 1)))
  1393. pr_err("Failed reposting SQP "
  1394. "buf:%lld\n", wc.wr_id);
  1395. break;
  1396. default:
  1397. BUG_ON(1);
  1398. break;
  1399. }
  1400. } else {
  1401. pr_debug("mlx4_ib: completion error in tunnel: %d."
  1402. " status = %d, wrid = 0x%llx\n",
  1403. ctx->slave, wc.status, wc.wr_id);
  1404. if (!MLX4_TUN_IS_RECV(wc.wr_id)) {
  1405. ib_destroy_ah(sqp->tx_ring[wc.wr_id &
  1406. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1407. sqp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1408. = NULL;
  1409. spin_lock(&sqp->tx_lock);
  1410. sqp->tx_ix_tail++;
  1411. spin_unlock(&sqp->tx_lock);
  1412. }
  1413. }
  1414. }
  1415. }
  1416. static int alloc_pv_object(struct mlx4_ib_dev *dev, int slave, int port,
  1417. struct mlx4_ib_demux_pv_ctx **ret_ctx)
  1418. {
  1419. struct mlx4_ib_demux_pv_ctx *ctx;
  1420. *ret_ctx = NULL;
  1421. ctx = kzalloc(sizeof (struct mlx4_ib_demux_pv_ctx), GFP_KERNEL);
  1422. if (!ctx) {
  1423. pr_err("failed allocating pv resource context "
  1424. "for port %d, slave %d\n", port, slave);
  1425. return -ENOMEM;
  1426. }
  1427. ctx->ib_dev = &dev->ib_dev;
  1428. ctx->port = port;
  1429. ctx->slave = slave;
  1430. *ret_ctx = ctx;
  1431. return 0;
  1432. }
  1433. static void free_pv_object(struct mlx4_ib_dev *dev, int slave, int port)
  1434. {
  1435. if (dev->sriov.demux[port - 1].tun[slave]) {
  1436. kfree(dev->sriov.demux[port - 1].tun[slave]);
  1437. dev->sriov.demux[port - 1].tun[slave] = NULL;
  1438. }
  1439. }
  1440. static int create_pv_resources(struct ib_device *ibdev, int slave, int port,
  1441. int create_tun, struct mlx4_ib_demux_pv_ctx *ctx)
  1442. {
  1443. int ret, cq_size;
  1444. ctx->state = DEMUX_PV_STATE_STARTING;
  1445. /* have QP0 only on port owner, and only if link layer is IB */
  1446. if (ctx->slave == mlx4_master_func_num(to_mdev(ctx->ib_dev)->dev) &&
  1447. rdma_port_get_link_layer(ibdev, ctx->port) == IB_LINK_LAYER_INFINIBAND)
  1448. ctx->has_smi = 1;
  1449. if (ctx->has_smi) {
  1450. ret = mlx4_ib_alloc_pv_bufs(ctx, IB_QPT_SMI, create_tun);
  1451. if (ret) {
  1452. pr_err("Failed allocating qp0 tunnel bufs (%d)\n", ret);
  1453. goto err_out;
  1454. }
  1455. }
  1456. ret = mlx4_ib_alloc_pv_bufs(ctx, IB_QPT_GSI, create_tun);
  1457. if (ret) {
  1458. pr_err("Failed allocating qp1 tunnel bufs (%d)\n", ret);
  1459. goto err_out_qp0;
  1460. }
  1461. cq_size = 2 * MLX4_NUM_TUNNEL_BUFS;
  1462. if (ctx->has_smi)
  1463. cq_size *= 2;
  1464. ctx->cq = ib_create_cq(ctx->ib_dev, mlx4_ib_tunnel_comp_handler,
  1465. NULL, ctx, cq_size, 0);
  1466. if (IS_ERR(ctx->cq)) {
  1467. ret = PTR_ERR(ctx->cq);
  1468. pr_err("Couldn't create tunnel CQ (%d)\n", ret);
  1469. goto err_buf;
  1470. }
  1471. ctx->pd = ib_alloc_pd(ctx->ib_dev);
  1472. if (IS_ERR(ctx->pd)) {
  1473. ret = PTR_ERR(ctx->pd);
  1474. pr_err("Couldn't create tunnel PD (%d)\n", ret);
  1475. goto err_cq;
  1476. }
  1477. ctx->mr = ib_get_dma_mr(ctx->pd, IB_ACCESS_LOCAL_WRITE);
  1478. if (IS_ERR(ctx->mr)) {
  1479. ret = PTR_ERR(ctx->mr);
  1480. pr_err("Couldn't get tunnel DMA MR (%d)\n", ret);
  1481. goto err_pd;
  1482. }
  1483. if (ctx->has_smi) {
  1484. ret = create_pv_sqp(ctx, IB_QPT_SMI, create_tun);
  1485. if (ret) {
  1486. pr_err("Couldn't create %s QP0 (%d)\n",
  1487. create_tun ? "tunnel for" : "", ret);
  1488. goto err_mr;
  1489. }
  1490. }
  1491. ret = create_pv_sqp(ctx, IB_QPT_GSI, create_tun);
  1492. if (ret) {
  1493. pr_err("Couldn't create %s QP1 (%d)\n",
  1494. create_tun ? "tunnel for" : "", ret);
  1495. goto err_qp0;
  1496. }
  1497. if (create_tun)
  1498. INIT_WORK(&ctx->work, mlx4_ib_tunnel_comp_worker);
  1499. else
  1500. INIT_WORK(&ctx->work, mlx4_ib_sqp_comp_worker);
  1501. ctx->wq = to_mdev(ibdev)->sriov.demux[port - 1].wq;
  1502. ret = ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
  1503. if (ret) {
  1504. pr_err("Couldn't arm tunnel cq (%d)\n", ret);
  1505. goto err_wq;
  1506. }
  1507. ctx->state = DEMUX_PV_STATE_ACTIVE;
  1508. return 0;
  1509. err_wq:
  1510. ctx->wq = NULL;
  1511. ib_destroy_qp(ctx->qp[1].qp);
  1512. ctx->qp[1].qp = NULL;
  1513. err_qp0:
  1514. if (ctx->has_smi)
  1515. ib_destroy_qp(ctx->qp[0].qp);
  1516. ctx->qp[0].qp = NULL;
  1517. err_mr:
  1518. ib_dereg_mr(ctx->mr);
  1519. ctx->mr = NULL;
  1520. err_pd:
  1521. ib_dealloc_pd(ctx->pd);
  1522. ctx->pd = NULL;
  1523. err_cq:
  1524. ib_destroy_cq(ctx->cq);
  1525. ctx->cq = NULL;
  1526. err_buf:
  1527. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_GSI, create_tun);
  1528. err_out_qp0:
  1529. if (ctx->has_smi)
  1530. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_SMI, create_tun);
  1531. err_out:
  1532. ctx->state = DEMUX_PV_STATE_DOWN;
  1533. return ret;
  1534. }
  1535. static void destroy_pv_resources(struct mlx4_ib_dev *dev, int slave, int port,
  1536. struct mlx4_ib_demux_pv_ctx *ctx, int flush)
  1537. {
  1538. if (!ctx)
  1539. return;
  1540. if (ctx->state > DEMUX_PV_STATE_DOWN) {
  1541. ctx->state = DEMUX_PV_STATE_DOWNING;
  1542. if (flush)
  1543. flush_workqueue(ctx->wq);
  1544. if (ctx->has_smi) {
  1545. ib_destroy_qp(ctx->qp[0].qp);
  1546. ctx->qp[0].qp = NULL;
  1547. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_SMI, 1);
  1548. }
  1549. ib_destroy_qp(ctx->qp[1].qp);
  1550. ctx->qp[1].qp = NULL;
  1551. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_GSI, 1);
  1552. ib_dereg_mr(ctx->mr);
  1553. ctx->mr = NULL;
  1554. ib_dealloc_pd(ctx->pd);
  1555. ctx->pd = NULL;
  1556. ib_destroy_cq(ctx->cq);
  1557. ctx->cq = NULL;
  1558. ctx->state = DEMUX_PV_STATE_DOWN;
  1559. }
  1560. }
  1561. static int mlx4_ib_tunnels_update(struct mlx4_ib_dev *dev, int slave,
  1562. int port, int do_init)
  1563. {
  1564. int ret = 0;
  1565. if (!do_init) {
  1566. clean_vf_mcast(&dev->sriov.demux[port - 1], slave);
  1567. /* for master, destroy real sqp resources */
  1568. if (slave == mlx4_master_func_num(dev->dev))
  1569. destroy_pv_resources(dev, slave, port,
  1570. dev->sriov.sqps[port - 1], 1);
  1571. /* destroy the tunnel qp resources */
  1572. destroy_pv_resources(dev, slave, port,
  1573. dev->sriov.demux[port - 1].tun[slave], 1);
  1574. return 0;
  1575. }
  1576. /* create the tunnel qp resources */
  1577. ret = create_pv_resources(&dev->ib_dev, slave, port, 1,
  1578. dev->sriov.demux[port - 1].tun[slave]);
  1579. /* for master, create the real sqp resources */
  1580. if (!ret && slave == mlx4_master_func_num(dev->dev))
  1581. ret = create_pv_resources(&dev->ib_dev, slave, port, 0,
  1582. dev->sriov.sqps[port - 1]);
  1583. return ret;
  1584. }
  1585. void mlx4_ib_tunnels_update_work(struct work_struct *work)
  1586. {
  1587. struct mlx4_ib_demux_work *dmxw;
  1588. dmxw = container_of(work, struct mlx4_ib_demux_work, work);
  1589. mlx4_ib_tunnels_update(dmxw->dev, dmxw->slave, (int) dmxw->port,
  1590. dmxw->do_init);
  1591. kfree(dmxw);
  1592. return;
  1593. }
  1594. static int mlx4_ib_alloc_demux_ctx(struct mlx4_ib_dev *dev,
  1595. struct mlx4_ib_demux_ctx *ctx,
  1596. int port)
  1597. {
  1598. char name[12];
  1599. int ret = 0;
  1600. int i;
  1601. ctx->tun = kcalloc(dev->dev->caps.sqp_demux,
  1602. sizeof (struct mlx4_ib_demux_pv_ctx *), GFP_KERNEL);
  1603. if (!ctx->tun)
  1604. return -ENOMEM;
  1605. ctx->dev = dev;
  1606. ctx->port = port;
  1607. ctx->ib_dev = &dev->ib_dev;
  1608. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1609. ret = alloc_pv_object(dev, i, port, &ctx->tun[i]);
  1610. if (ret) {
  1611. ret = -ENOMEM;
  1612. goto err_mcg;
  1613. }
  1614. }
  1615. ret = mlx4_ib_mcg_port_init(ctx);
  1616. if (ret) {
  1617. pr_err("Failed initializing mcg para-virt (%d)\n", ret);
  1618. goto err_mcg;
  1619. }
  1620. snprintf(name, sizeof name, "mlx4_ibt%d", port);
  1621. ctx->wq = create_singlethread_workqueue(name);
  1622. if (!ctx->wq) {
  1623. pr_err("Failed to create tunnelling WQ for port %d\n", port);
  1624. ret = -ENOMEM;
  1625. goto err_wq;
  1626. }
  1627. snprintf(name, sizeof name, "mlx4_ibud%d", port);
  1628. ctx->ud_wq = create_singlethread_workqueue(name);
  1629. if (!ctx->ud_wq) {
  1630. pr_err("Failed to create up/down WQ for port %d\n", port);
  1631. ret = -ENOMEM;
  1632. goto err_udwq;
  1633. }
  1634. return 0;
  1635. err_udwq:
  1636. destroy_workqueue(ctx->wq);
  1637. ctx->wq = NULL;
  1638. err_wq:
  1639. mlx4_ib_mcg_port_cleanup(ctx, 1);
  1640. err_mcg:
  1641. for (i = 0; i < dev->dev->caps.sqp_demux; i++)
  1642. free_pv_object(dev, i, port);
  1643. kfree(ctx->tun);
  1644. ctx->tun = NULL;
  1645. return ret;
  1646. }
  1647. static void mlx4_ib_free_sqp_ctx(struct mlx4_ib_demux_pv_ctx *sqp_ctx)
  1648. {
  1649. if (sqp_ctx->state > DEMUX_PV_STATE_DOWN) {
  1650. sqp_ctx->state = DEMUX_PV_STATE_DOWNING;
  1651. flush_workqueue(sqp_ctx->wq);
  1652. if (sqp_ctx->has_smi) {
  1653. ib_destroy_qp(sqp_ctx->qp[0].qp);
  1654. sqp_ctx->qp[0].qp = NULL;
  1655. mlx4_ib_free_pv_qp_bufs(sqp_ctx, IB_QPT_SMI, 0);
  1656. }
  1657. ib_destroy_qp(sqp_ctx->qp[1].qp);
  1658. sqp_ctx->qp[1].qp = NULL;
  1659. mlx4_ib_free_pv_qp_bufs(sqp_ctx, IB_QPT_GSI, 0);
  1660. ib_dereg_mr(sqp_ctx->mr);
  1661. sqp_ctx->mr = NULL;
  1662. ib_dealloc_pd(sqp_ctx->pd);
  1663. sqp_ctx->pd = NULL;
  1664. ib_destroy_cq(sqp_ctx->cq);
  1665. sqp_ctx->cq = NULL;
  1666. sqp_ctx->state = DEMUX_PV_STATE_DOWN;
  1667. }
  1668. }
  1669. static void mlx4_ib_free_demux_ctx(struct mlx4_ib_demux_ctx *ctx)
  1670. {
  1671. int i;
  1672. if (ctx) {
  1673. struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
  1674. mlx4_ib_mcg_port_cleanup(ctx, 1);
  1675. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1676. if (!ctx->tun[i])
  1677. continue;
  1678. if (ctx->tun[i]->state > DEMUX_PV_STATE_DOWN)
  1679. ctx->tun[i]->state = DEMUX_PV_STATE_DOWNING;
  1680. }
  1681. flush_workqueue(ctx->wq);
  1682. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1683. destroy_pv_resources(dev, i, ctx->port, ctx->tun[i], 0);
  1684. free_pv_object(dev, i, ctx->port);
  1685. }
  1686. kfree(ctx->tun);
  1687. destroy_workqueue(ctx->ud_wq);
  1688. destroy_workqueue(ctx->wq);
  1689. }
  1690. }
  1691. static void mlx4_ib_master_tunnels(struct mlx4_ib_dev *dev, int do_init)
  1692. {
  1693. int i;
  1694. if (!mlx4_is_master(dev->dev))
  1695. return;
  1696. /* initialize or tear down tunnel QPs for the master */
  1697. for (i = 0; i < dev->dev->caps.num_ports; i++)
  1698. mlx4_ib_tunnels_update(dev, mlx4_master_func_num(dev->dev), i + 1, do_init);
  1699. return;
  1700. }
  1701. int mlx4_ib_init_sriov(struct mlx4_ib_dev *dev)
  1702. {
  1703. int i = 0;
  1704. int err;
  1705. if (!mlx4_is_mfunc(dev->dev))
  1706. return 0;
  1707. dev->sriov.is_going_down = 0;
  1708. spin_lock_init(&dev->sriov.going_down_lock);
  1709. mlx4_ib_cm_paravirt_init(dev);
  1710. mlx4_ib_warn(&dev->ib_dev, "multi-function enabled\n");
  1711. if (mlx4_is_slave(dev->dev)) {
  1712. mlx4_ib_warn(&dev->ib_dev, "operating in qp1 tunnel mode\n");
  1713. return 0;
  1714. }
  1715. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1716. if (i == mlx4_master_func_num(dev->dev))
  1717. mlx4_put_slave_node_guid(dev->dev, i, dev->ib_dev.node_guid);
  1718. else
  1719. mlx4_put_slave_node_guid(dev->dev, i, mlx4_ib_gen_node_guid());
  1720. }
  1721. err = mlx4_ib_init_alias_guid_service(dev);
  1722. if (err) {
  1723. mlx4_ib_warn(&dev->ib_dev, "Failed init alias guid process.\n");
  1724. goto paravirt_err;
  1725. }
  1726. err = mlx4_ib_device_register_sysfs(dev);
  1727. if (err) {
  1728. mlx4_ib_warn(&dev->ib_dev, "Failed to register sysfs\n");
  1729. goto sysfs_err;
  1730. }
  1731. mlx4_ib_warn(&dev->ib_dev, "initializing demux service for %d qp1 clients\n",
  1732. dev->dev->caps.sqp_demux);
  1733. for (i = 0; i < dev->num_ports; i++) {
  1734. union ib_gid gid;
  1735. err = __mlx4_ib_query_gid(&dev->ib_dev, i + 1, 0, &gid, 1);
  1736. if (err)
  1737. goto demux_err;
  1738. dev->sriov.demux[i].guid_cache[0] = gid.global.interface_id;
  1739. err = alloc_pv_object(dev, mlx4_master_func_num(dev->dev), i + 1,
  1740. &dev->sriov.sqps[i]);
  1741. if (err)
  1742. goto demux_err;
  1743. err = mlx4_ib_alloc_demux_ctx(dev, &dev->sriov.demux[i], i + 1);
  1744. if (err)
  1745. goto demux_err;
  1746. }
  1747. mlx4_ib_master_tunnels(dev, 1);
  1748. return 0;
  1749. demux_err:
  1750. while (i > 0) {
  1751. free_pv_object(dev, mlx4_master_func_num(dev->dev), i + 1);
  1752. mlx4_ib_free_demux_ctx(&dev->sriov.demux[i]);
  1753. --i;
  1754. }
  1755. mlx4_ib_device_unregister_sysfs(dev);
  1756. sysfs_err:
  1757. mlx4_ib_destroy_alias_guid_service(dev);
  1758. paravirt_err:
  1759. mlx4_ib_cm_paravirt_clean(dev, -1);
  1760. return err;
  1761. }
  1762. void mlx4_ib_close_sriov(struct mlx4_ib_dev *dev)
  1763. {
  1764. int i;
  1765. unsigned long flags;
  1766. if (!mlx4_is_mfunc(dev->dev))
  1767. return;
  1768. spin_lock_irqsave(&dev->sriov.going_down_lock, flags);
  1769. dev->sriov.is_going_down = 1;
  1770. spin_unlock_irqrestore(&dev->sriov.going_down_lock, flags);
  1771. if (mlx4_is_master(dev->dev)) {
  1772. for (i = 0; i < dev->num_ports; i++) {
  1773. flush_workqueue(dev->sriov.demux[i].ud_wq);
  1774. mlx4_ib_free_sqp_ctx(dev->sriov.sqps[i]);
  1775. kfree(dev->sriov.sqps[i]);
  1776. dev->sriov.sqps[i] = NULL;
  1777. mlx4_ib_free_demux_ctx(&dev->sriov.demux[i]);
  1778. }
  1779. mlx4_ib_cm_paravirt_clean(dev, -1);
  1780. mlx4_ib_destroy_alias_guid_service(dev);
  1781. mlx4_ib_device_unregister_sysfs(dev);
  1782. }
  1783. }