clock.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static struct clksrc_clk clk_mout_apll = {
  31. .clk = {
  32. .name = "mout_apll",
  33. .id = -1,
  34. },
  35. .sources = &clk_src_apll,
  36. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  37. };
  38. static struct clksrc_clk clk_mout_epll = {
  39. .clk = {
  40. .name = "mout_epll",
  41. .id = -1,
  42. },
  43. .sources = &clk_src_epll,
  44. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  45. };
  46. static struct clksrc_clk clk_mout_mpll = {
  47. .clk = {
  48. .name = "mout_mpll",
  49. .id = -1,
  50. },
  51. .sources = &clk_src_mpll,
  52. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  53. };
  54. static struct clk *clkset_armclk_list[] = {
  55. [0] = &clk_mout_apll.clk,
  56. [1] = &clk_mout_mpll.clk,
  57. };
  58. static struct clksrc_sources clkset_armclk = {
  59. .sources = clkset_armclk_list,
  60. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  61. };
  62. static struct clksrc_clk clk_armclk = {
  63. .clk = {
  64. .name = "armclk",
  65. .id = -1,
  66. },
  67. .sources = &clkset_armclk,
  68. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  69. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  70. };
  71. static struct clksrc_clk clk_hclk_msys = {
  72. .clk = {
  73. .name = "hclk_msys",
  74. .id = -1,
  75. .parent = &clk_armclk.clk,
  76. },
  77. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  78. };
  79. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  80. {
  81. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  82. }
  83. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  84. {
  85. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  86. }
  87. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  88. {
  89. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  90. }
  91. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  92. {
  93. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  94. }
  95. static struct clk clk_h100 = {
  96. .name = "hclk100",
  97. .id = -1,
  98. };
  99. static struct clk clk_h166 = {
  100. .name = "hclk166",
  101. .id = -1,
  102. };
  103. static struct clk clk_h133 = {
  104. .name = "hclk133",
  105. .id = -1,
  106. };
  107. static struct clk clk_p100 = {
  108. .name = "pclk100",
  109. .id = -1,
  110. };
  111. static struct clk clk_p83 = {
  112. .name = "pclk83",
  113. .id = -1,
  114. };
  115. static struct clk clk_p66 = {
  116. .name = "pclk66",
  117. .id = -1,
  118. };
  119. static struct clk *sys_clks[] = {
  120. &clk_h100,
  121. &clk_h166,
  122. &clk_h133,
  123. &clk_p100,
  124. &clk_p83,
  125. &clk_p66
  126. };
  127. static struct clk init_clocks_disable[] = {
  128. {
  129. .name = "rot",
  130. .id = -1,
  131. .parent = &clk_h166,
  132. .enable = s5pv210_clk_ip0_ctrl,
  133. .ctrlbit = (1<<29),
  134. }, {
  135. .name = "otg",
  136. .id = -1,
  137. .parent = &clk_h133,
  138. .enable = s5pv210_clk_ip1_ctrl,
  139. .ctrlbit = (1<<16),
  140. }, {
  141. .name = "usb-host",
  142. .id = -1,
  143. .parent = &clk_h133,
  144. .enable = s5pv210_clk_ip1_ctrl,
  145. .ctrlbit = (1<<17),
  146. }, {
  147. .name = "lcd",
  148. .id = -1,
  149. .parent = &clk_h166,
  150. .enable = s5pv210_clk_ip1_ctrl,
  151. .ctrlbit = (1<<0),
  152. }, {
  153. .name = "cfcon",
  154. .id = 0,
  155. .parent = &clk_h133,
  156. .enable = s5pv210_clk_ip1_ctrl,
  157. .ctrlbit = (1<<25),
  158. }, {
  159. .name = "hsmmc",
  160. .id = 0,
  161. .parent = &clk_h133,
  162. .enable = s5pv210_clk_ip2_ctrl,
  163. .ctrlbit = (1<<16),
  164. }, {
  165. .name = "hsmmc",
  166. .id = 1,
  167. .parent = &clk_h133,
  168. .enable = s5pv210_clk_ip2_ctrl,
  169. .ctrlbit = (1<<17),
  170. }, {
  171. .name = "hsmmc",
  172. .id = 2,
  173. .parent = &clk_h133,
  174. .enable = s5pv210_clk_ip2_ctrl,
  175. .ctrlbit = (1<<18),
  176. }, {
  177. .name = "hsmmc",
  178. .id = 3,
  179. .parent = &clk_h133,
  180. .enable = s5pv210_clk_ip2_ctrl,
  181. .ctrlbit = (1<<19),
  182. }, {
  183. .name = "systimer",
  184. .id = -1,
  185. .parent = &clk_p66,
  186. .enable = s5pv210_clk_ip3_ctrl,
  187. .ctrlbit = (1<<16),
  188. }, {
  189. .name = "watchdog",
  190. .id = -1,
  191. .parent = &clk_p66,
  192. .enable = s5pv210_clk_ip3_ctrl,
  193. .ctrlbit = (1<<22),
  194. }, {
  195. .name = "rtc",
  196. .id = -1,
  197. .parent = &clk_p66,
  198. .enable = s5pv210_clk_ip3_ctrl,
  199. .ctrlbit = (1<<15),
  200. }, {
  201. .name = "i2c",
  202. .id = 0,
  203. .parent = &clk_p66,
  204. .enable = s5pv210_clk_ip3_ctrl,
  205. .ctrlbit = (1<<7),
  206. }, {
  207. .name = "i2c",
  208. .id = 1,
  209. .parent = &clk_p66,
  210. .enable = s5pv210_clk_ip3_ctrl,
  211. .ctrlbit = (1<<8),
  212. }, {
  213. .name = "i2c",
  214. .id = 2,
  215. .parent = &clk_p66,
  216. .enable = s5pv210_clk_ip3_ctrl,
  217. .ctrlbit = (1<<9),
  218. }, {
  219. .name = "spi",
  220. .id = 0,
  221. .parent = &clk_p66,
  222. .enable = s5pv210_clk_ip3_ctrl,
  223. .ctrlbit = (1<<12),
  224. }, {
  225. .name = "spi",
  226. .id = 1,
  227. .parent = &clk_p66,
  228. .enable = s5pv210_clk_ip3_ctrl,
  229. .ctrlbit = (1<<13),
  230. }, {
  231. .name = "spi",
  232. .id = 2,
  233. .parent = &clk_p66,
  234. .enable = s5pv210_clk_ip3_ctrl,
  235. .ctrlbit = (1<<14),
  236. }, {
  237. .name = "timers",
  238. .id = -1,
  239. .parent = &clk_p66,
  240. .enable = s5pv210_clk_ip3_ctrl,
  241. .ctrlbit = (1<<23),
  242. }, {
  243. .name = "adc",
  244. .id = -1,
  245. .parent = &clk_p66,
  246. .enable = s5pv210_clk_ip3_ctrl,
  247. .ctrlbit = (1<<24),
  248. }, {
  249. .name = "keypad",
  250. .id = -1,
  251. .parent = &clk_p66,
  252. .enable = s5pv210_clk_ip3_ctrl,
  253. .ctrlbit = (1<<21),
  254. }, {
  255. .name = "i2s_v50",
  256. .id = 0,
  257. .parent = &clk_p,
  258. .enable = s5pv210_clk_ip3_ctrl,
  259. .ctrlbit = (1<<4),
  260. }, {
  261. .name = "i2s_v32",
  262. .id = 0,
  263. .parent = &clk_p,
  264. .enable = s5pv210_clk_ip3_ctrl,
  265. .ctrlbit = (1<<4),
  266. }, {
  267. .name = "i2s_v32",
  268. .id = 1,
  269. .parent = &clk_p,
  270. .enable = s5pv210_clk_ip3_ctrl,
  271. .ctrlbit = (1<<4),
  272. }
  273. };
  274. static struct clk init_clocks[] = {
  275. {
  276. .name = "uart",
  277. .id = 0,
  278. .parent = &clk_p66,
  279. .enable = s5pv210_clk_ip3_ctrl,
  280. .ctrlbit = (1<<7),
  281. }, {
  282. .name = "uart",
  283. .id = 1,
  284. .parent = &clk_p66,
  285. .enable = s5pv210_clk_ip3_ctrl,
  286. .ctrlbit = (1<<8),
  287. }, {
  288. .name = "uart",
  289. .id = 2,
  290. .parent = &clk_p66,
  291. .enable = s5pv210_clk_ip3_ctrl,
  292. .ctrlbit = (1<<9),
  293. }, {
  294. .name = "uart",
  295. .id = 3,
  296. .parent = &clk_p66,
  297. .enable = s5pv210_clk_ip3_ctrl,
  298. .ctrlbit = (1<<10),
  299. },
  300. };
  301. static struct clk *clkset_uart_list[] = {
  302. [6] = &clk_mout_mpll.clk,
  303. [7] = &clk_mout_epll.clk,
  304. };
  305. static struct clksrc_sources clkset_uart = {
  306. .sources = clkset_uart_list,
  307. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  308. };
  309. static struct clksrc_clk clksrcs[] = {
  310. {
  311. .clk = {
  312. .name = "uclk1",
  313. .id = -1,
  314. .ctrlbit = (1<<17),
  315. .enable = s5pv210_clk_ip3_ctrl,
  316. },
  317. .sources = &clkset_uart,
  318. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  319. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  320. }
  321. };
  322. /* Clock initialisation code */
  323. static struct clksrc_clk *sysclks[] = {
  324. &clk_mout_apll,
  325. &clk_mout_epll,
  326. &clk_mout_mpll,
  327. &clk_armclk,
  328. &clk_hclk_msys,
  329. };
  330. #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
  331. void __init_or_cpufreq s5pv210_setup_clocks(void)
  332. {
  333. struct clk *xtal_clk;
  334. unsigned long xtal;
  335. unsigned long armclk;
  336. unsigned long hclk_msys;
  337. unsigned long hclk166;
  338. unsigned long hclk133;
  339. unsigned long pclk100;
  340. unsigned long pclk83;
  341. unsigned long pclk66;
  342. unsigned long apll;
  343. unsigned long mpll;
  344. unsigned long epll;
  345. unsigned int ptr;
  346. u32 clkdiv0, clkdiv1;
  347. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  348. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  349. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  350. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  351. __func__, clkdiv0, clkdiv1);
  352. xtal_clk = clk_get(NULL, "xtal");
  353. BUG_ON(IS_ERR(xtal_clk));
  354. xtal = clk_get_rate(xtal_clk);
  355. clk_put(xtal_clk);
  356. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  357. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  358. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  359. epll = s5p_get_pll45xx(xtal, __raw_readl(S5P_EPLL_CON), pll_4500);
  360. clk_fout_apll.rate = apll;
  361. clk_fout_mpll.rate = mpll;
  362. clk_fout_epll.rate = epll;
  363. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld",
  364. apll, mpll, epll);
  365. armclk = clk_get_rate(&clk_armclk.clk);
  366. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  367. if (__raw_readl(S5P_CLK_SRC0) & S5P_CLKSRC0_MUX166_MASK) {
  368. hclk166 = apll / GET_DIV(clkdiv0, S5P_CLKDIV0_A2M);
  369. hclk166 = hclk166 / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK166);
  370. } else
  371. hclk166 = mpll / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK166);
  372. if (__raw_readl(S5P_CLK_SRC0) & S5P_CLKSRC0_MUX133_MASK) {
  373. hclk133 = apll / GET_DIV(clkdiv0, S5P_CLKDIV0_A2M);
  374. hclk133 = hclk133 / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK133);
  375. } else
  376. hclk133 = mpll / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK133);
  377. pclk100 = hclk_msys / GET_DIV(clkdiv0, S5P_CLKDIV0_PCLK100);
  378. pclk83 = hclk166 / GET_DIV(clkdiv0, S5P_CLKDIV0_PCLK83);
  379. pclk66 = hclk133 / GET_DIV(clkdiv0, S5P_CLKDIV0_PCLK66);
  380. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld, \
  381. HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  382. armclk, hclk_msys, hclk166, hclk133, pclk100, pclk83, pclk66);
  383. clk_f.rate = armclk;
  384. clk_h.rate = hclk133;
  385. clk_p.rate = pclk66;
  386. clk_p66.rate = pclk66;
  387. clk_p83.rate = pclk83;
  388. clk_h133.rate = hclk133;
  389. clk_h166.rate = hclk166;
  390. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  391. s3c_set_clksrc(&clksrcs[ptr], true);
  392. }
  393. static struct clk *clks[] __initdata = {
  394. };
  395. void __init s5pv210_register_clocks(void)
  396. {
  397. struct clk *clkp;
  398. int ret;
  399. int ptr;
  400. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  401. if (ret > 0)
  402. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  403. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  404. s3c_register_clksrc(sysclks[ptr], 1);
  405. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  406. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  407. ret = s3c24xx_register_clocks(sys_clks, ARRAY_SIZE(sys_clks));
  408. if (ret > 0)
  409. printk(KERN_ERR "Failed to register system clocks\n");
  410. clkp = init_clocks_disable;
  411. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  412. ret = s3c24xx_register_clock(clkp);
  413. if (ret < 0) {
  414. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  415. clkp->name, ret);
  416. }
  417. (clkp->enable)(clkp, 0);
  418. }
  419. s3c_pwmclk_init();
  420. }