wm8994.c 110 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. static void wm8958_default_micdet(u16 status, void *data);
  54. struct wm8958_micd_rate {
  55. int sysclk;
  56. bool idle;
  57. int start;
  58. int rate;
  59. };
  60. static const struct wm8958_micd_rate micdet_rates[] = {
  61. { 32768, true, 1, 4 },
  62. { 32768, false, 1, 1 },
  63. { 44100 * 256, true, 7, 10 },
  64. { 44100 * 256, false, 7, 10 },
  65. };
  66. static const struct wm8958_micd_rate jackdet_rates[] = {
  67. { 32768, true, 0, 1 },
  68. { 32768, false, 0, 1 },
  69. { 44100 * 256, true, 7, 10 },
  70. { 44100 * 256, false, 7, 10 },
  71. };
  72. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  73. {
  74. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  75. int best, i, sysclk, val;
  76. bool idle;
  77. const struct wm8958_micd_rate *rates;
  78. int num_rates;
  79. if (wm8994->jack_cb != wm8958_default_micdet)
  80. return;
  81. idle = !wm8994->jack_mic;
  82. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  83. if (sysclk & WM8994_SYSCLK_SRC)
  84. sysclk = wm8994->aifclk[1];
  85. else
  86. sysclk = wm8994->aifclk[0];
  87. if (wm8994->jackdet) {
  88. rates = jackdet_rates;
  89. num_rates = ARRAY_SIZE(jackdet_rates);
  90. } else {
  91. rates = micdet_rates;
  92. num_rates = ARRAY_SIZE(micdet_rates);
  93. }
  94. best = 0;
  95. for (i = 0; i < num_rates; i++) {
  96. if (rates[i].idle != idle)
  97. continue;
  98. if (abs(rates[i].sysclk - sysclk) <
  99. abs(rates[best].sysclk - sysclk))
  100. best = i;
  101. else if (rates[best].idle != idle)
  102. best = i;
  103. }
  104. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  105. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  106. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  107. WM8958_MICD_BIAS_STARTTIME_MASK |
  108. WM8958_MICD_RATE_MASK, val);
  109. }
  110. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  111. {
  112. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  113. struct wm8994 *control = wm8994->wm8994;
  114. switch (reg) {
  115. case WM8994_GPIO_1:
  116. case WM8994_GPIO_2:
  117. case WM8994_GPIO_3:
  118. case WM8994_GPIO_4:
  119. case WM8994_GPIO_5:
  120. case WM8994_GPIO_6:
  121. case WM8994_GPIO_7:
  122. case WM8994_GPIO_8:
  123. case WM8994_GPIO_9:
  124. case WM8994_GPIO_10:
  125. case WM8994_GPIO_11:
  126. case WM8994_INTERRUPT_STATUS_1:
  127. case WM8994_INTERRUPT_STATUS_2:
  128. case WM8994_INTERRUPT_RAW_STATUS_2:
  129. return 1;
  130. case WM8958_DSP2_PROGRAM:
  131. case WM8958_DSP2_CONFIG:
  132. case WM8958_DSP2_EXECCONTROL:
  133. if (control->type == WM8958)
  134. return 1;
  135. else
  136. return 0;
  137. default:
  138. break;
  139. }
  140. if (reg >= WM8994_CACHE_SIZE)
  141. return 0;
  142. return wm8994_access_masks[reg].readable != 0;
  143. }
  144. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  145. {
  146. if (reg >= WM8994_CACHE_SIZE)
  147. return 1;
  148. switch (reg) {
  149. case WM8994_SOFTWARE_RESET:
  150. case WM8994_CHIP_REVISION:
  151. case WM8994_DC_SERVO_1:
  152. case WM8994_DC_SERVO_READBACK:
  153. case WM8994_RATE_STATUS:
  154. case WM8994_LDO_1:
  155. case WM8994_LDO_2:
  156. case WM8958_DSP2_EXECCONTROL:
  157. case WM8958_MIC_DETECT_3:
  158. case WM8994_DC_SERVO_4E:
  159. return 1;
  160. default:
  161. return 0;
  162. }
  163. }
  164. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  165. unsigned int value)
  166. {
  167. int ret;
  168. BUG_ON(reg > WM8994_MAX_REGISTER);
  169. if (!wm8994_volatile(codec, reg)) {
  170. ret = snd_soc_cache_write(codec, reg, value);
  171. if (ret != 0)
  172. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  173. reg, ret);
  174. }
  175. return wm8994_reg_write(codec->control_data, reg, value);
  176. }
  177. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  178. unsigned int reg)
  179. {
  180. unsigned int val;
  181. int ret;
  182. BUG_ON(reg > WM8994_MAX_REGISTER);
  183. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  184. reg < codec->driver->reg_cache_size) {
  185. ret = snd_soc_cache_read(codec, reg, &val);
  186. if (ret >= 0)
  187. return val;
  188. else
  189. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  190. reg, ret);
  191. }
  192. return wm8994_reg_read(codec->control_data, reg);
  193. }
  194. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  195. {
  196. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  197. int rate;
  198. int reg1 = 0;
  199. int offset;
  200. if (aif)
  201. offset = 4;
  202. else
  203. offset = 0;
  204. switch (wm8994->sysclk[aif]) {
  205. case WM8994_SYSCLK_MCLK1:
  206. rate = wm8994->mclk[0];
  207. break;
  208. case WM8994_SYSCLK_MCLK2:
  209. reg1 |= 0x8;
  210. rate = wm8994->mclk[1];
  211. break;
  212. case WM8994_SYSCLK_FLL1:
  213. reg1 |= 0x10;
  214. rate = wm8994->fll[0].out;
  215. break;
  216. case WM8994_SYSCLK_FLL2:
  217. reg1 |= 0x18;
  218. rate = wm8994->fll[1].out;
  219. break;
  220. default:
  221. return -EINVAL;
  222. }
  223. if (rate >= 13500000) {
  224. rate /= 2;
  225. reg1 |= WM8994_AIF1CLK_DIV;
  226. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  227. aif + 1, rate);
  228. }
  229. wm8994->aifclk[aif] = rate;
  230. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  231. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  232. reg1);
  233. return 0;
  234. }
  235. static int configure_clock(struct snd_soc_codec *codec)
  236. {
  237. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  238. int change, new;
  239. /* Bring up the AIF clocks first */
  240. configure_aif_clock(codec, 0);
  241. configure_aif_clock(codec, 1);
  242. /* Then switch CLK_SYS over to the higher of them; a change
  243. * can only happen as a result of a clocking change which can
  244. * only be made outside of DAPM so we can safely redo the
  245. * clocking.
  246. */
  247. /* If they're equal it doesn't matter which is used */
  248. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  249. wm8958_micd_set_rate(codec);
  250. return 0;
  251. }
  252. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  253. new = WM8994_SYSCLK_SRC;
  254. else
  255. new = 0;
  256. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  257. WM8994_SYSCLK_SRC, new);
  258. if (!change)
  259. return 0;
  260. snd_soc_dapm_sync(&codec->dapm);
  261. wm8958_micd_set_rate(codec);
  262. return 0;
  263. }
  264. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  265. struct snd_soc_dapm_widget *sink)
  266. {
  267. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  268. const char *clk;
  269. /* Check what we're currently using for CLK_SYS */
  270. if (reg & WM8994_SYSCLK_SRC)
  271. clk = "AIF2CLK";
  272. else
  273. clk = "AIF1CLK";
  274. return strcmp(source->name, clk) == 0;
  275. }
  276. static const char *sidetone_hpf_text[] = {
  277. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  278. };
  279. static const struct soc_enum sidetone_hpf =
  280. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  281. static const char *adc_hpf_text[] = {
  282. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  283. };
  284. static const struct soc_enum aif1adc1_hpf =
  285. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  286. static const struct soc_enum aif1adc2_hpf =
  287. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  288. static const struct soc_enum aif2adc_hpf =
  289. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  290. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  291. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  292. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  293. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  294. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  295. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  296. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  297. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  298. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  299. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  300. .put = wm8994_put_drc_sw, \
  301. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  302. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  303. struct snd_ctl_elem_value *ucontrol)
  304. {
  305. struct soc_mixer_control *mc =
  306. (struct soc_mixer_control *)kcontrol->private_value;
  307. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  308. int mask, ret;
  309. /* Can't enable both ADC and DAC paths simultaneously */
  310. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  311. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  312. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  313. else
  314. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  315. ret = snd_soc_read(codec, mc->reg);
  316. if (ret < 0)
  317. return ret;
  318. if (ret & mask)
  319. return -EINVAL;
  320. return snd_soc_put_volsw(kcontrol, ucontrol);
  321. }
  322. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  323. {
  324. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  325. struct wm8994_pdata *pdata = wm8994->pdata;
  326. int base = wm8994_drc_base[drc];
  327. int cfg = wm8994->drc_cfg[drc];
  328. int save, i;
  329. /* Save any enables; the configuration should clear them. */
  330. save = snd_soc_read(codec, base);
  331. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  332. WM8994_AIF1ADC1R_DRC_ENA;
  333. for (i = 0; i < WM8994_DRC_REGS; i++)
  334. snd_soc_update_bits(codec, base + i, 0xffff,
  335. pdata->drc_cfgs[cfg].regs[i]);
  336. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  337. WM8994_AIF1ADC1L_DRC_ENA |
  338. WM8994_AIF1ADC1R_DRC_ENA, save);
  339. }
  340. /* Icky as hell but saves code duplication */
  341. static int wm8994_get_drc(const char *name)
  342. {
  343. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  344. return 0;
  345. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  346. return 1;
  347. if (strcmp(name, "AIF2DRC Mode") == 0)
  348. return 2;
  349. return -EINVAL;
  350. }
  351. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  352. struct snd_ctl_elem_value *ucontrol)
  353. {
  354. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  355. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  356. struct wm8994_pdata *pdata = wm8994->pdata;
  357. int drc = wm8994_get_drc(kcontrol->id.name);
  358. int value = ucontrol->value.integer.value[0];
  359. if (drc < 0)
  360. return drc;
  361. if (value >= pdata->num_drc_cfgs)
  362. return -EINVAL;
  363. wm8994->drc_cfg[drc] = value;
  364. wm8994_set_drc(codec, drc);
  365. return 0;
  366. }
  367. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  368. struct snd_ctl_elem_value *ucontrol)
  369. {
  370. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  371. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  372. int drc = wm8994_get_drc(kcontrol->id.name);
  373. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  374. return 0;
  375. }
  376. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  377. {
  378. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  379. struct wm8994_pdata *pdata = wm8994->pdata;
  380. int base = wm8994_retune_mobile_base[block];
  381. int iface, best, best_val, save, i, cfg;
  382. if (!pdata || !wm8994->num_retune_mobile_texts)
  383. return;
  384. switch (block) {
  385. case 0:
  386. case 1:
  387. iface = 0;
  388. break;
  389. case 2:
  390. iface = 1;
  391. break;
  392. default:
  393. return;
  394. }
  395. /* Find the version of the currently selected configuration
  396. * with the nearest sample rate. */
  397. cfg = wm8994->retune_mobile_cfg[block];
  398. best = 0;
  399. best_val = INT_MAX;
  400. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  401. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  402. wm8994->retune_mobile_texts[cfg]) == 0 &&
  403. abs(pdata->retune_mobile_cfgs[i].rate
  404. - wm8994->dac_rates[iface]) < best_val) {
  405. best = i;
  406. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  407. - wm8994->dac_rates[iface]);
  408. }
  409. }
  410. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  411. block,
  412. pdata->retune_mobile_cfgs[best].name,
  413. pdata->retune_mobile_cfgs[best].rate,
  414. wm8994->dac_rates[iface]);
  415. /* The EQ will be disabled while reconfiguring it, remember the
  416. * current configuration.
  417. */
  418. save = snd_soc_read(codec, base);
  419. save &= WM8994_AIF1DAC1_EQ_ENA;
  420. for (i = 0; i < WM8994_EQ_REGS; i++)
  421. snd_soc_update_bits(codec, base + i, 0xffff,
  422. pdata->retune_mobile_cfgs[best].regs[i]);
  423. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  424. }
  425. /* Icky as hell but saves code duplication */
  426. static int wm8994_get_retune_mobile_block(const char *name)
  427. {
  428. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  429. return 0;
  430. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  431. return 1;
  432. if (strcmp(name, "AIF2 EQ Mode") == 0)
  433. return 2;
  434. return -EINVAL;
  435. }
  436. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  437. struct snd_ctl_elem_value *ucontrol)
  438. {
  439. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  440. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  441. struct wm8994_pdata *pdata = wm8994->pdata;
  442. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  443. int value = ucontrol->value.integer.value[0];
  444. if (block < 0)
  445. return block;
  446. if (value >= pdata->num_retune_mobile_cfgs)
  447. return -EINVAL;
  448. wm8994->retune_mobile_cfg[block] = value;
  449. wm8994_set_retune_mobile(codec, block);
  450. return 0;
  451. }
  452. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  453. struct snd_ctl_elem_value *ucontrol)
  454. {
  455. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  456. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  457. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  458. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  459. return 0;
  460. }
  461. static const char *aif_chan_src_text[] = {
  462. "Left", "Right"
  463. };
  464. static const struct soc_enum aif1adcl_src =
  465. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  466. static const struct soc_enum aif1adcr_src =
  467. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  468. static const struct soc_enum aif2adcl_src =
  469. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  470. static const struct soc_enum aif2adcr_src =
  471. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  472. static const struct soc_enum aif1dacl_src =
  473. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  474. static const struct soc_enum aif1dacr_src =
  475. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  476. static const struct soc_enum aif2dacl_src =
  477. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  478. static const struct soc_enum aif2dacr_src =
  479. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  480. static const char *osr_text[] = {
  481. "Low Power", "High Performance",
  482. };
  483. static const struct soc_enum dac_osr =
  484. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  485. static const struct soc_enum adc_osr =
  486. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  487. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  488. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  489. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  490. 1, 119, 0, digital_tlv),
  491. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  492. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  493. 1, 119, 0, digital_tlv),
  494. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  495. WM8994_AIF2_ADC_RIGHT_VOLUME,
  496. 1, 119, 0, digital_tlv),
  497. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  498. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  499. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  500. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  501. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  502. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  503. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  504. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  505. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  506. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  507. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  508. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  509. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  510. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  511. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  512. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  513. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  514. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  515. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  516. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  517. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  518. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  519. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  520. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  521. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  522. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  523. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  524. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  525. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  526. 5, 12, 0, st_tlv),
  527. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  528. 0, 12, 0, st_tlv),
  529. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  530. 5, 12, 0, st_tlv),
  531. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  532. 0, 12, 0, st_tlv),
  533. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  534. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  535. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  536. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  537. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  538. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  539. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  540. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  541. SOC_ENUM("ADC OSR", adc_osr),
  542. SOC_ENUM("DAC OSR", dac_osr),
  543. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  544. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  545. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  546. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  547. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  548. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  549. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  550. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  551. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  552. 6, 1, 1, wm_hubs_spkmix_tlv),
  553. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  554. 2, 1, 1, wm_hubs_spkmix_tlv),
  555. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  556. 6, 1, 1, wm_hubs_spkmix_tlv),
  557. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  558. 2, 1, 1, wm_hubs_spkmix_tlv),
  559. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  560. 10, 15, 0, wm8994_3d_tlv),
  561. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  562. 8, 1, 0),
  563. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  564. 10, 15, 0, wm8994_3d_tlv),
  565. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  566. 8, 1, 0),
  567. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  568. 10, 15, 0, wm8994_3d_tlv),
  569. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  570. 8, 1, 0),
  571. };
  572. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  573. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  574. eq_tlv),
  575. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  576. eq_tlv),
  577. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  578. eq_tlv),
  579. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  580. eq_tlv),
  581. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  582. eq_tlv),
  583. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  584. eq_tlv),
  585. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  586. eq_tlv),
  587. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  588. eq_tlv),
  589. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  590. eq_tlv),
  591. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  592. eq_tlv),
  593. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  594. eq_tlv),
  595. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  596. eq_tlv),
  597. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  598. eq_tlv),
  599. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  600. eq_tlv),
  601. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  602. eq_tlv),
  603. };
  604. static const char *wm8958_ng_text[] = {
  605. "30ms", "125ms", "250ms", "500ms",
  606. };
  607. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  608. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  609. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  610. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  611. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  612. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  613. static const struct soc_enum wm8958_aif2dac_ng_hold =
  614. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  615. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  616. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  617. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  618. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  619. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  620. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  621. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  622. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  623. 7, 1, ng_tlv),
  624. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  625. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  626. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  627. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  628. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  629. 7, 1, ng_tlv),
  630. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  631. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  632. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  633. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  634. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  635. 7, 1, ng_tlv),
  636. };
  637. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  638. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  639. mixin_boost_tlv),
  640. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  641. mixin_boost_tlv),
  642. };
  643. /* We run all mode setting through a function to enforce audio mode */
  644. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  645. {
  646. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  647. if (wm8994->active_refcount)
  648. mode = WM1811_JACKDET_MODE_AUDIO;
  649. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  650. WM1811_JACKDET_MODE_MASK, mode);
  651. if (mode == WM1811_JACKDET_MODE_MIC)
  652. msleep(2);
  653. }
  654. static void active_reference(struct snd_soc_codec *codec)
  655. {
  656. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  657. mutex_lock(&wm8994->accdet_lock);
  658. wm8994->active_refcount++;
  659. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  660. wm8994->active_refcount);
  661. if (wm8994->active_refcount == 1) {
  662. /* If we're using jack detection go into audio mode */
  663. if (wm8994->jackdet && wm8994->jack_cb) {
  664. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  665. WM1811_JACKDET_MODE_MASK,
  666. WM1811_JACKDET_MODE_AUDIO);
  667. msleep(2);
  668. }
  669. }
  670. mutex_unlock(&wm8994->accdet_lock);
  671. }
  672. static void active_dereference(struct snd_soc_codec *codec)
  673. {
  674. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  675. u16 mode;
  676. mutex_lock(&wm8994->accdet_lock);
  677. wm8994->active_refcount--;
  678. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  679. wm8994->active_refcount);
  680. if (wm8994->active_refcount == 0) {
  681. /* Go into appropriate detection only mode */
  682. if (wm8994->jackdet && wm8994->jack_cb) {
  683. if (wm8994->jack_mic || wm8994->mic_detecting)
  684. mode = WM1811_JACKDET_MODE_MIC;
  685. else
  686. mode = WM1811_JACKDET_MODE_JACK;
  687. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  688. WM1811_JACKDET_MODE_MASK,
  689. mode);
  690. }
  691. }
  692. mutex_unlock(&wm8994->accdet_lock);
  693. }
  694. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  695. struct snd_kcontrol *kcontrol, int event)
  696. {
  697. struct snd_soc_codec *codec = w->codec;
  698. switch (event) {
  699. case SND_SOC_DAPM_PRE_PMU:
  700. return configure_clock(codec);
  701. case SND_SOC_DAPM_POST_PMD:
  702. configure_clock(codec);
  703. break;
  704. }
  705. return 0;
  706. }
  707. static void vmid_reference(struct snd_soc_codec *codec)
  708. {
  709. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  710. wm8994->vmid_refcount++;
  711. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  712. wm8994->vmid_refcount);
  713. if (wm8994->vmid_refcount == 1) {
  714. /* Startup bias, VMID ramp & buffer */
  715. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  716. WM8994_STARTUP_BIAS_ENA |
  717. WM8994_VMID_BUF_ENA |
  718. WM8994_VMID_RAMP_MASK,
  719. WM8994_STARTUP_BIAS_ENA |
  720. WM8994_VMID_BUF_ENA |
  721. (0x11 << WM8994_VMID_RAMP_SHIFT));
  722. /* Main bias enable, VMID=2x40k */
  723. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  724. WM8994_BIAS_ENA |
  725. WM8994_VMID_SEL_MASK,
  726. WM8994_BIAS_ENA | 0x2);
  727. msleep(20);
  728. }
  729. }
  730. static void vmid_dereference(struct snd_soc_codec *codec)
  731. {
  732. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  733. wm8994->vmid_refcount--;
  734. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  735. wm8994->vmid_refcount);
  736. if (wm8994->vmid_refcount == 0) {
  737. /* Switch over to startup biases */
  738. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  739. WM8994_BIAS_SRC |
  740. WM8994_STARTUP_BIAS_ENA |
  741. WM8994_VMID_BUF_ENA |
  742. WM8994_VMID_RAMP_MASK,
  743. WM8994_BIAS_SRC |
  744. WM8994_STARTUP_BIAS_ENA |
  745. WM8994_VMID_BUF_ENA |
  746. (1 << WM8994_VMID_RAMP_SHIFT));
  747. /* Disable main biases */
  748. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  749. WM8994_BIAS_ENA |
  750. WM8994_VMID_SEL_MASK, 0);
  751. /* Discharge line */
  752. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  753. WM8994_LINEOUT1_DISCH |
  754. WM8994_LINEOUT2_DISCH,
  755. WM8994_LINEOUT1_DISCH |
  756. WM8994_LINEOUT2_DISCH);
  757. msleep(5);
  758. /* Switch off startup biases */
  759. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  760. WM8994_BIAS_SRC |
  761. WM8994_STARTUP_BIAS_ENA |
  762. WM8994_VMID_BUF_ENA |
  763. WM8994_VMID_RAMP_MASK, 0);
  764. }
  765. }
  766. static int vmid_event(struct snd_soc_dapm_widget *w,
  767. struct snd_kcontrol *kcontrol, int event)
  768. {
  769. struct snd_soc_codec *codec = w->codec;
  770. switch (event) {
  771. case SND_SOC_DAPM_PRE_PMU:
  772. vmid_reference(codec);
  773. break;
  774. case SND_SOC_DAPM_POST_PMD:
  775. vmid_dereference(codec);
  776. break;
  777. }
  778. return 0;
  779. }
  780. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  781. {
  782. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  783. int enable = 1;
  784. int source = 0; /* GCC flow analysis can't track enable */
  785. int reg, reg_r;
  786. /* Only support direct DAC->headphone paths */
  787. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  788. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  789. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  790. enable = 0;
  791. }
  792. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  793. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  794. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  795. enable = 0;
  796. }
  797. /* We also need the same setting for L/R and only one path */
  798. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  799. switch (reg) {
  800. case WM8994_AIF2DACL_TO_DAC1L:
  801. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  802. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  803. break;
  804. case WM8994_AIF1DAC2L_TO_DAC1L:
  805. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  806. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  807. break;
  808. case WM8994_AIF1DAC1L_TO_DAC1L:
  809. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  810. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  811. break;
  812. default:
  813. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  814. enable = 0;
  815. break;
  816. }
  817. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  818. if (reg_r != reg) {
  819. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  820. enable = 0;
  821. }
  822. if (enable) {
  823. dev_dbg(codec->dev, "Class W enabled\n");
  824. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  825. WM8994_CP_DYN_PWR |
  826. WM8994_CP_DYN_SRC_SEL_MASK,
  827. source | WM8994_CP_DYN_PWR);
  828. wm8994->hubs.class_w = true;
  829. } else {
  830. dev_dbg(codec->dev, "Class W disabled\n");
  831. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  832. WM8994_CP_DYN_PWR, 0);
  833. wm8994->hubs.class_w = false;
  834. }
  835. }
  836. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  837. struct snd_kcontrol *kcontrol, int event)
  838. {
  839. struct snd_soc_codec *codec = w->codec;
  840. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  841. switch (event) {
  842. case SND_SOC_DAPM_PRE_PMU:
  843. if (wm8994->aif1clk_enable) {
  844. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  845. WM8994_AIF1CLK_ENA_MASK,
  846. WM8994_AIF1CLK_ENA);
  847. wm8994->aif1clk_enable = 0;
  848. }
  849. if (wm8994->aif2clk_enable) {
  850. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  851. WM8994_AIF2CLK_ENA_MASK,
  852. WM8994_AIF2CLK_ENA);
  853. wm8994->aif2clk_enable = 0;
  854. }
  855. break;
  856. }
  857. /* We may also have postponed startup of DSP, handle that. */
  858. wm8958_aif_ev(w, kcontrol, event);
  859. return 0;
  860. }
  861. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  862. struct snd_kcontrol *kcontrol, int event)
  863. {
  864. struct snd_soc_codec *codec = w->codec;
  865. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  866. switch (event) {
  867. case SND_SOC_DAPM_POST_PMD:
  868. if (wm8994->aif1clk_disable) {
  869. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  870. WM8994_AIF1CLK_ENA_MASK, 0);
  871. wm8994->aif1clk_disable = 0;
  872. }
  873. if (wm8994->aif2clk_disable) {
  874. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  875. WM8994_AIF2CLK_ENA_MASK, 0);
  876. wm8994->aif2clk_disable = 0;
  877. }
  878. break;
  879. }
  880. return 0;
  881. }
  882. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  883. struct snd_kcontrol *kcontrol, int event)
  884. {
  885. struct snd_soc_codec *codec = w->codec;
  886. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  887. switch (event) {
  888. case SND_SOC_DAPM_PRE_PMU:
  889. wm8994->aif1clk_enable = 1;
  890. break;
  891. case SND_SOC_DAPM_POST_PMD:
  892. wm8994->aif1clk_disable = 1;
  893. break;
  894. }
  895. return 0;
  896. }
  897. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  898. struct snd_kcontrol *kcontrol, int event)
  899. {
  900. struct snd_soc_codec *codec = w->codec;
  901. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  902. switch (event) {
  903. case SND_SOC_DAPM_PRE_PMU:
  904. wm8994->aif2clk_enable = 1;
  905. break;
  906. case SND_SOC_DAPM_POST_PMD:
  907. wm8994->aif2clk_disable = 1;
  908. break;
  909. }
  910. return 0;
  911. }
  912. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  913. struct snd_kcontrol *kcontrol, int event)
  914. {
  915. late_enable_ev(w, kcontrol, event);
  916. return 0;
  917. }
  918. static int micbias_ev(struct snd_soc_dapm_widget *w,
  919. struct snd_kcontrol *kcontrol, int event)
  920. {
  921. late_enable_ev(w, kcontrol, event);
  922. return 0;
  923. }
  924. static int dac_ev(struct snd_soc_dapm_widget *w,
  925. struct snd_kcontrol *kcontrol, int event)
  926. {
  927. struct snd_soc_codec *codec = w->codec;
  928. unsigned int mask = 1 << w->shift;
  929. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  930. mask, mask);
  931. return 0;
  932. }
  933. static const char *hp_mux_text[] = {
  934. "Mixer",
  935. "DAC",
  936. };
  937. #define WM8994_HP_ENUM(xname, xenum) \
  938. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  939. .info = snd_soc_info_enum_double, \
  940. .get = snd_soc_dapm_get_enum_double, \
  941. .put = wm8994_put_hp_enum, \
  942. .private_value = (unsigned long)&xenum }
  943. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  944. struct snd_ctl_elem_value *ucontrol)
  945. {
  946. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  947. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  948. struct snd_soc_codec *codec = w->codec;
  949. int ret;
  950. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  951. wm8994_update_class_w(codec);
  952. return ret;
  953. }
  954. static const struct soc_enum hpl_enum =
  955. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  956. static const struct snd_kcontrol_new hpl_mux =
  957. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  958. static const struct soc_enum hpr_enum =
  959. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  960. static const struct snd_kcontrol_new hpr_mux =
  961. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  962. static const char *adc_mux_text[] = {
  963. "ADC",
  964. "DMIC",
  965. };
  966. static const struct soc_enum adc_enum =
  967. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  968. static const struct snd_kcontrol_new adcl_mux =
  969. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  970. static const struct snd_kcontrol_new adcr_mux =
  971. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  972. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  973. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  974. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  975. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  976. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  977. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  978. };
  979. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  980. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  981. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  982. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  983. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  984. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  985. };
  986. /* Debugging; dump chip status after DAPM transitions */
  987. static int post_ev(struct snd_soc_dapm_widget *w,
  988. struct snd_kcontrol *kcontrol, int event)
  989. {
  990. struct snd_soc_codec *codec = w->codec;
  991. dev_dbg(codec->dev, "SRC status: %x\n",
  992. snd_soc_read(codec,
  993. WM8994_RATE_STATUS));
  994. return 0;
  995. }
  996. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  997. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  998. 1, 1, 0),
  999. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1000. 0, 1, 0),
  1001. };
  1002. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1003. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1004. 1, 1, 0),
  1005. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1006. 0, 1, 0),
  1007. };
  1008. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1009. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1010. 1, 1, 0),
  1011. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1012. 0, 1, 0),
  1013. };
  1014. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1015. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1016. 1, 1, 0),
  1017. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1018. 0, 1, 0),
  1019. };
  1020. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1021. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1022. 5, 1, 0),
  1023. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1024. 4, 1, 0),
  1025. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1026. 2, 1, 0),
  1027. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1028. 1, 1, 0),
  1029. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1030. 0, 1, 0),
  1031. };
  1032. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1033. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1034. 5, 1, 0),
  1035. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1036. 4, 1, 0),
  1037. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1038. 2, 1, 0),
  1039. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1040. 1, 1, 0),
  1041. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1042. 0, 1, 0),
  1043. };
  1044. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1045. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1046. .info = snd_soc_info_volsw, \
  1047. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1048. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1049. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1050. struct snd_ctl_elem_value *ucontrol)
  1051. {
  1052. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1053. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1054. struct snd_soc_codec *codec = w->codec;
  1055. int ret;
  1056. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1057. wm8994_update_class_w(codec);
  1058. return ret;
  1059. }
  1060. static const struct snd_kcontrol_new dac1l_mix[] = {
  1061. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1062. 5, 1, 0),
  1063. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1064. 4, 1, 0),
  1065. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1066. 2, 1, 0),
  1067. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1068. 1, 1, 0),
  1069. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1070. 0, 1, 0),
  1071. };
  1072. static const struct snd_kcontrol_new dac1r_mix[] = {
  1073. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1074. 5, 1, 0),
  1075. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1076. 4, 1, 0),
  1077. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1078. 2, 1, 0),
  1079. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1080. 1, 1, 0),
  1081. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1082. 0, 1, 0),
  1083. };
  1084. static const char *sidetone_text[] = {
  1085. "ADC/DMIC1", "DMIC2",
  1086. };
  1087. static const struct soc_enum sidetone1_enum =
  1088. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1089. static const struct snd_kcontrol_new sidetone1_mux =
  1090. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1091. static const struct soc_enum sidetone2_enum =
  1092. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1093. static const struct snd_kcontrol_new sidetone2_mux =
  1094. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1095. static const char *aif1dac_text[] = {
  1096. "AIF1DACDAT", "AIF3DACDAT",
  1097. };
  1098. static const struct soc_enum aif1dac_enum =
  1099. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1100. static const struct snd_kcontrol_new aif1dac_mux =
  1101. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1102. static const char *aif2dac_text[] = {
  1103. "AIF2DACDAT", "AIF3DACDAT",
  1104. };
  1105. static const struct soc_enum aif2dac_enum =
  1106. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1107. static const struct snd_kcontrol_new aif2dac_mux =
  1108. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1109. static const char *aif2adc_text[] = {
  1110. "AIF2ADCDAT", "AIF3DACDAT",
  1111. };
  1112. static const struct soc_enum aif2adc_enum =
  1113. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1114. static const struct snd_kcontrol_new aif2adc_mux =
  1115. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1116. static const char *aif3adc_text[] = {
  1117. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1118. };
  1119. static const struct soc_enum wm8994_aif3adc_enum =
  1120. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1121. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1122. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1123. static const struct soc_enum wm8958_aif3adc_enum =
  1124. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1125. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1126. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1127. static const char *mono_pcm_out_text[] = {
  1128. "None", "AIF2ADCL", "AIF2ADCR",
  1129. };
  1130. static const struct soc_enum mono_pcm_out_enum =
  1131. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1132. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1133. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1134. static const char *aif2dac_src_text[] = {
  1135. "AIF2", "AIF3",
  1136. };
  1137. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1138. static const struct soc_enum aif2dacl_src_enum =
  1139. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1140. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1141. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1142. static const struct soc_enum aif2dacr_src_enum =
  1143. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1144. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1145. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1146. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1147. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1148. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1149. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1150. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1151. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1152. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1153. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1154. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1155. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1156. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1157. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1158. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1159. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1160. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1161. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1162. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1163. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1164. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1165. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1166. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1167. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1168. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1169. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1170. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1171. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1172. };
  1173. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1174. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1175. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1176. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1177. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1178. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1179. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1180. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1181. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1182. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1183. };
  1184. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1185. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1186. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1187. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1188. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1189. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1190. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1191. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1192. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1193. };
  1194. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1195. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1196. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1197. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1198. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1199. };
  1200. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1201. SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1202. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1203. SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1204. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1205. };
  1206. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1207. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1208. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1209. };
  1210. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1211. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1212. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1213. SND_SOC_DAPM_INPUT("Clock"),
  1214. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1215. SND_SOC_DAPM_PRE_PMU),
  1216. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1217. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1218. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1219. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1220. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1221. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1222. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1223. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1224. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1225. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1226. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1227. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1228. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1229. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1230. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1231. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1232. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1233. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1234. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1235. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1236. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1237. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1238. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1239. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1240. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1241. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1242. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1243. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1244. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1245. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1246. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1247. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1248. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1249. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1250. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1251. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1252. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1253. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1254. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1255. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1256. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1257. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1258. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1259. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1260. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1261. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1262. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1263. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1264. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1265. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1266. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1267. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1268. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1269. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1270. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1271. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1272. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1273. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1274. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1275. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1276. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1277. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1278. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1279. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1280. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1281. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1282. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1283. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1284. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1285. /* Power is done with the muxes since the ADC power also controls the
  1286. * downsampling chain, the chip will automatically manage the analogue
  1287. * specific portions.
  1288. */
  1289. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1290. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1291. SND_SOC_DAPM_POST("Debug log", post_ev),
  1292. };
  1293. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1294. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1295. };
  1296. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1297. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1298. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1299. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1300. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1301. };
  1302. static const struct snd_soc_dapm_route intercon[] = {
  1303. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1304. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1305. { "DSP1CLK", NULL, "CLK_SYS" },
  1306. { "DSP2CLK", NULL, "CLK_SYS" },
  1307. { "DSPINTCLK", NULL, "CLK_SYS" },
  1308. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1309. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1310. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1311. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1312. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1313. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1314. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1315. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1316. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1317. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1318. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1319. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1320. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1321. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1322. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1323. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1324. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1325. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1326. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1327. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1328. { "AIF2ADCL", NULL, "AIF2CLK" },
  1329. { "AIF2ADCL", NULL, "DSP2CLK" },
  1330. { "AIF2ADCR", NULL, "AIF2CLK" },
  1331. { "AIF2ADCR", NULL, "DSP2CLK" },
  1332. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1333. { "AIF2DACL", NULL, "AIF2CLK" },
  1334. { "AIF2DACL", NULL, "DSP2CLK" },
  1335. { "AIF2DACR", NULL, "AIF2CLK" },
  1336. { "AIF2DACR", NULL, "DSP2CLK" },
  1337. { "AIF2DACR", NULL, "DSPINTCLK" },
  1338. { "DMIC1L", NULL, "DMIC1DAT" },
  1339. { "DMIC1L", NULL, "CLK_SYS" },
  1340. { "DMIC1R", NULL, "DMIC1DAT" },
  1341. { "DMIC1R", NULL, "CLK_SYS" },
  1342. { "DMIC2L", NULL, "DMIC2DAT" },
  1343. { "DMIC2L", NULL, "CLK_SYS" },
  1344. { "DMIC2R", NULL, "DMIC2DAT" },
  1345. { "DMIC2R", NULL, "CLK_SYS" },
  1346. { "ADCL", NULL, "AIF1CLK" },
  1347. { "ADCL", NULL, "DSP1CLK" },
  1348. { "ADCL", NULL, "DSPINTCLK" },
  1349. { "ADCR", NULL, "AIF1CLK" },
  1350. { "ADCR", NULL, "DSP1CLK" },
  1351. { "ADCR", NULL, "DSPINTCLK" },
  1352. { "ADCL Mux", "ADC", "ADCL" },
  1353. { "ADCL Mux", "DMIC", "DMIC1L" },
  1354. { "ADCR Mux", "ADC", "ADCR" },
  1355. { "ADCR Mux", "DMIC", "DMIC1R" },
  1356. { "DAC1L", NULL, "AIF1CLK" },
  1357. { "DAC1L", NULL, "DSP1CLK" },
  1358. { "DAC1L", NULL, "DSPINTCLK" },
  1359. { "DAC1R", NULL, "AIF1CLK" },
  1360. { "DAC1R", NULL, "DSP1CLK" },
  1361. { "DAC1R", NULL, "DSPINTCLK" },
  1362. { "DAC2L", NULL, "AIF2CLK" },
  1363. { "DAC2L", NULL, "DSP2CLK" },
  1364. { "DAC2L", NULL, "DSPINTCLK" },
  1365. { "DAC2R", NULL, "AIF2DACR" },
  1366. { "DAC2R", NULL, "AIF2CLK" },
  1367. { "DAC2R", NULL, "DSP2CLK" },
  1368. { "DAC2R", NULL, "DSPINTCLK" },
  1369. { "TOCLK", NULL, "CLK_SYS" },
  1370. /* AIF1 outputs */
  1371. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1372. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1373. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1374. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1375. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1376. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1377. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1378. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1379. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1380. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1381. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1382. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1383. /* Pin level routing for AIF3 */
  1384. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1385. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1386. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1387. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1388. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1389. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1390. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1391. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1392. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1393. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1394. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1395. /* DAC1 inputs */
  1396. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1397. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1398. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1399. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1400. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1401. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1402. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1403. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1404. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1405. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1406. /* DAC2/AIF2 outputs */
  1407. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1408. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1409. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1410. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1411. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1412. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1413. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1414. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1415. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1416. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1417. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1418. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1419. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1420. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1421. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1422. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1423. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1424. /* AIF3 output */
  1425. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1426. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1427. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1428. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1429. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1430. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1431. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1432. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1433. /* Sidetone */
  1434. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1435. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1436. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1437. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1438. /* Output stages */
  1439. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1440. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1441. { "SPKL", "DAC1 Switch", "DAC1L" },
  1442. { "SPKL", "DAC2 Switch", "DAC2L" },
  1443. { "SPKR", "DAC1 Switch", "DAC1R" },
  1444. { "SPKR", "DAC2 Switch", "DAC2R" },
  1445. { "Left Headphone Mux", "DAC", "DAC1L" },
  1446. { "Right Headphone Mux", "DAC", "DAC1R" },
  1447. };
  1448. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1449. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1450. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1451. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1452. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1453. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1454. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1455. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1456. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1457. };
  1458. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1459. { "DAC1L", NULL, "DAC1L Mixer" },
  1460. { "DAC1R", NULL, "DAC1R Mixer" },
  1461. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1462. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1463. };
  1464. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1465. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1466. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1467. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1468. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1469. { "MICBIAS1", NULL, "CLK_SYS" },
  1470. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1471. { "MICBIAS2", NULL, "CLK_SYS" },
  1472. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1473. };
  1474. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1475. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1476. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1477. { "MICBIAS1", NULL, "VMID" },
  1478. { "MICBIAS2", NULL, "VMID" },
  1479. };
  1480. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1481. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1482. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1483. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1484. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1485. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1486. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1487. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1488. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1489. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1490. };
  1491. /* The size in bits of the FLL divide multiplied by 10
  1492. * to allow rounding later */
  1493. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1494. struct fll_div {
  1495. u16 outdiv;
  1496. u16 n;
  1497. u16 k;
  1498. u16 clk_ref_div;
  1499. u16 fll_fratio;
  1500. };
  1501. static int wm8994_get_fll_config(struct fll_div *fll,
  1502. int freq_in, int freq_out)
  1503. {
  1504. u64 Kpart;
  1505. unsigned int K, Ndiv, Nmod;
  1506. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1507. /* Scale the input frequency down to <= 13.5MHz */
  1508. fll->clk_ref_div = 0;
  1509. while (freq_in > 13500000) {
  1510. fll->clk_ref_div++;
  1511. freq_in /= 2;
  1512. if (fll->clk_ref_div > 3)
  1513. return -EINVAL;
  1514. }
  1515. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1516. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1517. fll->outdiv = 3;
  1518. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1519. fll->outdiv++;
  1520. if (fll->outdiv > 63)
  1521. return -EINVAL;
  1522. }
  1523. freq_out *= fll->outdiv + 1;
  1524. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1525. if (freq_in > 1000000) {
  1526. fll->fll_fratio = 0;
  1527. } else if (freq_in > 256000) {
  1528. fll->fll_fratio = 1;
  1529. freq_in *= 2;
  1530. } else if (freq_in > 128000) {
  1531. fll->fll_fratio = 2;
  1532. freq_in *= 4;
  1533. } else if (freq_in > 64000) {
  1534. fll->fll_fratio = 3;
  1535. freq_in *= 8;
  1536. } else {
  1537. fll->fll_fratio = 4;
  1538. freq_in *= 16;
  1539. }
  1540. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1541. /* Now, calculate N.K */
  1542. Ndiv = freq_out / freq_in;
  1543. fll->n = Ndiv;
  1544. Nmod = freq_out % freq_in;
  1545. pr_debug("Nmod=%d\n", Nmod);
  1546. /* Calculate fractional part - scale up so we can round. */
  1547. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1548. do_div(Kpart, freq_in);
  1549. K = Kpart & 0xFFFFFFFF;
  1550. if ((K % 10) >= 5)
  1551. K += 5;
  1552. /* Move down to proper range now rounding is done */
  1553. fll->k = K / 10;
  1554. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1555. return 0;
  1556. }
  1557. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1558. unsigned int freq_in, unsigned int freq_out)
  1559. {
  1560. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1561. struct wm8994 *control = wm8994->wm8994;
  1562. int reg_offset, ret;
  1563. struct fll_div fll;
  1564. u16 reg, aif1, aif2;
  1565. unsigned long timeout;
  1566. bool was_enabled;
  1567. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1568. & WM8994_AIF1CLK_ENA;
  1569. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1570. & WM8994_AIF2CLK_ENA;
  1571. switch (id) {
  1572. case WM8994_FLL1:
  1573. reg_offset = 0;
  1574. id = 0;
  1575. break;
  1576. case WM8994_FLL2:
  1577. reg_offset = 0x20;
  1578. id = 1;
  1579. break;
  1580. default:
  1581. return -EINVAL;
  1582. }
  1583. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1584. was_enabled = reg & WM8994_FLL1_ENA;
  1585. switch (src) {
  1586. case 0:
  1587. /* Allow no source specification when stopping */
  1588. if (freq_out)
  1589. return -EINVAL;
  1590. src = wm8994->fll[id].src;
  1591. break;
  1592. case WM8994_FLL_SRC_MCLK1:
  1593. case WM8994_FLL_SRC_MCLK2:
  1594. case WM8994_FLL_SRC_LRCLK:
  1595. case WM8994_FLL_SRC_BCLK:
  1596. break;
  1597. default:
  1598. return -EINVAL;
  1599. }
  1600. /* Are we changing anything? */
  1601. if (wm8994->fll[id].src == src &&
  1602. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1603. return 0;
  1604. /* If we're stopping the FLL redo the old config - no
  1605. * registers will actually be written but we avoid GCC flow
  1606. * analysis bugs spewing warnings.
  1607. */
  1608. if (freq_out)
  1609. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1610. else
  1611. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1612. wm8994->fll[id].out);
  1613. if (ret < 0)
  1614. return ret;
  1615. /* Gate the AIF clocks while we reclock */
  1616. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1617. WM8994_AIF1CLK_ENA, 0);
  1618. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1619. WM8994_AIF2CLK_ENA, 0);
  1620. /* We always need to disable the FLL while reconfiguring */
  1621. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1622. WM8994_FLL1_ENA, 0);
  1623. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1624. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1625. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1626. WM8994_FLL1_OUTDIV_MASK |
  1627. WM8994_FLL1_FRATIO_MASK, reg);
  1628. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1629. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1630. WM8994_FLL1_N_MASK,
  1631. fll.n << WM8994_FLL1_N_SHIFT);
  1632. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1633. WM8994_FLL1_REFCLK_DIV_MASK |
  1634. WM8994_FLL1_REFCLK_SRC_MASK,
  1635. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1636. (src - 1));
  1637. /* Clear any pending completion from a previous failure */
  1638. try_wait_for_completion(&wm8994->fll_locked[id]);
  1639. /* Enable (with fractional mode if required) */
  1640. if (freq_out) {
  1641. /* Enable VMID if we need it */
  1642. if (!was_enabled) {
  1643. active_reference(codec);
  1644. switch (control->type) {
  1645. case WM8994:
  1646. vmid_reference(codec);
  1647. break;
  1648. case WM8958:
  1649. if (wm8994->revision < 1)
  1650. vmid_reference(codec);
  1651. break;
  1652. default:
  1653. break;
  1654. }
  1655. }
  1656. if (fll.k)
  1657. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1658. else
  1659. reg = WM8994_FLL1_ENA;
  1660. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1661. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1662. reg);
  1663. if (wm8994->fll_locked_irq) {
  1664. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1665. msecs_to_jiffies(10));
  1666. if (timeout == 0)
  1667. dev_warn(codec->dev,
  1668. "Timed out waiting for FLL lock\n");
  1669. } else {
  1670. msleep(5);
  1671. }
  1672. } else {
  1673. if (was_enabled) {
  1674. switch (control->type) {
  1675. case WM8994:
  1676. vmid_dereference(codec);
  1677. break;
  1678. case WM8958:
  1679. if (wm8994->revision < 1)
  1680. vmid_dereference(codec);
  1681. break;
  1682. default:
  1683. break;
  1684. }
  1685. active_dereference(codec);
  1686. }
  1687. }
  1688. wm8994->fll[id].in = freq_in;
  1689. wm8994->fll[id].out = freq_out;
  1690. wm8994->fll[id].src = src;
  1691. /* Enable any gated AIF clocks */
  1692. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1693. WM8994_AIF1CLK_ENA, aif1);
  1694. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1695. WM8994_AIF2CLK_ENA, aif2);
  1696. configure_clock(codec);
  1697. return 0;
  1698. }
  1699. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1700. {
  1701. struct completion *completion = data;
  1702. complete(completion);
  1703. return IRQ_HANDLED;
  1704. }
  1705. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1706. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1707. unsigned int freq_in, unsigned int freq_out)
  1708. {
  1709. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1710. }
  1711. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1712. int clk_id, unsigned int freq, int dir)
  1713. {
  1714. struct snd_soc_codec *codec = dai->codec;
  1715. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1716. int i;
  1717. switch (dai->id) {
  1718. case 1:
  1719. case 2:
  1720. break;
  1721. default:
  1722. /* AIF3 shares clocking with AIF1/2 */
  1723. return -EINVAL;
  1724. }
  1725. switch (clk_id) {
  1726. case WM8994_SYSCLK_MCLK1:
  1727. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1728. wm8994->mclk[0] = freq;
  1729. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1730. dai->id, freq);
  1731. break;
  1732. case WM8994_SYSCLK_MCLK2:
  1733. /* TODO: Set GPIO AF */
  1734. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1735. wm8994->mclk[1] = freq;
  1736. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1737. dai->id, freq);
  1738. break;
  1739. case WM8994_SYSCLK_FLL1:
  1740. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1741. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1742. break;
  1743. case WM8994_SYSCLK_FLL2:
  1744. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1745. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1746. break;
  1747. case WM8994_SYSCLK_OPCLK:
  1748. /* Special case - a division (times 10) is given and
  1749. * no effect on main clocking.
  1750. */
  1751. if (freq) {
  1752. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1753. if (opclk_divs[i] == freq)
  1754. break;
  1755. if (i == ARRAY_SIZE(opclk_divs))
  1756. return -EINVAL;
  1757. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1758. WM8994_OPCLK_DIV_MASK, i);
  1759. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1760. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1761. } else {
  1762. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1763. WM8994_OPCLK_ENA, 0);
  1764. }
  1765. default:
  1766. return -EINVAL;
  1767. }
  1768. configure_clock(codec);
  1769. return 0;
  1770. }
  1771. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1772. enum snd_soc_bias_level level)
  1773. {
  1774. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1775. struct wm8994 *control = wm8994->wm8994;
  1776. switch (level) {
  1777. case SND_SOC_BIAS_ON:
  1778. break;
  1779. case SND_SOC_BIAS_PREPARE:
  1780. /* MICBIAS into regulating mode */
  1781. switch (control->type) {
  1782. case WM8958:
  1783. case WM1811:
  1784. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1785. WM8958_MICB1_MODE, 0);
  1786. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1787. WM8958_MICB2_MODE, 0);
  1788. break;
  1789. default:
  1790. break;
  1791. }
  1792. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1793. active_reference(codec);
  1794. break;
  1795. case SND_SOC_BIAS_STANDBY:
  1796. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1797. pm_runtime_get_sync(codec->dev);
  1798. switch (control->type) {
  1799. case WM8994:
  1800. if (wm8994->revision < 4) {
  1801. /* Tweak DC servo and DSP
  1802. * configuration for improved
  1803. * performance. */
  1804. snd_soc_write(codec, 0x102, 0x3);
  1805. snd_soc_write(codec, 0x56, 0x3);
  1806. snd_soc_write(codec, 0x817, 0);
  1807. snd_soc_write(codec, 0x102, 0);
  1808. }
  1809. break;
  1810. case WM8958:
  1811. if (wm8994->revision == 0) {
  1812. /* Optimise performance for rev A */
  1813. snd_soc_write(codec, 0x102, 0x3);
  1814. snd_soc_write(codec, 0xcb, 0x81);
  1815. snd_soc_write(codec, 0x817, 0);
  1816. snd_soc_write(codec, 0x102, 0);
  1817. snd_soc_update_bits(codec,
  1818. WM8958_CHARGE_PUMP_2,
  1819. WM8958_CP_DISCH,
  1820. WM8958_CP_DISCH);
  1821. }
  1822. break;
  1823. case WM1811:
  1824. if (wm8994->revision < 2) {
  1825. snd_soc_write(codec, 0x102, 0x3);
  1826. snd_soc_write(codec, 0x5d, 0x7e);
  1827. snd_soc_write(codec, 0x5e, 0x0);
  1828. snd_soc_write(codec, 0x102, 0x0);
  1829. }
  1830. break;
  1831. }
  1832. /* Discharge LINEOUT1 & 2 */
  1833. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1834. WM8994_LINEOUT1_DISCH |
  1835. WM8994_LINEOUT2_DISCH,
  1836. WM8994_LINEOUT1_DISCH |
  1837. WM8994_LINEOUT2_DISCH);
  1838. }
  1839. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1840. active_dereference(codec);
  1841. /* MICBIAS into bypass mode on newer devices */
  1842. switch (control->type) {
  1843. case WM8958:
  1844. case WM1811:
  1845. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1846. WM8958_MICB1_MODE,
  1847. WM8958_MICB1_MODE);
  1848. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1849. WM8958_MICB2_MODE,
  1850. WM8958_MICB2_MODE);
  1851. break;
  1852. default:
  1853. break;
  1854. }
  1855. break;
  1856. case SND_SOC_BIAS_OFF:
  1857. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1858. wm8994->cur_fw = NULL;
  1859. pm_runtime_put(codec->dev);
  1860. }
  1861. break;
  1862. }
  1863. codec->dapm.bias_level = level;
  1864. return 0;
  1865. }
  1866. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1867. {
  1868. struct snd_soc_codec *codec = dai->codec;
  1869. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1870. struct wm8994 *control = wm8994->wm8994;
  1871. int ms_reg;
  1872. int aif1_reg;
  1873. int ms = 0;
  1874. int aif1 = 0;
  1875. switch (dai->id) {
  1876. case 1:
  1877. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1878. aif1_reg = WM8994_AIF1_CONTROL_1;
  1879. break;
  1880. case 2:
  1881. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1882. aif1_reg = WM8994_AIF2_CONTROL_1;
  1883. break;
  1884. default:
  1885. return -EINVAL;
  1886. }
  1887. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1888. case SND_SOC_DAIFMT_CBS_CFS:
  1889. break;
  1890. case SND_SOC_DAIFMT_CBM_CFM:
  1891. ms = WM8994_AIF1_MSTR;
  1892. break;
  1893. default:
  1894. return -EINVAL;
  1895. }
  1896. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1897. case SND_SOC_DAIFMT_DSP_B:
  1898. aif1 |= WM8994_AIF1_LRCLK_INV;
  1899. case SND_SOC_DAIFMT_DSP_A:
  1900. aif1 |= 0x18;
  1901. break;
  1902. case SND_SOC_DAIFMT_I2S:
  1903. aif1 |= 0x10;
  1904. break;
  1905. case SND_SOC_DAIFMT_RIGHT_J:
  1906. break;
  1907. case SND_SOC_DAIFMT_LEFT_J:
  1908. aif1 |= 0x8;
  1909. break;
  1910. default:
  1911. return -EINVAL;
  1912. }
  1913. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1914. case SND_SOC_DAIFMT_DSP_A:
  1915. case SND_SOC_DAIFMT_DSP_B:
  1916. /* frame inversion not valid for DSP modes */
  1917. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1918. case SND_SOC_DAIFMT_NB_NF:
  1919. break;
  1920. case SND_SOC_DAIFMT_IB_NF:
  1921. aif1 |= WM8994_AIF1_BCLK_INV;
  1922. break;
  1923. default:
  1924. return -EINVAL;
  1925. }
  1926. break;
  1927. case SND_SOC_DAIFMT_I2S:
  1928. case SND_SOC_DAIFMT_RIGHT_J:
  1929. case SND_SOC_DAIFMT_LEFT_J:
  1930. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1931. case SND_SOC_DAIFMT_NB_NF:
  1932. break;
  1933. case SND_SOC_DAIFMT_IB_IF:
  1934. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1935. break;
  1936. case SND_SOC_DAIFMT_IB_NF:
  1937. aif1 |= WM8994_AIF1_BCLK_INV;
  1938. break;
  1939. case SND_SOC_DAIFMT_NB_IF:
  1940. aif1 |= WM8994_AIF1_LRCLK_INV;
  1941. break;
  1942. default:
  1943. return -EINVAL;
  1944. }
  1945. break;
  1946. default:
  1947. return -EINVAL;
  1948. }
  1949. /* The AIF2 format configuration needs to be mirrored to AIF3
  1950. * on WM8958 if it's in use so just do it all the time. */
  1951. switch (control->type) {
  1952. case WM1811:
  1953. case WM8958:
  1954. if (dai->id == 2)
  1955. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1956. WM8994_AIF1_LRCLK_INV |
  1957. WM8958_AIF3_FMT_MASK, aif1);
  1958. break;
  1959. default:
  1960. break;
  1961. }
  1962. snd_soc_update_bits(codec, aif1_reg,
  1963. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1964. WM8994_AIF1_FMT_MASK,
  1965. aif1);
  1966. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1967. ms);
  1968. return 0;
  1969. }
  1970. static struct {
  1971. int val, rate;
  1972. } srs[] = {
  1973. { 0, 8000 },
  1974. { 1, 11025 },
  1975. { 2, 12000 },
  1976. { 3, 16000 },
  1977. { 4, 22050 },
  1978. { 5, 24000 },
  1979. { 6, 32000 },
  1980. { 7, 44100 },
  1981. { 8, 48000 },
  1982. { 9, 88200 },
  1983. { 10, 96000 },
  1984. };
  1985. static int fs_ratios[] = {
  1986. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1987. };
  1988. static int bclk_divs[] = {
  1989. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1990. 640, 880, 960, 1280, 1760, 1920
  1991. };
  1992. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1993. struct snd_pcm_hw_params *params,
  1994. struct snd_soc_dai *dai)
  1995. {
  1996. struct snd_soc_codec *codec = dai->codec;
  1997. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1998. int aif1_reg;
  1999. int aif2_reg;
  2000. int bclk_reg;
  2001. int lrclk_reg;
  2002. int rate_reg;
  2003. int aif1 = 0;
  2004. int aif2 = 0;
  2005. int bclk = 0;
  2006. int lrclk = 0;
  2007. int rate_val = 0;
  2008. int id = dai->id - 1;
  2009. int i, cur_val, best_val, bclk_rate, best;
  2010. switch (dai->id) {
  2011. case 1:
  2012. aif1_reg = WM8994_AIF1_CONTROL_1;
  2013. aif2_reg = WM8994_AIF1_CONTROL_2;
  2014. bclk_reg = WM8994_AIF1_BCLK;
  2015. rate_reg = WM8994_AIF1_RATE;
  2016. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2017. wm8994->lrclk_shared[0]) {
  2018. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2019. } else {
  2020. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2021. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2022. }
  2023. break;
  2024. case 2:
  2025. aif1_reg = WM8994_AIF2_CONTROL_1;
  2026. aif2_reg = WM8994_AIF2_CONTROL_2;
  2027. bclk_reg = WM8994_AIF2_BCLK;
  2028. rate_reg = WM8994_AIF2_RATE;
  2029. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2030. wm8994->lrclk_shared[1]) {
  2031. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2032. } else {
  2033. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2034. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2035. }
  2036. break;
  2037. default:
  2038. return -EINVAL;
  2039. }
  2040. bclk_rate = params_rate(params) * 2;
  2041. switch (params_format(params)) {
  2042. case SNDRV_PCM_FORMAT_S16_LE:
  2043. bclk_rate *= 16;
  2044. break;
  2045. case SNDRV_PCM_FORMAT_S20_3LE:
  2046. bclk_rate *= 20;
  2047. aif1 |= 0x20;
  2048. break;
  2049. case SNDRV_PCM_FORMAT_S24_LE:
  2050. bclk_rate *= 24;
  2051. aif1 |= 0x40;
  2052. break;
  2053. case SNDRV_PCM_FORMAT_S32_LE:
  2054. bclk_rate *= 32;
  2055. aif1 |= 0x60;
  2056. break;
  2057. default:
  2058. return -EINVAL;
  2059. }
  2060. /* Try to find an appropriate sample rate; look for an exact match. */
  2061. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2062. if (srs[i].rate == params_rate(params))
  2063. break;
  2064. if (i == ARRAY_SIZE(srs))
  2065. return -EINVAL;
  2066. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2067. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2068. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2069. dai->id, wm8994->aifclk[id], bclk_rate);
  2070. if (params_channels(params) == 1 &&
  2071. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2072. aif2 |= WM8994_AIF1_MONO;
  2073. if (wm8994->aifclk[id] == 0) {
  2074. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2075. return -EINVAL;
  2076. }
  2077. /* AIFCLK/fs ratio; look for a close match in either direction */
  2078. best = 0;
  2079. best_val = abs((fs_ratios[0] * params_rate(params))
  2080. - wm8994->aifclk[id]);
  2081. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2082. cur_val = abs((fs_ratios[i] * params_rate(params))
  2083. - wm8994->aifclk[id]);
  2084. if (cur_val >= best_val)
  2085. continue;
  2086. best = i;
  2087. best_val = cur_val;
  2088. }
  2089. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2090. dai->id, fs_ratios[best]);
  2091. rate_val |= best;
  2092. /* We may not get quite the right frequency if using
  2093. * approximate clocks so look for the closest match that is
  2094. * higher than the target (we need to ensure that there enough
  2095. * BCLKs to clock out the samples).
  2096. */
  2097. best = 0;
  2098. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2099. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2100. if (cur_val < 0) /* BCLK table is sorted */
  2101. break;
  2102. best = i;
  2103. }
  2104. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2105. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2106. bclk_divs[best], bclk_rate);
  2107. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2108. lrclk = bclk_rate / params_rate(params);
  2109. if (!lrclk) {
  2110. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2111. bclk_rate);
  2112. return -EINVAL;
  2113. }
  2114. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2115. lrclk, bclk_rate / lrclk);
  2116. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2117. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2118. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2119. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2120. lrclk);
  2121. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2122. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2123. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2124. switch (dai->id) {
  2125. case 1:
  2126. wm8994->dac_rates[0] = params_rate(params);
  2127. wm8994_set_retune_mobile(codec, 0);
  2128. wm8994_set_retune_mobile(codec, 1);
  2129. break;
  2130. case 2:
  2131. wm8994->dac_rates[1] = params_rate(params);
  2132. wm8994_set_retune_mobile(codec, 2);
  2133. break;
  2134. }
  2135. }
  2136. return 0;
  2137. }
  2138. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2139. struct snd_pcm_hw_params *params,
  2140. struct snd_soc_dai *dai)
  2141. {
  2142. struct snd_soc_codec *codec = dai->codec;
  2143. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2144. struct wm8994 *control = wm8994->wm8994;
  2145. int aif1_reg;
  2146. int aif1 = 0;
  2147. switch (dai->id) {
  2148. case 3:
  2149. switch (control->type) {
  2150. case WM1811:
  2151. case WM8958:
  2152. aif1_reg = WM8958_AIF3_CONTROL_1;
  2153. break;
  2154. default:
  2155. return 0;
  2156. }
  2157. default:
  2158. return 0;
  2159. }
  2160. switch (params_format(params)) {
  2161. case SNDRV_PCM_FORMAT_S16_LE:
  2162. break;
  2163. case SNDRV_PCM_FORMAT_S20_3LE:
  2164. aif1 |= 0x20;
  2165. break;
  2166. case SNDRV_PCM_FORMAT_S24_LE:
  2167. aif1 |= 0x40;
  2168. break;
  2169. case SNDRV_PCM_FORMAT_S32_LE:
  2170. aif1 |= 0x60;
  2171. break;
  2172. default:
  2173. return -EINVAL;
  2174. }
  2175. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2176. }
  2177. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  2178. struct snd_soc_dai *dai)
  2179. {
  2180. struct snd_soc_codec *codec = dai->codec;
  2181. int rate_reg = 0;
  2182. switch (dai->id) {
  2183. case 1:
  2184. rate_reg = WM8994_AIF1_RATE;
  2185. break;
  2186. case 2:
  2187. rate_reg = WM8994_AIF2_RATE;
  2188. break;
  2189. default:
  2190. break;
  2191. }
  2192. /* If the DAI is idle then configure the divider tree for the
  2193. * lowest output rate to save a little power if the clock is
  2194. * still active (eg, because it is system clock).
  2195. */
  2196. if (rate_reg && !dai->playback_active && !dai->capture_active)
  2197. snd_soc_update_bits(codec, rate_reg,
  2198. WM8994_AIF1_SR_MASK |
  2199. WM8994_AIF1CLK_RATE_MASK, 0x9);
  2200. }
  2201. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2202. {
  2203. struct snd_soc_codec *codec = codec_dai->codec;
  2204. int mute_reg;
  2205. int reg;
  2206. switch (codec_dai->id) {
  2207. case 1:
  2208. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2209. break;
  2210. case 2:
  2211. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2212. break;
  2213. default:
  2214. return -EINVAL;
  2215. }
  2216. if (mute)
  2217. reg = WM8994_AIF1DAC1_MUTE;
  2218. else
  2219. reg = 0;
  2220. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2221. return 0;
  2222. }
  2223. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2224. {
  2225. struct snd_soc_codec *codec = codec_dai->codec;
  2226. int reg, val, mask;
  2227. switch (codec_dai->id) {
  2228. case 1:
  2229. reg = WM8994_AIF1_MASTER_SLAVE;
  2230. mask = WM8994_AIF1_TRI;
  2231. break;
  2232. case 2:
  2233. reg = WM8994_AIF2_MASTER_SLAVE;
  2234. mask = WM8994_AIF2_TRI;
  2235. break;
  2236. case 3:
  2237. reg = WM8994_POWER_MANAGEMENT_6;
  2238. mask = WM8994_AIF3_TRI;
  2239. break;
  2240. default:
  2241. return -EINVAL;
  2242. }
  2243. if (tristate)
  2244. val = mask;
  2245. else
  2246. val = 0;
  2247. return snd_soc_update_bits(codec, reg, mask, val);
  2248. }
  2249. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2250. {
  2251. struct snd_soc_codec *codec = dai->codec;
  2252. /* Disable the pulls on the AIF if we're using it to save power. */
  2253. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2254. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2255. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2256. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2257. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2258. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2259. return 0;
  2260. }
  2261. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2262. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2263. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2264. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2265. .set_sysclk = wm8994_set_dai_sysclk,
  2266. .set_fmt = wm8994_set_dai_fmt,
  2267. .hw_params = wm8994_hw_params,
  2268. .shutdown = wm8994_aif_shutdown,
  2269. .digital_mute = wm8994_aif_mute,
  2270. .set_pll = wm8994_set_fll,
  2271. .set_tristate = wm8994_set_tristate,
  2272. };
  2273. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2274. .set_sysclk = wm8994_set_dai_sysclk,
  2275. .set_fmt = wm8994_set_dai_fmt,
  2276. .hw_params = wm8994_hw_params,
  2277. .shutdown = wm8994_aif_shutdown,
  2278. .digital_mute = wm8994_aif_mute,
  2279. .set_pll = wm8994_set_fll,
  2280. .set_tristate = wm8994_set_tristate,
  2281. };
  2282. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2283. .hw_params = wm8994_aif3_hw_params,
  2284. .set_tristate = wm8994_set_tristate,
  2285. };
  2286. static struct snd_soc_dai_driver wm8994_dai[] = {
  2287. {
  2288. .name = "wm8994-aif1",
  2289. .id = 1,
  2290. .playback = {
  2291. .stream_name = "AIF1 Playback",
  2292. .channels_min = 1,
  2293. .channels_max = 2,
  2294. .rates = WM8994_RATES,
  2295. .formats = WM8994_FORMATS,
  2296. },
  2297. .capture = {
  2298. .stream_name = "AIF1 Capture",
  2299. .channels_min = 1,
  2300. .channels_max = 2,
  2301. .rates = WM8994_RATES,
  2302. .formats = WM8994_FORMATS,
  2303. },
  2304. .ops = &wm8994_aif1_dai_ops,
  2305. },
  2306. {
  2307. .name = "wm8994-aif2",
  2308. .id = 2,
  2309. .playback = {
  2310. .stream_name = "AIF2 Playback",
  2311. .channels_min = 1,
  2312. .channels_max = 2,
  2313. .rates = WM8994_RATES,
  2314. .formats = WM8994_FORMATS,
  2315. },
  2316. .capture = {
  2317. .stream_name = "AIF2 Capture",
  2318. .channels_min = 1,
  2319. .channels_max = 2,
  2320. .rates = WM8994_RATES,
  2321. .formats = WM8994_FORMATS,
  2322. },
  2323. .probe = wm8994_aif2_probe,
  2324. .ops = &wm8994_aif2_dai_ops,
  2325. },
  2326. {
  2327. .name = "wm8994-aif3",
  2328. .id = 3,
  2329. .playback = {
  2330. .stream_name = "AIF3 Playback",
  2331. .channels_min = 1,
  2332. .channels_max = 2,
  2333. .rates = WM8994_RATES,
  2334. .formats = WM8994_FORMATS,
  2335. },
  2336. .capture = {
  2337. .stream_name = "AIF3 Capture",
  2338. .channels_min = 1,
  2339. .channels_max = 2,
  2340. .rates = WM8994_RATES,
  2341. .formats = WM8994_FORMATS,
  2342. },
  2343. .ops = &wm8994_aif3_dai_ops,
  2344. }
  2345. };
  2346. #ifdef CONFIG_PM
  2347. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2348. {
  2349. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2350. struct wm8994 *control = wm8994->wm8994;
  2351. int i, ret;
  2352. switch (control->type) {
  2353. case WM8994:
  2354. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2355. break;
  2356. case WM1811:
  2357. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2358. WM1811_JACKDET_MODE_MASK, 0);
  2359. /* Fall through */
  2360. case WM8958:
  2361. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2362. WM8958_MICD_ENA, 0);
  2363. break;
  2364. }
  2365. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2366. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2367. sizeof(struct wm8994_fll_config));
  2368. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2369. if (ret < 0)
  2370. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2371. i + 1, ret);
  2372. }
  2373. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2374. return 0;
  2375. }
  2376. static int wm8994_resume(struct snd_soc_codec *codec)
  2377. {
  2378. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2379. struct wm8994 *control = wm8994->wm8994;
  2380. int i, ret;
  2381. unsigned int val, mask;
  2382. if (wm8994->revision < 4) {
  2383. /* force a HW read */
  2384. val = wm8994_reg_read(codec->control_data,
  2385. WM8994_POWER_MANAGEMENT_5);
  2386. /* modify the cache only */
  2387. codec->cache_only = 1;
  2388. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2389. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2390. val &= mask;
  2391. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2392. mask, val);
  2393. codec->cache_only = 0;
  2394. }
  2395. /* Restore the registers */
  2396. ret = snd_soc_cache_sync(codec);
  2397. if (ret != 0)
  2398. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2399. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2400. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2401. if (!wm8994->fll_suspend[i].out)
  2402. continue;
  2403. ret = _wm8994_set_fll(codec, i + 1,
  2404. wm8994->fll_suspend[i].src,
  2405. wm8994->fll_suspend[i].in,
  2406. wm8994->fll_suspend[i].out);
  2407. if (ret < 0)
  2408. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2409. i + 1, ret);
  2410. }
  2411. switch (control->type) {
  2412. case WM8994:
  2413. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2414. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2415. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2416. break;
  2417. case WM1811:
  2418. if (wm8994->jackdet && wm8994->jack_cb) {
  2419. /* Restart from idle */
  2420. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2421. WM1811_JACKDET_MODE_MASK,
  2422. WM1811_JACKDET_MODE_JACK);
  2423. break;
  2424. }
  2425. case WM8958:
  2426. if (wm8994->jack_cb)
  2427. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2428. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2429. break;
  2430. }
  2431. return 0;
  2432. }
  2433. #else
  2434. #define wm8994_suspend NULL
  2435. #define wm8994_resume NULL
  2436. #endif
  2437. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2438. {
  2439. struct snd_soc_codec *codec = wm8994->codec;
  2440. struct wm8994_pdata *pdata = wm8994->pdata;
  2441. struct snd_kcontrol_new controls[] = {
  2442. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2443. wm8994->retune_mobile_enum,
  2444. wm8994_get_retune_mobile_enum,
  2445. wm8994_put_retune_mobile_enum),
  2446. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2447. wm8994->retune_mobile_enum,
  2448. wm8994_get_retune_mobile_enum,
  2449. wm8994_put_retune_mobile_enum),
  2450. SOC_ENUM_EXT("AIF2 EQ Mode",
  2451. wm8994->retune_mobile_enum,
  2452. wm8994_get_retune_mobile_enum,
  2453. wm8994_put_retune_mobile_enum),
  2454. };
  2455. int ret, i, j;
  2456. const char **t;
  2457. /* We need an array of texts for the enum API but the number
  2458. * of texts is likely to be less than the number of
  2459. * configurations due to the sample rate dependency of the
  2460. * configurations. */
  2461. wm8994->num_retune_mobile_texts = 0;
  2462. wm8994->retune_mobile_texts = NULL;
  2463. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2464. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2465. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2466. wm8994->retune_mobile_texts[j]) == 0)
  2467. break;
  2468. }
  2469. if (j != wm8994->num_retune_mobile_texts)
  2470. continue;
  2471. /* Expand the array... */
  2472. t = krealloc(wm8994->retune_mobile_texts,
  2473. sizeof(char *) *
  2474. (wm8994->num_retune_mobile_texts + 1),
  2475. GFP_KERNEL);
  2476. if (t == NULL)
  2477. continue;
  2478. /* ...store the new entry... */
  2479. t[wm8994->num_retune_mobile_texts] =
  2480. pdata->retune_mobile_cfgs[i].name;
  2481. /* ...and remember the new version. */
  2482. wm8994->num_retune_mobile_texts++;
  2483. wm8994->retune_mobile_texts = t;
  2484. }
  2485. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2486. wm8994->num_retune_mobile_texts);
  2487. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2488. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2489. ret = snd_soc_add_controls(wm8994->codec, controls,
  2490. ARRAY_SIZE(controls));
  2491. if (ret != 0)
  2492. dev_err(wm8994->codec->dev,
  2493. "Failed to add ReTune Mobile controls: %d\n", ret);
  2494. }
  2495. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2496. {
  2497. struct snd_soc_codec *codec = wm8994->codec;
  2498. struct wm8994_pdata *pdata = wm8994->pdata;
  2499. int ret, i;
  2500. if (!pdata)
  2501. return;
  2502. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2503. pdata->lineout2_diff,
  2504. pdata->lineout1fb,
  2505. pdata->lineout2fb,
  2506. pdata->jd_scthr,
  2507. pdata->jd_thr,
  2508. pdata->micbias1_lvl,
  2509. pdata->micbias2_lvl);
  2510. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2511. if (pdata->num_drc_cfgs) {
  2512. struct snd_kcontrol_new controls[] = {
  2513. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2514. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2515. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2516. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2517. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2518. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2519. };
  2520. /* We need an array of texts for the enum API */
  2521. wm8994->drc_texts = kmalloc(sizeof(char *)
  2522. * pdata->num_drc_cfgs, GFP_KERNEL);
  2523. if (!wm8994->drc_texts) {
  2524. dev_err(wm8994->codec->dev,
  2525. "Failed to allocate %d DRC config texts\n",
  2526. pdata->num_drc_cfgs);
  2527. return;
  2528. }
  2529. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2530. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2531. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2532. wm8994->drc_enum.texts = wm8994->drc_texts;
  2533. ret = snd_soc_add_controls(wm8994->codec, controls,
  2534. ARRAY_SIZE(controls));
  2535. if (ret != 0)
  2536. dev_err(wm8994->codec->dev,
  2537. "Failed to add DRC mode controls: %d\n", ret);
  2538. for (i = 0; i < WM8994_NUM_DRC; i++)
  2539. wm8994_set_drc(codec, i);
  2540. }
  2541. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2542. pdata->num_retune_mobile_cfgs);
  2543. if (pdata->num_retune_mobile_cfgs)
  2544. wm8994_handle_retune_mobile_pdata(wm8994);
  2545. else
  2546. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2547. ARRAY_SIZE(wm8994_eq_controls));
  2548. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2549. if (pdata->micbias[i]) {
  2550. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2551. pdata->micbias[i] & 0xffff);
  2552. }
  2553. }
  2554. }
  2555. /**
  2556. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2557. *
  2558. * @codec: WM8994 codec
  2559. * @jack: jack to report detection events on
  2560. * @micbias: microphone bias to detect on
  2561. * @det: value to report for presence detection
  2562. * @shrt: value to report for short detection
  2563. *
  2564. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2565. * being used to bring out signals to the processor then only platform
  2566. * data configuration is needed for WM8994 and processor GPIOs should
  2567. * be configured using snd_soc_jack_add_gpios() instead.
  2568. *
  2569. * Configuration of detection levels is available via the micbias1_lvl
  2570. * and micbias2_lvl platform data members.
  2571. */
  2572. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2573. int micbias, int det, int shrt)
  2574. {
  2575. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2576. struct wm8994_micdet *micdet;
  2577. struct wm8994 *control = wm8994->wm8994;
  2578. int reg;
  2579. if (control->type != WM8994)
  2580. return -EINVAL;
  2581. switch (micbias) {
  2582. case 1:
  2583. micdet = &wm8994->micdet[0];
  2584. break;
  2585. case 2:
  2586. micdet = &wm8994->micdet[1];
  2587. break;
  2588. default:
  2589. return -EINVAL;
  2590. }
  2591. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2592. micbias, det, shrt);
  2593. /* Store the configuration */
  2594. micdet->jack = jack;
  2595. micdet->det = det;
  2596. micdet->shrt = shrt;
  2597. /* If either of the jacks is set up then enable detection */
  2598. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2599. reg = WM8994_MICD_ENA;
  2600. else
  2601. reg = 0;
  2602. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2603. return 0;
  2604. }
  2605. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2606. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2607. {
  2608. struct wm8994_priv *priv = data;
  2609. struct snd_soc_codec *codec = priv->codec;
  2610. int reg;
  2611. int report;
  2612. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2613. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2614. #endif
  2615. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2616. if (reg < 0) {
  2617. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2618. reg);
  2619. return IRQ_HANDLED;
  2620. }
  2621. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2622. report = 0;
  2623. if (reg & WM8994_MIC1_DET_STS)
  2624. report |= priv->micdet[0].det;
  2625. if (reg & WM8994_MIC1_SHRT_STS)
  2626. report |= priv->micdet[0].shrt;
  2627. snd_soc_jack_report(priv->micdet[0].jack, report,
  2628. priv->micdet[0].det | priv->micdet[0].shrt);
  2629. report = 0;
  2630. if (reg & WM8994_MIC2_DET_STS)
  2631. report |= priv->micdet[1].det;
  2632. if (reg & WM8994_MIC2_SHRT_STS)
  2633. report |= priv->micdet[1].shrt;
  2634. snd_soc_jack_report(priv->micdet[1].jack, report,
  2635. priv->micdet[1].det | priv->micdet[1].shrt);
  2636. return IRQ_HANDLED;
  2637. }
  2638. /* Default microphone detection handler for WM8958 - the user can
  2639. * override this if they wish.
  2640. */
  2641. static void wm8958_default_micdet(u16 status, void *data)
  2642. {
  2643. struct snd_soc_codec *codec = data;
  2644. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2645. int report;
  2646. dev_dbg(codec->dev, "MICDET %x\n", status);
  2647. /* Either nothing present or just starting detection */
  2648. if (!(status & WM8958_MICD_STS)) {
  2649. if (!wm8994->jackdet) {
  2650. /* If nothing present then clear our statuses */
  2651. dev_dbg(codec->dev, "Detected open circuit\n");
  2652. wm8994->jack_mic = false;
  2653. wm8994->mic_detecting = true;
  2654. wm8958_micd_set_rate(codec);
  2655. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2656. wm8994->btn_mask |
  2657. SND_JACK_HEADSET);
  2658. }
  2659. return;
  2660. }
  2661. /* If the measurement is showing a high impedence we've got a
  2662. * microphone.
  2663. */
  2664. if (wm8994->mic_detecting && (status & 0x600)) {
  2665. dev_dbg(codec->dev, "Detected microphone\n");
  2666. wm8994->mic_detecting = false;
  2667. wm8994->jack_mic = true;
  2668. wm8958_micd_set_rate(codec);
  2669. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2670. SND_JACK_HEADSET);
  2671. }
  2672. if (wm8994->mic_detecting && status & 0x4) {
  2673. dev_dbg(codec->dev, "Detected headphone\n");
  2674. wm8994->mic_detecting = false;
  2675. wm8958_micd_set_rate(codec);
  2676. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2677. SND_JACK_HEADSET);
  2678. /* If we have jackdet that will detect removal */
  2679. if (wm8994->jackdet) {
  2680. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2681. WM8958_MICD_ENA, 0);
  2682. wm1811_jackdet_set_mode(codec,
  2683. WM1811_JACKDET_MODE_JACK);
  2684. }
  2685. }
  2686. /* Report short circuit as a button */
  2687. if (wm8994->jack_mic) {
  2688. report = 0;
  2689. if (status & 0x4)
  2690. report |= SND_JACK_BTN_0;
  2691. if (status & 0x8)
  2692. report |= SND_JACK_BTN_1;
  2693. if (status & 0x10)
  2694. report |= SND_JACK_BTN_2;
  2695. if (status & 0x20)
  2696. report |= SND_JACK_BTN_3;
  2697. if (status & 0x40)
  2698. report |= SND_JACK_BTN_4;
  2699. if (status & 0x80)
  2700. report |= SND_JACK_BTN_5;
  2701. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2702. wm8994->btn_mask);
  2703. }
  2704. }
  2705. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2706. {
  2707. struct wm8994_priv *wm8994 = data;
  2708. struct snd_soc_codec *codec = wm8994->codec;
  2709. int reg;
  2710. mutex_lock(&wm8994->accdet_lock);
  2711. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2712. if (reg < 0) {
  2713. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2714. mutex_unlock(&wm8994->accdet_lock);
  2715. return IRQ_NONE;
  2716. }
  2717. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2718. if (reg & WM1811_JACKDET_LVL) {
  2719. dev_dbg(codec->dev, "Jack detected\n");
  2720. snd_soc_jack_report(wm8994->micdet[0].jack,
  2721. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2722. /*
  2723. * Start off measument of microphone impedence to find
  2724. * out what's actually there.
  2725. */
  2726. wm8994->mic_detecting = true;
  2727. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2728. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2729. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2730. } else {
  2731. dev_dbg(codec->dev, "Jack not detected\n");
  2732. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2733. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2734. wm8994->btn_mask);
  2735. wm8994->mic_detecting = false;
  2736. wm8994->jack_mic = false;
  2737. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2738. WM8958_MICD_ENA, 0);
  2739. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2740. }
  2741. mutex_unlock(&wm8994->accdet_lock);
  2742. return IRQ_HANDLED;
  2743. }
  2744. /**
  2745. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2746. *
  2747. * @codec: WM8958 codec
  2748. * @jack: jack to report detection events on
  2749. *
  2750. * Enable microphone detection functionality for the WM8958. By
  2751. * default simple detection which supports the detection of up to 6
  2752. * buttons plus video and microphone functionality is supported.
  2753. *
  2754. * The WM8958 has an advanced jack detection facility which is able to
  2755. * support complex accessory detection, especially when used in
  2756. * conjunction with external circuitry. In order to provide maximum
  2757. * flexiblity a callback is provided which allows a completely custom
  2758. * detection algorithm.
  2759. */
  2760. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2761. wm8958_micdet_cb cb, void *cb_data)
  2762. {
  2763. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2764. struct wm8994 *control = wm8994->wm8994;
  2765. u16 micd_lvl_sel;
  2766. switch (control->type) {
  2767. case WM1811:
  2768. case WM8958:
  2769. break;
  2770. default:
  2771. return -EINVAL;
  2772. }
  2773. if (jack) {
  2774. if (!cb) {
  2775. dev_dbg(codec->dev, "Using default micdet callback\n");
  2776. cb = wm8958_default_micdet;
  2777. cb_data = codec;
  2778. }
  2779. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2780. wm8994->micdet[0].jack = jack;
  2781. wm8994->jack_cb = cb;
  2782. wm8994->jack_cb_data = cb_data;
  2783. wm8994->mic_detecting = true;
  2784. wm8994->jack_mic = false;
  2785. wm8958_micd_set_rate(codec);
  2786. /* Detect microphones and short circuits by default */
  2787. if (wm8994->pdata->micd_lvl_sel)
  2788. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2789. else
  2790. micd_lvl_sel = 0x41;
  2791. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2792. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2793. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2794. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2795. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2796. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2797. /*
  2798. * If we can use jack detection start off with that,
  2799. * otherwise jump straight to microphone detection.
  2800. */
  2801. if (wm8994->jackdet) {
  2802. snd_soc_update_bits(codec, WM8994_LDO_1,
  2803. WM8994_LDO1_DISCH, 0);
  2804. wm1811_jackdet_set_mode(codec,
  2805. WM1811_JACKDET_MODE_JACK);
  2806. } else {
  2807. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2808. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2809. }
  2810. } else {
  2811. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2812. WM8958_MICD_ENA, 0);
  2813. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2814. }
  2815. return 0;
  2816. }
  2817. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2818. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2819. {
  2820. struct wm8994_priv *wm8994 = data;
  2821. struct snd_soc_codec *codec = wm8994->codec;
  2822. int reg, count;
  2823. mutex_lock(&wm8994->accdet_lock);
  2824. /*
  2825. * Jack detection may have detected a removal simulataneously
  2826. * with an update of the MICDET status; if so it will have
  2827. * stopped detection and we can ignore this interrupt.
  2828. */
  2829. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA)) {
  2830. mutex_unlock(&wm8994->accdet_lock);
  2831. return IRQ_HANDLED;
  2832. }
  2833. /* We may occasionally read a detection without an impedence
  2834. * range being provided - if that happens loop again.
  2835. */
  2836. count = 10;
  2837. do {
  2838. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2839. if (reg < 0) {
  2840. mutex_unlock(&wm8994->accdet_lock);
  2841. dev_err(codec->dev,
  2842. "Failed to read mic detect status: %d\n",
  2843. reg);
  2844. return IRQ_NONE;
  2845. }
  2846. if (!(reg & WM8958_MICD_VALID)) {
  2847. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2848. goto out;
  2849. }
  2850. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  2851. break;
  2852. msleep(1);
  2853. } while (count--);
  2854. if (count == 0)
  2855. dev_warn(codec->dev, "No impedence range reported for jack\n");
  2856. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2857. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2858. #endif
  2859. if (wm8994->jack_cb)
  2860. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2861. else
  2862. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2863. out:
  2864. mutex_unlock(&wm8994->accdet_lock);
  2865. return IRQ_HANDLED;
  2866. }
  2867. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2868. {
  2869. struct snd_soc_codec *codec = data;
  2870. dev_err(codec->dev, "FIFO error\n");
  2871. return IRQ_HANDLED;
  2872. }
  2873. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  2874. {
  2875. struct snd_soc_codec *codec = data;
  2876. dev_err(codec->dev, "Thermal warning\n");
  2877. return IRQ_HANDLED;
  2878. }
  2879. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  2880. {
  2881. struct snd_soc_codec *codec = data;
  2882. dev_crit(codec->dev, "Thermal shutdown\n");
  2883. return IRQ_HANDLED;
  2884. }
  2885. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2886. {
  2887. struct wm8994 *control;
  2888. struct wm8994_priv *wm8994;
  2889. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2890. int ret, i;
  2891. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2892. control = codec->control_data;
  2893. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2894. if (wm8994 == NULL)
  2895. return -ENOMEM;
  2896. snd_soc_codec_set_drvdata(codec, wm8994);
  2897. wm8994->wm8994 = dev_get_drvdata(codec->dev->parent);
  2898. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2899. wm8994->codec = codec;
  2900. mutex_init(&wm8994->accdet_lock);
  2901. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2902. init_completion(&wm8994->fll_locked[i]);
  2903. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2904. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2905. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2906. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2907. WM8994_IRQ_MIC1_DET;
  2908. pm_runtime_enable(codec->dev);
  2909. pm_runtime_resume(codec->dev);
  2910. /* Read our current status back from the chip - we don't want to
  2911. * reset as this may interfere with the GPIO or LDO operation. */
  2912. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2913. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2914. continue;
  2915. ret = wm8994_reg_read(codec->control_data, i);
  2916. if (ret <= 0)
  2917. continue;
  2918. ret = snd_soc_cache_write(codec, i, ret);
  2919. if (ret != 0) {
  2920. dev_err(codec->dev,
  2921. "Failed to initialise cache for 0x%x: %d\n",
  2922. i, ret);
  2923. goto err;
  2924. }
  2925. }
  2926. /* Set revision-specific configuration */
  2927. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2928. switch (control->type) {
  2929. case WM8994:
  2930. switch (wm8994->revision) {
  2931. case 2:
  2932. case 3:
  2933. wm8994->hubs.dcs_codes_l = -5;
  2934. wm8994->hubs.dcs_codes_r = -5;
  2935. wm8994->hubs.hp_startup_mode = 1;
  2936. wm8994->hubs.dcs_readback_mode = 1;
  2937. wm8994->hubs.series_startup = 1;
  2938. break;
  2939. default:
  2940. wm8994->hubs.dcs_readback_mode = 2;
  2941. break;
  2942. }
  2943. break;
  2944. case WM8958:
  2945. wm8994->hubs.dcs_readback_mode = 1;
  2946. break;
  2947. case WM1811:
  2948. wm8994->hubs.dcs_readback_mode = 2;
  2949. wm8994->hubs.no_series_update = 1;
  2950. switch (wm8994->revision) {
  2951. case 0:
  2952. case 1:
  2953. case 2:
  2954. case 3:
  2955. wm8994->hubs.dcs_codes_l = -9;
  2956. wm8994->hubs.dcs_codes_r = -5;
  2957. break;
  2958. default:
  2959. break;
  2960. }
  2961. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  2962. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  2963. break;
  2964. default:
  2965. break;
  2966. }
  2967. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  2968. wm8994_fifo_error, "FIFO error", codec);
  2969. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  2970. wm8994_temp_warn, "Thermal warning", codec);
  2971. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  2972. wm8994_temp_shut, "Thermal shutdown", codec);
  2973. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  2974. wm_hubs_dcs_done, "DC servo done",
  2975. &wm8994->hubs);
  2976. if (ret == 0)
  2977. wm8994->hubs.dcs_done_irq = true;
  2978. switch (control->type) {
  2979. case WM8994:
  2980. if (wm8994->micdet_irq) {
  2981. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2982. wm8994_mic_irq,
  2983. IRQF_TRIGGER_RISING,
  2984. "Mic1 detect",
  2985. wm8994);
  2986. if (ret != 0)
  2987. dev_warn(codec->dev,
  2988. "Failed to request Mic1 detect IRQ: %d\n",
  2989. ret);
  2990. }
  2991. ret = wm8994_request_irq(wm8994->wm8994,
  2992. WM8994_IRQ_MIC1_SHRT,
  2993. wm8994_mic_irq, "Mic 1 short",
  2994. wm8994);
  2995. if (ret != 0)
  2996. dev_warn(codec->dev,
  2997. "Failed to request Mic1 short IRQ: %d\n",
  2998. ret);
  2999. ret = wm8994_request_irq(wm8994->wm8994,
  3000. WM8994_IRQ_MIC2_DET,
  3001. wm8994_mic_irq, "Mic 2 detect",
  3002. wm8994);
  3003. if (ret != 0)
  3004. dev_warn(codec->dev,
  3005. "Failed to request Mic2 detect IRQ: %d\n",
  3006. ret);
  3007. ret = wm8994_request_irq(wm8994->wm8994,
  3008. WM8994_IRQ_MIC2_SHRT,
  3009. wm8994_mic_irq, "Mic 2 short",
  3010. wm8994);
  3011. if (ret != 0)
  3012. dev_warn(codec->dev,
  3013. "Failed to request Mic2 short IRQ: %d\n",
  3014. ret);
  3015. break;
  3016. case WM8958:
  3017. case WM1811:
  3018. if (wm8994->micdet_irq) {
  3019. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3020. wm8958_mic_irq,
  3021. IRQF_TRIGGER_RISING,
  3022. "Mic detect",
  3023. wm8994);
  3024. if (ret != 0)
  3025. dev_warn(codec->dev,
  3026. "Failed to request Mic detect IRQ: %d\n",
  3027. ret);
  3028. }
  3029. }
  3030. switch (control->type) {
  3031. case WM1811:
  3032. if (wm8994->revision > 1) {
  3033. ret = wm8994_request_irq(wm8994->wm8994,
  3034. WM8994_IRQ_GPIO(6),
  3035. wm1811_jackdet_irq, "JACKDET",
  3036. wm8994);
  3037. if (ret == 0)
  3038. wm8994->jackdet = true;
  3039. }
  3040. break;
  3041. default:
  3042. break;
  3043. }
  3044. wm8994->fll_locked_irq = true;
  3045. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3046. ret = wm8994_request_irq(wm8994->wm8994,
  3047. WM8994_IRQ_FLL1_LOCK + i,
  3048. wm8994_fll_locked_irq, "FLL lock",
  3049. &wm8994->fll_locked[i]);
  3050. if (ret != 0)
  3051. wm8994->fll_locked_irq = false;
  3052. }
  3053. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3054. * configured on init - if a system wants to do this dynamically
  3055. * at runtime we can deal with that then.
  3056. */
  3057. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  3058. if (ret < 0) {
  3059. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3060. goto err_irq;
  3061. }
  3062. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3063. wm8994->lrclk_shared[0] = 1;
  3064. wm8994_dai[0].symmetric_rates = 1;
  3065. } else {
  3066. wm8994->lrclk_shared[0] = 0;
  3067. }
  3068. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  3069. if (ret < 0) {
  3070. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3071. goto err_irq;
  3072. }
  3073. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3074. wm8994->lrclk_shared[1] = 1;
  3075. wm8994_dai[1].symmetric_rates = 1;
  3076. } else {
  3077. wm8994->lrclk_shared[1] = 0;
  3078. }
  3079. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  3080. /* Latch volume updates (right only; we always do left then right). */
  3081. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  3082. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3083. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  3084. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3085. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  3086. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3087. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  3088. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3089. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  3090. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3091. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  3092. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3093. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  3094. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3095. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  3096. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3097. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  3098. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3099. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  3100. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3101. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  3102. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3103. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  3104. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3105. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  3106. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3107. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  3108. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3109. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  3110. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3111. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  3112. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3113. /* Set the low bit of the 3D stereo depth so TLV matches */
  3114. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3115. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3116. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3117. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3118. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3119. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3120. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3121. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3122. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3123. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3124. * use this; it only affects behaviour on idle TDM clock
  3125. * cycles. */
  3126. switch (control->type) {
  3127. case WM8994:
  3128. case WM8958:
  3129. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3130. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3131. break;
  3132. default:
  3133. break;
  3134. }
  3135. /* Put MICBIAS into bypass mode by default on newer devices */
  3136. switch (control->type) {
  3137. case WM8958:
  3138. case WM1811:
  3139. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3140. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3141. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3142. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3143. break;
  3144. default:
  3145. break;
  3146. }
  3147. wm8994_update_class_w(codec);
  3148. wm8994_handle_pdata(wm8994);
  3149. wm_hubs_add_analogue_controls(codec);
  3150. snd_soc_add_controls(codec, wm8994_snd_controls,
  3151. ARRAY_SIZE(wm8994_snd_controls));
  3152. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3153. ARRAY_SIZE(wm8994_dapm_widgets));
  3154. switch (control->type) {
  3155. case WM8994:
  3156. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3157. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3158. if (wm8994->revision < 4) {
  3159. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3160. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3161. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3162. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3163. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3164. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3165. } else {
  3166. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3167. ARRAY_SIZE(wm8994_lateclk_widgets));
  3168. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3169. ARRAY_SIZE(wm8994_adc_widgets));
  3170. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3171. ARRAY_SIZE(wm8994_dac_widgets));
  3172. }
  3173. break;
  3174. case WM8958:
  3175. snd_soc_add_controls(codec, wm8958_snd_controls,
  3176. ARRAY_SIZE(wm8958_snd_controls));
  3177. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3178. ARRAY_SIZE(wm8958_dapm_widgets));
  3179. if (wm8994->revision < 1) {
  3180. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3181. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3182. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3183. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3184. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3185. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3186. } else {
  3187. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3188. ARRAY_SIZE(wm8994_lateclk_widgets));
  3189. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3190. ARRAY_SIZE(wm8994_adc_widgets));
  3191. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3192. ARRAY_SIZE(wm8994_dac_widgets));
  3193. }
  3194. break;
  3195. case WM1811:
  3196. snd_soc_add_controls(codec, wm8958_snd_controls,
  3197. ARRAY_SIZE(wm8958_snd_controls));
  3198. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3199. ARRAY_SIZE(wm8958_dapm_widgets));
  3200. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3201. ARRAY_SIZE(wm8994_lateclk_widgets));
  3202. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3203. ARRAY_SIZE(wm8994_adc_widgets));
  3204. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3205. ARRAY_SIZE(wm8994_dac_widgets));
  3206. break;
  3207. }
  3208. wm_hubs_add_analogue_routes(codec, 0, 0);
  3209. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3210. switch (control->type) {
  3211. case WM8994:
  3212. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3213. ARRAY_SIZE(wm8994_intercon));
  3214. if (wm8994->revision < 4) {
  3215. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3216. ARRAY_SIZE(wm8994_revd_intercon));
  3217. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3218. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3219. } else {
  3220. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3221. ARRAY_SIZE(wm8994_lateclk_intercon));
  3222. }
  3223. break;
  3224. case WM8958:
  3225. if (wm8994->revision < 1) {
  3226. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3227. ARRAY_SIZE(wm8994_revd_intercon));
  3228. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3229. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3230. } else {
  3231. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3232. ARRAY_SIZE(wm8994_lateclk_intercon));
  3233. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3234. ARRAY_SIZE(wm8958_intercon));
  3235. }
  3236. wm8958_dsp2_init(codec);
  3237. break;
  3238. case WM1811:
  3239. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3240. ARRAY_SIZE(wm8994_lateclk_intercon));
  3241. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3242. ARRAY_SIZE(wm8958_intercon));
  3243. break;
  3244. }
  3245. return 0;
  3246. err_irq:
  3247. if (wm8994->jackdet)
  3248. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3249. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3250. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3251. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3252. if (wm8994->micdet_irq)
  3253. free_irq(wm8994->micdet_irq, wm8994);
  3254. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3255. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3256. &wm8994->fll_locked[i]);
  3257. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3258. &wm8994->hubs);
  3259. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3260. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3261. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3262. err:
  3263. kfree(wm8994);
  3264. return ret;
  3265. }
  3266. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3267. {
  3268. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3269. struct wm8994 *control = wm8994->wm8994;
  3270. int i;
  3271. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3272. pm_runtime_disable(codec->dev);
  3273. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3274. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3275. &wm8994->fll_locked[i]);
  3276. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3277. &wm8994->hubs);
  3278. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3279. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3280. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3281. if (wm8994->jackdet)
  3282. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3283. switch (control->type) {
  3284. case WM8994:
  3285. if (wm8994->micdet_irq)
  3286. free_irq(wm8994->micdet_irq, wm8994);
  3287. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3288. wm8994);
  3289. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3290. wm8994);
  3291. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3292. wm8994);
  3293. break;
  3294. case WM1811:
  3295. case WM8958:
  3296. if (wm8994->micdet_irq)
  3297. free_irq(wm8994->micdet_irq, wm8994);
  3298. break;
  3299. }
  3300. if (wm8994->mbc)
  3301. release_firmware(wm8994->mbc);
  3302. if (wm8994->mbc_vss)
  3303. release_firmware(wm8994->mbc_vss);
  3304. if (wm8994->enh_eq)
  3305. release_firmware(wm8994->enh_eq);
  3306. kfree(wm8994->retune_mobile_texts);
  3307. kfree(wm8994->drc_texts);
  3308. kfree(wm8994);
  3309. return 0;
  3310. }
  3311. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3312. .probe = wm8994_codec_probe,
  3313. .remove = wm8994_codec_remove,
  3314. .suspend = wm8994_suspend,
  3315. .resume = wm8994_resume,
  3316. .read = wm8994_read,
  3317. .write = wm8994_write,
  3318. .readable_register = wm8994_readable,
  3319. .volatile_register = wm8994_volatile,
  3320. .set_bias_level = wm8994_set_bias_level,
  3321. .reg_cache_size = WM8994_CACHE_SIZE,
  3322. .reg_cache_default = wm8994_reg_defaults,
  3323. .reg_word_size = 2,
  3324. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  3325. };
  3326. static int __devinit wm8994_probe(struct platform_device *pdev)
  3327. {
  3328. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3329. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3330. }
  3331. static int __devexit wm8994_remove(struct platform_device *pdev)
  3332. {
  3333. snd_soc_unregister_codec(&pdev->dev);
  3334. return 0;
  3335. }
  3336. static struct platform_driver wm8994_codec_driver = {
  3337. .driver = {
  3338. .name = "wm8994-codec",
  3339. .owner = THIS_MODULE,
  3340. },
  3341. .probe = wm8994_probe,
  3342. .remove = __devexit_p(wm8994_remove),
  3343. };
  3344. module_platform_driver(wm8994_codec_driver);
  3345. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3346. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3347. MODULE_LICENSE("GPL");
  3348. MODULE_ALIAS("platform:wm8994-codec");