ahci.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sched.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #include <asm/io.h>
  48. #define DRV_NAME "ahci"
  49. #define DRV_VERSION "1.3"
  50. enum {
  51. AHCI_PCI_BAR = 5,
  52. AHCI_MAX_SG = 168, /* hardware max is 64K */
  53. AHCI_DMA_BOUNDARY = 0xffffffff,
  54. AHCI_USE_CLUSTERING = 0,
  55. AHCI_CMD_SLOT_SZ = 32 * 32,
  56. AHCI_RX_FIS_SZ = 256,
  57. AHCI_CMD_TBL_HDR = 0x80,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16),
  60. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ +
  61. AHCI_RX_FIS_SZ,
  62. AHCI_IRQ_ON_SG = (1 << 31),
  63. AHCI_CMD_ATAPI = (1 << 5),
  64. AHCI_CMD_WRITE = (1 << 6),
  65. AHCI_CMD_PREFETCH = (1 << 7),
  66. AHCI_CMD_RESET = (1 << 8),
  67. AHCI_CMD_CLR_BUSY = (1 << 10),
  68. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  69. board_ahci = 0,
  70. /* global controller registers */
  71. HOST_CAP = 0x00, /* host capabilities */
  72. HOST_CTL = 0x04, /* global host control */
  73. HOST_IRQ_STAT = 0x08, /* interrupt status */
  74. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  75. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  76. /* HOST_CTL bits */
  77. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  78. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  79. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  80. /* HOST_CAP bits */
  81. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  82. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  83. /* registers for each SATA port */
  84. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  85. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  86. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  87. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  88. PORT_IRQ_STAT = 0x10, /* interrupt status */
  89. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  90. PORT_CMD = 0x18, /* port command */
  91. PORT_TFDATA = 0x20, /* taskfile data */
  92. PORT_SIG = 0x24, /* device TF signature */
  93. PORT_CMD_ISSUE = 0x38, /* command issue */
  94. PORT_SCR = 0x28, /* SATA phy register block */
  95. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  96. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  97. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  98. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  99. /* PORT_IRQ_{STAT,MASK} bits */
  100. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  101. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  102. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  103. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  104. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  105. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  106. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  107. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  108. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  109. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  110. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  111. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  112. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  113. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  114. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  115. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  116. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  117. PORT_IRQ_FATAL = PORT_IRQ_TF_ERR |
  118. PORT_IRQ_HBUS_ERR |
  119. PORT_IRQ_HBUS_DATA_ERR |
  120. PORT_IRQ_IF_ERR,
  121. DEF_PORT_IRQ = PORT_IRQ_FATAL | PORT_IRQ_PHYRDY |
  122. PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE |
  123. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS |
  124. PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS |
  125. PORT_IRQ_D2H_REG_FIS,
  126. /* PORT_CMD bits */
  127. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  128. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  129. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  130. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  131. PORT_CMD_CLO = (1 << 3), /* Command list override */
  132. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  133. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  134. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  135. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  136. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  137. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  138. /* hpriv->flags bits */
  139. AHCI_FLAG_MSI = (1 << 0),
  140. };
  141. struct ahci_cmd_hdr {
  142. u32 opts;
  143. u32 status;
  144. u32 tbl_addr;
  145. u32 tbl_addr_hi;
  146. u32 reserved[4];
  147. };
  148. struct ahci_sg {
  149. u32 addr;
  150. u32 addr_hi;
  151. u32 reserved;
  152. u32 flags_size;
  153. };
  154. struct ahci_host_priv {
  155. unsigned long flags;
  156. u32 cap; /* cache of HOST_CAP register */
  157. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  158. };
  159. struct ahci_port_priv {
  160. struct ahci_cmd_hdr *cmd_slot;
  161. dma_addr_t cmd_slot_dma;
  162. void *cmd_tbl;
  163. dma_addr_t cmd_tbl_dma;
  164. struct ahci_sg *cmd_tbl_sg;
  165. void *rx_fis;
  166. dma_addr_t rx_fis_dma;
  167. };
  168. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  169. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  170. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  171. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  172. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  173. static int ahci_probe_reset(struct ata_port *ap, unsigned int *classes);
  174. static void ahci_irq_clear(struct ata_port *ap);
  175. static void ahci_eng_timeout(struct ata_port *ap);
  176. static int ahci_port_start(struct ata_port *ap);
  177. static void ahci_port_stop(struct ata_port *ap);
  178. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  179. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  180. static u8 ahci_check_status(struct ata_port *ap);
  181. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc);
  182. static void ahci_remove_one (struct pci_dev *pdev);
  183. static struct scsi_host_template ahci_sht = {
  184. .module = THIS_MODULE,
  185. .name = DRV_NAME,
  186. .ioctl = ata_scsi_ioctl,
  187. .queuecommand = ata_scsi_queuecmd,
  188. .eh_strategy_handler = ata_scsi_error,
  189. .can_queue = ATA_DEF_QUEUE,
  190. .this_id = ATA_SHT_THIS_ID,
  191. .sg_tablesize = AHCI_MAX_SG,
  192. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  193. .emulated = ATA_SHT_EMULATED,
  194. .use_clustering = AHCI_USE_CLUSTERING,
  195. .proc_name = DRV_NAME,
  196. .dma_boundary = AHCI_DMA_BOUNDARY,
  197. .slave_configure = ata_scsi_slave_config,
  198. .bios_param = ata_std_bios_param,
  199. };
  200. static const struct ata_port_operations ahci_ops = {
  201. .port_disable = ata_port_disable,
  202. .check_status = ahci_check_status,
  203. .check_altstatus = ahci_check_status,
  204. .dev_select = ata_noop_dev_select,
  205. .tf_read = ahci_tf_read,
  206. .probe_reset = ahci_probe_reset,
  207. .qc_prep = ahci_qc_prep,
  208. .qc_issue = ahci_qc_issue,
  209. .eng_timeout = ahci_eng_timeout,
  210. .irq_handler = ahci_interrupt,
  211. .irq_clear = ahci_irq_clear,
  212. .scr_read = ahci_scr_read,
  213. .scr_write = ahci_scr_write,
  214. .port_start = ahci_port_start,
  215. .port_stop = ahci_port_stop,
  216. };
  217. static const struct ata_port_info ahci_port_info[] = {
  218. /* board_ahci */
  219. {
  220. .sht = &ahci_sht,
  221. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  222. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
  223. .pio_mask = 0x1f, /* pio0-4 */
  224. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  225. .port_ops = &ahci_ops,
  226. },
  227. };
  228. static const struct pci_device_id ahci_pci_tbl[] = {
  229. { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  230. board_ahci }, /* ICH6 */
  231. { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  232. board_ahci }, /* ICH6M */
  233. { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  234. board_ahci }, /* ICH7 */
  235. { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  236. board_ahci }, /* ICH7M */
  237. { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  238. board_ahci }, /* ICH7R */
  239. { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  240. board_ahci }, /* ULi M5288 */
  241. { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  242. board_ahci }, /* ESB2 */
  243. { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  244. board_ahci }, /* ESB2 */
  245. { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  246. board_ahci }, /* ESB2 */
  247. { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  248. board_ahci }, /* ICH7-M DH */
  249. { PCI_VENDOR_ID_INTEL, 0x2821, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  250. board_ahci }, /* ICH8 */
  251. { PCI_VENDOR_ID_INTEL, 0x2822, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  252. board_ahci }, /* ICH8 */
  253. { PCI_VENDOR_ID_INTEL, 0x2824, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  254. board_ahci }, /* ICH8 */
  255. { PCI_VENDOR_ID_INTEL, 0x2829, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  256. board_ahci }, /* ICH8M */
  257. { PCI_VENDOR_ID_INTEL, 0x282a, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  258. board_ahci }, /* ICH8M */
  259. { 0x197b, 0x2360, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  260. board_ahci }, /* JMicron JMB360 */
  261. { 0x197b, 0x2363, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  262. board_ahci }, /* JMicron JMB363 */
  263. { PCI_VENDOR_ID_ATI, 0x4380, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  264. board_ahci }, /* ATI SB600 non-raid */
  265. { PCI_VENDOR_ID_ATI, 0x4381, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  266. board_ahci }, /* ATI SB600 raid */
  267. { } /* terminate list */
  268. };
  269. static struct pci_driver ahci_pci_driver = {
  270. .name = DRV_NAME,
  271. .id_table = ahci_pci_tbl,
  272. .probe = ahci_init_one,
  273. .remove = ahci_remove_one,
  274. };
  275. static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
  276. {
  277. return base + 0x100 + (port * 0x80);
  278. }
  279. static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
  280. {
  281. return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
  282. }
  283. static int ahci_port_start(struct ata_port *ap)
  284. {
  285. struct device *dev = ap->host_set->dev;
  286. struct ahci_host_priv *hpriv = ap->host_set->private_data;
  287. struct ahci_port_priv *pp;
  288. void __iomem *mmio = ap->host_set->mmio_base;
  289. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  290. void *mem;
  291. dma_addr_t mem_dma;
  292. int rc;
  293. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  294. if (!pp)
  295. return -ENOMEM;
  296. memset(pp, 0, sizeof(*pp));
  297. rc = ata_pad_alloc(ap, dev);
  298. if (rc) {
  299. kfree(pp);
  300. return rc;
  301. }
  302. mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
  303. if (!mem) {
  304. ata_pad_free(ap, dev);
  305. kfree(pp);
  306. return -ENOMEM;
  307. }
  308. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  309. /*
  310. * First item in chunk of DMA memory: 32-slot command table,
  311. * 32 bytes each in size
  312. */
  313. pp->cmd_slot = mem;
  314. pp->cmd_slot_dma = mem_dma;
  315. mem += AHCI_CMD_SLOT_SZ;
  316. mem_dma += AHCI_CMD_SLOT_SZ;
  317. /*
  318. * Second item: Received-FIS area
  319. */
  320. pp->rx_fis = mem;
  321. pp->rx_fis_dma = mem_dma;
  322. mem += AHCI_RX_FIS_SZ;
  323. mem_dma += AHCI_RX_FIS_SZ;
  324. /*
  325. * Third item: data area for storing a single command
  326. * and its scatter-gather table
  327. */
  328. pp->cmd_tbl = mem;
  329. pp->cmd_tbl_dma = mem_dma;
  330. pp->cmd_tbl_sg = mem + AHCI_CMD_TBL_HDR;
  331. ap->private_data = pp;
  332. if (hpriv->cap & HOST_CAP_64)
  333. writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  334. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  335. readl(port_mmio + PORT_LST_ADDR); /* flush */
  336. if (hpriv->cap & HOST_CAP_64)
  337. writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  338. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  339. readl(port_mmio + PORT_FIS_ADDR); /* flush */
  340. writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
  341. PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
  342. PORT_CMD_START, port_mmio + PORT_CMD);
  343. readl(port_mmio + PORT_CMD); /* flush */
  344. return 0;
  345. }
  346. static void ahci_port_stop(struct ata_port *ap)
  347. {
  348. struct device *dev = ap->host_set->dev;
  349. struct ahci_port_priv *pp = ap->private_data;
  350. void __iomem *mmio = ap->host_set->mmio_base;
  351. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  352. u32 tmp;
  353. tmp = readl(port_mmio + PORT_CMD);
  354. tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
  355. writel(tmp, port_mmio + PORT_CMD);
  356. readl(port_mmio + PORT_CMD); /* flush */
  357. /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
  358. * this is slightly incorrect.
  359. */
  360. msleep(500);
  361. ap->private_data = NULL;
  362. dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
  363. pp->cmd_slot, pp->cmd_slot_dma);
  364. ata_pad_free(ap, dev);
  365. kfree(pp);
  366. }
  367. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  368. {
  369. unsigned int sc_reg;
  370. switch (sc_reg_in) {
  371. case SCR_STATUS: sc_reg = 0; break;
  372. case SCR_CONTROL: sc_reg = 1; break;
  373. case SCR_ERROR: sc_reg = 2; break;
  374. case SCR_ACTIVE: sc_reg = 3; break;
  375. default:
  376. return 0xffffffffU;
  377. }
  378. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  379. }
  380. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  381. u32 val)
  382. {
  383. unsigned int sc_reg;
  384. switch (sc_reg_in) {
  385. case SCR_STATUS: sc_reg = 0; break;
  386. case SCR_CONTROL: sc_reg = 1; break;
  387. case SCR_ERROR: sc_reg = 2; break;
  388. case SCR_ACTIVE: sc_reg = 3; break;
  389. default:
  390. return;
  391. }
  392. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  393. }
  394. static int ahci_stop_engine(struct ata_port *ap)
  395. {
  396. void __iomem *mmio = ap->host_set->mmio_base;
  397. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  398. int work;
  399. u32 tmp;
  400. tmp = readl(port_mmio + PORT_CMD);
  401. tmp &= ~PORT_CMD_START;
  402. writel(tmp, port_mmio + PORT_CMD);
  403. /* wait for engine to stop. TODO: this could be
  404. * as long as 500 msec
  405. */
  406. work = 1000;
  407. while (work-- > 0) {
  408. tmp = readl(port_mmio + PORT_CMD);
  409. if ((tmp & PORT_CMD_LIST_ON) == 0)
  410. return 0;
  411. udelay(10);
  412. }
  413. return -EIO;
  414. }
  415. static void ahci_start_engine(struct ata_port *ap)
  416. {
  417. void __iomem *mmio = ap->host_set->mmio_base;
  418. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  419. u32 tmp;
  420. tmp = readl(port_mmio + PORT_CMD);
  421. tmp |= PORT_CMD_START;
  422. writel(tmp, port_mmio + PORT_CMD);
  423. readl(port_mmio + PORT_CMD); /* flush */
  424. }
  425. static unsigned int ahci_dev_classify(struct ata_port *ap)
  426. {
  427. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  428. struct ata_taskfile tf;
  429. u32 tmp;
  430. tmp = readl(port_mmio + PORT_SIG);
  431. tf.lbah = (tmp >> 24) & 0xff;
  432. tf.lbam = (tmp >> 16) & 0xff;
  433. tf.lbal = (tmp >> 8) & 0xff;
  434. tf.nsect = (tmp) & 0xff;
  435. return ata_dev_classify(&tf);
  436. }
  437. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, u32 opts)
  438. {
  439. pp->cmd_slot[0].opts = cpu_to_le32(opts);
  440. pp->cmd_slot[0].status = 0;
  441. pp->cmd_slot[0].tbl_addr = cpu_to_le32(pp->cmd_tbl_dma & 0xffffffff);
  442. pp->cmd_slot[0].tbl_addr_hi = cpu_to_le32((pp->cmd_tbl_dma >> 16) >> 16);
  443. }
  444. static int ahci_poll_register(void __iomem *reg, u32 mask, u32 val,
  445. unsigned long interval_msec,
  446. unsigned long timeout_msec)
  447. {
  448. unsigned long timeout;
  449. u32 tmp;
  450. timeout = jiffies + (timeout_msec * HZ) / 1000;
  451. do {
  452. tmp = readl(reg);
  453. if ((tmp & mask) == val)
  454. return 0;
  455. msleep(interval_msec);
  456. } while (time_before(jiffies, timeout));
  457. return -1;
  458. }
  459. static int ahci_softreset(struct ata_port *ap, int verbose, unsigned int *class)
  460. {
  461. struct ahci_host_priv *hpriv = ap->host_set->private_data;
  462. struct ahci_port_priv *pp = ap->private_data;
  463. void __iomem *mmio = ap->host_set->mmio_base;
  464. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  465. const u32 cmd_fis_len = 5; /* five dwords */
  466. const char *reason = NULL;
  467. struct ata_taskfile tf;
  468. u8 *fis;
  469. int rc;
  470. DPRINTK("ENTER\n");
  471. /* prepare for SRST (AHCI-1.1 10.4.1) */
  472. rc = ahci_stop_engine(ap);
  473. if (rc) {
  474. reason = "failed to stop engine";
  475. goto fail_restart;
  476. }
  477. /* check BUSY/DRQ, perform Command List Override if necessary */
  478. ahci_tf_read(ap, &tf);
  479. if (tf.command & (ATA_BUSY | ATA_DRQ)) {
  480. u32 tmp;
  481. if (!(hpriv->cap & HOST_CAP_CLO)) {
  482. rc = -EIO;
  483. reason = "port busy but no CLO";
  484. goto fail_restart;
  485. }
  486. tmp = readl(port_mmio + PORT_CMD);
  487. tmp |= PORT_CMD_CLO;
  488. writel(tmp, port_mmio + PORT_CMD);
  489. readl(port_mmio + PORT_CMD); /* flush */
  490. if (ahci_poll_register(port_mmio + PORT_CMD, PORT_CMD_CLO, 0x0,
  491. 1, 500)) {
  492. rc = -EIO;
  493. reason = "CLO failed";
  494. goto fail_restart;
  495. }
  496. }
  497. /* restart engine */
  498. ahci_start_engine(ap);
  499. ata_tf_init(ap, &tf, 0);
  500. fis = pp->cmd_tbl;
  501. /* issue the first D2H Register FIS */
  502. ahci_fill_cmd_slot(pp, cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
  503. tf.ctl |= ATA_SRST;
  504. ata_tf_to_fis(&tf, fis, 0);
  505. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  506. writel(1, port_mmio + PORT_CMD_ISSUE);
  507. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  508. if (ahci_poll_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x0, 1, 500)) {
  509. rc = -EIO;
  510. reason = "1st FIS failed";
  511. goto fail;
  512. }
  513. /* spec says at least 5us, but be generous and sleep for 1ms */
  514. msleep(1);
  515. /* issue the second D2H Register FIS */
  516. ahci_fill_cmd_slot(pp, cmd_fis_len);
  517. tf.ctl &= ~ATA_SRST;
  518. ata_tf_to_fis(&tf, fis, 0);
  519. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  520. writel(1, port_mmio + PORT_CMD_ISSUE);
  521. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  522. /* spec mandates ">= 2ms" before checking status.
  523. * We wait 150ms, because that was the magic delay used for
  524. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  525. * between when the ATA command register is written, and then
  526. * status is checked. Because waiting for "a while" before
  527. * checking status is fine, post SRST, we perform this magic
  528. * delay here as well.
  529. */
  530. msleep(150);
  531. *class = ATA_DEV_NONE;
  532. if (sata_dev_present(ap)) {
  533. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  534. rc = -EIO;
  535. reason = "device not ready";
  536. goto fail;
  537. }
  538. *class = ahci_dev_classify(ap);
  539. }
  540. DPRINTK("EXIT, class=%u\n", *class);
  541. return 0;
  542. fail_restart:
  543. ahci_start_engine(ap);
  544. fail:
  545. if (verbose)
  546. printk(KERN_ERR "ata%u: softreset failed (%s)\n",
  547. ap->id, reason);
  548. else
  549. DPRINTK("EXIT, rc=%d reason=\"%s\"\n", rc, reason);
  550. return rc;
  551. }
  552. static int ahci_hardreset(struct ata_port *ap, int verbose, unsigned int *class)
  553. {
  554. int rc;
  555. DPRINTK("ENTER\n");
  556. ahci_stop_engine(ap);
  557. rc = sata_std_hardreset(ap, verbose, class);
  558. ahci_start_engine(ap);
  559. if (rc == 0)
  560. *class = ahci_dev_classify(ap);
  561. if (*class == ATA_DEV_UNKNOWN)
  562. *class = ATA_DEV_NONE;
  563. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  564. return rc;
  565. }
  566. static void ahci_postreset(struct ata_port *ap, unsigned int *class)
  567. {
  568. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  569. u32 new_tmp, tmp;
  570. ata_std_postreset(ap, class);
  571. /* Make sure port's ATAPI bit is set appropriately */
  572. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  573. if (*class == ATA_DEV_ATAPI)
  574. new_tmp |= PORT_CMD_ATAPI;
  575. else
  576. new_tmp &= ~PORT_CMD_ATAPI;
  577. if (new_tmp != tmp) {
  578. writel(new_tmp, port_mmio + PORT_CMD);
  579. readl(port_mmio + PORT_CMD); /* flush */
  580. }
  581. }
  582. static int ahci_probe_reset(struct ata_port *ap, unsigned int *classes)
  583. {
  584. return ata_drive_probe_reset(ap, ata_std_probeinit,
  585. ahci_softreset, ahci_hardreset,
  586. ahci_postreset, classes);
  587. }
  588. static u8 ahci_check_status(struct ata_port *ap)
  589. {
  590. void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  591. return readl(mmio + PORT_TFDATA) & 0xFF;
  592. }
  593. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  594. {
  595. struct ahci_port_priv *pp = ap->private_data;
  596. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  597. ata_tf_from_fis(d2h_fis, tf);
  598. }
  599. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc)
  600. {
  601. struct ahci_port_priv *pp = qc->ap->private_data;
  602. struct scatterlist *sg;
  603. struct ahci_sg *ahci_sg;
  604. unsigned int n_sg = 0;
  605. VPRINTK("ENTER\n");
  606. /*
  607. * Next, the S/G list.
  608. */
  609. ahci_sg = pp->cmd_tbl_sg;
  610. ata_for_each_sg(sg, qc) {
  611. dma_addr_t addr = sg_dma_address(sg);
  612. u32 sg_len = sg_dma_len(sg);
  613. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  614. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  615. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  616. ahci_sg++;
  617. n_sg++;
  618. }
  619. return n_sg;
  620. }
  621. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  622. {
  623. struct ata_port *ap = qc->ap;
  624. struct ahci_port_priv *pp = ap->private_data;
  625. int is_atapi = is_atapi_taskfile(&qc->tf);
  626. u32 opts;
  627. const u32 cmd_fis_len = 5; /* five dwords */
  628. unsigned int n_elem;
  629. /*
  630. * Fill in command table information. First, the header,
  631. * a SATA Register - Host to Device command FIS.
  632. */
  633. ata_tf_to_fis(&qc->tf, pp->cmd_tbl, 0);
  634. if (is_atapi) {
  635. memset(pp->cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  636. memcpy(pp->cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb,
  637. qc->dev->cdb_len);
  638. }
  639. n_elem = 0;
  640. if (qc->flags & ATA_QCFLAG_DMAMAP)
  641. n_elem = ahci_fill_sg(qc);
  642. /*
  643. * Fill in command slot information.
  644. */
  645. opts = cmd_fis_len | n_elem << 16;
  646. if (qc->tf.flags & ATA_TFLAG_WRITE)
  647. opts |= AHCI_CMD_WRITE;
  648. if (is_atapi)
  649. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  650. ahci_fill_cmd_slot(pp, opts);
  651. }
  652. static void ahci_restart_port(struct ata_port *ap, u32 irq_stat)
  653. {
  654. void __iomem *mmio = ap->host_set->mmio_base;
  655. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  656. u32 tmp;
  657. if ((ap->device[0].class != ATA_DEV_ATAPI) ||
  658. ((irq_stat & PORT_IRQ_TF_ERR) == 0))
  659. printk(KERN_WARNING "ata%u: port reset, "
  660. "p_is %x is %x pis %x cmd %x tf %x ss %x se %x\n",
  661. ap->id,
  662. irq_stat,
  663. readl(mmio + HOST_IRQ_STAT),
  664. readl(port_mmio + PORT_IRQ_STAT),
  665. readl(port_mmio + PORT_CMD),
  666. readl(port_mmio + PORT_TFDATA),
  667. readl(port_mmio + PORT_SCR_STAT),
  668. readl(port_mmio + PORT_SCR_ERR));
  669. /* stop DMA */
  670. ahci_stop_engine(ap);
  671. /* clear SATA phy error, if any */
  672. tmp = readl(port_mmio + PORT_SCR_ERR);
  673. writel(tmp, port_mmio + PORT_SCR_ERR);
  674. /* if DRQ/BSY is set, device needs to be reset.
  675. * if so, issue COMRESET
  676. */
  677. tmp = readl(port_mmio + PORT_TFDATA);
  678. if (tmp & (ATA_BUSY | ATA_DRQ)) {
  679. writel(0x301, port_mmio + PORT_SCR_CTL);
  680. readl(port_mmio + PORT_SCR_CTL); /* flush */
  681. udelay(10);
  682. writel(0x300, port_mmio + PORT_SCR_CTL);
  683. readl(port_mmio + PORT_SCR_CTL); /* flush */
  684. }
  685. /* re-start DMA */
  686. ahci_start_engine(ap);
  687. }
  688. static void ahci_eng_timeout(struct ata_port *ap)
  689. {
  690. struct ata_host_set *host_set = ap->host_set;
  691. void __iomem *mmio = host_set->mmio_base;
  692. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  693. struct ata_queued_cmd *qc;
  694. unsigned long flags;
  695. printk(KERN_WARNING "ata%u: handling error/timeout\n", ap->id);
  696. spin_lock_irqsave(&host_set->lock, flags);
  697. ahci_restart_port(ap, readl(port_mmio + PORT_IRQ_STAT));
  698. qc = ata_qc_from_tag(ap, ap->active_tag);
  699. qc->err_mask |= AC_ERR_TIMEOUT;
  700. spin_unlock_irqrestore(&host_set->lock, flags);
  701. ata_eh_qc_complete(qc);
  702. }
  703. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
  704. {
  705. void __iomem *mmio = ap->host_set->mmio_base;
  706. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  707. u32 status, serr, ci;
  708. serr = readl(port_mmio + PORT_SCR_ERR);
  709. writel(serr, port_mmio + PORT_SCR_ERR);
  710. status = readl(port_mmio + PORT_IRQ_STAT);
  711. writel(status, port_mmio + PORT_IRQ_STAT);
  712. ci = readl(port_mmio + PORT_CMD_ISSUE);
  713. if (likely((ci & 0x1) == 0)) {
  714. if (qc) {
  715. WARN_ON(qc->err_mask);
  716. ata_qc_complete(qc);
  717. qc = NULL;
  718. }
  719. }
  720. if (status & PORT_IRQ_FATAL) {
  721. unsigned int err_mask;
  722. if (status & PORT_IRQ_TF_ERR)
  723. err_mask = AC_ERR_DEV;
  724. else if (status & PORT_IRQ_IF_ERR)
  725. err_mask = AC_ERR_ATA_BUS;
  726. else
  727. err_mask = AC_ERR_HOST_BUS;
  728. /* command processing has stopped due to error; restart */
  729. ahci_restart_port(ap, status);
  730. if (qc) {
  731. qc->err_mask |= err_mask;
  732. ata_qc_complete(qc);
  733. }
  734. }
  735. return 1;
  736. }
  737. static void ahci_irq_clear(struct ata_port *ap)
  738. {
  739. /* TODO */
  740. }
  741. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  742. {
  743. struct ata_host_set *host_set = dev_instance;
  744. struct ahci_host_priv *hpriv;
  745. unsigned int i, handled = 0;
  746. void __iomem *mmio;
  747. u32 irq_stat, irq_ack = 0;
  748. VPRINTK("ENTER\n");
  749. hpriv = host_set->private_data;
  750. mmio = host_set->mmio_base;
  751. /* sigh. 0xffffffff is a valid return from h/w */
  752. irq_stat = readl(mmio + HOST_IRQ_STAT);
  753. irq_stat &= hpriv->port_map;
  754. if (!irq_stat)
  755. return IRQ_NONE;
  756. spin_lock(&host_set->lock);
  757. for (i = 0; i < host_set->n_ports; i++) {
  758. struct ata_port *ap;
  759. if (!(irq_stat & (1 << i)))
  760. continue;
  761. ap = host_set->ports[i];
  762. if (ap) {
  763. struct ata_queued_cmd *qc;
  764. qc = ata_qc_from_tag(ap, ap->active_tag);
  765. if (!ahci_host_intr(ap, qc))
  766. if (ata_ratelimit())
  767. dev_printk(KERN_WARNING, host_set->dev,
  768. "unhandled interrupt on port %u\n",
  769. i);
  770. VPRINTK("port %u\n", i);
  771. } else {
  772. VPRINTK("port %u (no irq)\n", i);
  773. if (ata_ratelimit())
  774. dev_printk(KERN_WARNING, host_set->dev,
  775. "interrupt on disabled port %u\n", i);
  776. }
  777. irq_ack |= (1 << i);
  778. }
  779. if (irq_ack) {
  780. writel(irq_ack, mmio + HOST_IRQ_STAT);
  781. handled = 1;
  782. }
  783. spin_unlock(&host_set->lock);
  784. VPRINTK("EXIT\n");
  785. return IRQ_RETVAL(handled);
  786. }
  787. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  788. {
  789. struct ata_port *ap = qc->ap;
  790. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  791. writel(1, port_mmio + PORT_CMD_ISSUE);
  792. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  793. return 0;
  794. }
  795. static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
  796. unsigned int port_idx)
  797. {
  798. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  799. base = ahci_port_base_ul(base, port_idx);
  800. VPRINTK("base now==0x%lx\n", base);
  801. port->cmd_addr = base;
  802. port->scr_addr = base + PORT_SCR;
  803. VPRINTK("EXIT\n");
  804. }
  805. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  806. {
  807. struct ahci_host_priv *hpriv = probe_ent->private_data;
  808. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  809. void __iomem *mmio = probe_ent->mmio_base;
  810. u32 tmp, cap_save;
  811. unsigned int i, j, using_dac;
  812. int rc;
  813. void __iomem *port_mmio;
  814. cap_save = readl(mmio + HOST_CAP);
  815. cap_save &= ( (1<<28) | (1<<17) );
  816. cap_save |= (1 << 27);
  817. /* global controller reset */
  818. tmp = readl(mmio + HOST_CTL);
  819. if ((tmp & HOST_RESET) == 0) {
  820. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  821. readl(mmio + HOST_CTL); /* flush */
  822. }
  823. /* reset must complete within 1 second, or
  824. * the hardware should be considered fried.
  825. */
  826. ssleep(1);
  827. tmp = readl(mmio + HOST_CTL);
  828. if (tmp & HOST_RESET) {
  829. dev_printk(KERN_ERR, &pdev->dev,
  830. "controller reset failed (0x%x)\n", tmp);
  831. return -EIO;
  832. }
  833. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  834. (void) readl(mmio + HOST_CTL); /* flush */
  835. writel(cap_save, mmio + HOST_CAP);
  836. writel(0xf, mmio + HOST_PORTS_IMPL);
  837. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  838. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  839. u16 tmp16;
  840. pci_read_config_word(pdev, 0x92, &tmp16);
  841. tmp16 |= 0xf;
  842. pci_write_config_word(pdev, 0x92, tmp16);
  843. }
  844. hpriv->cap = readl(mmio + HOST_CAP);
  845. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  846. probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
  847. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  848. hpriv->cap, hpriv->port_map, probe_ent->n_ports);
  849. using_dac = hpriv->cap & HOST_CAP_64;
  850. if (using_dac &&
  851. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  852. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  853. if (rc) {
  854. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  855. if (rc) {
  856. dev_printk(KERN_ERR, &pdev->dev,
  857. "64-bit DMA enable failed\n");
  858. return rc;
  859. }
  860. }
  861. } else {
  862. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  863. if (rc) {
  864. dev_printk(KERN_ERR, &pdev->dev,
  865. "32-bit DMA enable failed\n");
  866. return rc;
  867. }
  868. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  869. if (rc) {
  870. dev_printk(KERN_ERR, &pdev->dev,
  871. "32-bit consistent DMA enable failed\n");
  872. return rc;
  873. }
  874. }
  875. for (i = 0; i < probe_ent->n_ports; i++) {
  876. #if 0 /* BIOSen initialize this incorrectly */
  877. if (!(hpriv->port_map & (1 << i)))
  878. continue;
  879. #endif
  880. port_mmio = ahci_port_base(mmio, i);
  881. VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
  882. ahci_setup_port(&probe_ent->port[i],
  883. (unsigned long) mmio, i);
  884. /* make sure port is not active */
  885. tmp = readl(port_mmio + PORT_CMD);
  886. VPRINTK("PORT_CMD 0x%x\n", tmp);
  887. if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  888. PORT_CMD_FIS_RX | PORT_CMD_START)) {
  889. tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  890. PORT_CMD_FIS_RX | PORT_CMD_START);
  891. writel(tmp, port_mmio + PORT_CMD);
  892. readl(port_mmio + PORT_CMD); /* flush */
  893. /* spec says 500 msecs for each bit, so
  894. * this is slightly incorrect.
  895. */
  896. msleep(500);
  897. }
  898. writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
  899. j = 0;
  900. while (j < 100) {
  901. msleep(10);
  902. tmp = readl(port_mmio + PORT_SCR_STAT);
  903. if ((tmp & 0xf) == 0x3)
  904. break;
  905. j++;
  906. }
  907. tmp = readl(port_mmio + PORT_SCR_ERR);
  908. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  909. writel(tmp, port_mmio + PORT_SCR_ERR);
  910. /* ack any pending irq events for this port */
  911. tmp = readl(port_mmio + PORT_IRQ_STAT);
  912. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  913. if (tmp)
  914. writel(tmp, port_mmio + PORT_IRQ_STAT);
  915. writel(1 << i, mmio + HOST_IRQ_STAT);
  916. /* set irq mask (enables interrupts) */
  917. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  918. }
  919. tmp = readl(mmio + HOST_CTL);
  920. VPRINTK("HOST_CTL 0x%x\n", tmp);
  921. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  922. tmp = readl(mmio + HOST_CTL);
  923. VPRINTK("HOST_CTL 0x%x\n", tmp);
  924. pci_set_master(pdev);
  925. return 0;
  926. }
  927. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  928. {
  929. struct ahci_host_priv *hpriv = probe_ent->private_data;
  930. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  931. void __iomem *mmio = probe_ent->mmio_base;
  932. u32 vers, cap, impl, speed;
  933. const char *speed_s;
  934. u16 cc;
  935. const char *scc_s;
  936. vers = readl(mmio + HOST_VERSION);
  937. cap = hpriv->cap;
  938. impl = hpriv->port_map;
  939. speed = (cap >> 20) & 0xf;
  940. if (speed == 1)
  941. speed_s = "1.5";
  942. else if (speed == 2)
  943. speed_s = "3";
  944. else
  945. speed_s = "?";
  946. pci_read_config_word(pdev, 0x0a, &cc);
  947. if (cc == 0x0101)
  948. scc_s = "IDE";
  949. else if (cc == 0x0106)
  950. scc_s = "SATA";
  951. else if (cc == 0x0104)
  952. scc_s = "RAID";
  953. else
  954. scc_s = "unknown";
  955. dev_printk(KERN_INFO, &pdev->dev,
  956. "AHCI %02x%02x.%02x%02x "
  957. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  958. ,
  959. (vers >> 24) & 0xff,
  960. (vers >> 16) & 0xff,
  961. (vers >> 8) & 0xff,
  962. vers & 0xff,
  963. ((cap >> 8) & 0x1f) + 1,
  964. (cap & 0x1f) + 1,
  965. speed_s,
  966. impl,
  967. scc_s);
  968. dev_printk(KERN_INFO, &pdev->dev,
  969. "flags: "
  970. "%s%s%s%s%s%s"
  971. "%s%s%s%s%s%s%s\n"
  972. ,
  973. cap & (1 << 31) ? "64bit " : "",
  974. cap & (1 << 30) ? "ncq " : "",
  975. cap & (1 << 28) ? "ilck " : "",
  976. cap & (1 << 27) ? "stag " : "",
  977. cap & (1 << 26) ? "pm " : "",
  978. cap & (1 << 25) ? "led " : "",
  979. cap & (1 << 24) ? "clo " : "",
  980. cap & (1 << 19) ? "nz " : "",
  981. cap & (1 << 18) ? "only " : "",
  982. cap & (1 << 17) ? "pmp " : "",
  983. cap & (1 << 15) ? "pio " : "",
  984. cap & (1 << 14) ? "slum " : "",
  985. cap & (1 << 13) ? "part " : ""
  986. );
  987. }
  988. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  989. {
  990. static int printed_version;
  991. struct ata_probe_ent *probe_ent = NULL;
  992. struct ahci_host_priv *hpriv;
  993. unsigned long base;
  994. void __iomem *mmio_base;
  995. unsigned int board_idx = (unsigned int) ent->driver_data;
  996. int have_msi, pci_dev_busy = 0;
  997. int rc;
  998. VPRINTK("ENTER\n");
  999. if (!printed_version++)
  1000. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1001. rc = pci_enable_device(pdev);
  1002. if (rc)
  1003. return rc;
  1004. rc = pci_request_regions(pdev, DRV_NAME);
  1005. if (rc) {
  1006. pci_dev_busy = 1;
  1007. goto err_out;
  1008. }
  1009. if (pci_enable_msi(pdev) == 0)
  1010. have_msi = 1;
  1011. else {
  1012. pci_intx(pdev, 1);
  1013. have_msi = 0;
  1014. }
  1015. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  1016. if (probe_ent == NULL) {
  1017. rc = -ENOMEM;
  1018. goto err_out_msi;
  1019. }
  1020. memset(probe_ent, 0, sizeof(*probe_ent));
  1021. probe_ent->dev = pci_dev_to_dev(pdev);
  1022. INIT_LIST_HEAD(&probe_ent->node);
  1023. mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
  1024. if (mmio_base == NULL) {
  1025. rc = -ENOMEM;
  1026. goto err_out_free_ent;
  1027. }
  1028. base = (unsigned long) mmio_base;
  1029. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  1030. if (!hpriv) {
  1031. rc = -ENOMEM;
  1032. goto err_out_iounmap;
  1033. }
  1034. memset(hpriv, 0, sizeof(*hpriv));
  1035. probe_ent->sht = ahci_port_info[board_idx].sht;
  1036. probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
  1037. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  1038. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  1039. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  1040. probe_ent->irq = pdev->irq;
  1041. probe_ent->irq_flags = SA_SHIRQ;
  1042. probe_ent->mmio_base = mmio_base;
  1043. probe_ent->private_data = hpriv;
  1044. if (have_msi)
  1045. hpriv->flags |= AHCI_FLAG_MSI;
  1046. /* JMicron-specific fixup: make sure we're in AHCI mode */
  1047. if (pdev->vendor == 0x197b)
  1048. pci_write_config_byte(pdev, 0x41, 0xa1);
  1049. /* initialize adapter */
  1050. rc = ahci_host_init(probe_ent);
  1051. if (rc)
  1052. goto err_out_hpriv;
  1053. ahci_print_info(probe_ent);
  1054. /* FIXME: check ata_device_add return value */
  1055. ata_device_add(probe_ent);
  1056. kfree(probe_ent);
  1057. return 0;
  1058. err_out_hpriv:
  1059. kfree(hpriv);
  1060. err_out_iounmap:
  1061. pci_iounmap(pdev, mmio_base);
  1062. err_out_free_ent:
  1063. kfree(probe_ent);
  1064. err_out_msi:
  1065. if (have_msi)
  1066. pci_disable_msi(pdev);
  1067. else
  1068. pci_intx(pdev, 0);
  1069. pci_release_regions(pdev);
  1070. err_out:
  1071. if (!pci_dev_busy)
  1072. pci_disable_device(pdev);
  1073. return rc;
  1074. }
  1075. static void ahci_remove_one (struct pci_dev *pdev)
  1076. {
  1077. struct device *dev = pci_dev_to_dev(pdev);
  1078. struct ata_host_set *host_set = dev_get_drvdata(dev);
  1079. struct ahci_host_priv *hpriv = host_set->private_data;
  1080. struct ata_port *ap;
  1081. unsigned int i;
  1082. int have_msi;
  1083. for (i = 0; i < host_set->n_ports; i++) {
  1084. ap = host_set->ports[i];
  1085. scsi_remove_host(ap->host);
  1086. }
  1087. have_msi = hpriv->flags & AHCI_FLAG_MSI;
  1088. free_irq(host_set->irq, host_set);
  1089. for (i = 0; i < host_set->n_ports; i++) {
  1090. ap = host_set->ports[i];
  1091. ata_scsi_release(ap->host);
  1092. scsi_host_put(ap->host);
  1093. }
  1094. kfree(hpriv);
  1095. pci_iounmap(pdev, host_set->mmio_base);
  1096. kfree(host_set);
  1097. if (have_msi)
  1098. pci_disable_msi(pdev);
  1099. else
  1100. pci_intx(pdev, 0);
  1101. pci_release_regions(pdev);
  1102. pci_disable_device(pdev);
  1103. dev_set_drvdata(dev, NULL);
  1104. }
  1105. static int __init ahci_init(void)
  1106. {
  1107. return pci_module_init(&ahci_pci_driver);
  1108. }
  1109. static void __exit ahci_exit(void)
  1110. {
  1111. pci_unregister_driver(&ahci_pci_driver);
  1112. }
  1113. MODULE_AUTHOR("Jeff Garzik");
  1114. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1115. MODULE_LICENSE("GPL");
  1116. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1117. MODULE_VERSION(DRV_VERSION);
  1118. module_init(ahci_init);
  1119. module_exit(ahci_exit);