musb_gadget.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/slab.h>
  44. #include "musb_core.h"
  45. /* MUSB PERIPHERAL status 3-mar-2006:
  46. *
  47. * - EP0 seems solid. It passes both USBCV and usbtest control cases.
  48. * Minor glitches:
  49. *
  50. * + remote wakeup to Linux hosts work, but saw USBCV failures;
  51. * in one test run (operator error?)
  52. * + endpoint halt tests -- in both usbtest and usbcv -- seem
  53. * to break when dma is enabled ... is something wrongly
  54. * clearing SENDSTALL?
  55. *
  56. * - Mass storage behaved ok when last tested. Network traffic patterns
  57. * (with lots of short transfers etc) need retesting; they turn up the
  58. * worst cases of the DMA, since short packets are typical but are not
  59. * required.
  60. *
  61. * - TX/IN
  62. * + both pio and dma behave in with network and g_zero tests
  63. * + no cppi throughput issues other than no-hw-queueing
  64. * + failed with FLAT_REG (DaVinci)
  65. * + seems to behave with double buffering, PIO -and- CPPI
  66. * + with gadgetfs + AIO, requests got lost?
  67. *
  68. * - RX/OUT
  69. * + both pio and dma behave in with network and g_zero tests
  70. * + dma is slow in typical case (short_not_ok is clear)
  71. * + double buffering ok with PIO
  72. * + double buffering *FAILS* with CPPI, wrong data bytes sometimes
  73. * + request lossage observed with gadgetfs
  74. *
  75. * - ISO not tested ... might work, but only weakly isochronous
  76. *
  77. * - Gadget driver disabling of softconnect during bind() is ignored; so
  78. * drivers can't hold off host requests until userspace is ready.
  79. * (Workaround: they can turn it off later.)
  80. *
  81. * - PORTABILITY (assumes PIO works):
  82. * + DaVinci, basically works with cppi dma
  83. * + OMAP 2430, ditto with mentor dma
  84. * + TUSB 6010, platform-specific dma in the works
  85. */
  86. /* ----------------------------------------------------------------------- */
  87. #define is_buffer_mapped(req) (is_dma_capable() && \
  88. (req->map_state != UN_MAPPED))
  89. /* Maps the buffer to dma */
  90. static inline void map_dma_buffer(struct musb_request *request,
  91. struct musb *musb, struct musb_ep *musb_ep)
  92. {
  93. int compatible = true;
  94. struct dma_controller *dma = musb->dma_controller;
  95. request->map_state = UN_MAPPED;
  96. if (!is_dma_capable() || !musb_ep->dma)
  97. return;
  98. /* Check if DMA engine can handle this request.
  99. * DMA code must reject the USB request explicitly.
  100. * Default behaviour is to map the request.
  101. */
  102. if (dma->is_compatible)
  103. compatible = dma->is_compatible(musb_ep->dma,
  104. musb_ep->packet_sz, request->request.buf,
  105. request->request.length);
  106. if (!compatible)
  107. return;
  108. if (request->request.dma == DMA_ADDR_INVALID) {
  109. request->request.dma = dma_map_single(
  110. musb->controller,
  111. request->request.buf,
  112. request->request.length,
  113. request->tx
  114. ? DMA_TO_DEVICE
  115. : DMA_FROM_DEVICE);
  116. request->map_state = MUSB_MAPPED;
  117. } else {
  118. dma_sync_single_for_device(musb->controller,
  119. request->request.dma,
  120. request->request.length,
  121. request->tx
  122. ? DMA_TO_DEVICE
  123. : DMA_FROM_DEVICE);
  124. request->map_state = PRE_MAPPED;
  125. }
  126. }
  127. /* Unmap the buffer from dma and maps it back to cpu */
  128. static inline void unmap_dma_buffer(struct musb_request *request,
  129. struct musb *musb)
  130. {
  131. if (!is_buffer_mapped(request))
  132. return;
  133. if (request->request.dma == DMA_ADDR_INVALID) {
  134. dev_vdbg(musb->controller,
  135. "not unmapping a never mapped buffer\n");
  136. return;
  137. }
  138. if (request->map_state == MUSB_MAPPED) {
  139. dma_unmap_single(musb->controller,
  140. request->request.dma,
  141. request->request.length,
  142. request->tx
  143. ? DMA_TO_DEVICE
  144. : DMA_FROM_DEVICE);
  145. request->request.dma = DMA_ADDR_INVALID;
  146. } else { /* PRE_MAPPED */
  147. dma_sync_single_for_cpu(musb->controller,
  148. request->request.dma,
  149. request->request.length,
  150. request->tx
  151. ? DMA_TO_DEVICE
  152. : DMA_FROM_DEVICE);
  153. }
  154. request->map_state = UN_MAPPED;
  155. }
  156. /*
  157. * Immediately complete a request.
  158. *
  159. * @param request the request to complete
  160. * @param status the status to complete the request with
  161. * Context: controller locked, IRQs blocked.
  162. */
  163. void musb_g_giveback(
  164. struct musb_ep *ep,
  165. struct usb_request *request,
  166. int status)
  167. __releases(ep->musb->lock)
  168. __acquires(ep->musb->lock)
  169. {
  170. struct musb_request *req;
  171. struct musb *musb;
  172. int busy = ep->busy;
  173. req = to_musb_request(request);
  174. list_del(&req->list);
  175. if (req->request.status == -EINPROGRESS)
  176. req->request.status = status;
  177. musb = req->musb;
  178. ep->busy = 1;
  179. spin_unlock(&musb->lock);
  180. unmap_dma_buffer(req, musb);
  181. if (request->status == 0)
  182. dev_dbg(musb->controller, "%s done request %p, %d/%d\n",
  183. ep->end_point.name, request,
  184. req->request.actual, req->request.length);
  185. else
  186. dev_dbg(musb->controller, "%s request %p, %d/%d fault %d\n",
  187. ep->end_point.name, request,
  188. req->request.actual, req->request.length,
  189. request->status);
  190. req->request.complete(&req->ep->end_point, &req->request);
  191. spin_lock(&musb->lock);
  192. ep->busy = busy;
  193. }
  194. /* ----------------------------------------------------------------------- */
  195. /*
  196. * Abort requests queued to an endpoint using the status. Synchronous.
  197. * caller locked controller and blocked irqs, and selected this ep.
  198. */
  199. static void nuke(struct musb_ep *ep, const int status)
  200. {
  201. struct musb *musb = ep->musb;
  202. struct musb_request *req = NULL;
  203. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  204. ep->busy = 1;
  205. if (is_dma_capable() && ep->dma) {
  206. struct dma_controller *c = ep->musb->dma_controller;
  207. int value;
  208. if (ep->is_in) {
  209. /*
  210. * The programming guide says that we must not clear
  211. * the DMAMODE bit before DMAENAB, so we only
  212. * clear it in the second write...
  213. */
  214. musb_writew(epio, MUSB_TXCSR,
  215. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  216. musb_writew(epio, MUSB_TXCSR,
  217. 0 | MUSB_TXCSR_FLUSHFIFO);
  218. } else {
  219. musb_writew(epio, MUSB_RXCSR,
  220. 0 | MUSB_RXCSR_FLUSHFIFO);
  221. musb_writew(epio, MUSB_RXCSR,
  222. 0 | MUSB_RXCSR_FLUSHFIFO);
  223. }
  224. value = c->channel_abort(ep->dma);
  225. dev_dbg(musb->controller, "%s: abort DMA --> %d\n",
  226. ep->name, value);
  227. c->channel_release(ep->dma);
  228. ep->dma = NULL;
  229. }
  230. while (!list_empty(&ep->req_list)) {
  231. req = list_first_entry(&ep->req_list, struct musb_request, list);
  232. musb_g_giveback(ep, &req->request, status);
  233. }
  234. }
  235. /* ----------------------------------------------------------------------- */
  236. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  237. /*
  238. * This assumes the separate CPPI engine is responding to DMA requests
  239. * from the usb core ... sequenced a bit differently from mentor dma.
  240. */
  241. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  242. {
  243. if (can_bulk_split(musb, ep->type))
  244. return ep->hw_ep->max_packet_sz_tx;
  245. else
  246. return ep->packet_sz;
  247. }
  248. #ifdef CONFIG_USB_INVENTRA_DMA
  249. /* Peripheral tx (IN) using Mentor DMA works as follows:
  250. Only mode 0 is used for transfers <= wPktSize,
  251. mode 1 is used for larger transfers,
  252. One of the following happens:
  253. - Host sends IN token which causes an endpoint interrupt
  254. -> TxAvail
  255. -> if DMA is currently busy, exit.
  256. -> if queue is non-empty, txstate().
  257. - Request is queued by the gadget driver.
  258. -> if queue was previously empty, txstate()
  259. txstate()
  260. -> start
  261. /\ -> setup DMA
  262. | (data is transferred to the FIFO, then sent out when
  263. | IN token(s) are recd from Host.
  264. | -> DMA interrupt on completion
  265. | calls TxAvail.
  266. | -> stop DMA, ~DMAENAB,
  267. | -> set TxPktRdy for last short pkt or zlp
  268. | -> Complete Request
  269. | -> Continue next request (call txstate)
  270. |___________________________________|
  271. * Non-Mentor DMA engines can of course work differently, such as by
  272. * upleveling from irq-per-packet to irq-per-buffer.
  273. */
  274. #endif
  275. /*
  276. * An endpoint is transmitting data. This can be called either from
  277. * the IRQ routine or from ep.queue() to kickstart a request on an
  278. * endpoint.
  279. *
  280. * Context: controller locked, IRQs blocked, endpoint selected
  281. */
  282. static void txstate(struct musb *musb, struct musb_request *req)
  283. {
  284. u8 epnum = req->epnum;
  285. struct musb_ep *musb_ep;
  286. void __iomem *epio = musb->endpoints[epnum].regs;
  287. struct usb_request *request;
  288. u16 fifo_count = 0, csr;
  289. int use_dma = 0;
  290. musb_ep = req->ep;
  291. /* Check if EP is disabled */
  292. if (!musb_ep->desc) {
  293. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  294. musb_ep->end_point.name);
  295. return;
  296. }
  297. /* we shouldn't get here while DMA is active ... but we do ... */
  298. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  299. dev_dbg(musb->controller, "dma pending...\n");
  300. return;
  301. }
  302. /* read TXCSR before */
  303. csr = musb_readw(epio, MUSB_TXCSR);
  304. request = &req->request;
  305. fifo_count = min(max_ep_writesize(musb, musb_ep),
  306. (int)(request->length - request->actual));
  307. if (csr & MUSB_TXCSR_TXPKTRDY) {
  308. dev_dbg(musb->controller, "%s old packet still ready , txcsr %03x\n",
  309. musb_ep->end_point.name, csr);
  310. return;
  311. }
  312. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  313. dev_dbg(musb->controller, "%s stalling, txcsr %03x\n",
  314. musb_ep->end_point.name, csr);
  315. return;
  316. }
  317. dev_dbg(musb->controller, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  318. epnum, musb_ep->packet_sz, fifo_count,
  319. csr);
  320. #ifndef CONFIG_MUSB_PIO_ONLY
  321. if (is_buffer_mapped(req)) {
  322. struct dma_controller *c = musb->dma_controller;
  323. size_t request_size;
  324. /* setup DMA, then program endpoint CSR */
  325. request_size = min_t(size_t, request->length - request->actual,
  326. musb_ep->dma->max_len);
  327. use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
  328. /* MUSB_TXCSR_P_ISO is still set correctly */
  329. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  330. {
  331. if (request_size < musb_ep->packet_sz)
  332. musb_ep->dma->desired_mode = 0;
  333. else
  334. musb_ep->dma->desired_mode = 1;
  335. use_dma = use_dma && c->channel_program(
  336. musb_ep->dma, musb_ep->packet_sz,
  337. musb_ep->dma->desired_mode,
  338. request->dma + request->actual, request_size);
  339. if (use_dma) {
  340. if (musb_ep->dma->desired_mode == 0) {
  341. /*
  342. * We must not clear the DMAMODE bit
  343. * before the DMAENAB bit -- and the
  344. * latter doesn't always get cleared
  345. * before we get here...
  346. */
  347. csr &= ~(MUSB_TXCSR_AUTOSET
  348. | MUSB_TXCSR_DMAENAB);
  349. musb_writew(epio, MUSB_TXCSR, csr
  350. | MUSB_TXCSR_P_WZC_BITS);
  351. csr &= ~MUSB_TXCSR_DMAMODE;
  352. csr |= (MUSB_TXCSR_DMAENAB |
  353. MUSB_TXCSR_MODE);
  354. /* against programming guide */
  355. } else {
  356. csr |= (MUSB_TXCSR_DMAENAB
  357. | MUSB_TXCSR_DMAMODE
  358. | MUSB_TXCSR_MODE);
  359. if (!musb_ep->hb_mult)
  360. csr |= MUSB_TXCSR_AUTOSET;
  361. }
  362. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  363. musb_writew(epio, MUSB_TXCSR, csr);
  364. }
  365. }
  366. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  367. /* program endpoint CSR first, then setup DMA */
  368. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  369. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  370. MUSB_TXCSR_MODE;
  371. musb_writew(epio, MUSB_TXCSR,
  372. (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
  373. | csr);
  374. /* ensure writebuffer is empty */
  375. csr = musb_readw(epio, MUSB_TXCSR);
  376. /* NOTE host side sets DMAENAB later than this; both are
  377. * OK since the transfer dma glue (between CPPI and Mentor
  378. * fifos) just tells CPPI it could start. Data only moves
  379. * to the USB TX fifo when both fifos are ready.
  380. */
  381. /* "mode" is irrelevant here; handle terminating ZLPs like
  382. * PIO does, since the hardware RNDIS mode seems unreliable
  383. * except for the last-packet-is-already-short case.
  384. */
  385. use_dma = use_dma && c->channel_program(
  386. musb_ep->dma, musb_ep->packet_sz,
  387. 0,
  388. request->dma + request->actual,
  389. request_size);
  390. if (!use_dma) {
  391. c->channel_release(musb_ep->dma);
  392. musb_ep->dma = NULL;
  393. csr &= ~MUSB_TXCSR_DMAENAB;
  394. musb_writew(epio, MUSB_TXCSR, csr);
  395. /* invariant: prequest->buf is non-null */
  396. }
  397. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  398. use_dma = use_dma && c->channel_program(
  399. musb_ep->dma, musb_ep->packet_sz,
  400. request->zero,
  401. request->dma + request->actual,
  402. request_size);
  403. #endif
  404. }
  405. #endif
  406. if (!use_dma) {
  407. /*
  408. * Unmap the dma buffer back to cpu if dma channel
  409. * programming fails
  410. */
  411. unmap_dma_buffer(req, musb);
  412. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  413. (u8 *) (request->buf + request->actual));
  414. request->actual += fifo_count;
  415. csr |= MUSB_TXCSR_TXPKTRDY;
  416. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  417. musb_writew(epio, MUSB_TXCSR, csr);
  418. }
  419. /* host may already have the data when this message shows... */
  420. dev_dbg(musb->controller, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  421. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  422. request->actual, request->length,
  423. musb_readw(epio, MUSB_TXCSR),
  424. fifo_count,
  425. musb_readw(epio, MUSB_TXMAXP));
  426. }
  427. /*
  428. * FIFO state update (e.g. data ready).
  429. * Called from IRQ, with controller locked.
  430. */
  431. void musb_g_tx(struct musb *musb, u8 epnum)
  432. {
  433. u16 csr;
  434. struct musb_request *req;
  435. struct usb_request *request;
  436. u8 __iomem *mbase = musb->mregs;
  437. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  438. void __iomem *epio = musb->endpoints[epnum].regs;
  439. struct dma_channel *dma;
  440. musb_ep_select(mbase, epnum);
  441. req = next_request(musb_ep);
  442. request = &req->request;
  443. csr = musb_readw(epio, MUSB_TXCSR);
  444. dev_dbg(musb->controller, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  445. dma = is_dma_capable() ? musb_ep->dma : NULL;
  446. /*
  447. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  448. * probably rates reporting as a host error.
  449. */
  450. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  451. csr |= MUSB_TXCSR_P_WZC_BITS;
  452. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  453. musb_writew(epio, MUSB_TXCSR, csr);
  454. return;
  455. }
  456. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  457. /* We NAKed, no big deal... little reason to care. */
  458. csr |= MUSB_TXCSR_P_WZC_BITS;
  459. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  460. musb_writew(epio, MUSB_TXCSR, csr);
  461. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  462. epnum, request);
  463. }
  464. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  465. /*
  466. * SHOULD NOT HAPPEN... has with CPPI though, after
  467. * changing SENDSTALL (and other cases); harmless?
  468. */
  469. dev_dbg(musb->controller, "%s dma still busy?\n", musb_ep->end_point.name);
  470. return;
  471. }
  472. if (request) {
  473. u8 is_dma = 0;
  474. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  475. is_dma = 1;
  476. csr |= MUSB_TXCSR_P_WZC_BITS;
  477. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  478. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  479. musb_writew(epio, MUSB_TXCSR, csr);
  480. /* Ensure writebuffer is empty. */
  481. csr = musb_readw(epio, MUSB_TXCSR);
  482. request->actual += musb_ep->dma->actual_len;
  483. dev_dbg(musb->controller, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
  484. epnum, csr, musb_ep->dma->actual_len, request);
  485. }
  486. /*
  487. * First, maybe a terminating short packet. Some DMA
  488. * engines might handle this by themselves.
  489. */
  490. if ((request->zero && request->length
  491. && (request->length % musb_ep->packet_sz == 0)
  492. && (request->actual == request->length))
  493. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  494. || (is_dma && (!dma->desired_mode ||
  495. (request->actual &
  496. (musb_ep->packet_sz - 1))))
  497. #endif
  498. ) {
  499. /*
  500. * On DMA completion, FIFO may not be
  501. * available yet...
  502. */
  503. if (csr & MUSB_TXCSR_TXPKTRDY)
  504. return;
  505. dev_dbg(musb->controller, "sending zero pkt\n");
  506. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  507. | MUSB_TXCSR_TXPKTRDY);
  508. request->zero = 0;
  509. }
  510. if (request->actual == request->length) {
  511. musb_g_giveback(musb_ep, request, 0);
  512. /*
  513. * In the giveback function the MUSB lock is
  514. * released and acquired after sometime. During
  515. * this time period the INDEX register could get
  516. * changed by the gadget_queue function especially
  517. * on SMP systems. Reselect the INDEX to be sure
  518. * we are reading/modifying the right registers
  519. */
  520. musb_ep_select(mbase, epnum);
  521. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  522. if (!req) {
  523. dev_dbg(musb->controller, "%s idle now\n",
  524. musb_ep->end_point.name);
  525. return;
  526. }
  527. }
  528. txstate(musb, req);
  529. }
  530. }
  531. /* ------------------------------------------------------------ */
  532. #ifdef CONFIG_USB_INVENTRA_DMA
  533. /* Peripheral rx (OUT) using Mentor DMA works as follows:
  534. - Only mode 0 is used.
  535. - Request is queued by the gadget class driver.
  536. -> if queue was previously empty, rxstate()
  537. - Host sends OUT token which causes an endpoint interrupt
  538. /\ -> RxReady
  539. | -> if request queued, call rxstate
  540. | /\ -> setup DMA
  541. | | -> DMA interrupt on completion
  542. | | -> RxReady
  543. | | -> stop DMA
  544. | | -> ack the read
  545. | | -> if data recd = max expected
  546. | | by the request, or host
  547. | | sent a short packet,
  548. | | complete the request,
  549. | | and start the next one.
  550. | |_____________________________________|
  551. | else just wait for the host
  552. | to send the next OUT token.
  553. |__________________________________________________|
  554. * Non-Mentor DMA engines can of course work differently.
  555. */
  556. #endif
  557. /*
  558. * Context: controller locked, IRQs blocked, endpoint selected
  559. */
  560. static void rxstate(struct musb *musb, struct musb_request *req)
  561. {
  562. const u8 epnum = req->epnum;
  563. struct usb_request *request = &req->request;
  564. struct musb_ep *musb_ep;
  565. void __iomem *epio = musb->endpoints[epnum].regs;
  566. unsigned len = 0;
  567. u16 fifo_count;
  568. u16 csr = musb_readw(epio, MUSB_RXCSR);
  569. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  570. u8 use_mode_1;
  571. if (hw_ep->is_shared_fifo)
  572. musb_ep = &hw_ep->ep_in;
  573. else
  574. musb_ep = &hw_ep->ep_out;
  575. fifo_count = musb_ep->packet_sz;
  576. /* Check if EP is disabled */
  577. if (!musb_ep->desc) {
  578. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  579. musb_ep->end_point.name);
  580. return;
  581. }
  582. /* We shouldn't get here while DMA is active, but we do... */
  583. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  584. dev_dbg(musb->controller, "DMA pending...\n");
  585. return;
  586. }
  587. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  588. dev_dbg(musb->controller, "%s stalling, RXCSR %04x\n",
  589. musb_ep->end_point.name, csr);
  590. return;
  591. }
  592. if (is_cppi_enabled() && is_buffer_mapped(req)) {
  593. struct dma_controller *c = musb->dma_controller;
  594. struct dma_channel *channel = musb_ep->dma;
  595. /* NOTE: CPPI won't actually stop advancing the DMA
  596. * queue after short packet transfers, so this is almost
  597. * always going to run as IRQ-per-packet DMA so that
  598. * faults will be handled correctly.
  599. */
  600. if (c->channel_program(channel,
  601. musb_ep->packet_sz,
  602. !request->short_not_ok,
  603. request->dma + request->actual,
  604. request->length - request->actual)) {
  605. /* make sure that if an rxpkt arrived after the irq,
  606. * the cppi engine will be ready to take it as soon
  607. * as DMA is enabled
  608. */
  609. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  610. | MUSB_RXCSR_DMAMODE);
  611. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  612. musb_writew(epio, MUSB_RXCSR, csr);
  613. return;
  614. }
  615. }
  616. if (csr & MUSB_RXCSR_RXPKTRDY) {
  617. fifo_count = musb_readw(epio, MUSB_RXCOUNT);
  618. /*
  619. * use mode 1 only if we expect data of at least ep packet_sz
  620. * and have not yet received a short packet
  621. */
  622. if ((request->length - request->actual >= musb_ep->packet_sz) &&
  623. (fifo_count >= musb_ep->packet_sz))
  624. use_mode_1 = 1;
  625. else
  626. use_mode_1 = 0;
  627. if (request->actual < request->length) {
  628. #ifdef CONFIG_USB_INVENTRA_DMA
  629. if (is_buffer_mapped(req)) {
  630. struct dma_controller *c;
  631. struct dma_channel *channel;
  632. int use_dma = 0;
  633. int transfer_size;
  634. c = musb->dma_controller;
  635. channel = musb_ep->dma;
  636. /* Experimental: Mode1 works with mass storage use cases */
  637. if (use_mode_1) {
  638. csr |= MUSB_RXCSR_AUTOCLEAR;
  639. musb_writew(epio, MUSB_RXCSR, csr);
  640. csr |= MUSB_RXCSR_DMAENAB;
  641. musb_writew(epio, MUSB_RXCSR, csr);
  642. /*
  643. * this special sequence (enabling and then
  644. * disabling MUSB_RXCSR_DMAMODE) is required
  645. * to get DMAReq to activate
  646. */
  647. musb_writew(epio, MUSB_RXCSR,
  648. csr | MUSB_RXCSR_DMAMODE);
  649. musb_writew(epio, MUSB_RXCSR, csr);
  650. transfer_size = min(request->length - request->actual,
  651. channel->max_len);
  652. musb_ep->dma->desired_mode = 1;
  653. } else {
  654. if (!musb_ep->hb_mult &&
  655. musb_ep->hw_ep->rx_double_buffered)
  656. csr |= MUSB_RXCSR_AUTOCLEAR;
  657. csr |= MUSB_RXCSR_DMAENAB;
  658. musb_writew(epio, MUSB_RXCSR, csr);
  659. transfer_size = min(request->length - request->actual,
  660. (unsigned)fifo_count);
  661. musb_ep->dma->desired_mode = 0;
  662. }
  663. use_dma = c->channel_program(
  664. channel,
  665. musb_ep->packet_sz,
  666. channel->desired_mode,
  667. request->dma
  668. + request->actual,
  669. transfer_size);
  670. if (use_dma)
  671. return;
  672. }
  673. #elif defined(CONFIG_USB_UX500_DMA)
  674. if ((is_buffer_mapped(req)) &&
  675. (request->actual < request->length)) {
  676. struct dma_controller *c;
  677. struct dma_channel *channel;
  678. int transfer_size = 0;
  679. c = musb->dma_controller;
  680. channel = musb_ep->dma;
  681. /* In case first packet is short */
  682. if (fifo_count < musb_ep->packet_sz)
  683. transfer_size = fifo_count;
  684. else if (request->short_not_ok)
  685. transfer_size = min(request->length -
  686. request->actual,
  687. channel->max_len);
  688. else
  689. transfer_size = min(request->length -
  690. request->actual,
  691. (unsigned)fifo_count);
  692. csr &= ~MUSB_RXCSR_DMAMODE;
  693. csr |= (MUSB_RXCSR_DMAENAB |
  694. MUSB_RXCSR_AUTOCLEAR);
  695. musb_writew(epio, MUSB_RXCSR, csr);
  696. if (transfer_size <= musb_ep->packet_sz) {
  697. musb_ep->dma->desired_mode = 0;
  698. } else {
  699. musb_ep->dma->desired_mode = 1;
  700. /* Mode must be set after DMAENAB */
  701. csr |= MUSB_RXCSR_DMAMODE;
  702. musb_writew(epio, MUSB_RXCSR, csr);
  703. }
  704. if (c->channel_program(channel,
  705. musb_ep->packet_sz,
  706. channel->desired_mode,
  707. request->dma
  708. + request->actual,
  709. transfer_size))
  710. return;
  711. }
  712. #endif /* Mentor's DMA */
  713. len = request->length - request->actual;
  714. dev_dbg(musb->controller, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  715. musb_ep->end_point.name,
  716. fifo_count, len,
  717. musb_ep->packet_sz);
  718. fifo_count = min_t(unsigned, len, fifo_count);
  719. #ifdef CONFIG_USB_TUSB_OMAP_DMA
  720. if (tusb_dma_omap() && is_buffer_mapped(req)) {
  721. struct dma_controller *c = musb->dma_controller;
  722. struct dma_channel *channel = musb_ep->dma;
  723. u32 dma_addr = request->dma + request->actual;
  724. int ret;
  725. ret = c->channel_program(channel,
  726. musb_ep->packet_sz,
  727. channel->desired_mode,
  728. dma_addr,
  729. fifo_count);
  730. if (ret)
  731. return;
  732. }
  733. #endif
  734. /*
  735. * Unmap the dma buffer back to cpu if dma channel
  736. * programming fails. This buffer is mapped if the
  737. * channel allocation is successful
  738. */
  739. if (is_buffer_mapped(req)) {
  740. unmap_dma_buffer(req, musb);
  741. /*
  742. * Clear DMAENAB and AUTOCLEAR for the
  743. * PIO mode transfer
  744. */
  745. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  746. musb_writew(epio, MUSB_RXCSR, csr);
  747. }
  748. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  749. (request->buf + request->actual));
  750. request->actual += fifo_count;
  751. /* REVISIT if we left anything in the fifo, flush
  752. * it and report -EOVERFLOW
  753. */
  754. /* ack the read! */
  755. csr |= MUSB_RXCSR_P_WZC_BITS;
  756. csr &= ~MUSB_RXCSR_RXPKTRDY;
  757. musb_writew(epio, MUSB_RXCSR, csr);
  758. }
  759. }
  760. /* reach the end or short packet detected */
  761. if (request->actual == request->length ||
  762. fifo_count < musb_ep->packet_sz)
  763. musb_g_giveback(musb_ep, request, 0);
  764. }
  765. /*
  766. * Data ready for a request; called from IRQ
  767. */
  768. void musb_g_rx(struct musb *musb, u8 epnum)
  769. {
  770. u16 csr;
  771. struct musb_request *req;
  772. struct usb_request *request;
  773. void __iomem *mbase = musb->mregs;
  774. struct musb_ep *musb_ep;
  775. void __iomem *epio = musb->endpoints[epnum].regs;
  776. struct dma_channel *dma;
  777. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  778. if (hw_ep->is_shared_fifo)
  779. musb_ep = &hw_ep->ep_in;
  780. else
  781. musb_ep = &hw_ep->ep_out;
  782. musb_ep_select(mbase, epnum);
  783. req = next_request(musb_ep);
  784. if (!req)
  785. return;
  786. request = &req->request;
  787. csr = musb_readw(epio, MUSB_RXCSR);
  788. dma = is_dma_capable() ? musb_ep->dma : NULL;
  789. dev_dbg(musb->controller, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  790. csr, dma ? " (dma)" : "", request);
  791. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  792. csr |= MUSB_RXCSR_P_WZC_BITS;
  793. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  794. musb_writew(epio, MUSB_RXCSR, csr);
  795. return;
  796. }
  797. if (csr & MUSB_RXCSR_P_OVERRUN) {
  798. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  799. csr &= ~MUSB_RXCSR_P_OVERRUN;
  800. musb_writew(epio, MUSB_RXCSR, csr);
  801. dev_dbg(musb->controller, "%s iso overrun on %p\n", musb_ep->name, request);
  802. if (request->status == -EINPROGRESS)
  803. request->status = -EOVERFLOW;
  804. }
  805. if (csr & MUSB_RXCSR_INCOMPRX) {
  806. /* REVISIT not necessarily an error */
  807. dev_dbg(musb->controller, "%s, incomprx\n", musb_ep->end_point.name);
  808. }
  809. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  810. /* "should not happen"; likely RXPKTRDY pending for DMA */
  811. dev_dbg(musb->controller, "%s busy, csr %04x\n",
  812. musb_ep->end_point.name, csr);
  813. return;
  814. }
  815. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  816. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  817. | MUSB_RXCSR_DMAENAB
  818. | MUSB_RXCSR_DMAMODE);
  819. musb_writew(epio, MUSB_RXCSR,
  820. MUSB_RXCSR_P_WZC_BITS | csr);
  821. request->actual += musb_ep->dma->actual_len;
  822. dev_dbg(musb->controller, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  823. epnum, csr,
  824. musb_readw(epio, MUSB_RXCSR),
  825. musb_ep->dma->actual_len, request);
  826. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  827. defined(CONFIG_USB_UX500_DMA)
  828. /* Autoclear doesn't clear RxPktRdy for short packets */
  829. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  830. || (dma->actual_len
  831. & (musb_ep->packet_sz - 1))) {
  832. /* ack the read! */
  833. csr &= ~MUSB_RXCSR_RXPKTRDY;
  834. musb_writew(epio, MUSB_RXCSR, csr);
  835. }
  836. /* incomplete, and not short? wait for next IN packet */
  837. if ((request->actual < request->length)
  838. && (musb_ep->dma->actual_len
  839. == musb_ep->packet_sz)) {
  840. /* In double buffer case, continue to unload fifo if
  841. * there is Rx packet in FIFO.
  842. **/
  843. csr = musb_readw(epio, MUSB_RXCSR);
  844. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  845. hw_ep->rx_double_buffered)
  846. goto exit;
  847. return;
  848. }
  849. #endif
  850. musb_g_giveback(musb_ep, request, 0);
  851. /*
  852. * In the giveback function the MUSB lock is
  853. * released and acquired after sometime. During
  854. * this time period the INDEX register could get
  855. * changed by the gadget_queue function especially
  856. * on SMP systems. Reselect the INDEX to be sure
  857. * we are reading/modifying the right registers
  858. */
  859. musb_ep_select(mbase, epnum);
  860. req = next_request(musb_ep);
  861. if (!req)
  862. return;
  863. }
  864. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  865. defined(CONFIG_USB_UX500_DMA)
  866. exit:
  867. #endif
  868. /* Analyze request */
  869. rxstate(musb, req);
  870. }
  871. /* ------------------------------------------------------------ */
  872. static int musb_gadget_enable(struct usb_ep *ep,
  873. const struct usb_endpoint_descriptor *desc)
  874. {
  875. unsigned long flags;
  876. struct musb_ep *musb_ep;
  877. struct musb_hw_ep *hw_ep;
  878. void __iomem *regs;
  879. struct musb *musb;
  880. void __iomem *mbase;
  881. u8 epnum;
  882. u16 csr;
  883. unsigned tmp;
  884. int status = -EINVAL;
  885. if (!ep || !desc)
  886. return -EINVAL;
  887. musb_ep = to_musb_ep(ep);
  888. hw_ep = musb_ep->hw_ep;
  889. regs = hw_ep->regs;
  890. musb = musb_ep->musb;
  891. mbase = musb->mregs;
  892. epnum = musb_ep->current_epnum;
  893. spin_lock_irqsave(&musb->lock, flags);
  894. if (musb_ep->desc) {
  895. status = -EBUSY;
  896. goto fail;
  897. }
  898. musb_ep->type = usb_endpoint_type(desc);
  899. /* check direction and (later) maxpacket size against endpoint */
  900. if (usb_endpoint_num(desc) != epnum)
  901. goto fail;
  902. /* REVISIT this rules out high bandwidth periodic transfers */
  903. tmp = usb_endpoint_maxp(desc);
  904. if (tmp & ~0x07ff) {
  905. int ok;
  906. if (usb_endpoint_dir_in(desc))
  907. ok = musb->hb_iso_tx;
  908. else
  909. ok = musb->hb_iso_rx;
  910. if (!ok) {
  911. dev_dbg(musb->controller, "no support for high bandwidth ISO\n");
  912. goto fail;
  913. }
  914. musb_ep->hb_mult = (tmp >> 11) & 3;
  915. } else {
  916. musb_ep->hb_mult = 0;
  917. }
  918. musb_ep->packet_sz = tmp & 0x7ff;
  919. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  920. /* enable the interrupts for the endpoint, set the endpoint
  921. * packet size (or fail), set the mode, clear the fifo
  922. */
  923. musb_ep_select(mbase, epnum);
  924. if (usb_endpoint_dir_in(desc)) {
  925. u16 int_txe = musb_readw(mbase, MUSB_INTRTXE);
  926. if (hw_ep->is_shared_fifo)
  927. musb_ep->is_in = 1;
  928. if (!musb_ep->is_in)
  929. goto fail;
  930. if (tmp > hw_ep->max_packet_sz_tx) {
  931. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  932. goto fail;
  933. }
  934. int_txe |= (1 << epnum);
  935. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  936. /* REVISIT if can_bulk_split(), use by updating "tmp";
  937. * likewise high bandwidth periodic tx
  938. */
  939. /* Set TXMAXP with the FIFO size of the endpoint
  940. * to disable double buffering mode.
  941. */
  942. if (musb->double_buffer_not_ok)
  943. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  944. else
  945. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  946. | (musb_ep->hb_mult << 11));
  947. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  948. if (musb_readw(regs, MUSB_TXCSR)
  949. & MUSB_TXCSR_FIFONOTEMPTY)
  950. csr |= MUSB_TXCSR_FLUSHFIFO;
  951. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  952. csr |= MUSB_TXCSR_P_ISO;
  953. /* set twice in case of double buffering */
  954. musb_writew(regs, MUSB_TXCSR, csr);
  955. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  956. musb_writew(regs, MUSB_TXCSR, csr);
  957. } else {
  958. if (hw_ep->is_shared_fifo)
  959. musb_ep->is_in = 0;
  960. if (musb_ep->is_in)
  961. goto fail;
  962. if (tmp > hw_ep->max_packet_sz_rx) {
  963. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  964. goto fail;
  965. }
  966. musb->intrrxe |= (1 << epnum);
  967. musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
  968. /* REVISIT if can_bulk_combine() use by updating "tmp"
  969. * likewise high bandwidth periodic rx
  970. */
  971. /* Set RXMAXP with the FIFO size of the endpoint
  972. * to disable double buffering mode.
  973. */
  974. if (musb->double_buffer_not_ok)
  975. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
  976. else
  977. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  978. | (musb_ep->hb_mult << 11));
  979. /* force shared fifo to OUT-only mode */
  980. if (hw_ep->is_shared_fifo) {
  981. csr = musb_readw(regs, MUSB_TXCSR);
  982. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  983. musb_writew(regs, MUSB_TXCSR, csr);
  984. }
  985. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  986. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  987. csr |= MUSB_RXCSR_P_ISO;
  988. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  989. csr |= MUSB_RXCSR_DISNYET;
  990. /* set twice in case of double buffering */
  991. musb_writew(regs, MUSB_RXCSR, csr);
  992. musb_writew(regs, MUSB_RXCSR, csr);
  993. }
  994. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  995. * for some reason you run out of channels here.
  996. */
  997. if (is_dma_capable() && musb->dma_controller) {
  998. struct dma_controller *c = musb->dma_controller;
  999. musb_ep->dma = c->channel_alloc(c, hw_ep,
  1000. (desc->bEndpointAddress & USB_DIR_IN));
  1001. } else
  1002. musb_ep->dma = NULL;
  1003. musb_ep->desc = desc;
  1004. musb_ep->busy = 0;
  1005. musb_ep->wedged = 0;
  1006. status = 0;
  1007. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  1008. musb_driver_name, musb_ep->end_point.name,
  1009. ({ char *s; switch (musb_ep->type) {
  1010. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  1011. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  1012. default: s = "iso"; break;
  1013. }; s; }),
  1014. musb_ep->is_in ? "IN" : "OUT",
  1015. musb_ep->dma ? "dma, " : "",
  1016. musb_ep->packet_sz);
  1017. schedule_work(&musb->irq_work);
  1018. fail:
  1019. spin_unlock_irqrestore(&musb->lock, flags);
  1020. return status;
  1021. }
  1022. /*
  1023. * Disable an endpoint flushing all requests queued.
  1024. */
  1025. static int musb_gadget_disable(struct usb_ep *ep)
  1026. {
  1027. unsigned long flags;
  1028. struct musb *musb;
  1029. u8 epnum;
  1030. struct musb_ep *musb_ep;
  1031. void __iomem *epio;
  1032. int status = 0;
  1033. musb_ep = to_musb_ep(ep);
  1034. musb = musb_ep->musb;
  1035. epnum = musb_ep->current_epnum;
  1036. epio = musb->endpoints[epnum].regs;
  1037. spin_lock_irqsave(&musb->lock, flags);
  1038. musb_ep_select(musb->mregs, epnum);
  1039. /* zero the endpoint sizes */
  1040. if (musb_ep->is_in) {
  1041. u16 int_txe = musb_readw(musb->mregs, MUSB_INTRTXE);
  1042. int_txe &= ~(1 << epnum);
  1043. musb_writew(musb->mregs, MUSB_INTRTXE, int_txe);
  1044. musb_writew(epio, MUSB_TXMAXP, 0);
  1045. } else {
  1046. musb->intrrxe &= ~(1 << epnum);
  1047. musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
  1048. musb_writew(epio, MUSB_RXMAXP, 0);
  1049. }
  1050. musb_ep->desc = NULL;
  1051. musb_ep->end_point.desc = NULL;
  1052. /* abort all pending DMA and requests */
  1053. nuke(musb_ep, -ESHUTDOWN);
  1054. schedule_work(&musb->irq_work);
  1055. spin_unlock_irqrestore(&(musb->lock), flags);
  1056. dev_dbg(musb->controller, "%s\n", musb_ep->end_point.name);
  1057. return status;
  1058. }
  1059. /*
  1060. * Allocate a request for an endpoint.
  1061. * Reused by ep0 code.
  1062. */
  1063. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  1064. {
  1065. struct musb_ep *musb_ep = to_musb_ep(ep);
  1066. struct musb *musb = musb_ep->musb;
  1067. struct musb_request *request = NULL;
  1068. request = kzalloc(sizeof *request, gfp_flags);
  1069. if (!request) {
  1070. dev_dbg(musb->controller, "not enough memory\n");
  1071. return NULL;
  1072. }
  1073. request->request.dma = DMA_ADDR_INVALID;
  1074. request->epnum = musb_ep->current_epnum;
  1075. request->ep = musb_ep;
  1076. return &request->request;
  1077. }
  1078. /*
  1079. * Free a request
  1080. * Reused by ep0 code.
  1081. */
  1082. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  1083. {
  1084. kfree(to_musb_request(req));
  1085. }
  1086. static LIST_HEAD(buffers);
  1087. struct free_record {
  1088. struct list_head list;
  1089. struct device *dev;
  1090. unsigned bytes;
  1091. dma_addr_t dma;
  1092. };
  1093. /*
  1094. * Context: controller locked, IRQs blocked.
  1095. */
  1096. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1097. {
  1098. dev_dbg(musb->controller, "<== %s request %p len %u on hw_ep%d\n",
  1099. req->tx ? "TX/IN" : "RX/OUT",
  1100. &req->request, req->request.length, req->epnum);
  1101. musb_ep_select(musb->mregs, req->epnum);
  1102. if (req->tx)
  1103. txstate(musb, req);
  1104. else
  1105. rxstate(musb, req);
  1106. }
  1107. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1108. gfp_t gfp_flags)
  1109. {
  1110. struct musb_ep *musb_ep;
  1111. struct musb_request *request;
  1112. struct musb *musb;
  1113. int status = 0;
  1114. unsigned long lockflags;
  1115. if (!ep || !req)
  1116. return -EINVAL;
  1117. if (!req->buf)
  1118. return -ENODATA;
  1119. musb_ep = to_musb_ep(ep);
  1120. musb = musb_ep->musb;
  1121. request = to_musb_request(req);
  1122. request->musb = musb;
  1123. if (request->ep != musb_ep)
  1124. return -EINVAL;
  1125. dev_dbg(musb->controller, "<== to %s request=%p\n", ep->name, req);
  1126. /* request is mine now... */
  1127. request->request.actual = 0;
  1128. request->request.status = -EINPROGRESS;
  1129. request->epnum = musb_ep->current_epnum;
  1130. request->tx = musb_ep->is_in;
  1131. map_dma_buffer(request, musb, musb_ep);
  1132. spin_lock_irqsave(&musb->lock, lockflags);
  1133. /* don't queue if the ep is down */
  1134. if (!musb_ep->desc) {
  1135. dev_dbg(musb->controller, "req %p queued to %s while ep %s\n",
  1136. req, ep->name, "disabled");
  1137. status = -ESHUTDOWN;
  1138. goto cleanup;
  1139. }
  1140. /* add request to the list */
  1141. list_add_tail(&request->list, &musb_ep->req_list);
  1142. /* it this is the head of the queue, start i/o ... */
  1143. if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
  1144. musb_ep_restart(musb, request);
  1145. cleanup:
  1146. spin_unlock_irqrestore(&musb->lock, lockflags);
  1147. return status;
  1148. }
  1149. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1150. {
  1151. struct musb_ep *musb_ep = to_musb_ep(ep);
  1152. struct musb_request *req = to_musb_request(request);
  1153. struct musb_request *r;
  1154. unsigned long flags;
  1155. int status = 0;
  1156. struct musb *musb = musb_ep->musb;
  1157. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1158. return -EINVAL;
  1159. spin_lock_irqsave(&musb->lock, flags);
  1160. list_for_each_entry(r, &musb_ep->req_list, list) {
  1161. if (r == req)
  1162. break;
  1163. }
  1164. if (r != req) {
  1165. dev_dbg(musb->controller, "request %p not queued to %s\n", request, ep->name);
  1166. status = -EINVAL;
  1167. goto done;
  1168. }
  1169. /* if the hardware doesn't have the request, easy ... */
  1170. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1171. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1172. /* ... else abort the dma transfer ... */
  1173. else if (is_dma_capable() && musb_ep->dma) {
  1174. struct dma_controller *c = musb->dma_controller;
  1175. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1176. if (c->channel_abort)
  1177. status = c->channel_abort(musb_ep->dma);
  1178. else
  1179. status = -EBUSY;
  1180. if (status == 0)
  1181. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1182. } else {
  1183. /* NOTE: by sticking to easily tested hardware/driver states,
  1184. * we leave counting of in-flight packets imprecise.
  1185. */
  1186. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1187. }
  1188. done:
  1189. spin_unlock_irqrestore(&musb->lock, flags);
  1190. return status;
  1191. }
  1192. /*
  1193. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1194. * data but will queue requests.
  1195. *
  1196. * exported to ep0 code
  1197. */
  1198. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1199. {
  1200. struct musb_ep *musb_ep = to_musb_ep(ep);
  1201. u8 epnum = musb_ep->current_epnum;
  1202. struct musb *musb = musb_ep->musb;
  1203. void __iomem *epio = musb->endpoints[epnum].regs;
  1204. void __iomem *mbase;
  1205. unsigned long flags;
  1206. u16 csr;
  1207. struct musb_request *request;
  1208. int status = 0;
  1209. if (!ep)
  1210. return -EINVAL;
  1211. mbase = musb->mregs;
  1212. spin_lock_irqsave(&musb->lock, flags);
  1213. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1214. status = -EINVAL;
  1215. goto done;
  1216. }
  1217. musb_ep_select(mbase, epnum);
  1218. request = next_request(musb_ep);
  1219. if (value) {
  1220. if (request) {
  1221. dev_dbg(musb->controller, "request in progress, cannot halt %s\n",
  1222. ep->name);
  1223. status = -EAGAIN;
  1224. goto done;
  1225. }
  1226. /* Cannot portably stall with non-empty FIFO */
  1227. if (musb_ep->is_in) {
  1228. csr = musb_readw(epio, MUSB_TXCSR);
  1229. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1230. dev_dbg(musb->controller, "FIFO busy, cannot halt %s\n", ep->name);
  1231. status = -EAGAIN;
  1232. goto done;
  1233. }
  1234. }
  1235. } else
  1236. musb_ep->wedged = 0;
  1237. /* set/clear the stall and toggle bits */
  1238. dev_dbg(musb->controller, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1239. if (musb_ep->is_in) {
  1240. csr = musb_readw(epio, MUSB_TXCSR);
  1241. csr |= MUSB_TXCSR_P_WZC_BITS
  1242. | MUSB_TXCSR_CLRDATATOG;
  1243. if (value)
  1244. csr |= MUSB_TXCSR_P_SENDSTALL;
  1245. else
  1246. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1247. | MUSB_TXCSR_P_SENTSTALL);
  1248. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1249. musb_writew(epio, MUSB_TXCSR, csr);
  1250. } else {
  1251. csr = musb_readw(epio, MUSB_RXCSR);
  1252. csr |= MUSB_RXCSR_P_WZC_BITS
  1253. | MUSB_RXCSR_FLUSHFIFO
  1254. | MUSB_RXCSR_CLRDATATOG;
  1255. if (value)
  1256. csr |= MUSB_RXCSR_P_SENDSTALL;
  1257. else
  1258. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1259. | MUSB_RXCSR_P_SENTSTALL);
  1260. musb_writew(epio, MUSB_RXCSR, csr);
  1261. }
  1262. /* maybe start the first request in the queue */
  1263. if (!musb_ep->busy && !value && request) {
  1264. dev_dbg(musb->controller, "restarting the request\n");
  1265. musb_ep_restart(musb, request);
  1266. }
  1267. done:
  1268. spin_unlock_irqrestore(&musb->lock, flags);
  1269. return status;
  1270. }
  1271. /*
  1272. * Sets the halt feature with the clear requests ignored
  1273. */
  1274. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1275. {
  1276. struct musb_ep *musb_ep = to_musb_ep(ep);
  1277. if (!ep)
  1278. return -EINVAL;
  1279. musb_ep->wedged = 1;
  1280. return usb_ep_set_halt(ep);
  1281. }
  1282. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1283. {
  1284. struct musb_ep *musb_ep = to_musb_ep(ep);
  1285. void __iomem *epio = musb_ep->hw_ep->regs;
  1286. int retval = -EINVAL;
  1287. if (musb_ep->desc && !musb_ep->is_in) {
  1288. struct musb *musb = musb_ep->musb;
  1289. int epnum = musb_ep->current_epnum;
  1290. void __iomem *mbase = musb->mregs;
  1291. unsigned long flags;
  1292. spin_lock_irqsave(&musb->lock, flags);
  1293. musb_ep_select(mbase, epnum);
  1294. /* FIXME return zero unless RXPKTRDY is set */
  1295. retval = musb_readw(epio, MUSB_RXCOUNT);
  1296. spin_unlock_irqrestore(&musb->lock, flags);
  1297. }
  1298. return retval;
  1299. }
  1300. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1301. {
  1302. struct musb_ep *musb_ep = to_musb_ep(ep);
  1303. struct musb *musb = musb_ep->musb;
  1304. u8 epnum = musb_ep->current_epnum;
  1305. void __iomem *epio = musb->endpoints[epnum].regs;
  1306. void __iomem *mbase;
  1307. unsigned long flags;
  1308. u16 csr, int_txe;
  1309. mbase = musb->mregs;
  1310. spin_lock_irqsave(&musb->lock, flags);
  1311. musb_ep_select(mbase, (u8) epnum);
  1312. /* disable interrupts */
  1313. int_txe = musb_readw(mbase, MUSB_INTRTXE);
  1314. musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
  1315. if (musb_ep->is_in) {
  1316. csr = musb_readw(epio, MUSB_TXCSR);
  1317. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1318. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1319. /*
  1320. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1321. * to interrupt current FIFO loading, but not flushing
  1322. * the already loaded ones.
  1323. */
  1324. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1325. musb_writew(epio, MUSB_TXCSR, csr);
  1326. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1327. musb_writew(epio, MUSB_TXCSR, csr);
  1328. }
  1329. } else {
  1330. csr = musb_readw(epio, MUSB_RXCSR);
  1331. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1332. musb_writew(epio, MUSB_RXCSR, csr);
  1333. musb_writew(epio, MUSB_RXCSR, csr);
  1334. }
  1335. /* re-enable interrupt */
  1336. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  1337. spin_unlock_irqrestore(&musb->lock, flags);
  1338. }
  1339. static const struct usb_ep_ops musb_ep_ops = {
  1340. .enable = musb_gadget_enable,
  1341. .disable = musb_gadget_disable,
  1342. .alloc_request = musb_alloc_request,
  1343. .free_request = musb_free_request,
  1344. .queue = musb_gadget_queue,
  1345. .dequeue = musb_gadget_dequeue,
  1346. .set_halt = musb_gadget_set_halt,
  1347. .set_wedge = musb_gadget_set_wedge,
  1348. .fifo_status = musb_gadget_fifo_status,
  1349. .fifo_flush = musb_gadget_fifo_flush
  1350. };
  1351. /* ----------------------------------------------------------------------- */
  1352. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1353. {
  1354. struct musb *musb = gadget_to_musb(gadget);
  1355. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1356. }
  1357. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1358. {
  1359. struct musb *musb = gadget_to_musb(gadget);
  1360. void __iomem *mregs = musb->mregs;
  1361. unsigned long flags;
  1362. int status = -EINVAL;
  1363. u8 power, devctl;
  1364. int retries;
  1365. spin_lock_irqsave(&musb->lock, flags);
  1366. switch (musb->xceiv->state) {
  1367. case OTG_STATE_B_PERIPHERAL:
  1368. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1369. * that's part of the standard usb 1.1 state machine, and
  1370. * doesn't affect OTG transitions.
  1371. */
  1372. if (musb->may_wakeup && musb->is_suspended)
  1373. break;
  1374. goto done;
  1375. case OTG_STATE_B_IDLE:
  1376. /* Start SRP ... OTG not required. */
  1377. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1378. dev_dbg(musb->controller, "Sending SRP: devctl: %02x\n", devctl);
  1379. devctl |= MUSB_DEVCTL_SESSION;
  1380. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1381. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1382. retries = 100;
  1383. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1384. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1385. if (retries-- < 1)
  1386. break;
  1387. }
  1388. retries = 10000;
  1389. while (devctl & MUSB_DEVCTL_SESSION) {
  1390. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1391. if (retries-- < 1)
  1392. break;
  1393. }
  1394. spin_unlock_irqrestore(&musb->lock, flags);
  1395. otg_start_srp(musb->xceiv->otg);
  1396. spin_lock_irqsave(&musb->lock, flags);
  1397. /* Block idling for at least 1s */
  1398. musb_platform_try_idle(musb,
  1399. jiffies + msecs_to_jiffies(1 * HZ));
  1400. status = 0;
  1401. goto done;
  1402. default:
  1403. dev_dbg(musb->controller, "Unhandled wake: %s\n",
  1404. otg_state_string(musb->xceiv->state));
  1405. goto done;
  1406. }
  1407. status = 0;
  1408. power = musb_readb(mregs, MUSB_POWER);
  1409. power |= MUSB_POWER_RESUME;
  1410. musb_writeb(mregs, MUSB_POWER, power);
  1411. dev_dbg(musb->controller, "issue wakeup\n");
  1412. /* FIXME do this next chunk in a timer callback, no udelay */
  1413. mdelay(2);
  1414. power = musb_readb(mregs, MUSB_POWER);
  1415. power &= ~MUSB_POWER_RESUME;
  1416. musb_writeb(mregs, MUSB_POWER, power);
  1417. done:
  1418. spin_unlock_irqrestore(&musb->lock, flags);
  1419. return status;
  1420. }
  1421. static int
  1422. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1423. {
  1424. struct musb *musb = gadget_to_musb(gadget);
  1425. musb->is_self_powered = !!is_selfpowered;
  1426. return 0;
  1427. }
  1428. static void musb_pullup(struct musb *musb, int is_on)
  1429. {
  1430. u8 power;
  1431. power = musb_readb(musb->mregs, MUSB_POWER);
  1432. if (is_on)
  1433. power |= MUSB_POWER_SOFTCONN;
  1434. else
  1435. power &= ~MUSB_POWER_SOFTCONN;
  1436. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1437. dev_dbg(musb->controller, "gadget D+ pullup %s\n",
  1438. is_on ? "on" : "off");
  1439. musb_writeb(musb->mregs, MUSB_POWER, power);
  1440. }
  1441. #if 0
  1442. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1443. {
  1444. dev_dbg(musb->controller, "<= %s =>\n", __func__);
  1445. /*
  1446. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1447. * though that can clear it), just musb_pullup().
  1448. */
  1449. return -EINVAL;
  1450. }
  1451. #endif
  1452. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1453. {
  1454. struct musb *musb = gadget_to_musb(gadget);
  1455. if (!musb->xceiv->set_power)
  1456. return -EOPNOTSUPP;
  1457. return usb_phy_set_power(musb->xceiv, mA);
  1458. }
  1459. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1460. {
  1461. struct musb *musb = gadget_to_musb(gadget);
  1462. unsigned long flags;
  1463. is_on = !!is_on;
  1464. pm_runtime_get_sync(musb->controller);
  1465. /* NOTE: this assumes we are sensing vbus; we'd rather
  1466. * not pullup unless the B-session is active.
  1467. */
  1468. spin_lock_irqsave(&musb->lock, flags);
  1469. if (is_on != musb->softconnect) {
  1470. musb->softconnect = is_on;
  1471. musb_pullup(musb, is_on);
  1472. }
  1473. spin_unlock_irqrestore(&musb->lock, flags);
  1474. pm_runtime_put(musb->controller);
  1475. return 0;
  1476. }
  1477. static int musb_gadget_start(struct usb_gadget *g,
  1478. struct usb_gadget_driver *driver);
  1479. static int musb_gadget_stop(struct usb_gadget *g,
  1480. struct usb_gadget_driver *driver);
  1481. static const struct usb_gadget_ops musb_gadget_operations = {
  1482. .get_frame = musb_gadget_get_frame,
  1483. .wakeup = musb_gadget_wakeup,
  1484. .set_selfpowered = musb_gadget_set_self_powered,
  1485. /* .vbus_session = musb_gadget_vbus_session, */
  1486. .vbus_draw = musb_gadget_vbus_draw,
  1487. .pullup = musb_gadget_pullup,
  1488. .udc_start = musb_gadget_start,
  1489. .udc_stop = musb_gadget_stop,
  1490. };
  1491. /* ----------------------------------------------------------------------- */
  1492. /* Registration */
  1493. /* Only this registration code "knows" the rule (from USB standards)
  1494. * about there being only one external upstream port. It assumes
  1495. * all peripheral ports are external...
  1496. */
  1497. static void musb_gadget_release(struct device *dev)
  1498. {
  1499. /* kref_put(WHAT) */
  1500. dev_dbg(dev, "%s\n", __func__);
  1501. }
  1502. static void __devinit
  1503. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1504. {
  1505. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1506. memset(ep, 0, sizeof *ep);
  1507. ep->current_epnum = epnum;
  1508. ep->musb = musb;
  1509. ep->hw_ep = hw_ep;
  1510. ep->is_in = is_in;
  1511. INIT_LIST_HEAD(&ep->req_list);
  1512. sprintf(ep->name, "ep%d%s", epnum,
  1513. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1514. is_in ? "in" : "out"));
  1515. ep->end_point.name = ep->name;
  1516. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1517. if (!epnum) {
  1518. ep->end_point.maxpacket = 64;
  1519. ep->end_point.ops = &musb_g_ep0_ops;
  1520. musb->g.ep0 = &ep->end_point;
  1521. } else {
  1522. if (is_in)
  1523. ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
  1524. else
  1525. ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
  1526. ep->end_point.ops = &musb_ep_ops;
  1527. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1528. }
  1529. }
  1530. /*
  1531. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1532. * to the rest of the driver state.
  1533. */
  1534. static inline void __devinit musb_g_init_endpoints(struct musb *musb)
  1535. {
  1536. u8 epnum;
  1537. struct musb_hw_ep *hw_ep;
  1538. unsigned count = 0;
  1539. /* initialize endpoint list just once */
  1540. INIT_LIST_HEAD(&(musb->g.ep_list));
  1541. for (epnum = 0, hw_ep = musb->endpoints;
  1542. epnum < musb->nr_endpoints;
  1543. epnum++, hw_ep++) {
  1544. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1545. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1546. count++;
  1547. } else {
  1548. if (hw_ep->max_packet_sz_tx) {
  1549. init_peripheral_ep(musb, &hw_ep->ep_in,
  1550. epnum, 1);
  1551. count++;
  1552. }
  1553. if (hw_ep->max_packet_sz_rx) {
  1554. init_peripheral_ep(musb, &hw_ep->ep_out,
  1555. epnum, 0);
  1556. count++;
  1557. }
  1558. }
  1559. }
  1560. }
  1561. /* called once during driver setup to initialize and link into
  1562. * the driver model; memory is zeroed.
  1563. */
  1564. int __devinit musb_gadget_setup(struct musb *musb)
  1565. {
  1566. int status;
  1567. /* REVISIT minor race: if (erroneously) setting up two
  1568. * musb peripherals at the same time, only the bus lock
  1569. * is probably held.
  1570. */
  1571. musb->g.ops = &musb_gadget_operations;
  1572. musb->g.max_speed = USB_SPEED_HIGH;
  1573. musb->g.speed = USB_SPEED_UNKNOWN;
  1574. /* this "gadget" abstracts/virtualizes the controller */
  1575. dev_set_name(&musb->g.dev, "gadget");
  1576. musb->g.dev.parent = musb->controller;
  1577. musb->g.dev.dma_mask = musb->controller->dma_mask;
  1578. musb->g.dev.release = musb_gadget_release;
  1579. musb->g.name = musb_driver_name;
  1580. musb->g.is_otg = 1;
  1581. musb_g_init_endpoints(musb);
  1582. musb->is_active = 0;
  1583. musb_platform_try_idle(musb, 0);
  1584. status = device_register(&musb->g.dev);
  1585. if (status != 0) {
  1586. put_device(&musb->g.dev);
  1587. return status;
  1588. }
  1589. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1590. if (status)
  1591. goto err;
  1592. return 0;
  1593. err:
  1594. musb->g.dev.parent = NULL;
  1595. device_unregister(&musb->g.dev);
  1596. return status;
  1597. }
  1598. void musb_gadget_cleanup(struct musb *musb)
  1599. {
  1600. usb_del_gadget_udc(&musb->g);
  1601. if (musb->g.dev.parent)
  1602. device_unregister(&musb->g.dev);
  1603. }
  1604. /*
  1605. * Register the gadget driver. Used by gadget drivers when
  1606. * registering themselves with the controller.
  1607. *
  1608. * -EINVAL something went wrong (not driver)
  1609. * -EBUSY another gadget is already using the controller
  1610. * -ENOMEM no memory to perform the operation
  1611. *
  1612. * @param driver the gadget driver
  1613. * @return <0 if error, 0 if everything is fine
  1614. */
  1615. static int musb_gadget_start(struct usb_gadget *g,
  1616. struct usb_gadget_driver *driver)
  1617. {
  1618. struct musb *musb = gadget_to_musb(g);
  1619. struct usb_otg *otg = musb->xceiv->otg;
  1620. struct usb_hcd *hcd = musb_to_hcd(musb);
  1621. unsigned long flags;
  1622. int retval = 0;
  1623. if (driver->max_speed < USB_SPEED_HIGH) {
  1624. retval = -EINVAL;
  1625. goto err;
  1626. }
  1627. pm_runtime_get_sync(musb->controller);
  1628. dev_dbg(musb->controller, "registering driver %s\n", driver->function);
  1629. musb->softconnect = 0;
  1630. musb->gadget_driver = driver;
  1631. spin_lock_irqsave(&musb->lock, flags);
  1632. musb->is_active = 1;
  1633. otg_set_peripheral(otg, &musb->g);
  1634. musb->xceiv->state = OTG_STATE_B_IDLE;
  1635. spin_unlock_irqrestore(&musb->lock, flags);
  1636. /* REVISIT: funcall to other code, which also
  1637. * handles power budgeting ... this way also
  1638. * ensures HdrcStart is indirectly called.
  1639. */
  1640. retval = usb_add_hcd(hcd, 0, 0);
  1641. if (retval < 0) {
  1642. dev_dbg(musb->controller, "add_hcd failed, %d\n", retval);
  1643. goto err;
  1644. }
  1645. if ((musb->xceiv->last_event == USB_EVENT_ID)
  1646. && otg->set_vbus)
  1647. otg_set_vbus(otg, 1);
  1648. hcd->self.uses_pio_for_control = 1;
  1649. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1650. pm_runtime_put(musb->controller);
  1651. return 0;
  1652. err:
  1653. return retval;
  1654. }
  1655. static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
  1656. {
  1657. int i;
  1658. struct musb_hw_ep *hw_ep;
  1659. /* don't disconnect if it's not connected */
  1660. if (musb->g.speed == USB_SPEED_UNKNOWN)
  1661. driver = NULL;
  1662. else
  1663. musb->g.speed = USB_SPEED_UNKNOWN;
  1664. /* deactivate the hardware */
  1665. if (musb->softconnect) {
  1666. musb->softconnect = 0;
  1667. musb_pullup(musb, 0);
  1668. }
  1669. musb_stop(musb);
  1670. /* killing any outstanding requests will quiesce the driver;
  1671. * then report disconnect
  1672. */
  1673. if (driver) {
  1674. for (i = 0, hw_ep = musb->endpoints;
  1675. i < musb->nr_endpoints;
  1676. i++, hw_ep++) {
  1677. musb_ep_select(musb->mregs, i);
  1678. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1679. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1680. } else {
  1681. if (hw_ep->max_packet_sz_tx)
  1682. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1683. if (hw_ep->max_packet_sz_rx)
  1684. nuke(&hw_ep->ep_out, -ESHUTDOWN);
  1685. }
  1686. }
  1687. }
  1688. }
  1689. /*
  1690. * Unregister the gadget driver. Used by gadget drivers when
  1691. * unregistering themselves from the controller.
  1692. *
  1693. * @param driver the gadget driver to unregister
  1694. */
  1695. static int musb_gadget_stop(struct usb_gadget *g,
  1696. struct usb_gadget_driver *driver)
  1697. {
  1698. struct musb *musb = gadget_to_musb(g);
  1699. unsigned long flags;
  1700. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1701. pm_runtime_get_sync(musb->controller);
  1702. /*
  1703. * REVISIT always use otg_set_peripheral() here too;
  1704. * this needs to shut down the OTG engine.
  1705. */
  1706. spin_lock_irqsave(&musb->lock, flags);
  1707. musb_hnp_stop(musb);
  1708. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1709. musb->xceiv->state = OTG_STATE_UNDEFINED;
  1710. stop_activity(musb, driver);
  1711. otg_set_peripheral(musb->xceiv->otg, NULL);
  1712. dev_dbg(musb->controller, "unregistering driver %s\n", driver->function);
  1713. musb->is_active = 0;
  1714. musb_platform_try_idle(musb, 0);
  1715. spin_unlock_irqrestore(&musb->lock, flags);
  1716. usb_remove_hcd(musb_to_hcd(musb));
  1717. /*
  1718. * FIXME we need to be able to register another
  1719. * gadget driver here and have everything work;
  1720. * that currently misbehaves.
  1721. */
  1722. pm_runtime_put(musb->controller);
  1723. return 0;
  1724. }
  1725. /* ----------------------------------------------------------------------- */
  1726. /* lifecycle operations called through plat_uds.c */
  1727. void musb_g_resume(struct musb *musb)
  1728. {
  1729. musb->is_suspended = 0;
  1730. switch (musb->xceiv->state) {
  1731. case OTG_STATE_B_IDLE:
  1732. break;
  1733. case OTG_STATE_B_WAIT_ACON:
  1734. case OTG_STATE_B_PERIPHERAL:
  1735. musb->is_active = 1;
  1736. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1737. spin_unlock(&musb->lock);
  1738. musb->gadget_driver->resume(&musb->g);
  1739. spin_lock(&musb->lock);
  1740. }
  1741. break;
  1742. default:
  1743. WARNING("unhandled RESUME transition (%s)\n",
  1744. otg_state_string(musb->xceiv->state));
  1745. }
  1746. }
  1747. /* called when SOF packets stop for 3+ msec */
  1748. void musb_g_suspend(struct musb *musb)
  1749. {
  1750. u8 devctl;
  1751. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1752. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1753. switch (musb->xceiv->state) {
  1754. case OTG_STATE_B_IDLE:
  1755. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1756. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1757. break;
  1758. case OTG_STATE_B_PERIPHERAL:
  1759. musb->is_suspended = 1;
  1760. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1761. spin_unlock(&musb->lock);
  1762. musb->gadget_driver->suspend(&musb->g);
  1763. spin_lock(&musb->lock);
  1764. }
  1765. break;
  1766. default:
  1767. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1768. * A_PERIPHERAL may need care too
  1769. */
  1770. WARNING("unhandled SUSPEND transition (%s)\n",
  1771. otg_state_string(musb->xceiv->state));
  1772. }
  1773. }
  1774. /* Called during SRP */
  1775. void musb_g_wakeup(struct musb *musb)
  1776. {
  1777. musb_gadget_wakeup(&musb->g);
  1778. }
  1779. /* called when VBUS drops below session threshold, and in other cases */
  1780. void musb_g_disconnect(struct musb *musb)
  1781. {
  1782. void __iomem *mregs = musb->mregs;
  1783. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1784. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1785. /* clear HR */
  1786. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1787. /* don't draw vbus until new b-default session */
  1788. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1789. musb->g.speed = USB_SPEED_UNKNOWN;
  1790. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1791. spin_unlock(&musb->lock);
  1792. musb->gadget_driver->disconnect(&musb->g);
  1793. spin_lock(&musb->lock);
  1794. }
  1795. switch (musb->xceiv->state) {
  1796. default:
  1797. dev_dbg(musb->controller, "Unhandled disconnect %s, setting a_idle\n",
  1798. otg_state_string(musb->xceiv->state));
  1799. musb->xceiv->state = OTG_STATE_A_IDLE;
  1800. MUSB_HST_MODE(musb);
  1801. break;
  1802. case OTG_STATE_A_PERIPHERAL:
  1803. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  1804. MUSB_HST_MODE(musb);
  1805. break;
  1806. case OTG_STATE_B_WAIT_ACON:
  1807. case OTG_STATE_B_HOST:
  1808. case OTG_STATE_B_PERIPHERAL:
  1809. case OTG_STATE_B_IDLE:
  1810. musb->xceiv->state = OTG_STATE_B_IDLE;
  1811. break;
  1812. case OTG_STATE_B_SRP_INIT:
  1813. break;
  1814. }
  1815. musb->is_active = 0;
  1816. }
  1817. void musb_g_reset(struct musb *musb)
  1818. __releases(musb->lock)
  1819. __acquires(musb->lock)
  1820. {
  1821. void __iomem *mbase = musb->mregs;
  1822. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1823. u8 power;
  1824. dev_dbg(musb->controller, "<== %s driver '%s'\n",
  1825. (devctl & MUSB_DEVCTL_BDEVICE)
  1826. ? "B-Device" : "A-Device",
  1827. musb->gadget_driver
  1828. ? musb->gadget_driver->driver.name
  1829. : NULL
  1830. );
  1831. /* report disconnect, if we didn't already (flushing EP state) */
  1832. if (musb->g.speed != USB_SPEED_UNKNOWN)
  1833. musb_g_disconnect(musb);
  1834. /* clear HR */
  1835. else if (devctl & MUSB_DEVCTL_HR)
  1836. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1837. /* what speed did we negotiate? */
  1838. power = musb_readb(mbase, MUSB_POWER);
  1839. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1840. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1841. /* start in USB_STATE_DEFAULT */
  1842. musb->is_active = 1;
  1843. musb->is_suspended = 0;
  1844. MUSB_DEV_MODE(musb);
  1845. musb->address = 0;
  1846. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1847. musb->may_wakeup = 0;
  1848. musb->g.b_hnp_enable = 0;
  1849. musb->g.a_alt_hnp_support = 0;
  1850. musb->g.a_hnp_support = 0;
  1851. /* Normal reset, as B-Device;
  1852. * or else after HNP, as A-Device
  1853. */
  1854. if (devctl & MUSB_DEVCTL_BDEVICE) {
  1855. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1856. musb->g.is_a_peripheral = 0;
  1857. } else {
  1858. musb->xceiv->state = OTG_STATE_A_PERIPHERAL;
  1859. musb->g.is_a_peripheral = 1;
  1860. }
  1861. /* start with default limits on VBUS power draw */
  1862. (void) musb_gadget_vbus_draw(&musb->g, 8);
  1863. }