r600_cs.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kernel.h>
  29. #include "drmP.h"
  30. #include "radeon.h"
  31. #include "r600d.h"
  32. #include "r600_reg_safe.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  40. struct r600_cs_track {
  41. /* configuration we miror so that we use same code btw kms/ums */
  42. u32 group_size;
  43. u32 nbanks;
  44. u32 npipes;
  45. /* value we track */
  46. u32 sq_config;
  47. u32 nsamples;
  48. u32 cb_color_base_last[8];
  49. struct radeon_bo *cb_color_bo[8];
  50. u64 cb_color_bo_mc[8];
  51. u32 cb_color_bo_offset[8];
  52. struct radeon_bo *cb_color_frag_bo[8];
  53. struct radeon_bo *cb_color_tile_bo[8];
  54. u32 cb_color_info[8];
  55. u32 cb_color_size_idx[8];
  56. u32 cb_target_mask;
  57. u32 cb_shader_mask;
  58. u32 cb_color_size[8];
  59. u32 vgt_strmout_en;
  60. u32 vgt_strmout_buffer_en;
  61. u32 db_depth_control;
  62. u32 db_depth_info;
  63. u32 db_depth_size_idx;
  64. u32 db_depth_view;
  65. u32 db_depth_size;
  66. u32 db_offset;
  67. struct radeon_bo *db_bo;
  68. u64 db_bo_mc;
  69. };
  70. #define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc }
  71. #define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc }
  72. #define FMT_24_BIT(fmt) [fmt] = { 1, 1, 3, 0 }
  73. #define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc }
  74. #define FMT_48_BIT(fmt) [fmt] = { 1, 1, 6, 0 }
  75. #define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc }
  76. #define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0 }
  77. #define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16, vc }
  78. struct gpu_formats {
  79. unsigned blockwidth;
  80. unsigned blockheight;
  81. unsigned blocksize;
  82. unsigned valid_color;
  83. };
  84. static const struct gpu_formats color_formats_table[] = {
  85. /* 8 bit */
  86. FMT_8_BIT(V_038004_COLOR_8, 1),
  87. FMT_8_BIT(V_038004_COLOR_4_4, 1),
  88. FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
  89. FMT_8_BIT(V_038004_FMT_1, 0),
  90. /* 16-bit */
  91. FMT_16_BIT(V_038004_COLOR_16, 1),
  92. FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
  93. FMT_16_BIT(V_038004_COLOR_8_8, 1),
  94. FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
  95. FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
  96. FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
  97. FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
  98. FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
  99. /* 24-bit */
  100. FMT_24_BIT(V_038004_FMT_8_8_8),
  101. /* 32-bit */
  102. FMT_32_BIT(V_038004_COLOR_32, 1),
  103. FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
  104. FMT_32_BIT(V_038004_COLOR_16_16, 1),
  105. FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
  106. FMT_32_BIT(V_038004_COLOR_8_24, 1),
  107. FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
  108. FMT_32_BIT(V_038004_COLOR_24_8, 1),
  109. FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
  110. FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
  111. FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
  112. FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
  113. FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
  114. FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
  115. FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
  116. FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
  117. FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
  118. FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
  119. FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
  120. /* 48-bit */
  121. FMT_48_BIT(V_038004_FMT_16_16_16),
  122. FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
  123. /* 64-bit */
  124. FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
  125. FMT_64_BIT(V_038004_COLOR_32_32, 1),
  126. FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
  127. FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
  128. FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
  129. FMT_96_BIT(V_038004_FMT_32_32_32),
  130. FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
  131. /* 128-bit */
  132. FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
  133. FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
  134. [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
  135. [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
  136. /* block compressed formats */
  137. [V_038004_FMT_BC1] = { 4, 4, 8, 0 },
  138. [V_038004_FMT_BC2] = { 4, 4, 16, 0 },
  139. [V_038004_FMT_BC3] = { 4, 4, 16, 0 },
  140. [V_038004_FMT_BC4] = { 4, 4, 8, 0 },
  141. [V_038004_FMT_BC5] = { 4, 4, 16, 0},
  142. };
  143. static inline bool fmt_is_valid_color(u32 format)
  144. {
  145. if (format >= ARRAY_SIZE(color_formats_table))
  146. return false;
  147. if (color_formats_table[format].valid_color)
  148. return true;
  149. return false;
  150. }
  151. static inline bool fmt_is_valid_texture(u32 format)
  152. {
  153. if (format >= ARRAY_SIZE(color_formats_table))
  154. return false;
  155. if (color_formats_table[format].blockwidth > 0)
  156. return true;
  157. return false;
  158. }
  159. static inline int fmt_get_blocksize(u32 format)
  160. {
  161. if (format >= ARRAY_SIZE(color_formats_table))
  162. return 0;
  163. return color_formats_table[format].blocksize;
  164. }
  165. static inline int fmt_get_nblocksx(u32 format, u32 w)
  166. {
  167. unsigned bw;
  168. if (format >= ARRAY_SIZE(color_formats_table))
  169. return 0;
  170. bw = color_formats_table[format].blockwidth;
  171. if (bw == 0)
  172. return 0;
  173. return (w + bw - 1) / bw;
  174. }
  175. static inline int fmt_get_nblocksy(u32 format, u32 h)
  176. {
  177. unsigned bh;
  178. if (format >= ARRAY_SIZE(color_formats_table))
  179. return 0;
  180. bh = color_formats_table[format].blockheight;
  181. if (bh == 0)
  182. return 0;
  183. return (h + bh - 1) / bh;
  184. }
  185. static inline int r600_bpe_from_format(u32 *bpe, u32 format)
  186. {
  187. unsigned res;
  188. if (format >= ARRAY_SIZE(color_formats_table))
  189. goto fail;
  190. res = color_formats_table[format].blocksize;
  191. if (res == 0)
  192. goto fail;
  193. *bpe = res;
  194. return 0;
  195. fail:
  196. *bpe = 16;
  197. return -EINVAL;
  198. }
  199. struct array_mode_checker {
  200. int array_mode;
  201. u32 group_size;
  202. u32 nbanks;
  203. u32 npipes;
  204. u32 nsamples;
  205. u32 blocksize;
  206. };
  207. /* returns alignment in pixels for pitch/height/depth and bytes for base */
  208. static inline int r600_get_array_mode_alignment(struct array_mode_checker *values,
  209. u32 *pitch_align,
  210. u32 *height_align,
  211. u32 *depth_align,
  212. u64 *base_align)
  213. {
  214. u32 tile_width = 8;
  215. u32 tile_height = 8;
  216. u32 macro_tile_width = values->nbanks;
  217. u32 macro_tile_height = values->npipes;
  218. u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
  219. u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
  220. switch (values->array_mode) {
  221. case ARRAY_LINEAR_GENERAL:
  222. /* technically tile_width/_height for pitch/height */
  223. *pitch_align = 1; /* tile_width */
  224. *height_align = 1; /* tile_height */
  225. *depth_align = 1;
  226. *base_align = 1;
  227. break;
  228. case ARRAY_LINEAR_ALIGNED:
  229. *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
  230. *height_align = tile_height;
  231. *depth_align = 1;
  232. *base_align = values->group_size;
  233. break;
  234. case ARRAY_1D_TILED_THIN1:
  235. *pitch_align = max((u32)tile_width,
  236. (u32)(values->group_size /
  237. (tile_height * values->blocksize * values->nsamples)));
  238. *height_align = tile_height;
  239. *depth_align = 1;
  240. *base_align = values->group_size;
  241. break;
  242. case ARRAY_2D_TILED_THIN1:
  243. *pitch_align = max((u32)macro_tile_width,
  244. (u32)(((values->group_size / tile_height) /
  245. (values->blocksize * values->nsamples)) *
  246. values->nbanks)) * tile_width;
  247. *height_align = macro_tile_height * tile_height;
  248. *depth_align = 1;
  249. *base_align = max(macro_tile_bytes,
  250. (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
  251. break;
  252. default:
  253. return -EINVAL;
  254. }
  255. return 0;
  256. }
  257. static void r600_cs_track_init(struct r600_cs_track *track)
  258. {
  259. int i;
  260. /* assume DX9 mode */
  261. track->sq_config = DX9_CONSTS;
  262. for (i = 0; i < 8; i++) {
  263. track->cb_color_base_last[i] = 0;
  264. track->cb_color_size[i] = 0;
  265. track->cb_color_size_idx[i] = 0;
  266. track->cb_color_info[i] = 0;
  267. track->cb_color_bo[i] = NULL;
  268. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  269. track->cb_color_bo_mc[i] = 0xFFFFFFFF;
  270. }
  271. track->cb_target_mask = 0xFFFFFFFF;
  272. track->cb_shader_mask = 0xFFFFFFFF;
  273. track->db_bo = NULL;
  274. track->db_bo_mc = 0xFFFFFFFF;
  275. /* assume the biggest format and that htile is enabled */
  276. track->db_depth_info = 7 | (1 << 25);
  277. track->db_depth_view = 0xFFFFC000;
  278. track->db_depth_size = 0xFFFFFFFF;
  279. track->db_depth_size_idx = 0;
  280. track->db_depth_control = 0xFFFFFFFF;
  281. }
  282. static inline int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  283. {
  284. struct r600_cs_track *track = p->track;
  285. u32 slice_tile_max, size, tmp;
  286. u32 height, height_align, pitch, pitch_align, depth_align;
  287. u64 base_offset, base_align;
  288. struct array_mode_checker array_check;
  289. volatile u32 *ib = p->ib->ptr;
  290. unsigned array_mode;
  291. u32 format;
  292. if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  293. dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
  294. return -EINVAL;
  295. }
  296. size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
  297. format = G_0280A0_FORMAT(track->cb_color_info[i]);
  298. if (!fmt_is_valid_color(format)) {
  299. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  300. __func__, __LINE__, format,
  301. i, track->cb_color_info[i]);
  302. return -EINVAL;
  303. }
  304. /* pitch in pixels */
  305. pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
  306. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  307. slice_tile_max *= 64;
  308. height = slice_tile_max / pitch;
  309. if (height > 8192)
  310. height = 8192;
  311. array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
  312. base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
  313. array_check.array_mode = array_mode;
  314. array_check.group_size = track->group_size;
  315. array_check.nbanks = track->nbanks;
  316. array_check.npipes = track->npipes;
  317. array_check.nsamples = track->nsamples;
  318. array_check.blocksize = fmt_get_blocksize(format);
  319. if (r600_get_array_mode_alignment(&array_check,
  320. &pitch_align, &height_align, &depth_align, &base_align)) {
  321. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  322. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  323. track->cb_color_info[i]);
  324. return -EINVAL;
  325. }
  326. switch (array_mode) {
  327. case V_0280A0_ARRAY_LINEAR_GENERAL:
  328. break;
  329. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  330. break;
  331. case V_0280A0_ARRAY_1D_TILED_THIN1:
  332. /* avoid breaking userspace */
  333. if (height > 7)
  334. height &= ~0x7;
  335. break;
  336. case V_0280A0_ARRAY_2D_TILED_THIN1:
  337. break;
  338. default:
  339. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  340. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  341. track->cb_color_info[i]);
  342. return -EINVAL;
  343. }
  344. if (!IS_ALIGNED(pitch, pitch_align)) {
  345. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  346. __func__, __LINE__, pitch);
  347. return -EINVAL;
  348. }
  349. if (!IS_ALIGNED(height, height_align)) {
  350. dev_warn(p->dev, "%s:%d cb height (%d) invalid\n",
  351. __func__, __LINE__, height);
  352. return -EINVAL;
  353. }
  354. if (!IS_ALIGNED(base_offset, base_align)) {
  355. dev_warn(p->dev, "%s offset[%d] 0x%llx not aligned\n", __func__, i, base_offset);
  356. return -EINVAL;
  357. }
  358. /* check offset */
  359. tmp = fmt_get_nblocksy(format, height) * fmt_get_nblocksx(format, pitch) * fmt_get_blocksize(format);
  360. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  361. if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
  362. /* the initial DDX does bad things with the CB size occasionally */
  363. /* it rounds up height too far for slice tile max but the BO is smaller */
  364. /* r600c,g also seem to flush at bad times in some apps resulting in
  365. * bogus values here. So for linear just allow anything to avoid breaking
  366. * broken userspace.
  367. */
  368. } else {
  369. dev_warn(p->dev, "%s offset[%d] %d %d %lu too big\n", __func__, i, track->cb_color_bo_offset[i], tmp, radeon_bo_size(track->cb_color_bo[i]));
  370. return -EINVAL;
  371. }
  372. }
  373. /* limit max tile */
  374. tmp = (height * pitch) >> 6;
  375. if (tmp < slice_tile_max)
  376. slice_tile_max = tmp;
  377. tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
  378. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  379. ib[track->cb_color_size_idx[i]] = tmp;
  380. return 0;
  381. }
  382. static int r600_cs_track_check(struct radeon_cs_parser *p)
  383. {
  384. struct r600_cs_track *track = p->track;
  385. u32 tmp;
  386. int r, i;
  387. volatile u32 *ib = p->ib->ptr;
  388. /* on legacy kernel we don't perform advanced check */
  389. if (p->rdev == NULL)
  390. return 0;
  391. /* we don't support out buffer yet */
  392. if (track->vgt_strmout_en || track->vgt_strmout_buffer_en) {
  393. dev_warn(p->dev, "this kernel doesn't support SMX output buffer\n");
  394. return -EINVAL;
  395. }
  396. /* check that we have a cb for each enabled target, we don't check
  397. * shader_mask because it seems mesa isn't always setting it :(
  398. */
  399. tmp = track->cb_target_mask;
  400. for (i = 0; i < 8; i++) {
  401. if ((tmp >> (i * 4)) & 0xF) {
  402. /* at least one component is enabled */
  403. if (track->cb_color_bo[i] == NULL) {
  404. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  405. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  406. return -EINVAL;
  407. }
  408. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  409. r = r600_cs_track_validate_cb(p, i);
  410. if (r)
  411. return r;
  412. }
  413. }
  414. /* Check depth buffer */
  415. if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  416. G_028800_Z_ENABLE(track->db_depth_control)) {
  417. u32 nviews, bpe, ntiles, size, slice_tile_max;
  418. u32 height, height_align, pitch, pitch_align, depth_align;
  419. u64 base_offset, base_align;
  420. struct array_mode_checker array_check;
  421. int array_mode;
  422. if (track->db_bo == NULL) {
  423. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  424. return -EINVAL;
  425. }
  426. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  427. dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
  428. return -EINVAL;
  429. }
  430. switch (G_028010_FORMAT(track->db_depth_info)) {
  431. case V_028010_DEPTH_16:
  432. bpe = 2;
  433. break;
  434. case V_028010_DEPTH_X8_24:
  435. case V_028010_DEPTH_8_24:
  436. case V_028010_DEPTH_X8_24_FLOAT:
  437. case V_028010_DEPTH_8_24_FLOAT:
  438. case V_028010_DEPTH_32_FLOAT:
  439. bpe = 4;
  440. break;
  441. case V_028010_DEPTH_X24_8_32_FLOAT:
  442. bpe = 8;
  443. break;
  444. default:
  445. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  446. return -EINVAL;
  447. }
  448. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  449. if (!track->db_depth_size_idx) {
  450. dev_warn(p->dev, "z/stencil buffer size not set\n");
  451. return -EINVAL;
  452. }
  453. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  454. tmp = (tmp / bpe) >> 6;
  455. if (!tmp) {
  456. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  457. track->db_depth_size, bpe, track->db_offset,
  458. radeon_bo_size(track->db_bo));
  459. return -EINVAL;
  460. }
  461. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  462. } else {
  463. size = radeon_bo_size(track->db_bo);
  464. /* pitch in pixels */
  465. pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
  466. slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  467. slice_tile_max *= 64;
  468. height = slice_tile_max / pitch;
  469. if (height > 8192)
  470. height = 8192;
  471. base_offset = track->db_bo_mc + track->db_offset;
  472. array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
  473. array_check.array_mode = array_mode;
  474. array_check.group_size = track->group_size;
  475. array_check.nbanks = track->nbanks;
  476. array_check.npipes = track->npipes;
  477. array_check.nsamples = track->nsamples;
  478. array_check.blocksize = bpe;
  479. if (r600_get_array_mode_alignment(&array_check,
  480. &pitch_align, &height_align, &depth_align, &base_align)) {
  481. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  482. G_028010_ARRAY_MODE(track->db_depth_info),
  483. track->db_depth_info);
  484. return -EINVAL;
  485. }
  486. switch (array_mode) {
  487. case V_028010_ARRAY_1D_TILED_THIN1:
  488. /* don't break userspace */
  489. height &= ~0x7;
  490. break;
  491. case V_028010_ARRAY_2D_TILED_THIN1:
  492. break;
  493. default:
  494. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  495. G_028010_ARRAY_MODE(track->db_depth_info),
  496. track->db_depth_info);
  497. return -EINVAL;
  498. }
  499. if (!IS_ALIGNED(pitch, pitch_align)) {
  500. dev_warn(p->dev, "%s:%d db pitch (%d) invalid\n",
  501. __func__, __LINE__, pitch);
  502. return -EINVAL;
  503. }
  504. if (!IS_ALIGNED(height, height_align)) {
  505. dev_warn(p->dev, "%s:%d db height (%d) invalid\n",
  506. __func__, __LINE__, height);
  507. return -EINVAL;
  508. }
  509. if (!IS_ALIGNED(base_offset, base_align)) {
  510. dev_warn(p->dev, "%s offset[%d] 0x%llx not aligned\n", __func__, i, base_offset);
  511. return -EINVAL;
  512. }
  513. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  514. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  515. tmp = ntiles * bpe * 64 * nviews;
  516. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  517. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %d -> %u have %lu)\n",
  518. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  519. radeon_bo_size(track->db_bo));
  520. return -EINVAL;
  521. }
  522. }
  523. }
  524. return 0;
  525. }
  526. /**
  527. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  528. * @parser: parser structure holding parsing context.
  529. * @pkt: where to store packet informations
  530. *
  531. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  532. * if packet is bigger than remaining ib size. or if packets is unknown.
  533. **/
  534. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  535. struct radeon_cs_packet *pkt,
  536. unsigned idx)
  537. {
  538. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  539. uint32_t header;
  540. if (idx >= ib_chunk->length_dw) {
  541. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  542. idx, ib_chunk->length_dw);
  543. return -EINVAL;
  544. }
  545. header = radeon_get_ib_value(p, idx);
  546. pkt->idx = idx;
  547. pkt->type = CP_PACKET_GET_TYPE(header);
  548. pkt->count = CP_PACKET_GET_COUNT(header);
  549. pkt->one_reg_wr = 0;
  550. switch (pkt->type) {
  551. case PACKET_TYPE0:
  552. pkt->reg = CP_PACKET0_GET_REG(header);
  553. break;
  554. case PACKET_TYPE3:
  555. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  556. break;
  557. case PACKET_TYPE2:
  558. pkt->count = -1;
  559. break;
  560. default:
  561. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  562. return -EINVAL;
  563. }
  564. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  565. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  566. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  567. return -EINVAL;
  568. }
  569. return 0;
  570. }
  571. /**
  572. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  573. * @parser: parser structure holding parsing context.
  574. * @data: pointer to relocation data
  575. * @offset_start: starting offset
  576. * @offset_mask: offset mask (to align start offset on)
  577. * @reloc: reloc informations
  578. *
  579. * Check next packet is relocation packet3, do bo validation and compute
  580. * GPU offset using the provided start.
  581. **/
  582. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  583. struct radeon_cs_reloc **cs_reloc)
  584. {
  585. struct radeon_cs_chunk *relocs_chunk;
  586. struct radeon_cs_packet p3reloc;
  587. unsigned idx;
  588. int r;
  589. if (p->chunk_relocs_idx == -1) {
  590. DRM_ERROR("No relocation chunk !\n");
  591. return -EINVAL;
  592. }
  593. *cs_reloc = NULL;
  594. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  595. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  596. if (r) {
  597. return r;
  598. }
  599. p->idx += p3reloc.count + 2;
  600. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  601. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  602. p3reloc.idx);
  603. return -EINVAL;
  604. }
  605. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  606. if (idx >= relocs_chunk->length_dw) {
  607. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  608. idx, relocs_chunk->length_dw);
  609. return -EINVAL;
  610. }
  611. /* FIXME: we assume reloc size is 4 dwords */
  612. *cs_reloc = p->relocs_ptr[(idx / 4)];
  613. return 0;
  614. }
  615. /**
  616. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  617. * @parser: parser structure holding parsing context.
  618. * @data: pointer to relocation data
  619. * @offset_start: starting offset
  620. * @offset_mask: offset mask (to align start offset on)
  621. * @reloc: reloc informations
  622. *
  623. * Check next packet is relocation packet3, do bo validation and compute
  624. * GPU offset using the provided start.
  625. **/
  626. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  627. struct radeon_cs_reloc **cs_reloc)
  628. {
  629. struct radeon_cs_chunk *relocs_chunk;
  630. struct radeon_cs_packet p3reloc;
  631. unsigned idx;
  632. int r;
  633. if (p->chunk_relocs_idx == -1) {
  634. DRM_ERROR("No relocation chunk !\n");
  635. return -EINVAL;
  636. }
  637. *cs_reloc = NULL;
  638. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  639. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  640. if (r) {
  641. return r;
  642. }
  643. p->idx += p3reloc.count + 2;
  644. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  645. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  646. p3reloc.idx);
  647. return -EINVAL;
  648. }
  649. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  650. if (idx >= relocs_chunk->length_dw) {
  651. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  652. idx, relocs_chunk->length_dw);
  653. return -EINVAL;
  654. }
  655. *cs_reloc = p->relocs;
  656. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  657. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  658. return 0;
  659. }
  660. /**
  661. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  662. * @parser: parser structure holding parsing context.
  663. *
  664. * Check next packet is relocation packet3, do bo validation and compute
  665. * GPU offset using the provided start.
  666. **/
  667. static inline int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  668. {
  669. struct radeon_cs_packet p3reloc;
  670. int r;
  671. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  672. if (r) {
  673. return 0;
  674. }
  675. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  676. return 0;
  677. }
  678. return 1;
  679. }
  680. /**
  681. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  682. * @parser: parser structure holding parsing context.
  683. *
  684. * Userspace sends a special sequence for VLINE waits.
  685. * PACKET0 - VLINE_START_END + value
  686. * PACKET3 - WAIT_REG_MEM poll vline status reg
  687. * RELOC (P3) - crtc_id in reloc.
  688. *
  689. * This function parses this and relocates the VLINE START END
  690. * and WAIT_REG_MEM packets to the correct crtc.
  691. * It also detects a switched off crtc and nulls out the
  692. * wait in that case.
  693. */
  694. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  695. {
  696. struct drm_mode_object *obj;
  697. struct drm_crtc *crtc;
  698. struct radeon_crtc *radeon_crtc;
  699. struct radeon_cs_packet p3reloc, wait_reg_mem;
  700. int crtc_id;
  701. int r;
  702. uint32_t header, h_idx, reg, wait_reg_mem_info;
  703. volatile uint32_t *ib;
  704. ib = p->ib->ptr;
  705. /* parse the WAIT_REG_MEM */
  706. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  707. if (r)
  708. return r;
  709. /* check its a WAIT_REG_MEM */
  710. if (wait_reg_mem.type != PACKET_TYPE3 ||
  711. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  712. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  713. r = -EINVAL;
  714. return r;
  715. }
  716. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  717. /* bit 4 is reg (0) or mem (1) */
  718. if (wait_reg_mem_info & 0x10) {
  719. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  720. r = -EINVAL;
  721. return r;
  722. }
  723. /* waiting for value to be equal */
  724. if ((wait_reg_mem_info & 0x7) != 0x3) {
  725. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  726. r = -EINVAL;
  727. return r;
  728. }
  729. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  730. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  731. r = -EINVAL;
  732. return r;
  733. }
  734. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  735. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  736. r = -EINVAL;
  737. return r;
  738. }
  739. /* jump over the NOP */
  740. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  741. if (r)
  742. return r;
  743. h_idx = p->idx - 2;
  744. p->idx += wait_reg_mem.count + 2;
  745. p->idx += p3reloc.count + 2;
  746. header = radeon_get_ib_value(p, h_idx);
  747. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  748. reg = CP_PACKET0_GET_REG(header);
  749. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  750. if (!obj) {
  751. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  752. r = -EINVAL;
  753. goto out;
  754. }
  755. crtc = obj_to_crtc(obj);
  756. radeon_crtc = to_radeon_crtc(crtc);
  757. crtc_id = radeon_crtc->crtc_id;
  758. if (!crtc->enabled) {
  759. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  760. ib[h_idx + 2] = PACKET2(0);
  761. ib[h_idx + 3] = PACKET2(0);
  762. ib[h_idx + 4] = PACKET2(0);
  763. ib[h_idx + 5] = PACKET2(0);
  764. ib[h_idx + 6] = PACKET2(0);
  765. ib[h_idx + 7] = PACKET2(0);
  766. ib[h_idx + 8] = PACKET2(0);
  767. } else if (crtc_id == 1) {
  768. switch (reg) {
  769. case AVIVO_D1MODE_VLINE_START_END:
  770. header &= ~R600_CP_PACKET0_REG_MASK;
  771. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  772. break;
  773. default:
  774. DRM_ERROR("unknown crtc reloc\n");
  775. r = -EINVAL;
  776. goto out;
  777. }
  778. ib[h_idx] = header;
  779. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  780. }
  781. out:
  782. return r;
  783. }
  784. static int r600_packet0_check(struct radeon_cs_parser *p,
  785. struct radeon_cs_packet *pkt,
  786. unsigned idx, unsigned reg)
  787. {
  788. int r;
  789. switch (reg) {
  790. case AVIVO_D1MODE_VLINE_START_END:
  791. r = r600_cs_packet_parse_vline(p);
  792. if (r) {
  793. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  794. idx, reg);
  795. return r;
  796. }
  797. break;
  798. default:
  799. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  800. reg, idx);
  801. return -EINVAL;
  802. }
  803. return 0;
  804. }
  805. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  806. struct radeon_cs_packet *pkt)
  807. {
  808. unsigned reg, i;
  809. unsigned idx;
  810. int r;
  811. idx = pkt->idx + 1;
  812. reg = pkt->reg;
  813. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  814. r = r600_packet0_check(p, pkt, idx, reg);
  815. if (r) {
  816. return r;
  817. }
  818. }
  819. return 0;
  820. }
  821. /**
  822. * r600_cs_check_reg() - check if register is authorized or not
  823. * @parser: parser structure holding parsing context
  824. * @reg: register we are testing
  825. * @idx: index into the cs buffer
  826. *
  827. * This function will test against r600_reg_safe_bm and return 0
  828. * if register is safe. If register is not flag as safe this function
  829. * will test it against a list of register needind special handling.
  830. */
  831. static inline int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  832. {
  833. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  834. struct radeon_cs_reloc *reloc;
  835. u32 last_reg = ARRAY_SIZE(r600_reg_safe_bm);
  836. u32 m, i, tmp, *ib;
  837. int r;
  838. i = (reg >> 7);
  839. if (i > last_reg) {
  840. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  841. return -EINVAL;
  842. }
  843. m = 1 << ((reg >> 2) & 31);
  844. if (!(r600_reg_safe_bm[i] & m))
  845. return 0;
  846. ib = p->ib->ptr;
  847. switch (reg) {
  848. /* force following reg to 0 in an attemp to disable out buffer
  849. * which will need us to better understand how it works to perform
  850. * security check on it (Jerome)
  851. */
  852. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  853. case R_008C44_SQ_ESGS_RING_SIZE:
  854. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  855. case R_008C54_SQ_ESTMP_RING_SIZE:
  856. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  857. case R_008C74_SQ_FBUF_RING_SIZE:
  858. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  859. case R_008C5C_SQ_GSTMP_RING_SIZE:
  860. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  861. case R_008C4C_SQ_GSVS_RING_SIZE:
  862. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  863. case R_008C6C_SQ_PSTMP_RING_SIZE:
  864. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  865. case R_008C7C_SQ_REDUC_RING_SIZE:
  866. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  867. case R_008C64_SQ_VSTMP_RING_SIZE:
  868. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  869. /* get value to populate the IB don't remove */
  870. tmp =radeon_get_ib_value(p, idx);
  871. ib[idx] = 0;
  872. break;
  873. case SQ_CONFIG:
  874. track->sq_config = radeon_get_ib_value(p, idx);
  875. break;
  876. case R_028800_DB_DEPTH_CONTROL:
  877. track->db_depth_control = radeon_get_ib_value(p, idx);
  878. break;
  879. case R_028010_DB_DEPTH_INFO:
  880. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  881. r = r600_cs_packet_next_reloc(p, &reloc);
  882. if (r) {
  883. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  884. "0x%04X\n", reg);
  885. return -EINVAL;
  886. }
  887. track->db_depth_info = radeon_get_ib_value(p, idx);
  888. ib[idx] &= C_028010_ARRAY_MODE;
  889. track->db_depth_info &= C_028010_ARRAY_MODE;
  890. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  891. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  892. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  893. } else {
  894. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  895. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  896. }
  897. } else
  898. track->db_depth_info = radeon_get_ib_value(p, idx);
  899. break;
  900. case R_028004_DB_DEPTH_VIEW:
  901. track->db_depth_view = radeon_get_ib_value(p, idx);
  902. break;
  903. case R_028000_DB_DEPTH_SIZE:
  904. track->db_depth_size = radeon_get_ib_value(p, idx);
  905. track->db_depth_size_idx = idx;
  906. break;
  907. case R_028AB0_VGT_STRMOUT_EN:
  908. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  909. break;
  910. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  911. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  912. break;
  913. case R_028238_CB_TARGET_MASK:
  914. track->cb_target_mask = radeon_get_ib_value(p, idx);
  915. break;
  916. case R_02823C_CB_SHADER_MASK:
  917. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  918. break;
  919. case R_028C04_PA_SC_AA_CONFIG:
  920. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  921. track->nsamples = 1 << tmp;
  922. break;
  923. case R_0280A0_CB_COLOR0_INFO:
  924. case R_0280A4_CB_COLOR1_INFO:
  925. case R_0280A8_CB_COLOR2_INFO:
  926. case R_0280AC_CB_COLOR3_INFO:
  927. case R_0280B0_CB_COLOR4_INFO:
  928. case R_0280B4_CB_COLOR5_INFO:
  929. case R_0280B8_CB_COLOR6_INFO:
  930. case R_0280BC_CB_COLOR7_INFO:
  931. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  932. r = r600_cs_packet_next_reloc(p, &reloc);
  933. if (r) {
  934. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  935. return -EINVAL;
  936. }
  937. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  938. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  939. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  940. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  941. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  942. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  943. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  944. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  945. }
  946. } else {
  947. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  948. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  949. }
  950. break;
  951. case R_028060_CB_COLOR0_SIZE:
  952. case R_028064_CB_COLOR1_SIZE:
  953. case R_028068_CB_COLOR2_SIZE:
  954. case R_02806C_CB_COLOR3_SIZE:
  955. case R_028070_CB_COLOR4_SIZE:
  956. case R_028074_CB_COLOR5_SIZE:
  957. case R_028078_CB_COLOR6_SIZE:
  958. case R_02807C_CB_COLOR7_SIZE:
  959. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  960. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  961. track->cb_color_size_idx[tmp] = idx;
  962. break;
  963. /* This register were added late, there is userspace
  964. * which does provide relocation for those but set
  965. * 0 offset. In order to avoid breaking old userspace
  966. * we detect this and set address to point to last
  967. * CB_COLOR0_BASE, note that if userspace doesn't set
  968. * CB_COLOR0_BASE before this register we will report
  969. * error. Old userspace always set CB_COLOR0_BASE
  970. * before any of this.
  971. */
  972. case R_0280E0_CB_COLOR0_FRAG:
  973. case R_0280E4_CB_COLOR1_FRAG:
  974. case R_0280E8_CB_COLOR2_FRAG:
  975. case R_0280EC_CB_COLOR3_FRAG:
  976. case R_0280F0_CB_COLOR4_FRAG:
  977. case R_0280F4_CB_COLOR5_FRAG:
  978. case R_0280F8_CB_COLOR6_FRAG:
  979. case R_0280FC_CB_COLOR7_FRAG:
  980. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  981. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  982. if (!track->cb_color_base_last[tmp]) {
  983. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  984. return -EINVAL;
  985. }
  986. ib[idx] = track->cb_color_base_last[tmp];
  987. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  988. } else {
  989. r = r600_cs_packet_next_reloc(p, &reloc);
  990. if (r) {
  991. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  992. return -EINVAL;
  993. }
  994. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  995. track->cb_color_frag_bo[tmp] = reloc->robj;
  996. }
  997. break;
  998. case R_0280C0_CB_COLOR0_TILE:
  999. case R_0280C4_CB_COLOR1_TILE:
  1000. case R_0280C8_CB_COLOR2_TILE:
  1001. case R_0280CC_CB_COLOR3_TILE:
  1002. case R_0280D0_CB_COLOR4_TILE:
  1003. case R_0280D4_CB_COLOR5_TILE:
  1004. case R_0280D8_CB_COLOR6_TILE:
  1005. case R_0280DC_CB_COLOR7_TILE:
  1006. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  1007. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  1008. if (!track->cb_color_base_last[tmp]) {
  1009. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  1010. return -EINVAL;
  1011. }
  1012. ib[idx] = track->cb_color_base_last[tmp];
  1013. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  1014. } else {
  1015. r = r600_cs_packet_next_reloc(p, &reloc);
  1016. if (r) {
  1017. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1018. return -EINVAL;
  1019. }
  1020. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1021. track->cb_color_tile_bo[tmp] = reloc->robj;
  1022. }
  1023. break;
  1024. case CB_COLOR0_BASE:
  1025. case CB_COLOR1_BASE:
  1026. case CB_COLOR2_BASE:
  1027. case CB_COLOR3_BASE:
  1028. case CB_COLOR4_BASE:
  1029. case CB_COLOR5_BASE:
  1030. case CB_COLOR6_BASE:
  1031. case CB_COLOR7_BASE:
  1032. r = r600_cs_packet_next_reloc(p, &reloc);
  1033. if (r) {
  1034. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1035. "0x%04X\n", reg);
  1036. return -EINVAL;
  1037. }
  1038. tmp = (reg - CB_COLOR0_BASE) / 4;
  1039. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1040. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1041. track->cb_color_base_last[tmp] = ib[idx];
  1042. track->cb_color_bo[tmp] = reloc->robj;
  1043. track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
  1044. break;
  1045. case DB_DEPTH_BASE:
  1046. r = r600_cs_packet_next_reloc(p, &reloc);
  1047. if (r) {
  1048. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1049. "0x%04X\n", reg);
  1050. return -EINVAL;
  1051. }
  1052. track->db_offset = radeon_get_ib_value(p, idx) << 8;
  1053. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1054. track->db_bo = reloc->robj;
  1055. track->db_bo_mc = reloc->lobj.gpu_offset;
  1056. break;
  1057. case DB_HTILE_DATA_BASE:
  1058. case SQ_PGM_START_FS:
  1059. case SQ_PGM_START_ES:
  1060. case SQ_PGM_START_VS:
  1061. case SQ_PGM_START_GS:
  1062. case SQ_PGM_START_PS:
  1063. case SQ_ALU_CONST_CACHE_GS_0:
  1064. case SQ_ALU_CONST_CACHE_GS_1:
  1065. case SQ_ALU_CONST_CACHE_GS_2:
  1066. case SQ_ALU_CONST_CACHE_GS_3:
  1067. case SQ_ALU_CONST_CACHE_GS_4:
  1068. case SQ_ALU_CONST_CACHE_GS_5:
  1069. case SQ_ALU_CONST_CACHE_GS_6:
  1070. case SQ_ALU_CONST_CACHE_GS_7:
  1071. case SQ_ALU_CONST_CACHE_GS_8:
  1072. case SQ_ALU_CONST_CACHE_GS_9:
  1073. case SQ_ALU_CONST_CACHE_GS_10:
  1074. case SQ_ALU_CONST_CACHE_GS_11:
  1075. case SQ_ALU_CONST_CACHE_GS_12:
  1076. case SQ_ALU_CONST_CACHE_GS_13:
  1077. case SQ_ALU_CONST_CACHE_GS_14:
  1078. case SQ_ALU_CONST_CACHE_GS_15:
  1079. case SQ_ALU_CONST_CACHE_PS_0:
  1080. case SQ_ALU_CONST_CACHE_PS_1:
  1081. case SQ_ALU_CONST_CACHE_PS_2:
  1082. case SQ_ALU_CONST_CACHE_PS_3:
  1083. case SQ_ALU_CONST_CACHE_PS_4:
  1084. case SQ_ALU_CONST_CACHE_PS_5:
  1085. case SQ_ALU_CONST_CACHE_PS_6:
  1086. case SQ_ALU_CONST_CACHE_PS_7:
  1087. case SQ_ALU_CONST_CACHE_PS_8:
  1088. case SQ_ALU_CONST_CACHE_PS_9:
  1089. case SQ_ALU_CONST_CACHE_PS_10:
  1090. case SQ_ALU_CONST_CACHE_PS_11:
  1091. case SQ_ALU_CONST_CACHE_PS_12:
  1092. case SQ_ALU_CONST_CACHE_PS_13:
  1093. case SQ_ALU_CONST_CACHE_PS_14:
  1094. case SQ_ALU_CONST_CACHE_PS_15:
  1095. case SQ_ALU_CONST_CACHE_VS_0:
  1096. case SQ_ALU_CONST_CACHE_VS_1:
  1097. case SQ_ALU_CONST_CACHE_VS_2:
  1098. case SQ_ALU_CONST_CACHE_VS_3:
  1099. case SQ_ALU_CONST_CACHE_VS_4:
  1100. case SQ_ALU_CONST_CACHE_VS_5:
  1101. case SQ_ALU_CONST_CACHE_VS_6:
  1102. case SQ_ALU_CONST_CACHE_VS_7:
  1103. case SQ_ALU_CONST_CACHE_VS_8:
  1104. case SQ_ALU_CONST_CACHE_VS_9:
  1105. case SQ_ALU_CONST_CACHE_VS_10:
  1106. case SQ_ALU_CONST_CACHE_VS_11:
  1107. case SQ_ALU_CONST_CACHE_VS_12:
  1108. case SQ_ALU_CONST_CACHE_VS_13:
  1109. case SQ_ALU_CONST_CACHE_VS_14:
  1110. case SQ_ALU_CONST_CACHE_VS_15:
  1111. r = r600_cs_packet_next_reloc(p, &reloc);
  1112. if (r) {
  1113. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1114. "0x%04X\n", reg);
  1115. return -EINVAL;
  1116. }
  1117. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1118. break;
  1119. default:
  1120. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1121. return -EINVAL;
  1122. }
  1123. return 0;
  1124. }
  1125. static inline unsigned mip_minify(unsigned size, unsigned level)
  1126. {
  1127. unsigned val;
  1128. val = max(1U, size >> level);
  1129. if (level > 0)
  1130. val = roundup_pow_of_two(val);
  1131. return val;
  1132. }
  1133. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
  1134. unsigned w0, unsigned h0, unsigned d0, unsigned format,
  1135. unsigned block_align, unsigned height_align, unsigned base_align,
  1136. unsigned *l0_size, unsigned *mipmap_size)
  1137. {
  1138. unsigned offset, i, level;
  1139. unsigned width, height, depth, size;
  1140. unsigned blocksize;
  1141. unsigned nbx, nby;
  1142. unsigned nlevels = llevel - blevel + 1;
  1143. *l0_size = -1;
  1144. blocksize = fmt_get_blocksize(format);
  1145. w0 = mip_minify(w0, 0);
  1146. h0 = mip_minify(h0, 0);
  1147. d0 = mip_minify(d0, 0);
  1148. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  1149. width = mip_minify(w0, i);
  1150. nbx = fmt_get_nblocksx(format, width);
  1151. nbx = round_up(nbx, block_align);
  1152. height = mip_minify(h0, i);
  1153. nby = fmt_get_nblocksy(format, height);
  1154. nby = round_up(nby, height_align);
  1155. depth = mip_minify(d0, i);
  1156. size = nbx * nby * blocksize;
  1157. if (nfaces)
  1158. size *= nfaces;
  1159. else
  1160. size *= depth;
  1161. if (i == 0)
  1162. *l0_size = size;
  1163. if (i == 0 || i == 1)
  1164. offset = round_up(offset, base_align);
  1165. offset += size;
  1166. }
  1167. *mipmap_size = offset;
  1168. if (llevel == 0)
  1169. *mipmap_size = *l0_size;
  1170. if (!blevel)
  1171. *mipmap_size -= *l0_size;
  1172. }
  1173. /**
  1174. * r600_check_texture_resource() - check if register is authorized or not
  1175. * @p: parser structure holding parsing context
  1176. * @idx: index into the cs buffer
  1177. * @texture: texture's bo structure
  1178. * @mipmap: mipmap's bo structure
  1179. *
  1180. * This function will check that the resource has valid field and that
  1181. * the texture and mipmap bo object are big enough to cover this resource.
  1182. */
  1183. static inline int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  1184. struct radeon_bo *texture,
  1185. struct radeon_bo *mipmap,
  1186. u64 base_offset,
  1187. u64 mip_offset,
  1188. u32 tiling_flags)
  1189. {
  1190. struct r600_cs_track *track = p->track;
  1191. u32 nfaces, llevel, blevel, w0, h0, d0;
  1192. u32 word0, word1, l0_size, mipmap_size, word2, word3;
  1193. u32 height_align, pitch, pitch_align, depth_align;
  1194. u32 array, barray, larray;
  1195. u64 base_align;
  1196. struct array_mode_checker array_check;
  1197. u32 format;
  1198. /* on legacy kernel we don't perform advanced check */
  1199. if (p->rdev == NULL)
  1200. return 0;
  1201. /* convert to bytes */
  1202. base_offset <<= 8;
  1203. mip_offset <<= 8;
  1204. word0 = radeon_get_ib_value(p, idx + 0);
  1205. if (tiling_flags & RADEON_TILING_MACRO)
  1206. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1207. else if (tiling_flags & RADEON_TILING_MICRO)
  1208. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1209. word1 = radeon_get_ib_value(p, idx + 1);
  1210. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1211. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1212. d0 = G_038004_TEX_DEPTH(word1);
  1213. nfaces = 1;
  1214. switch (G_038000_DIM(word0)) {
  1215. case V_038000_SQ_TEX_DIM_1D:
  1216. case V_038000_SQ_TEX_DIM_2D:
  1217. case V_038000_SQ_TEX_DIM_3D:
  1218. break;
  1219. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1220. if (p->family >= CHIP_RV770)
  1221. nfaces = 8;
  1222. else
  1223. nfaces = 6;
  1224. break;
  1225. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1226. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1227. array = 1;
  1228. break;
  1229. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1230. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1231. default:
  1232. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1233. return -EINVAL;
  1234. }
  1235. format = G_038004_DATA_FORMAT(word1);
  1236. if (!fmt_is_valid_texture(format)) {
  1237. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1238. __func__, __LINE__, format);
  1239. return -EINVAL;
  1240. }
  1241. /* pitch in texels */
  1242. pitch = (G_038000_PITCH(word0) + 1) * 8;
  1243. array_check.array_mode = G_038000_TILE_MODE(word0);
  1244. array_check.group_size = track->group_size;
  1245. array_check.nbanks = track->nbanks;
  1246. array_check.npipes = track->npipes;
  1247. array_check.nsamples = 1;
  1248. array_check.blocksize = fmt_get_blocksize(format);
  1249. if (r600_get_array_mode_alignment(&array_check,
  1250. &pitch_align, &height_align, &depth_align, &base_align)) {
  1251. dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
  1252. __func__, __LINE__, G_038000_TILE_MODE(word0));
  1253. return -EINVAL;
  1254. }
  1255. /* XXX check height as well... */
  1256. if (!IS_ALIGNED(pitch, pitch_align)) {
  1257. dev_warn(p->dev, "%s:%d tex pitch (%d) invalid\n",
  1258. __func__, __LINE__, pitch);
  1259. return -EINVAL;
  1260. }
  1261. if (!IS_ALIGNED(base_offset, base_align)) {
  1262. dev_warn(p->dev, "%s:%d tex base offset (0x%llx) invalid\n",
  1263. __func__, __LINE__, base_offset);
  1264. return -EINVAL;
  1265. }
  1266. if (!IS_ALIGNED(mip_offset, base_align)) {
  1267. dev_warn(p->dev, "%s:%d tex mip offset (0x%llx) invalid\n",
  1268. __func__, __LINE__, mip_offset);
  1269. return -EINVAL;
  1270. }
  1271. word2 = radeon_get_ib_value(p, idx + 2) << 8;
  1272. word3 = radeon_get_ib_value(p, idx + 3) << 8;
  1273. word0 = radeon_get_ib_value(p, idx + 4);
  1274. word1 = radeon_get_ib_value(p, idx + 5);
  1275. blevel = G_038010_BASE_LEVEL(word0);
  1276. llevel = G_038014_LAST_LEVEL(word1);
  1277. if (array == 1) {
  1278. barray = G_038014_BASE_ARRAY(word1);
  1279. larray = G_038014_LAST_ARRAY(word1);
  1280. nfaces = larray - barray + 1;
  1281. }
  1282. r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, format,
  1283. pitch_align, height_align, base_align,
  1284. &l0_size, &mipmap_size);
  1285. /* using get ib will give us the offset into the texture bo */
  1286. if ((l0_size + word2) > radeon_bo_size(texture)) {
  1287. dev_warn(p->dev, "texture bo too small (%d %d %d %d -> %d have %ld)\n",
  1288. w0, h0, format, word2, l0_size, radeon_bo_size(texture));
  1289. dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
  1290. return -EINVAL;
  1291. }
  1292. /* using get ib will give us the offset into the mipmap bo */
  1293. word3 = radeon_get_ib_value(p, idx + 3) << 8;
  1294. if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
  1295. /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1296. w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
  1297. }
  1298. return 0;
  1299. }
  1300. static int r600_packet3_check(struct radeon_cs_parser *p,
  1301. struct radeon_cs_packet *pkt)
  1302. {
  1303. struct radeon_cs_reloc *reloc;
  1304. struct r600_cs_track *track;
  1305. volatile u32 *ib;
  1306. unsigned idx;
  1307. unsigned i;
  1308. unsigned start_reg, end_reg, reg;
  1309. int r;
  1310. u32 idx_value;
  1311. track = (struct r600_cs_track *)p->track;
  1312. ib = p->ib->ptr;
  1313. idx = pkt->idx + 1;
  1314. idx_value = radeon_get_ib_value(p, idx);
  1315. switch (pkt->opcode) {
  1316. case PACKET3_START_3D_CMDBUF:
  1317. if (p->family >= CHIP_RV770 || pkt->count) {
  1318. DRM_ERROR("bad START_3D\n");
  1319. return -EINVAL;
  1320. }
  1321. break;
  1322. case PACKET3_CONTEXT_CONTROL:
  1323. if (pkt->count != 1) {
  1324. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1325. return -EINVAL;
  1326. }
  1327. break;
  1328. case PACKET3_INDEX_TYPE:
  1329. case PACKET3_NUM_INSTANCES:
  1330. if (pkt->count) {
  1331. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1332. return -EINVAL;
  1333. }
  1334. break;
  1335. case PACKET3_DRAW_INDEX:
  1336. if (pkt->count != 3) {
  1337. DRM_ERROR("bad DRAW_INDEX\n");
  1338. return -EINVAL;
  1339. }
  1340. r = r600_cs_packet_next_reloc(p, &reloc);
  1341. if (r) {
  1342. DRM_ERROR("bad DRAW_INDEX\n");
  1343. return -EINVAL;
  1344. }
  1345. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1346. ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1347. r = r600_cs_track_check(p);
  1348. if (r) {
  1349. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1350. return r;
  1351. }
  1352. break;
  1353. case PACKET3_DRAW_INDEX_AUTO:
  1354. if (pkt->count != 1) {
  1355. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1356. return -EINVAL;
  1357. }
  1358. r = r600_cs_track_check(p);
  1359. if (r) {
  1360. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1361. return r;
  1362. }
  1363. break;
  1364. case PACKET3_DRAW_INDEX_IMMD_BE:
  1365. case PACKET3_DRAW_INDEX_IMMD:
  1366. if (pkt->count < 2) {
  1367. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1368. return -EINVAL;
  1369. }
  1370. r = r600_cs_track_check(p);
  1371. if (r) {
  1372. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1373. return r;
  1374. }
  1375. break;
  1376. case PACKET3_WAIT_REG_MEM:
  1377. if (pkt->count != 5) {
  1378. DRM_ERROR("bad WAIT_REG_MEM\n");
  1379. return -EINVAL;
  1380. }
  1381. /* bit 4 is reg (0) or mem (1) */
  1382. if (idx_value & 0x10) {
  1383. r = r600_cs_packet_next_reloc(p, &reloc);
  1384. if (r) {
  1385. DRM_ERROR("bad WAIT_REG_MEM\n");
  1386. return -EINVAL;
  1387. }
  1388. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1389. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1390. }
  1391. break;
  1392. case PACKET3_SURFACE_SYNC:
  1393. if (pkt->count != 3) {
  1394. DRM_ERROR("bad SURFACE_SYNC\n");
  1395. return -EINVAL;
  1396. }
  1397. /* 0xffffffff/0x0 is flush all cache flag */
  1398. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1399. radeon_get_ib_value(p, idx + 2) != 0) {
  1400. r = r600_cs_packet_next_reloc(p, &reloc);
  1401. if (r) {
  1402. DRM_ERROR("bad SURFACE_SYNC\n");
  1403. return -EINVAL;
  1404. }
  1405. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1406. }
  1407. break;
  1408. case PACKET3_EVENT_WRITE:
  1409. if (pkt->count != 2 && pkt->count != 0) {
  1410. DRM_ERROR("bad EVENT_WRITE\n");
  1411. return -EINVAL;
  1412. }
  1413. if (pkt->count) {
  1414. r = r600_cs_packet_next_reloc(p, &reloc);
  1415. if (r) {
  1416. DRM_ERROR("bad EVENT_WRITE\n");
  1417. return -EINVAL;
  1418. }
  1419. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1420. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1421. }
  1422. break;
  1423. case PACKET3_EVENT_WRITE_EOP:
  1424. if (pkt->count != 4) {
  1425. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1426. return -EINVAL;
  1427. }
  1428. r = r600_cs_packet_next_reloc(p, &reloc);
  1429. if (r) {
  1430. DRM_ERROR("bad EVENT_WRITE\n");
  1431. return -EINVAL;
  1432. }
  1433. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1434. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1435. break;
  1436. case PACKET3_SET_CONFIG_REG:
  1437. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1438. end_reg = 4 * pkt->count + start_reg - 4;
  1439. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1440. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1441. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1442. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1443. return -EINVAL;
  1444. }
  1445. for (i = 0; i < pkt->count; i++) {
  1446. reg = start_reg + (4 * i);
  1447. r = r600_cs_check_reg(p, reg, idx+1+i);
  1448. if (r)
  1449. return r;
  1450. }
  1451. break;
  1452. case PACKET3_SET_CONTEXT_REG:
  1453. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1454. end_reg = 4 * pkt->count + start_reg - 4;
  1455. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1456. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1457. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1458. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1459. return -EINVAL;
  1460. }
  1461. for (i = 0; i < pkt->count; i++) {
  1462. reg = start_reg + (4 * i);
  1463. r = r600_cs_check_reg(p, reg, idx+1+i);
  1464. if (r)
  1465. return r;
  1466. }
  1467. break;
  1468. case PACKET3_SET_RESOURCE:
  1469. if (pkt->count % 7) {
  1470. DRM_ERROR("bad SET_RESOURCE\n");
  1471. return -EINVAL;
  1472. }
  1473. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1474. end_reg = 4 * pkt->count + start_reg - 4;
  1475. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1476. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1477. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1478. DRM_ERROR("bad SET_RESOURCE\n");
  1479. return -EINVAL;
  1480. }
  1481. for (i = 0; i < (pkt->count / 7); i++) {
  1482. struct radeon_bo *texture, *mipmap;
  1483. u32 size, offset, base_offset, mip_offset;
  1484. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1485. case SQ_TEX_VTX_VALID_TEXTURE:
  1486. /* tex base */
  1487. r = r600_cs_packet_next_reloc(p, &reloc);
  1488. if (r) {
  1489. DRM_ERROR("bad SET_RESOURCE\n");
  1490. return -EINVAL;
  1491. }
  1492. base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1493. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1494. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1495. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1496. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1497. texture = reloc->robj;
  1498. /* tex mip base */
  1499. r = r600_cs_packet_next_reloc(p, &reloc);
  1500. if (r) {
  1501. DRM_ERROR("bad SET_RESOURCE\n");
  1502. return -EINVAL;
  1503. }
  1504. mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1505. mipmap = reloc->robj;
  1506. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1507. texture, mipmap,
  1508. base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
  1509. mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
  1510. reloc->lobj.tiling_flags);
  1511. if (r)
  1512. return r;
  1513. ib[idx+1+(i*7)+2] += base_offset;
  1514. ib[idx+1+(i*7)+3] += mip_offset;
  1515. break;
  1516. case SQ_TEX_VTX_VALID_BUFFER:
  1517. /* vtx base */
  1518. r = r600_cs_packet_next_reloc(p, &reloc);
  1519. if (r) {
  1520. DRM_ERROR("bad SET_RESOURCE\n");
  1521. return -EINVAL;
  1522. }
  1523. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1524. size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
  1525. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1526. /* force size to size of the buffer */
  1527. dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
  1528. size + offset, radeon_bo_size(reloc->robj));
  1529. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj);
  1530. }
  1531. ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  1532. ib[idx+1+(i*7)+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1533. break;
  1534. case SQ_TEX_VTX_INVALID_TEXTURE:
  1535. case SQ_TEX_VTX_INVALID_BUFFER:
  1536. default:
  1537. DRM_ERROR("bad SET_RESOURCE\n");
  1538. return -EINVAL;
  1539. }
  1540. }
  1541. break;
  1542. case PACKET3_SET_ALU_CONST:
  1543. if (track->sq_config & DX9_CONSTS) {
  1544. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1545. end_reg = 4 * pkt->count + start_reg - 4;
  1546. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1547. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1548. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1549. DRM_ERROR("bad SET_ALU_CONST\n");
  1550. return -EINVAL;
  1551. }
  1552. }
  1553. break;
  1554. case PACKET3_SET_BOOL_CONST:
  1555. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  1556. end_reg = 4 * pkt->count + start_reg - 4;
  1557. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  1558. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  1559. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  1560. DRM_ERROR("bad SET_BOOL_CONST\n");
  1561. return -EINVAL;
  1562. }
  1563. break;
  1564. case PACKET3_SET_LOOP_CONST:
  1565. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  1566. end_reg = 4 * pkt->count + start_reg - 4;
  1567. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  1568. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  1569. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  1570. DRM_ERROR("bad SET_LOOP_CONST\n");
  1571. return -EINVAL;
  1572. }
  1573. break;
  1574. case PACKET3_SET_CTL_CONST:
  1575. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  1576. end_reg = 4 * pkt->count + start_reg - 4;
  1577. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  1578. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  1579. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  1580. DRM_ERROR("bad SET_CTL_CONST\n");
  1581. return -EINVAL;
  1582. }
  1583. break;
  1584. case PACKET3_SET_SAMPLER:
  1585. if (pkt->count % 3) {
  1586. DRM_ERROR("bad SET_SAMPLER\n");
  1587. return -EINVAL;
  1588. }
  1589. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  1590. end_reg = 4 * pkt->count + start_reg - 4;
  1591. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  1592. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  1593. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  1594. DRM_ERROR("bad SET_SAMPLER\n");
  1595. return -EINVAL;
  1596. }
  1597. break;
  1598. case PACKET3_SURFACE_BASE_UPDATE:
  1599. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  1600. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1601. return -EINVAL;
  1602. }
  1603. if (pkt->count) {
  1604. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1605. return -EINVAL;
  1606. }
  1607. break;
  1608. case PACKET3_NOP:
  1609. break;
  1610. default:
  1611. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1612. return -EINVAL;
  1613. }
  1614. return 0;
  1615. }
  1616. int r600_cs_parse(struct radeon_cs_parser *p)
  1617. {
  1618. struct radeon_cs_packet pkt;
  1619. struct r600_cs_track *track;
  1620. int r;
  1621. if (p->track == NULL) {
  1622. /* initialize tracker, we are in kms */
  1623. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1624. if (track == NULL)
  1625. return -ENOMEM;
  1626. r600_cs_track_init(track);
  1627. if (p->rdev->family < CHIP_RV770) {
  1628. track->npipes = p->rdev->config.r600.tiling_npipes;
  1629. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  1630. track->group_size = p->rdev->config.r600.tiling_group_size;
  1631. } else if (p->rdev->family <= CHIP_RV740) {
  1632. track->npipes = p->rdev->config.rv770.tiling_npipes;
  1633. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  1634. track->group_size = p->rdev->config.rv770.tiling_group_size;
  1635. }
  1636. p->track = track;
  1637. }
  1638. do {
  1639. r = r600_cs_packet_parse(p, &pkt, p->idx);
  1640. if (r) {
  1641. kfree(p->track);
  1642. p->track = NULL;
  1643. return r;
  1644. }
  1645. p->idx += pkt.count + 2;
  1646. switch (pkt.type) {
  1647. case PACKET_TYPE0:
  1648. r = r600_cs_parse_packet0(p, &pkt);
  1649. break;
  1650. case PACKET_TYPE2:
  1651. break;
  1652. case PACKET_TYPE3:
  1653. r = r600_packet3_check(p, &pkt);
  1654. break;
  1655. default:
  1656. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1657. kfree(p->track);
  1658. p->track = NULL;
  1659. return -EINVAL;
  1660. }
  1661. if (r) {
  1662. kfree(p->track);
  1663. p->track = NULL;
  1664. return r;
  1665. }
  1666. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1667. #if 0
  1668. for (r = 0; r < p->ib->length_dw; r++) {
  1669. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  1670. mdelay(1);
  1671. }
  1672. #endif
  1673. kfree(p->track);
  1674. p->track = NULL;
  1675. return 0;
  1676. }
  1677. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  1678. {
  1679. if (p->chunk_relocs_idx == -1) {
  1680. return 0;
  1681. }
  1682. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  1683. if (p->relocs == NULL) {
  1684. return -ENOMEM;
  1685. }
  1686. return 0;
  1687. }
  1688. /**
  1689. * cs_parser_fini() - clean parser states
  1690. * @parser: parser structure holding parsing context.
  1691. * @error: error number
  1692. *
  1693. * If error is set than unvalidate buffer, otherwise just free memory
  1694. * used by parsing context.
  1695. **/
  1696. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  1697. {
  1698. unsigned i;
  1699. kfree(parser->relocs);
  1700. for (i = 0; i < parser->nchunks; i++) {
  1701. kfree(parser->chunks[i].kdata);
  1702. kfree(parser->chunks[i].kpage[0]);
  1703. kfree(parser->chunks[i].kpage[1]);
  1704. }
  1705. kfree(parser->chunks);
  1706. kfree(parser->chunks_array);
  1707. }
  1708. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  1709. unsigned family, u32 *ib, int *l)
  1710. {
  1711. struct radeon_cs_parser parser;
  1712. struct radeon_cs_chunk *ib_chunk;
  1713. struct radeon_ib fake_ib;
  1714. struct r600_cs_track *track;
  1715. int r;
  1716. /* initialize tracker */
  1717. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1718. if (track == NULL)
  1719. return -ENOMEM;
  1720. r600_cs_track_init(track);
  1721. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  1722. /* initialize parser */
  1723. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  1724. parser.filp = filp;
  1725. parser.dev = &dev->pdev->dev;
  1726. parser.rdev = NULL;
  1727. parser.family = family;
  1728. parser.ib = &fake_ib;
  1729. parser.track = track;
  1730. fake_ib.ptr = ib;
  1731. r = radeon_cs_parser_init(&parser, data);
  1732. if (r) {
  1733. DRM_ERROR("Failed to initialize parser !\n");
  1734. r600_cs_parser_fini(&parser, r);
  1735. return r;
  1736. }
  1737. r = r600_cs_parser_relocs_legacy(&parser);
  1738. if (r) {
  1739. DRM_ERROR("Failed to parse relocation !\n");
  1740. r600_cs_parser_fini(&parser, r);
  1741. return r;
  1742. }
  1743. /* Copy the packet into the IB, the parser will read from the
  1744. * input memory (cached) and write to the IB (which can be
  1745. * uncached). */
  1746. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  1747. parser.ib->length_dw = ib_chunk->length_dw;
  1748. *l = parser.ib->length_dw;
  1749. r = r600_cs_parse(&parser);
  1750. if (r) {
  1751. DRM_ERROR("Invalid command stream !\n");
  1752. r600_cs_parser_fini(&parser, r);
  1753. return r;
  1754. }
  1755. r = radeon_cs_finish_pages(&parser);
  1756. if (r) {
  1757. DRM_ERROR("Invalid command stream !\n");
  1758. r600_cs_parser_fini(&parser, r);
  1759. return r;
  1760. }
  1761. r600_cs_parser_fini(&parser, r);
  1762. return r;
  1763. }
  1764. void r600_cs_legacy_init(void)
  1765. {
  1766. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  1767. }