tg3.c 330 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/prefetch.h>
  39. #include <linux/dma-mapping.h>
  40. #include <net/checksum.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC64
  46. #include <asm/idprom.h>
  47. #include <asm/oplib.h>
  48. #include <asm/pbm.h>
  49. #endif
  50. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  51. #define TG3_VLAN_TAG_USED 1
  52. #else
  53. #define TG3_VLAN_TAG_USED 0
  54. #endif
  55. #ifdef NETIF_F_TSO
  56. #define TG3_TSO_SUPPORT 1
  57. #else
  58. #define TG3_TSO_SUPPORT 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define PFX DRV_MODULE_NAME ": "
  63. #define DRV_MODULE_VERSION "3.53"
  64. #define DRV_MODULE_RELDATE "Mar 22, 2006"
  65. #define TG3_DEF_MAC_MODE 0
  66. #define TG3_DEF_RX_MODE 0
  67. #define TG3_DEF_TX_MODE 0
  68. #define TG3_DEF_MSG_ENABLE \
  69. (NETIF_MSG_DRV | \
  70. NETIF_MSG_PROBE | \
  71. NETIF_MSG_LINK | \
  72. NETIF_MSG_TIMER | \
  73. NETIF_MSG_IFDOWN | \
  74. NETIF_MSG_IFUP | \
  75. NETIF_MSG_RX_ERR | \
  76. NETIF_MSG_TX_ERR)
  77. /* length of time before we decide the hardware is borked,
  78. * and dev->tx_timeout() should be called to fix the problem
  79. */
  80. #define TG3_TX_TIMEOUT (5 * HZ)
  81. /* hardware minimum and maximum for a single frame's data payload */
  82. #define TG3_MIN_MTU 60
  83. #define TG3_MAX_MTU(tp) \
  84. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  85. /* These numbers seem to be hard coded in the NIC firmware somehow.
  86. * You can't change the ring sizes, but you can change where you place
  87. * them in the NIC onboard memory.
  88. */
  89. #define TG3_RX_RING_SIZE 512
  90. #define TG3_DEF_RX_RING_PENDING 200
  91. #define TG3_RX_JUMBO_RING_SIZE 256
  92. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define TX_BUFFS_AVAIL(TP) \
  112. ((TP)->tx_pending - \
  113. (((TP)->tx_prod - (TP)->tx_cons) & (TG3_TX_RING_SIZE - 1)))
  114. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  115. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  116. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  119. /* number of ETHTOOL_GSTATS u64's */
  120. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  121. #define TG3_NUM_TEST 6
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  129. module_param(tg3_debug, int, 0);
  130. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  131. static struct pci_device_id tg3_pci_tbl[] = {
  132. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  133. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  134. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  136. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  137. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  138. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  140. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  142. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  144. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  146. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  147. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  148. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  150. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  151. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  152. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  153. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  154. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  156. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  157. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  158. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  159. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  160. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  162. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  164. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  165. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  166. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  167. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  168. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  169. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  170. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  171. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  172. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  173. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  174. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  175. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  176. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  177. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  178. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  179. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  180. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  181. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  182. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  183. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  184. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  185. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  186. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  187. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  188. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  190. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  191. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  192. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M,
  193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  194. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  195. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  196. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  197. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  198. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  200. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754,
  201. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  202. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  204. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  206. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  208. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787,
  209. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  210. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M,
  211. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  212. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714,
  213. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  214. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S,
  215. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  216. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715,
  217. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  218. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S,
  219. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  220. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780,
  221. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  222. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S,
  223. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  224. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  225. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  226. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  227. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  228. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  229. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  230. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  231. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  232. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  233. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  234. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  235. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  236. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  237. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  238. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  239. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  240. { 0, }
  241. };
  242. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  243. static struct {
  244. const char string[ETH_GSTRING_LEN];
  245. } ethtool_stats_keys[TG3_NUM_STATS] = {
  246. { "rx_octets" },
  247. { "rx_fragments" },
  248. { "rx_ucast_packets" },
  249. { "rx_mcast_packets" },
  250. { "rx_bcast_packets" },
  251. { "rx_fcs_errors" },
  252. { "rx_align_errors" },
  253. { "rx_xon_pause_rcvd" },
  254. { "rx_xoff_pause_rcvd" },
  255. { "rx_mac_ctrl_rcvd" },
  256. { "rx_xoff_entered" },
  257. { "rx_frame_too_long_errors" },
  258. { "rx_jabbers" },
  259. { "rx_undersize_packets" },
  260. { "rx_in_length_errors" },
  261. { "rx_out_length_errors" },
  262. { "rx_64_or_less_octet_packets" },
  263. { "rx_65_to_127_octet_packets" },
  264. { "rx_128_to_255_octet_packets" },
  265. { "rx_256_to_511_octet_packets" },
  266. { "rx_512_to_1023_octet_packets" },
  267. { "rx_1024_to_1522_octet_packets" },
  268. { "rx_1523_to_2047_octet_packets" },
  269. { "rx_2048_to_4095_octet_packets" },
  270. { "rx_4096_to_8191_octet_packets" },
  271. { "rx_8192_to_9022_octet_packets" },
  272. { "tx_octets" },
  273. { "tx_collisions" },
  274. { "tx_xon_sent" },
  275. { "tx_xoff_sent" },
  276. { "tx_flow_control" },
  277. { "tx_mac_errors" },
  278. { "tx_single_collisions" },
  279. { "tx_mult_collisions" },
  280. { "tx_deferred" },
  281. { "tx_excessive_collisions" },
  282. { "tx_late_collisions" },
  283. { "tx_collide_2times" },
  284. { "tx_collide_3times" },
  285. { "tx_collide_4times" },
  286. { "tx_collide_5times" },
  287. { "tx_collide_6times" },
  288. { "tx_collide_7times" },
  289. { "tx_collide_8times" },
  290. { "tx_collide_9times" },
  291. { "tx_collide_10times" },
  292. { "tx_collide_11times" },
  293. { "tx_collide_12times" },
  294. { "tx_collide_13times" },
  295. { "tx_collide_14times" },
  296. { "tx_collide_15times" },
  297. { "tx_ucast_packets" },
  298. { "tx_mcast_packets" },
  299. { "tx_bcast_packets" },
  300. { "tx_carrier_sense_errors" },
  301. { "tx_discards" },
  302. { "tx_errors" },
  303. { "dma_writeq_full" },
  304. { "dma_write_prioq_full" },
  305. { "rxbds_empty" },
  306. { "rx_discards" },
  307. { "rx_errors" },
  308. { "rx_threshold_hit" },
  309. { "dma_readq_full" },
  310. { "dma_read_prioq_full" },
  311. { "tx_comp_queue_full" },
  312. { "ring_set_send_prod_index" },
  313. { "ring_status_update" },
  314. { "nic_irqs" },
  315. { "nic_avoided_irqs" },
  316. { "nic_tx_threshold_hit" }
  317. };
  318. static struct {
  319. const char string[ETH_GSTRING_LEN];
  320. } ethtool_test_keys[TG3_NUM_TEST] = {
  321. { "nvram test (online) " },
  322. { "link test (online) " },
  323. { "register test (offline)" },
  324. { "memory test (offline)" },
  325. { "loopback test (offline)" },
  326. { "interrupt test (offline)" },
  327. };
  328. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  329. {
  330. writel(val, tp->regs + off);
  331. }
  332. static u32 tg3_read32(struct tg3 *tp, u32 off)
  333. {
  334. return (readl(tp->regs + off));
  335. }
  336. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  337. {
  338. unsigned long flags;
  339. spin_lock_irqsave(&tp->indirect_lock, flags);
  340. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  341. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  342. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  343. }
  344. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  345. {
  346. writel(val, tp->regs + off);
  347. readl(tp->regs + off);
  348. }
  349. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  350. {
  351. unsigned long flags;
  352. u32 val;
  353. spin_lock_irqsave(&tp->indirect_lock, flags);
  354. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  355. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  356. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  357. return val;
  358. }
  359. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  360. {
  361. unsigned long flags;
  362. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  363. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  364. TG3_64BIT_REG_LOW, val);
  365. return;
  366. }
  367. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  368. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  369. TG3_64BIT_REG_LOW, val);
  370. return;
  371. }
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  374. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. /* In indirect mode when disabling interrupts, we also need
  377. * to clear the interrupt bit in the GRC local ctrl register.
  378. */
  379. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  380. (val == 0x1)) {
  381. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  382. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  383. }
  384. }
  385. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  386. {
  387. unsigned long flags;
  388. u32 val;
  389. spin_lock_irqsave(&tp->indirect_lock, flags);
  390. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  391. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  392. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  393. return val;
  394. }
  395. /* usec_wait specifies the wait time in usec when writing to certain registers
  396. * where it is unsafe to read back the register without some delay.
  397. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  398. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  399. */
  400. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  401. {
  402. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  403. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  404. /* Non-posted methods */
  405. tp->write32(tp, off, val);
  406. else {
  407. /* Posted method */
  408. tg3_write32(tp, off, val);
  409. if (usec_wait)
  410. udelay(usec_wait);
  411. tp->read32(tp, off);
  412. }
  413. /* Wait again after the read for the posted method to guarantee that
  414. * the wait time is met.
  415. */
  416. if (usec_wait)
  417. udelay(usec_wait);
  418. }
  419. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  420. {
  421. tp->write32_mbox(tp, off, val);
  422. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  423. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  424. tp->read32_mbox(tp, off);
  425. }
  426. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  427. {
  428. void __iomem *mbox = tp->regs + off;
  429. writel(val, mbox);
  430. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  431. writel(val, mbox);
  432. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  433. readl(mbox);
  434. }
  435. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  436. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  437. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  438. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  439. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  440. #define tw32(reg,val) tp->write32(tp, reg, val)
  441. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  442. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  443. #define tr32(reg) tp->read32(tp, reg)
  444. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  445. {
  446. unsigned long flags;
  447. spin_lock_irqsave(&tp->indirect_lock, flags);
  448. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  449. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  450. /* Always leave this as zero. */
  451. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  452. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  453. }
  454. static void tg3_write_mem_fast(struct tg3 *tp, u32 off, u32 val)
  455. {
  456. /* If no workaround is needed, write to mem space directly */
  457. if (tp->write32 != tg3_write_indirect_reg32)
  458. tw32(NIC_SRAM_WIN_BASE + off, val);
  459. else
  460. tg3_write_mem(tp, off, val);
  461. }
  462. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  463. {
  464. unsigned long flags;
  465. spin_lock_irqsave(&tp->indirect_lock, flags);
  466. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  467. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  468. /* Always leave this as zero. */
  469. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  470. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  471. }
  472. static void tg3_disable_ints(struct tg3 *tp)
  473. {
  474. tw32(TG3PCI_MISC_HOST_CTRL,
  475. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  476. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  477. }
  478. static inline void tg3_cond_int(struct tg3 *tp)
  479. {
  480. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  481. (tp->hw_status->status & SD_STATUS_UPDATED))
  482. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  483. }
  484. static void tg3_enable_ints(struct tg3 *tp)
  485. {
  486. tp->irq_sync = 0;
  487. wmb();
  488. tw32(TG3PCI_MISC_HOST_CTRL,
  489. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  490. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  491. (tp->last_tag << 24));
  492. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  493. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  494. (tp->last_tag << 24));
  495. tg3_cond_int(tp);
  496. }
  497. static inline unsigned int tg3_has_work(struct tg3 *tp)
  498. {
  499. struct tg3_hw_status *sblk = tp->hw_status;
  500. unsigned int work_exists = 0;
  501. /* check for phy events */
  502. if (!(tp->tg3_flags &
  503. (TG3_FLAG_USE_LINKCHG_REG |
  504. TG3_FLAG_POLL_SERDES))) {
  505. if (sblk->status & SD_STATUS_LINK_CHG)
  506. work_exists = 1;
  507. }
  508. /* check for RX/TX work to do */
  509. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  510. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  511. work_exists = 1;
  512. return work_exists;
  513. }
  514. /* tg3_restart_ints
  515. * similar to tg3_enable_ints, but it accurately determines whether there
  516. * is new work pending and can return without flushing the PIO write
  517. * which reenables interrupts
  518. */
  519. static void tg3_restart_ints(struct tg3 *tp)
  520. {
  521. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  522. tp->last_tag << 24);
  523. mmiowb();
  524. /* When doing tagged status, this work check is unnecessary.
  525. * The last_tag we write above tells the chip which piece of
  526. * work we've completed.
  527. */
  528. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  529. tg3_has_work(tp))
  530. tw32(HOSTCC_MODE, tp->coalesce_mode |
  531. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  532. }
  533. static inline void tg3_netif_stop(struct tg3 *tp)
  534. {
  535. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  536. netif_poll_disable(tp->dev);
  537. netif_tx_disable(tp->dev);
  538. }
  539. static inline void tg3_netif_start(struct tg3 *tp)
  540. {
  541. netif_wake_queue(tp->dev);
  542. /* NOTE: unconditional netif_wake_queue is only appropriate
  543. * so long as all callers are assured to have free tx slots
  544. * (such as after tg3_init_hw)
  545. */
  546. netif_poll_enable(tp->dev);
  547. tp->hw_status->status |= SD_STATUS_UPDATED;
  548. tg3_enable_ints(tp);
  549. }
  550. static void tg3_switch_clocks(struct tg3 *tp)
  551. {
  552. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  553. u32 orig_clock_ctrl;
  554. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  555. return;
  556. orig_clock_ctrl = clock_ctrl;
  557. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  558. CLOCK_CTRL_CLKRUN_OENABLE |
  559. 0x1f);
  560. tp->pci_clock_ctrl = clock_ctrl;
  561. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  562. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  563. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  564. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  565. }
  566. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  567. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  568. clock_ctrl |
  569. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  570. 40);
  571. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  572. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  573. 40);
  574. }
  575. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  576. }
  577. #define PHY_BUSY_LOOPS 5000
  578. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  579. {
  580. u32 frame_val;
  581. unsigned int loops;
  582. int ret;
  583. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  584. tw32_f(MAC_MI_MODE,
  585. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  586. udelay(80);
  587. }
  588. *val = 0x0;
  589. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  590. MI_COM_PHY_ADDR_MASK);
  591. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  592. MI_COM_REG_ADDR_MASK);
  593. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  594. tw32_f(MAC_MI_COM, frame_val);
  595. loops = PHY_BUSY_LOOPS;
  596. while (loops != 0) {
  597. udelay(10);
  598. frame_val = tr32(MAC_MI_COM);
  599. if ((frame_val & MI_COM_BUSY) == 0) {
  600. udelay(5);
  601. frame_val = tr32(MAC_MI_COM);
  602. break;
  603. }
  604. loops -= 1;
  605. }
  606. ret = -EBUSY;
  607. if (loops != 0) {
  608. *val = frame_val & MI_COM_DATA_MASK;
  609. ret = 0;
  610. }
  611. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  612. tw32_f(MAC_MI_MODE, tp->mi_mode);
  613. udelay(80);
  614. }
  615. return ret;
  616. }
  617. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  618. {
  619. u32 frame_val;
  620. unsigned int loops;
  621. int ret;
  622. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  623. tw32_f(MAC_MI_MODE,
  624. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  625. udelay(80);
  626. }
  627. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  628. MI_COM_PHY_ADDR_MASK);
  629. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  630. MI_COM_REG_ADDR_MASK);
  631. frame_val |= (val & MI_COM_DATA_MASK);
  632. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  633. tw32_f(MAC_MI_COM, frame_val);
  634. loops = PHY_BUSY_LOOPS;
  635. while (loops != 0) {
  636. udelay(10);
  637. frame_val = tr32(MAC_MI_COM);
  638. if ((frame_val & MI_COM_BUSY) == 0) {
  639. udelay(5);
  640. frame_val = tr32(MAC_MI_COM);
  641. break;
  642. }
  643. loops -= 1;
  644. }
  645. ret = -EBUSY;
  646. if (loops != 0)
  647. ret = 0;
  648. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  649. tw32_f(MAC_MI_MODE, tp->mi_mode);
  650. udelay(80);
  651. }
  652. return ret;
  653. }
  654. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  655. {
  656. u32 val;
  657. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  658. return;
  659. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  660. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  661. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  662. (val | (1 << 15) | (1 << 4)));
  663. }
  664. static int tg3_bmcr_reset(struct tg3 *tp)
  665. {
  666. u32 phy_control;
  667. int limit, err;
  668. /* OK, reset it, and poll the BMCR_RESET bit until it
  669. * clears or we time out.
  670. */
  671. phy_control = BMCR_RESET;
  672. err = tg3_writephy(tp, MII_BMCR, phy_control);
  673. if (err != 0)
  674. return -EBUSY;
  675. limit = 5000;
  676. while (limit--) {
  677. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  678. if (err != 0)
  679. return -EBUSY;
  680. if ((phy_control & BMCR_RESET) == 0) {
  681. udelay(40);
  682. break;
  683. }
  684. udelay(10);
  685. }
  686. if (limit <= 0)
  687. return -EBUSY;
  688. return 0;
  689. }
  690. static int tg3_wait_macro_done(struct tg3 *tp)
  691. {
  692. int limit = 100;
  693. while (limit--) {
  694. u32 tmp32;
  695. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  696. if ((tmp32 & 0x1000) == 0)
  697. break;
  698. }
  699. }
  700. if (limit <= 0)
  701. return -EBUSY;
  702. return 0;
  703. }
  704. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  705. {
  706. static const u32 test_pat[4][6] = {
  707. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  708. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  709. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  710. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  711. };
  712. int chan;
  713. for (chan = 0; chan < 4; chan++) {
  714. int i;
  715. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  716. (chan * 0x2000) | 0x0200);
  717. tg3_writephy(tp, 0x16, 0x0002);
  718. for (i = 0; i < 6; i++)
  719. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  720. test_pat[chan][i]);
  721. tg3_writephy(tp, 0x16, 0x0202);
  722. if (tg3_wait_macro_done(tp)) {
  723. *resetp = 1;
  724. return -EBUSY;
  725. }
  726. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  727. (chan * 0x2000) | 0x0200);
  728. tg3_writephy(tp, 0x16, 0x0082);
  729. if (tg3_wait_macro_done(tp)) {
  730. *resetp = 1;
  731. return -EBUSY;
  732. }
  733. tg3_writephy(tp, 0x16, 0x0802);
  734. if (tg3_wait_macro_done(tp)) {
  735. *resetp = 1;
  736. return -EBUSY;
  737. }
  738. for (i = 0; i < 6; i += 2) {
  739. u32 low, high;
  740. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  741. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  742. tg3_wait_macro_done(tp)) {
  743. *resetp = 1;
  744. return -EBUSY;
  745. }
  746. low &= 0x7fff;
  747. high &= 0x000f;
  748. if (low != test_pat[chan][i] ||
  749. high != test_pat[chan][i+1]) {
  750. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  751. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  752. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  753. return -EBUSY;
  754. }
  755. }
  756. }
  757. return 0;
  758. }
  759. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  760. {
  761. int chan;
  762. for (chan = 0; chan < 4; chan++) {
  763. int i;
  764. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  765. (chan * 0x2000) | 0x0200);
  766. tg3_writephy(tp, 0x16, 0x0002);
  767. for (i = 0; i < 6; i++)
  768. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  769. tg3_writephy(tp, 0x16, 0x0202);
  770. if (tg3_wait_macro_done(tp))
  771. return -EBUSY;
  772. }
  773. return 0;
  774. }
  775. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  776. {
  777. u32 reg32, phy9_orig;
  778. int retries, do_phy_reset, err;
  779. retries = 10;
  780. do_phy_reset = 1;
  781. do {
  782. if (do_phy_reset) {
  783. err = tg3_bmcr_reset(tp);
  784. if (err)
  785. return err;
  786. do_phy_reset = 0;
  787. }
  788. /* Disable transmitter and interrupt. */
  789. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  790. continue;
  791. reg32 |= 0x3000;
  792. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  793. /* Set full-duplex, 1000 mbps. */
  794. tg3_writephy(tp, MII_BMCR,
  795. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  796. /* Set to master mode. */
  797. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  798. continue;
  799. tg3_writephy(tp, MII_TG3_CTRL,
  800. (MII_TG3_CTRL_AS_MASTER |
  801. MII_TG3_CTRL_ENABLE_AS_MASTER));
  802. /* Enable SM_DSP_CLOCK and 6dB. */
  803. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  804. /* Block the PHY control access. */
  805. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  806. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  807. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  808. if (!err)
  809. break;
  810. } while (--retries);
  811. err = tg3_phy_reset_chanpat(tp);
  812. if (err)
  813. return err;
  814. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  815. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  816. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  817. tg3_writephy(tp, 0x16, 0x0000);
  818. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  819. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  820. /* Set Extended packet length bit for jumbo frames */
  821. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  822. }
  823. else {
  824. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  825. }
  826. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  827. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  828. reg32 &= ~0x3000;
  829. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  830. } else if (!err)
  831. err = -EBUSY;
  832. return err;
  833. }
  834. /* This will reset the tigon3 PHY if there is no valid
  835. * link unless the FORCE argument is non-zero.
  836. */
  837. static int tg3_phy_reset(struct tg3 *tp)
  838. {
  839. u32 phy_status;
  840. int err;
  841. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  842. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  843. if (err != 0)
  844. return -EBUSY;
  845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  848. err = tg3_phy_reset_5703_4_5(tp);
  849. if (err)
  850. return err;
  851. goto out;
  852. }
  853. err = tg3_bmcr_reset(tp);
  854. if (err)
  855. return err;
  856. out:
  857. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  858. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  859. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  860. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  861. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  862. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  863. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  864. }
  865. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  866. tg3_writephy(tp, 0x1c, 0x8d68);
  867. tg3_writephy(tp, 0x1c, 0x8d68);
  868. }
  869. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  870. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  871. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  872. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  873. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  874. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  875. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  876. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  877. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  878. }
  879. /* Set Extended packet length bit (bit 14) on all chips that */
  880. /* support jumbo frames */
  881. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  882. /* Cannot do read-modify-write on 5401 */
  883. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  884. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  885. u32 phy_reg;
  886. /* Set bit 14 with read-modify-write to preserve other bits */
  887. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  888. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  889. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  890. }
  891. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  892. * jumbo frames transmission.
  893. */
  894. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  895. u32 phy_reg;
  896. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  897. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  898. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  899. }
  900. tg3_phy_set_wirespeed(tp);
  901. return 0;
  902. }
  903. static void tg3_frob_aux_power(struct tg3 *tp)
  904. {
  905. struct tg3 *tp_peer = tp;
  906. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  907. return;
  908. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  909. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  910. struct net_device *dev_peer;
  911. dev_peer = pci_get_drvdata(tp->pdev_peer);
  912. /* remove_one() may have been run on the peer. */
  913. if (!dev_peer)
  914. tp_peer = tp;
  915. else
  916. tp_peer = netdev_priv(dev_peer);
  917. }
  918. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  919. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  920. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  921. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  922. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  923. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  924. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  925. (GRC_LCLCTRL_GPIO_OE0 |
  926. GRC_LCLCTRL_GPIO_OE1 |
  927. GRC_LCLCTRL_GPIO_OE2 |
  928. GRC_LCLCTRL_GPIO_OUTPUT0 |
  929. GRC_LCLCTRL_GPIO_OUTPUT1),
  930. 100);
  931. } else {
  932. u32 no_gpio2;
  933. u32 grc_local_ctrl = 0;
  934. if (tp_peer != tp &&
  935. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  936. return;
  937. /* Workaround to prevent overdrawing Amps. */
  938. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  939. ASIC_REV_5714) {
  940. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  941. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  942. grc_local_ctrl, 100);
  943. }
  944. /* On 5753 and variants, GPIO2 cannot be used. */
  945. no_gpio2 = tp->nic_sram_data_cfg &
  946. NIC_SRAM_DATA_CFG_NO_GPIO2;
  947. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  948. GRC_LCLCTRL_GPIO_OE1 |
  949. GRC_LCLCTRL_GPIO_OE2 |
  950. GRC_LCLCTRL_GPIO_OUTPUT1 |
  951. GRC_LCLCTRL_GPIO_OUTPUT2;
  952. if (no_gpio2) {
  953. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  954. GRC_LCLCTRL_GPIO_OUTPUT2);
  955. }
  956. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  957. grc_local_ctrl, 100);
  958. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  959. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  960. grc_local_ctrl, 100);
  961. if (!no_gpio2) {
  962. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  963. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  964. grc_local_ctrl, 100);
  965. }
  966. }
  967. } else {
  968. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  969. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  970. if (tp_peer != tp &&
  971. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  972. return;
  973. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  974. (GRC_LCLCTRL_GPIO_OE1 |
  975. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  976. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  977. GRC_LCLCTRL_GPIO_OE1, 100);
  978. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  979. (GRC_LCLCTRL_GPIO_OE1 |
  980. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  981. }
  982. }
  983. }
  984. static int tg3_setup_phy(struct tg3 *, int);
  985. #define RESET_KIND_SHUTDOWN 0
  986. #define RESET_KIND_INIT 1
  987. #define RESET_KIND_SUSPEND 2
  988. static void tg3_write_sig_post_reset(struct tg3 *, int);
  989. static int tg3_halt_cpu(struct tg3 *, u32);
  990. static int tg3_nvram_lock(struct tg3 *);
  991. static void tg3_nvram_unlock(struct tg3 *);
  992. static void tg3_power_down_phy(struct tg3 *tp)
  993. {
  994. /* The PHY should not be powered down on some chips because
  995. * of bugs.
  996. */
  997. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  998. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  999. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1000. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1001. return;
  1002. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1003. }
  1004. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1005. {
  1006. u32 misc_host_ctrl;
  1007. u16 power_control, power_caps;
  1008. int pm = tp->pm_cap;
  1009. /* Make sure register accesses (indirect or otherwise)
  1010. * will function correctly.
  1011. */
  1012. pci_write_config_dword(tp->pdev,
  1013. TG3PCI_MISC_HOST_CTRL,
  1014. tp->misc_host_ctrl);
  1015. pci_read_config_word(tp->pdev,
  1016. pm + PCI_PM_CTRL,
  1017. &power_control);
  1018. power_control |= PCI_PM_CTRL_PME_STATUS;
  1019. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1020. switch (state) {
  1021. case PCI_D0:
  1022. power_control |= 0;
  1023. pci_write_config_word(tp->pdev,
  1024. pm + PCI_PM_CTRL,
  1025. power_control);
  1026. udelay(100); /* Delay after power state change */
  1027. /* Switch out of Vaux if it is not a LOM */
  1028. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  1029. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1030. return 0;
  1031. case PCI_D1:
  1032. power_control |= 1;
  1033. break;
  1034. case PCI_D2:
  1035. power_control |= 2;
  1036. break;
  1037. case PCI_D3hot:
  1038. power_control |= 3;
  1039. break;
  1040. default:
  1041. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1042. "requested.\n",
  1043. tp->dev->name, state);
  1044. return -EINVAL;
  1045. };
  1046. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1047. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1048. tw32(TG3PCI_MISC_HOST_CTRL,
  1049. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1050. if (tp->link_config.phy_is_low_power == 0) {
  1051. tp->link_config.phy_is_low_power = 1;
  1052. tp->link_config.orig_speed = tp->link_config.speed;
  1053. tp->link_config.orig_duplex = tp->link_config.duplex;
  1054. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1055. }
  1056. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1057. tp->link_config.speed = SPEED_10;
  1058. tp->link_config.duplex = DUPLEX_HALF;
  1059. tp->link_config.autoneg = AUTONEG_ENABLE;
  1060. tg3_setup_phy(tp, 0);
  1061. }
  1062. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1063. int i;
  1064. u32 val;
  1065. for (i = 0; i < 200; i++) {
  1066. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1067. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1068. break;
  1069. msleep(1);
  1070. }
  1071. }
  1072. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1073. WOL_DRV_STATE_SHUTDOWN |
  1074. WOL_DRV_WOL | WOL_SET_MAGIC_PKT);
  1075. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1076. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1077. u32 mac_mode;
  1078. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1079. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1080. udelay(40);
  1081. mac_mode = MAC_MODE_PORT_MODE_MII;
  1082. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1083. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1084. mac_mode |= MAC_MODE_LINK_POLARITY;
  1085. } else {
  1086. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1087. }
  1088. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1089. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1090. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1091. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1092. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1093. tw32_f(MAC_MODE, mac_mode);
  1094. udelay(100);
  1095. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1096. udelay(10);
  1097. }
  1098. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1099. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1101. u32 base_val;
  1102. base_val = tp->pci_clock_ctrl;
  1103. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1104. CLOCK_CTRL_TXCLK_DISABLE);
  1105. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1106. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1107. } else if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  1108. /* do nothing */
  1109. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1110. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1111. u32 newbits1, newbits2;
  1112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1113. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1114. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1115. CLOCK_CTRL_TXCLK_DISABLE |
  1116. CLOCK_CTRL_ALTCLK);
  1117. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1118. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1119. newbits1 = CLOCK_CTRL_625_CORE;
  1120. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1121. } else {
  1122. newbits1 = CLOCK_CTRL_ALTCLK;
  1123. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1124. }
  1125. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1126. 40);
  1127. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1128. 40);
  1129. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1130. u32 newbits3;
  1131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1133. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1134. CLOCK_CTRL_TXCLK_DISABLE |
  1135. CLOCK_CTRL_44MHZ_CORE);
  1136. } else {
  1137. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1138. }
  1139. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1140. tp->pci_clock_ctrl | newbits3, 40);
  1141. }
  1142. }
  1143. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1144. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1145. /* Turn off the PHY */
  1146. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1147. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1148. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1149. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1150. tg3_power_down_phy(tp);
  1151. }
  1152. }
  1153. tg3_frob_aux_power(tp);
  1154. /* Workaround for unstable PLL clock */
  1155. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1156. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1157. u32 val = tr32(0x7d00);
  1158. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1159. tw32(0x7d00, val);
  1160. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1161. int err;
  1162. err = tg3_nvram_lock(tp);
  1163. tg3_halt_cpu(tp, RX_CPU_BASE);
  1164. if (!err)
  1165. tg3_nvram_unlock(tp);
  1166. }
  1167. }
  1168. /* Finally, set the new power state. */
  1169. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1170. udelay(100); /* Delay after power state change */
  1171. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1172. return 0;
  1173. }
  1174. static void tg3_link_report(struct tg3 *tp)
  1175. {
  1176. if (!netif_carrier_ok(tp->dev)) {
  1177. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1178. } else {
  1179. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1180. tp->dev->name,
  1181. (tp->link_config.active_speed == SPEED_1000 ?
  1182. 1000 :
  1183. (tp->link_config.active_speed == SPEED_100 ?
  1184. 100 : 10)),
  1185. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1186. "full" : "half"));
  1187. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1188. "%s for RX.\n",
  1189. tp->dev->name,
  1190. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1191. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1192. }
  1193. }
  1194. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1195. {
  1196. u32 new_tg3_flags = 0;
  1197. u32 old_rx_mode = tp->rx_mode;
  1198. u32 old_tx_mode = tp->tx_mode;
  1199. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1200. /* Convert 1000BaseX flow control bits to 1000BaseT
  1201. * bits before resolving flow control.
  1202. */
  1203. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1204. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1205. ADVERTISE_PAUSE_ASYM);
  1206. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1207. if (local_adv & ADVERTISE_1000XPAUSE)
  1208. local_adv |= ADVERTISE_PAUSE_CAP;
  1209. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1210. local_adv |= ADVERTISE_PAUSE_ASYM;
  1211. if (remote_adv & LPA_1000XPAUSE)
  1212. remote_adv |= LPA_PAUSE_CAP;
  1213. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1214. remote_adv |= LPA_PAUSE_ASYM;
  1215. }
  1216. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1217. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1218. if (remote_adv & LPA_PAUSE_CAP)
  1219. new_tg3_flags |=
  1220. (TG3_FLAG_RX_PAUSE |
  1221. TG3_FLAG_TX_PAUSE);
  1222. else if (remote_adv & LPA_PAUSE_ASYM)
  1223. new_tg3_flags |=
  1224. (TG3_FLAG_RX_PAUSE);
  1225. } else {
  1226. if (remote_adv & LPA_PAUSE_CAP)
  1227. new_tg3_flags |=
  1228. (TG3_FLAG_RX_PAUSE |
  1229. TG3_FLAG_TX_PAUSE);
  1230. }
  1231. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1232. if ((remote_adv & LPA_PAUSE_CAP) &&
  1233. (remote_adv & LPA_PAUSE_ASYM))
  1234. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1235. }
  1236. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1237. tp->tg3_flags |= new_tg3_flags;
  1238. } else {
  1239. new_tg3_flags = tp->tg3_flags;
  1240. }
  1241. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1242. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1243. else
  1244. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1245. if (old_rx_mode != tp->rx_mode) {
  1246. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1247. }
  1248. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1249. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1250. else
  1251. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1252. if (old_tx_mode != tp->tx_mode) {
  1253. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1254. }
  1255. }
  1256. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1257. {
  1258. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1259. case MII_TG3_AUX_STAT_10HALF:
  1260. *speed = SPEED_10;
  1261. *duplex = DUPLEX_HALF;
  1262. break;
  1263. case MII_TG3_AUX_STAT_10FULL:
  1264. *speed = SPEED_10;
  1265. *duplex = DUPLEX_FULL;
  1266. break;
  1267. case MII_TG3_AUX_STAT_100HALF:
  1268. *speed = SPEED_100;
  1269. *duplex = DUPLEX_HALF;
  1270. break;
  1271. case MII_TG3_AUX_STAT_100FULL:
  1272. *speed = SPEED_100;
  1273. *duplex = DUPLEX_FULL;
  1274. break;
  1275. case MII_TG3_AUX_STAT_1000HALF:
  1276. *speed = SPEED_1000;
  1277. *duplex = DUPLEX_HALF;
  1278. break;
  1279. case MII_TG3_AUX_STAT_1000FULL:
  1280. *speed = SPEED_1000;
  1281. *duplex = DUPLEX_FULL;
  1282. break;
  1283. default:
  1284. *speed = SPEED_INVALID;
  1285. *duplex = DUPLEX_INVALID;
  1286. break;
  1287. };
  1288. }
  1289. static void tg3_phy_copper_begin(struct tg3 *tp)
  1290. {
  1291. u32 new_adv;
  1292. int i;
  1293. if (tp->link_config.phy_is_low_power) {
  1294. /* Entering low power mode. Disable gigabit and
  1295. * 100baseT advertisements.
  1296. */
  1297. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1298. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1299. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1300. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1301. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1302. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1303. } else if (tp->link_config.speed == SPEED_INVALID) {
  1304. tp->link_config.advertising =
  1305. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1306. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1307. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1308. ADVERTISED_Autoneg | ADVERTISED_MII);
  1309. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1310. tp->link_config.advertising &=
  1311. ~(ADVERTISED_1000baseT_Half |
  1312. ADVERTISED_1000baseT_Full);
  1313. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1314. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1315. new_adv |= ADVERTISE_10HALF;
  1316. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1317. new_adv |= ADVERTISE_10FULL;
  1318. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1319. new_adv |= ADVERTISE_100HALF;
  1320. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1321. new_adv |= ADVERTISE_100FULL;
  1322. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1323. if (tp->link_config.advertising &
  1324. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1325. new_adv = 0;
  1326. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1327. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1328. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1329. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1330. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1331. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1332. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1333. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1334. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1335. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1336. } else {
  1337. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1338. }
  1339. } else {
  1340. /* Asking for a specific link mode. */
  1341. if (tp->link_config.speed == SPEED_1000) {
  1342. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1343. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1344. if (tp->link_config.duplex == DUPLEX_FULL)
  1345. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1346. else
  1347. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1348. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1349. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1350. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1351. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1352. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1353. } else {
  1354. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1355. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1356. if (tp->link_config.speed == SPEED_100) {
  1357. if (tp->link_config.duplex == DUPLEX_FULL)
  1358. new_adv |= ADVERTISE_100FULL;
  1359. else
  1360. new_adv |= ADVERTISE_100HALF;
  1361. } else {
  1362. if (tp->link_config.duplex == DUPLEX_FULL)
  1363. new_adv |= ADVERTISE_10FULL;
  1364. else
  1365. new_adv |= ADVERTISE_10HALF;
  1366. }
  1367. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1368. }
  1369. }
  1370. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1371. tp->link_config.speed != SPEED_INVALID) {
  1372. u32 bmcr, orig_bmcr;
  1373. tp->link_config.active_speed = tp->link_config.speed;
  1374. tp->link_config.active_duplex = tp->link_config.duplex;
  1375. bmcr = 0;
  1376. switch (tp->link_config.speed) {
  1377. default:
  1378. case SPEED_10:
  1379. break;
  1380. case SPEED_100:
  1381. bmcr |= BMCR_SPEED100;
  1382. break;
  1383. case SPEED_1000:
  1384. bmcr |= TG3_BMCR_SPEED1000;
  1385. break;
  1386. };
  1387. if (tp->link_config.duplex == DUPLEX_FULL)
  1388. bmcr |= BMCR_FULLDPLX;
  1389. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1390. (bmcr != orig_bmcr)) {
  1391. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1392. for (i = 0; i < 1500; i++) {
  1393. u32 tmp;
  1394. udelay(10);
  1395. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1396. tg3_readphy(tp, MII_BMSR, &tmp))
  1397. continue;
  1398. if (!(tmp & BMSR_LSTATUS)) {
  1399. udelay(40);
  1400. break;
  1401. }
  1402. }
  1403. tg3_writephy(tp, MII_BMCR, bmcr);
  1404. udelay(40);
  1405. }
  1406. } else {
  1407. tg3_writephy(tp, MII_BMCR,
  1408. BMCR_ANENABLE | BMCR_ANRESTART);
  1409. }
  1410. }
  1411. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1412. {
  1413. int err;
  1414. /* Turn off tap power management. */
  1415. /* Set Extended packet length bit */
  1416. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1417. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1418. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1419. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1420. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1421. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1422. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1423. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1424. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1425. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1426. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1427. udelay(40);
  1428. return err;
  1429. }
  1430. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1431. {
  1432. u32 adv_reg, all_mask;
  1433. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1434. return 0;
  1435. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1436. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1437. if ((adv_reg & all_mask) != all_mask)
  1438. return 0;
  1439. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1440. u32 tg3_ctrl;
  1441. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1442. return 0;
  1443. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1444. MII_TG3_CTRL_ADV_1000_FULL);
  1445. if ((tg3_ctrl & all_mask) != all_mask)
  1446. return 0;
  1447. }
  1448. return 1;
  1449. }
  1450. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1451. {
  1452. int current_link_up;
  1453. u32 bmsr, dummy;
  1454. u16 current_speed;
  1455. u8 current_duplex;
  1456. int i, err;
  1457. tw32(MAC_EVENT, 0);
  1458. tw32_f(MAC_STATUS,
  1459. (MAC_STATUS_SYNC_CHANGED |
  1460. MAC_STATUS_CFG_CHANGED |
  1461. MAC_STATUS_MI_COMPLETION |
  1462. MAC_STATUS_LNKSTATE_CHANGED));
  1463. udelay(40);
  1464. tp->mi_mode = MAC_MI_MODE_BASE;
  1465. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1466. udelay(80);
  1467. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1468. /* Some third-party PHYs need to be reset on link going
  1469. * down.
  1470. */
  1471. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1472. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1473. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1474. netif_carrier_ok(tp->dev)) {
  1475. tg3_readphy(tp, MII_BMSR, &bmsr);
  1476. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1477. !(bmsr & BMSR_LSTATUS))
  1478. force_reset = 1;
  1479. }
  1480. if (force_reset)
  1481. tg3_phy_reset(tp);
  1482. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1483. tg3_readphy(tp, MII_BMSR, &bmsr);
  1484. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1485. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1486. bmsr = 0;
  1487. if (!(bmsr & BMSR_LSTATUS)) {
  1488. err = tg3_init_5401phy_dsp(tp);
  1489. if (err)
  1490. return err;
  1491. tg3_readphy(tp, MII_BMSR, &bmsr);
  1492. for (i = 0; i < 1000; i++) {
  1493. udelay(10);
  1494. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1495. (bmsr & BMSR_LSTATUS)) {
  1496. udelay(40);
  1497. break;
  1498. }
  1499. }
  1500. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1501. !(bmsr & BMSR_LSTATUS) &&
  1502. tp->link_config.active_speed == SPEED_1000) {
  1503. err = tg3_phy_reset(tp);
  1504. if (!err)
  1505. err = tg3_init_5401phy_dsp(tp);
  1506. if (err)
  1507. return err;
  1508. }
  1509. }
  1510. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1511. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1512. /* 5701 {A0,B0} CRC bug workaround */
  1513. tg3_writephy(tp, 0x15, 0x0a75);
  1514. tg3_writephy(tp, 0x1c, 0x8c68);
  1515. tg3_writephy(tp, 0x1c, 0x8d68);
  1516. tg3_writephy(tp, 0x1c, 0x8c68);
  1517. }
  1518. /* Clear pending interrupts... */
  1519. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1520. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1521. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1522. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1523. else
  1524. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1525. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1526. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1527. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1528. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1529. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1530. else
  1531. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1532. }
  1533. current_link_up = 0;
  1534. current_speed = SPEED_INVALID;
  1535. current_duplex = DUPLEX_INVALID;
  1536. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1537. u32 val;
  1538. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1539. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1540. if (!(val & (1 << 10))) {
  1541. val |= (1 << 10);
  1542. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1543. goto relink;
  1544. }
  1545. }
  1546. bmsr = 0;
  1547. for (i = 0; i < 100; i++) {
  1548. tg3_readphy(tp, MII_BMSR, &bmsr);
  1549. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1550. (bmsr & BMSR_LSTATUS))
  1551. break;
  1552. udelay(40);
  1553. }
  1554. if (bmsr & BMSR_LSTATUS) {
  1555. u32 aux_stat, bmcr;
  1556. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1557. for (i = 0; i < 2000; i++) {
  1558. udelay(10);
  1559. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1560. aux_stat)
  1561. break;
  1562. }
  1563. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1564. &current_speed,
  1565. &current_duplex);
  1566. bmcr = 0;
  1567. for (i = 0; i < 200; i++) {
  1568. tg3_readphy(tp, MII_BMCR, &bmcr);
  1569. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1570. continue;
  1571. if (bmcr && bmcr != 0x7fff)
  1572. break;
  1573. udelay(10);
  1574. }
  1575. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1576. if (bmcr & BMCR_ANENABLE) {
  1577. current_link_up = 1;
  1578. /* Force autoneg restart if we are exiting
  1579. * low power mode.
  1580. */
  1581. if (!tg3_copper_is_advertising_all(tp))
  1582. current_link_up = 0;
  1583. } else {
  1584. current_link_up = 0;
  1585. }
  1586. } else {
  1587. if (!(bmcr & BMCR_ANENABLE) &&
  1588. tp->link_config.speed == current_speed &&
  1589. tp->link_config.duplex == current_duplex) {
  1590. current_link_up = 1;
  1591. } else {
  1592. current_link_up = 0;
  1593. }
  1594. }
  1595. tp->link_config.active_speed = current_speed;
  1596. tp->link_config.active_duplex = current_duplex;
  1597. }
  1598. if (current_link_up == 1 &&
  1599. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1600. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1601. u32 local_adv, remote_adv;
  1602. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1603. local_adv = 0;
  1604. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1605. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1606. remote_adv = 0;
  1607. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1608. /* If we are not advertising full pause capability,
  1609. * something is wrong. Bring the link down and reconfigure.
  1610. */
  1611. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1612. current_link_up = 0;
  1613. } else {
  1614. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1615. }
  1616. }
  1617. relink:
  1618. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1619. u32 tmp;
  1620. tg3_phy_copper_begin(tp);
  1621. tg3_readphy(tp, MII_BMSR, &tmp);
  1622. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1623. (tmp & BMSR_LSTATUS))
  1624. current_link_up = 1;
  1625. }
  1626. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1627. if (current_link_up == 1) {
  1628. if (tp->link_config.active_speed == SPEED_100 ||
  1629. tp->link_config.active_speed == SPEED_10)
  1630. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1631. else
  1632. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1633. } else
  1634. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1635. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1636. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1637. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1638. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1640. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1641. (current_link_up == 1 &&
  1642. tp->link_config.active_speed == SPEED_10))
  1643. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1644. } else {
  1645. if (current_link_up == 1)
  1646. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1647. }
  1648. /* ??? Without this setting Netgear GA302T PHY does not
  1649. * ??? send/receive packets...
  1650. */
  1651. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1652. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1653. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1654. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1655. udelay(80);
  1656. }
  1657. tw32_f(MAC_MODE, tp->mac_mode);
  1658. udelay(40);
  1659. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1660. /* Polled via timer. */
  1661. tw32_f(MAC_EVENT, 0);
  1662. } else {
  1663. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1664. }
  1665. udelay(40);
  1666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1667. current_link_up == 1 &&
  1668. tp->link_config.active_speed == SPEED_1000 &&
  1669. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1670. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1671. udelay(120);
  1672. tw32_f(MAC_STATUS,
  1673. (MAC_STATUS_SYNC_CHANGED |
  1674. MAC_STATUS_CFG_CHANGED));
  1675. udelay(40);
  1676. tg3_write_mem(tp,
  1677. NIC_SRAM_FIRMWARE_MBOX,
  1678. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1679. }
  1680. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1681. if (current_link_up)
  1682. netif_carrier_on(tp->dev);
  1683. else
  1684. netif_carrier_off(tp->dev);
  1685. tg3_link_report(tp);
  1686. }
  1687. return 0;
  1688. }
  1689. struct tg3_fiber_aneginfo {
  1690. int state;
  1691. #define ANEG_STATE_UNKNOWN 0
  1692. #define ANEG_STATE_AN_ENABLE 1
  1693. #define ANEG_STATE_RESTART_INIT 2
  1694. #define ANEG_STATE_RESTART 3
  1695. #define ANEG_STATE_DISABLE_LINK_OK 4
  1696. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1697. #define ANEG_STATE_ABILITY_DETECT 6
  1698. #define ANEG_STATE_ACK_DETECT_INIT 7
  1699. #define ANEG_STATE_ACK_DETECT 8
  1700. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1701. #define ANEG_STATE_COMPLETE_ACK 10
  1702. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1703. #define ANEG_STATE_IDLE_DETECT 12
  1704. #define ANEG_STATE_LINK_OK 13
  1705. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1706. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1707. u32 flags;
  1708. #define MR_AN_ENABLE 0x00000001
  1709. #define MR_RESTART_AN 0x00000002
  1710. #define MR_AN_COMPLETE 0x00000004
  1711. #define MR_PAGE_RX 0x00000008
  1712. #define MR_NP_LOADED 0x00000010
  1713. #define MR_TOGGLE_TX 0x00000020
  1714. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1715. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1716. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1717. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1718. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1719. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1720. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1721. #define MR_TOGGLE_RX 0x00002000
  1722. #define MR_NP_RX 0x00004000
  1723. #define MR_LINK_OK 0x80000000
  1724. unsigned long link_time, cur_time;
  1725. u32 ability_match_cfg;
  1726. int ability_match_count;
  1727. char ability_match, idle_match, ack_match;
  1728. u32 txconfig, rxconfig;
  1729. #define ANEG_CFG_NP 0x00000080
  1730. #define ANEG_CFG_ACK 0x00000040
  1731. #define ANEG_CFG_RF2 0x00000020
  1732. #define ANEG_CFG_RF1 0x00000010
  1733. #define ANEG_CFG_PS2 0x00000001
  1734. #define ANEG_CFG_PS1 0x00008000
  1735. #define ANEG_CFG_HD 0x00004000
  1736. #define ANEG_CFG_FD 0x00002000
  1737. #define ANEG_CFG_INVAL 0x00001f06
  1738. };
  1739. #define ANEG_OK 0
  1740. #define ANEG_DONE 1
  1741. #define ANEG_TIMER_ENAB 2
  1742. #define ANEG_FAILED -1
  1743. #define ANEG_STATE_SETTLE_TIME 10000
  1744. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1745. struct tg3_fiber_aneginfo *ap)
  1746. {
  1747. unsigned long delta;
  1748. u32 rx_cfg_reg;
  1749. int ret;
  1750. if (ap->state == ANEG_STATE_UNKNOWN) {
  1751. ap->rxconfig = 0;
  1752. ap->link_time = 0;
  1753. ap->cur_time = 0;
  1754. ap->ability_match_cfg = 0;
  1755. ap->ability_match_count = 0;
  1756. ap->ability_match = 0;
  1757. ap->idle_match = 0;
  1758. ap->ack_match = 0;
  1759. }
  1760. ap->cur_time++;
  1761. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1762. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1763. if (rx_cfg_reg != ap->ability_match_cfg) {
  1764. ap->ability_match_cfg = rx_cfg_reg;
  1765. ap->ability_match = 0;
  1766. ap->ability_match_count = 0;
  1767. } else {
  1768. if (++ap->ability_match_count > 1) {
  1769. ap->ability_match = 1;
  1770. ap->ability_match_cfg = rx_cfg_reg;
  1771. }
  1772. }
  1773. if (rx_cfg_reg & ANEG_CFG_ACK)
  1774. ap->ack_match = 1;
  1775. else
  1776. ap->ack_match = 0;
  1777. ap->idle_match = 0;
  1778. } else {
  1779. ap->idle_match = 1;
  1780. ap->ability_match_cfg = 0;
  1781. ap->ability_match_count = 0;
  1782. ap->ability_match = 0;
  1783. ap->ack_match = 0;
  1784. rx_cfg_reg = 0;
  1785. }
  1786. ap->rxconfig = rx_cfg_reg;
  1787. ret = ANEG_OK;
  1788. switch(ap->state) {
  1789. case ANEG_STATE_UNKNOWN:
  1790. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1791. ap->state = ANEG_STATE_AN_ENABLE;
  1792. /* fallthru */
  1793. case ANEG_STATE_AN_ENABLE:
  1794. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1795. if (ap->flags & MR_AN_ENABLE) {
  1796. ap->link_time = 0;
  1797. ap->cur_time = 0;
  1798. ap->ability_match_cfg = 0;
  1799. ap->ability_match_count = 0;
  1800. ap->ability_match = 0;
  1801. ap->idle_match = 0;
  1802. ap->ack_match = 0;
  1803. ap->state = ANEG_STATE_RESTART_INIT;
  1804. } else {
  1805. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1806. }
  1807. break;
  1808. case ANEG_STATE_RESTART_INIT:
  1809. ap->link_time = ap->cur_time;
  1810. ap->flags &= ~(MR_NP_LOADED);
  1811. ap->txconfig = 0;
  1812. tw32(MAC_TX_AUTO_NEG, 0);
  1813. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1814. tw32_f(MAC_MODE, tp->mac_mode);
  1815. udelay(40);
  1816. ret = ANEG_TIMER_ENAB;
  1817. ap->state = ANEG_STATE_RESTART;
  1818. /* fallthru */
  1819. case ANEG_STATE_RESTART:
  1820. delta = ap->cur_time - ap->link_time;
  1821. if (delta > ANEG_STATE_SETTLE_TIME) {
  1822. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1823. } else {
  1824. ret = ANEG_TIMER_ENAB;
  1825. }
  1826. break;
  1827. case ANEG_STATE_DISABLE_LINK_OK:
  1828. ret = ANEG_DONE;
  1829. break;
  1830. case ANEG_STATE_ABILITY_DETECT_INIT:
  1831. ap->flags &= ~(MR_TOGGLE_TX);
  1832. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1833. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1834. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1835. tw32_f(MAC_MODE, tp->mac_mode);
  1836. udelay(40);
  1837. ap->state = ANEG_STATE_ABILITY_DETECT;
  1838. break;
  1839. case ANEG_STATE_ABILITY_DETECT:
  1840. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1841. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1842. }
  1843. break;
  1844. case ANEG_STATE_ACK_DETECT_INIT:
  1845. ap->txconfig |= ANEG_CFG_ACK;
  1846. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1847. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1848. tw32_f(MAC_MODE, tp->mac_mode);
  1849. udelay(40);
  1850. ap->state = ANEG_STATE_ACK_DETECT;
  1851. /* fallthru */
  1852. case ANEG_STATE_ACK_DETECT:
  1853. if (ap->ack_match != 0) {
  1854. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1855. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1856. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1857. } else {
  1858. ap->state = ANEG_STATE_AN_ENABLE;
  1859. }
  1860. } else if (ap->ability_match != 0 &&
  1861. ap->rxconfig == 0) {
  1862. ap->state = ANEG_STATE_AN_ENABLE;
  1863. }
  1864. break;
  1865. case ANEG_STATE_COMPLETE_ACK_INIT:
  1866. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1867. ret = ANEG_FAILED;
  1868. break;
  1869. }
  1870. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1871. MR_LP_ADV_HALF_DUPLEX |
  1872. MR_LP_ADV_SYM_PAUSE |
  1873. MR_LP_ADV_ASYM_PAUSE |
  1874. MR_LP_ADV_REMOTE_FAULT1 |
  1875. MR_LP_ADV_REMOTE_FAULT2 |
  1876. MR_LP_ADV_NEXT_PAGE |
  1877. MR_TOGGLE_RX |
  1878. MR_NP_RX);
  1879. if (ap->rxconfig & ANEG_CFG_FD)
  1880. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1881. if (ap->rxconfig & ANEG_CFG_HD)
  1882. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1883. if (ap->rxconfig & ANEG_CFG_PS1)
  1884. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1885. if (ap->rxconfig & ANEG_CFG_PS2)
  1886. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1887. if (ap->rxconfig & ANEG_CFG_RF1)
  1888. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1889. if (ap->rxconfig & ANEG_CFG_RF2)
  1890. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1891. if (ap->rxconfig & ANEG_CFG_NP)
  1892. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1893. ap->link_time = ap->cur_time;
  1894. ap->flags ^= (MR_TOGGLE_TX);
  1895. if (ap->rxconfig & 0x0008)
  1896. ap->flags |= MR_TOGGLE_RX;
  1897. if (ap->rxconfig & ANEG_CFG_NP)
  1898. ap->flags |= MR_NP_RX;
  1899. ap->flags |= MR_PAGE_RX;
  1900. ap->state = ANEG_STATE_COMPLETE_ACK;
  1901. ret = ANEG_TIMER_ENAB;
  1902. break;
  1903. case ANEG_STATE_COMPLETE_ACK:
  1904. if (ap->ability_match != 0 &&
  1905. ap->rxconfig == 0) {
  1906. ap->state = ANEG_STATE_AN_ENABLE;
  1907. break;
  1908. }
  1909. delta = ap->cur_time - ap->link_time;
  1910. if (delta > ANEG_STATE_SETTLE_TIME) {
  1911. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1912. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1913. } else {
  1914. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1915. !(ap->flags & MR_NP_RX)) {
  1916. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1917. } else {
  1918. ret = ANEG_FAILED;
  1919. }
  1920. }
  1921. }
  1922. break;
  1923. case ANEG_STATE_IDLE_DETECT_INIT:
  1924. ap->link_time = ap->cur_time;
  1925. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1926. tw32_f(MAC_MODE, tp->mac_mode);
  1927. udelay(40);
  1928. ap->state = ANEG_STATE_IDLE_DETECT;
  1929. ret = ANEG_TIMER_ENAB;
  1930. break;
  1931. case ANEG_STATE_IDLE_DETECT:
  1932. if (ap->ability_match != 0 &&
  1933. ap->rxconfig == 0) {
  1934. ap->state = ANEG_STATE_AN_ENABLE;
  1935. break;
  1936. }
  1937. delta = ap->cur_time - ap->link_time;
  1938. if (delta > ANEG_STATE_SETTLE_TIME) {
  1939. /* XXX another gem from the Broadcom driver :( */
  1940. ap->state = ANEG_STATE_LINK_OK;
  1941. }
  1942. break;
  1943. case ANEG_STATE_LINK_OK:
  1944. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1945. ret = ANEG_DONE;
  1946. break;
  1947. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1948. /* ??? unimplemented */
  1949. break;
  1950. case ANEG_STATE_NEXT_PAGE_WAIT:
  1951. /* ??? unimplemented */
  1952. break;
  1953. default:
  1954. ret = ANEG_FAILED;
  1955. break;
  1956. };
  1957. return ret;
  1958. }
  1959. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1960. {
  1961. int res = 0;
  1962. struct tg3_fiber_aneginfo aninfo;
  1963. int status = ANEG_FAILED;
  1964. unsigned int tick;
  1965. u32 tmp;
  1966. tw32_f(MAC_TX_AUTO_NEG, 0);
  1967. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1968. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1969. udelay(40);
  1970. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1971. udelay(40);
  1972. memset(&aninfo, 0, sizeof(aninfo));
  1973. aninfo.flags |= MR_AN_ENABLE;
  1974. aninfo.state = ANEG_STATE_UNKNOWN;
  1975. aninfo.cur_time = 0;
  1976. tick = 0;
  1977. while (++tick < 195000) {
  1978. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1979. if (status == ANEG_DONE || status == ANEG_FAILED)
  1980. break;
  1981. udelay(1);
  1982. }
  1983. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1984. tw32_f(MAC_MODE, tp->mac_mode);
  1985. udelay(40);
  1986. *flags = aninfo.flags;
  1987. if (status == ANEG_DONE &&
  1988. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1989. MR_LP_ADV_FULL_DUPLEX)))
  1990. res = 1;
  1991. return res;
  1992. }
  1993. static void tg3_init_bcm8002(struct tg3 *tp)
  1994. {
  1995. u32 mac_status = tr32(MAC_STATUS);
  1996. int i;
  1997. /* Reset when initting first time or we have a link. */
  1998. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1999. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2000. return;
  2001. /* Set PLL lock range. */
  2002. tg3_writephy(tp, 0x16, 0x8007);
  2003. /* SW reset */
  2004. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2005. /* Wait for reset to complete. */
  2006. /* XXX schedule_timeout() ... */
  2007. for (i = 0; i < 500; i++)
  2008. udelay(10);
  2009. /* Config mode; select PMA/Ch 1 regs. */
  2010. tg3_writephy(tp, 0x10, 0x8411);
  2011. /* Enable auto-lock and comdet, select txclk for tx. */
  2012. tg3_writephy(tp, 0x11, 0x0a10);
  2013. tg3_writephy(tp, 0x18, 0x00a0);
  2014. tg3_writephy(tp, 0x16, 0x41ff);
  2015. /* Assert and deassert POR. */
  2016. tg3_writephy(tp, 0x13, 0x0400);
  2017. udelay(40);
  2018. tg3_writephy(tp, 0x13, 0x0000);
  2019. tg3_writephy(tp, 0x11, 0x0a50);
  2020. udelay(40);
  2021. tg3_writephy(tp, 0x11, 0x0a10);
  2022. /* Wait for signal to stabilize */
  2023. /* XXX schedule_timeout() ... */
  2024. for (i = 0; i < 15000; i++)
  2025. udelay(10);
  2026. /* Deselect the channel register so we can read the PHYID
  2027. * later.
  2028. */
  2029. tg3_writephy(tp, 0x10, 0x8011);
  2030. }
  2031. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2032. {
  2033. u32 sg_dig_ctrl, sg_dig_status;
  2034. u32 serdes_cfg, expected_sg_dig_ctrl;
  2035. int workaround, port_a;
  2036. int current_link_up;
  2037. serdes_cfg = 0;
  2038. expected_sg_dig_ctrl = 0;
  2039. workaround = 0;
  2040. port_a = 1;
  2041. current_link_up = 0;
  2042. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2043. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2044. workaround = 1;
  2045. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2046. port_a = 0;
  2047. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2048. /* preserve bits 20-23 for voltage regulator */
  2049. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2050. }
  2051. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2052. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2053. if (sg_dig_ctrl & (1 << 31)) {
  2054. if (workaround) {
  2055. u32 val = serdes_cfg;
  2056. if (port_a)
  2057. val |= 0xc010000;
  2058. else
  2059. val |= 0x4010000;
  2060. tw32_f(MAC_SERDES_CFG, val);
  2061. }
  2062. tw32_f(SG_DIG_CTRL, 0x01388400);
  2063. }
  2064. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2065. tg3_setup_flow_control(tp, 0, 0);
  2066. current_link_up = 1;
  2067. }
  2068. goto out;
  2069. }
  2070. /* Want auto-negotiation. */
  2071. expected_sg_dig_ctrl = 0x81388400;
  2072. /* Pause capability */
  2073. expected_sg_dig_ctrl |= (1 << 11);
  2074. /* Asymettric pause */
  2075. expected_sg_dig_ctrl |= (1 << 12);
  2076. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2077. if (workaround)
  2078. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2079. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2080. udelay(5);
  2081. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2082. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2083. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2084. MAC_STATUS_SIGNAL_DET)) {
  2085. int i;
  2086. /* Giver time to negotiate (~200ms) */
  2087. for (i = 0; i < 40000; i++) {
  2088. sg_dig_status = tr32(SG_DIG_STATUS);
  2089. if (sg_dig_status & (0x3))
  2090. break;
  2091. udelay(5);
  2092. }
  2093. mac_status = tr32(MAC_STATUS);
  2094. if ((sg_dig_status & (1 << 1)) &&
  2095. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2096. u32 local_adv, remote_adv;
  2097. local_adv = ADVERTISE_PAUSE_CAP;
  2098. remote_adv = 0;
  2099. if (sg_dig_status & (1 << 19))
  2100. remote_adv |= LPA_PAUSE_CAP;
  2101. if (sg_dig_status & (1 << 20))
  2102. remote_adv |= LPA_PAUSE_ASYM;
  2103. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2104. current_link_up = 1;
  2105. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2106. } else if (!(sg_dig_status & (1 << 1))) {
  2107. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  2108. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2109. else {
  2110. if (workaround) {
  2111. u32 val = serdes_cfg;
  2112. if (port_a)
  2113. val |= 0xc010000;
  2114. else
  2115. val |= 0x4010000;
  2116. tw32_f(MAC_SERDES_CFG, val);
  2117. }
  2118. tw32_f(SG_DIG_CTRL, 0x01388400);
  2119. udelay(40);
  2120. /* Link parallel detection - link is up */
  2121. /* only if we have PCS_SYNC and not */
  2122. /* receiving config code words */
  2123. mac_status = tr32(MAC_STATUS);
  2124. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2125. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2126. tg3_setup_flow_control(tp, 0, 0);
  2127. current_link_up = 1;
  2128. }
  2129. }
  2130. }
  2131. }
  2132. out:
  2133. return current_link_up;
  2134. }
  2135. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2136. {
  2137. int current_link_up = 0;
  2138. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  2139. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  2140. goto out;
  2141. }
  2142. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2143. u32 flags;
  2144. int i;
  2145. if (fiber_autoneg(tp, &flags)) {
  2146. u32 local_adv, remote_adv;
  2147. local_adv = ADVERTISE_PAUSE_CAP;
  2148. remote_adv = 0;
  2149. if (flags & MR_LP_ADV_SYM_PAUSE)
  2150. remote_adv |= LPA_PAUSE_CAP;
  2151. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2152. remote_adv |= LPA_PAUSE_ASYM;
  2153. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2154. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2155. current_link_up = 1;
  2156. }
  2157. for (i = 0; i < 30; i++) {
  2158. udelay(20);
  2159. tw32_f(MAC_STATUS,
  2160. (MAC_STATUS_SYNC_CHANGED |
  2161. MAC_STATUS_CFG_CHANGED));
  2162. udelay(40);
  2163. if ((tr32(MAC_STATUS) &
  2164. (MAC_STATUS_SYNC_CHANGED |
  2165. MAC_STATUS_CFG_CHANGED)) == 0)
  2166. break;
  2167. }
  2168. mac_status = tr32(MAC_STATUS);
  2169. if (current_link_up == 0 &&
  2170. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2171. !(mac_status & MAC_STATUS_RCVD_CFG))
  2172. current_link_up = 1;
  2173. } else {
  2174. /* Forcing 1000FD link up. */
  2175. current_link_up = 1;
  2176. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2177. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2178. udelay(40);
  2179. }
  2180. out:
  2181. return current_link_up;
  2182. }
  2183. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2184. {
  2185. u32 orig_pause_cfg;
  2186. u16 orig_active_speed;
  2187. u8 orig_active_duplex;
  2188. u32 mac_status;
  2189. int current_link_up;
  2190. int i;
  2191. orig_pause_cfg =
  2192. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2193. TG3_FLAG_TX_PAUSE));
  2194. orig_active_speed = tp->link_config.active_speed;
  2195. orig_active_duplex = tp->link_config.active_duplex;
  2196. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2197. netif_carrier_ok(tp->dev) &&
  2198. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2199. mac_status = tr32(MAC_STATUS);
  2200. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2201. MAC_STATUS_SIGNAL_DET |
  2202. MAC_STATUS_CFG_CHANGED |
  2203. MAC_STATUS_RCVD_CFG);
  2204. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2205. MAC_STATUS_SIGNAL_DET)) {
  2206. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2207. MAC_STATUS_CFG_CHANGED));
  2208. return 0;
  2209. }
  2210. }
  2211. tw32_f(MAC_TX_AUTO_NEG, 0);
  2212. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2213. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2214. tw32_f(MAC_MODE, tp->mac_mode);
  2215. udelay(40);
  2216. if (tp->phy_id == PHY_ID_BCM8002)
  2217. tg3_init_bcm8002(tp);
  2218. /* Enable link change event even when serdes polling. */
  2219. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2220. udelay(40);
  2221. current_link_up = 0;
  2222. mac_status = tr32(MAC_STATUS);
  2223. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2224. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2225. else
  2226. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2227. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2228. tw32_f(MAC_MODE, tp->mac_mode);
  2229. udelay(40);
  2230. tp->hw_status->status =
  2231. (SD_STATUS_UPDATED |
  2232. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2233. for (i = 0; i < 100; i++) {
  2234. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2235. MAC_STATUS_CFG_CHANGED));
  2236. udelay(5);
  2237. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2238. MAC_STATUS_CFG_CHANGED)) == 0)
  2239. break;
  2240. }
  2241. mac_status = tr32(MAC_STATUS);
  2242. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2243. current_link_up = 0;
  2244. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2245. tw32_f(MAC_MODE, (tp->mac_mode |
  2246. MAC_MODE_SEND_CONFIGS));
  2247. udelay(1);
  2248. tw32_f(MAC_MODE, tp->mac_mode);
  2249. }
  2250. }
  2251. if (current_link_up == 1) {
  2252. tp->link_config.active_speed = SPEED_1000;
  2253. tp->link_config.active_duplex = DUPLEX_FULL;
  2254. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2255. LED_CTRL_LNKLED_OVERRIDE |
  2256. LED_CTRL_1000MBPS_ON));
  2257. } else {
  2258. tp->link_config.active_speed = SPEED_INVALID;
  2259. tp->link_config.active_duplex = DUPLEX_INVALID;
  2260. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2261. LED_CTRL_LNKLED_OVERRIDE |
  2262. LED_CTRL_TRAFFIC_OVERRIDE));
  2263. }
  2264. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2265. if (current_link_up)
  2266. netif_carrier_on(tp->dev);
  2267. else
  2268. netif_carrier_off(tp->dev);
  2269. tg3_link_report(tp);
  2270. } else {
  2271. u32 now_pause_cfg =
  2272. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2273. TG3_FLAG_TX_PAUSE);
  2274. if (orig_pause_cfg != now_pause_cfg ||
  2275. orig_active_speed != tp->link_config.active_speed ||
  2276. orig_active_duplex != tp->link_config.active_duplex)
  2277. tg3_link_report(tp);
  2278. }
  2279. return 0;
  2280. }
  2281. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2282. {
  2283. int current_link_up, err = 0;
  2284. u32 bmsr, bmcr;
  2285. u16 current_speed;
  2286. u8 current_duplex;
  2287. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2288. tw32_f(MAC_MODE, tp->mac_mode);
  2289. udelay(40);
  2290. tw32(MAC_EVENT, 0);
  2291. tw32_f(MAC_STATUS,
  2292. (MAC_STATUS_SYNC_CHANGED |
  2293. MAC_STATUS_CFG_CHANGED |
  2294. MAC_STATUS_MI_COMPLETION |
  2295. MAC_STATUS_LNKSTATE_CHANGED));
  2296. udelay(40);
  2297. if (force_reset)
  2298. tg3_phy_reset(tp);
  2299. current_link_up = 0;
  2300. current_speed = SPEED_INVALID;
  2301. current_duplex = DUPLEX_INVALID;
  2302. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2303. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2305. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2306. bmsr |= BMSR_LSTATUS;
  2307. else
  2308. bmsr &= ~BMSR_LSTATUS;
  2309. }
  2310. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2311. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2312. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2313. /* do nothing, just check for link up at the end */
  2314. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2315. u32 adv, new_adv;
  2316. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2317. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2318. ADVERTISE_1000XPAUSE |
  2319. ADVERTISE_1000XPSE_ASYM |
  2320. ADVERTISE_SLCT);
  2321. /* Always advertise symmetric PAUSE just like copper */
  2322. new_adv |= ADVERTISE_1000XPAUSE;
  2323. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2324. new_adv |= ADVERTISE_1000XHALF;
  2325. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2326. new_adv |= ADVERTISE_1000XFULL;
  2327. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2328. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2329. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2330. tg3_writephy(tp, MII_BMCR, bmcr);
  2331. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2332. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2333. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2334. return err;
  2335. }
  2336. } else {
  2337. u32 new_bmcr;
  2338. bmcr &= ~BMCR_SPEED1000;
  2339. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2340. if (tp->link_config.duplex == DUPLEX_FULL)
  2341. new_bmcr |= BMCR_FULLDPLX;
  2342. if (new_bmcr != bmcr) {
  2343. /* BMCR_SPEED1000 is a reserved bit that needs
  2344. * to be set on write.
  2345. */
  2346. new_bmcr |= BMCR_SPEED1000;
  2347. /* Force a linkdown */
  2348. if (netif_carrier_ok(tp->dev)) {
  2349. u32 adv;
  2350. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2351. adv &= ~(ADVERTISE_1000XFULL |
  2352. ADVERTISE_1000XHALF |
  2353. ADVERTISE_SLCT);
  2354. tg3_writephy(tp, MII_ADVERTISE, adv);
  2355. tg3_writephy(tp, MII_BMCR, bmcr |
  2356. BMCR_ANRESTART |
  2357. BMCR_ANENABLE);
  2358. udelay(10);
  2359. netif_carrier_off(tp->dev);
  2360. }
  2361. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2362. bmcr = new_bmcr;
  2363. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2364. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2365. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2366. ASIC_REV_5714) {
  2367. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2368. bmsr |= BMSR_LSTATUS;
  2369. else
  2370. bmsr &= ~BMSR_LSTATUS;
  2371. }
  2372. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2373. }
  2374. }
  2375. if (bmsr & BMSR_LSTATUS) {
  2376. current_speed = SPEED_1000;
  2377. current_link_up = 1;
  2378. if (bmcr & BMCR_FULLDPLX)
  2379. current_duplex = DUPLEX_FULL;
  2380. else
  2381. current_duplex = DUPLEX_HALF;
  2382. if (bmcr & BMCR_ANENABLE) {
  2383. u32 local_adv, remote_adv, common;
  2384. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2385. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2386. common = local_adv & remote_adv;
  2387. if (common & (ADVERTISE_1000XHALF |
  2388. ADVERTISE_1000XFULL)) {
  2389. if (common & ADVERTISE_1000XFULL)
  2390. current_duplex = DUPLEX_FULL;
  2391. else
  2392. current_duplex = DUPLEX_HALF;
  2393. tg3_setup_flow_control(tp, local_adv,
  2394. remote_adv);
  2395. }
  2396. else
  2397. current_link_up = 0;
  2398. }
  2399. }
  2400. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2401. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2402. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2403. tw32_f(MAC_MODE, tp->mac_mode);
  2404. udelay(40);
  2405. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2406. tp->link_config.active_speed = current_speed;
  2407. tp->link_config.active_duplex = current_duplex;
  2408. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2409. if (current_link_up)
  2410. netif_carrier_on(tp->dev);
  2411. else {
  2412. netif_carrier_off(tp->dev);
  2413. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2414. }
  2415. tg3_link_report(tp);
  2416. }
  2417. return err;
  2418. }
  2419. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2420. {
  2421. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED) {
  2422. /* Give autoneg time to complete. */
  2423. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2424. return;
  2425. }
  2426. if (!netif_carrier_ok(tp->dev) &&
  2427. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2428. u32 bmcr;
  2429. tg3_readphy(tp, MII_BMCR, &bmcr);
  2430. if (bmcr & BMCR_ANENABLE) {
  2431. u32 phy1, phy2;
  2432. /* Select shadow register 0x1f */
  2433. tg3_writephy(tp, 0x1c, 0x7c00);
  2434. tg3_readphy(tp, 0x1c, &phy1);
  2435. /* Select expansion interrupt status register */
  2436. tg3_writephy(tp, 0x17, 0x0f01);
  2437. tg3_readphy(tp, 0x15, &phy2);
  2438. tg3_readphy(tp, 0x15, &phy2);
  2439. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2440. /* We have signal detect and not receiving
  2441. * config code words, link is up by parallel
  2442. * detection.
  2443. */
  2444. bmcr &= ~BMCR_ANENABLE;
  2445. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2446. tg3_writephy(tp, MII_BMCR, bmcr);
  2447. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2448. }
  2449. }
  2450. }
  2451. else if (netif_carrier_ok(tp->dev) &&
  2452. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2453. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2454. u32 phy2;
  2455. /* Select expansion interrupt status register */
  2456. tg3_writephy(tp, 0x17, 0x0f01);
  2457. tg3_readphy(tp, 0x15, &phy2);
  2458. if (phy2 & 0x20) {
  2459. u32 bmcr;
  2460. /* Config code words received, turn on autoneg. */
  2461. tg3_readphy(tp, MII_BMCR, &bmcr);
  2462. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2463. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2464. }
  2465. }
  2466. }
  2467. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2468. {
  2469. int err;
  2470. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2471. err = tg3_setup_fiber_phy(tp, force_reset);
  2472. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2473. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2474. } else {
  2475. err = tg3_setup_copper_phy(tp, force_reset);
  2476. }
  2477. if (tp->link_config.active_speed == SPEED_1000 &&
  2478. tp->link_config.active_duplex == DUPLEX_HALF)
  2479. tw32(MAC_TX_LENGTHS,
  2480. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2481. (6 << TX_LENGTHS_IPG_SHIFT) |
  2482. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2483. else
  2484. tw32(MAC_TX_LENGTHS,
  2485. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2486. (6 << TX_LENGTHS_IPG_SHIFT) |
  2487. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2488. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2489. if (netif_carrier_ok(tp->dev)) {
  2490. tw32(HOSTCC_STAT_COAL_TICKS,
  2491. tp->coal.stats_block_coalesce_usecs);
  2492. } else {
  2493. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2494. }
  2495. }
  2496. return err;
  2497. }
  2498. /* Tigon3 never reports partial packet sends. So we do not
  2499. * need special logic to handle SKBs that have not had all
  2500. * of their frags sent yet, like SunGEM does.
  2501. */
  2502. static void tg3_tx(struct tg3 *tp)
  2503. {
  2504. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2505. u32 sw_idx = tp->tx_cons;
  2506. while (sw_idx != hw_idx) {
  2507. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2508. struct sk_buff *skb = ri->skb;
  2509. int i;
  2510. if (unlikely(skb == NULL))
  2511. BUG();
  2512. pci_unmap_single(tp->pdev,
  2513. pci_unmap_addr(ri, mapping),
  2514. skb_headlen(skb),
  2515. PCI_DMA_TODEVICE);
  2516. ri->skb = NULL;
  2517. sw_idx = NEXT_TX(sw_idx);
  2518. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2519. if (unlikely(sw_idx == hw_idx))
  2520. BUG();
  2521. ri = &tp->tx_buffers[sw_idx];
  2522. if (unlikely(ri->skb != NULL))
  2523. BUG();
  2524. pci_unmap_page(tp->pdev,
  2525. pci_unmap_addr(ri, mapping),
  2526. skb_shinfo(skb)->frags[i].size,
  2527. PCI_DMA_TODEVICE);
  2528. sw_idx = NEXT_TX(sw_idx);
  2529. }
  2530. dev_kfree_skb(skb);
  2531. }
  2532. tp->tx_cons = sw_idx;
  2533. if (unlikely(netif_queue_stopped(tp->dev))) {
  2534. spin_lock(&tp->tx_lock);
  2535. if (netif_queue_stopped(tp->dev) &&
  2536. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2537. netif_wake_queue(tp->dev);
  2538. spin_unlock(&tp->tx_lock);
  2539. }
  2540. }
  2541. /* Returns size of skb allocated or < 0 on error.
  2542. *
  2543. * We only need to fill in the address because the other members
  2544. * of the RX descriptor are invariant, see tg3_init_rings.
  2545. *
  2546. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2547. * posting buffers we only dirty the first cache line of the RX
  2548. * descriptor (containing the address). Whereas for the RX status
  2549. * buffers the cpu only reads the last cacheline of the RX descriptor
  2550. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2551. */
  2552. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2553. int src_idx, u32 dest_idx_unmasked)
  2554. {
  2555. struct tg3_rx_buffer_desc *desc;
  2556. struct ring_info *map, *src_map;
  2557. struct sk_buff *skb;
  2558. dma_addr_t mapping;
  2559. int skb_size, dest_idx;
  2560. src_map = NULL;
  2561. switch (opaque_key) {
  2562. case RXD_OPAQUE_RING_STD:
  2563. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2564. desc = &tp->rx_std[dest_idx];
  2565. map = &tp->rx_std_buffers[dest_idx];
  2566. if (src_idx >= 0)
  2567. src_map = &tp->rx_std_buffers[src_idx];
  2568. skb_size = tp->rx_pkt_buf_sz;
  2569. break;
  2570. case RXD_OPAQUE_RING_JUMBO:
  2571. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2572. desc = &tp->rx_jumbo[dest_idx];
  2573. map = &tp->rx_jumbo_buffers[dest_idx];
  2574. if (src_idx >= 0)
  2575. src_map = &tp->rx_jumbo_buffers[src_idx];
  2576. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2577. break;
  2578. default:
  2579. return -EINVAL;
  2580. };
  2581. /* Do not overwrite any of the map or rp information
  2582. * until we are sure we can commit to a new buffer.
  2583. *
  2584. * Callers depend upon this behavior and assume that
  2585. * we leave everything unchanged if we fail.
  2586. */
  2587. skb = dev_alloc_skb(skb_size);
  2588. if (skb == NULL)
  2589. return -ENOMEM;
  2590. skb->dev = tp->dev;
  2591. skb_reserve(skb, tp->rx_offset);
  2592. mapping = pci_map_single(tp->pdev, skb->data,
  2593. skb_size - tp->rx_offset,
  2594. PCI_DMA_FROMDEVICE);
  2595. map->skb = skb;
  2596. pci_unmap_addr_set(map, mapping, mapping);
  2597. if (src_map != NULL)
  2598. src_map->skb = NULL;
  2599. desc->addr_hi = ((u64)mapping >> 32);
  2600. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2601. return skb_size;
  2602. }
  2603. /* We only need to move over in the address because the other
  2604. * members of the RX descriptor are invariant. See notes above
  2605. * tg3_alloc_rx_skb for full details.
  2606. */
  2607. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2608. int src_idx, u32 dest_idx_unmasked)
  2609. {
  2610. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2611. struct ring_info *src_map, *dest_map;
  2612. int dest_idx;
  2613. switch (opaque_key) {
  2614. case RXD_OPAQUE_RING_STD:
  2615. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2616. dest_desc = &tp->rx_std[dest_idx];
  2617. dest_map = &tp->rx_std_buffers[dest_idx];
  2618. src_desc = &tp->rx_std[src_idx];
  2619. src_map = &tp->rx_std_buffers[src_idx];
  2620. break;
  2621. case RXD_OPAQUE_RING_JUMBO:
  2622. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2623. dest_desc = &tp->rx_jumbo[dest_idx];
  2624. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2625. src_desc = &tp->rx_jumbo[src_idx];
  2626. src_map = &tp->rx_jumbo_buffers[src_idx];
  2627. break;
  2628. default:
  2629. return;
  2630. };
  2631. dest_map->skb = src_map->skb;
  2632. pci_unmap_addr_set(dest_map, mapping,
  2633. pci_unmap_addr(src_map, mapping));
  2634. dest_desc->addr_hi = src_desc->addr_hi;
  2635. dest_desc->addr_lo = src_desc->addr_lo;
  2636. src_map->skb = NULL;
  2637. }
  2638. #if TG3_VLAN_TAG_USED
  2639. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2640. {
  2641. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2642. }
  2643. #endif
  2644. /* The RX ring scheme is composed of multiple rings which post fresh
  2645. * buffers to the chip, and one special ring the chip uses to report
  2646. * status back to the host.
  2647. *
  2648. * The special ring reports the status of received packets to the
  2649. * host. The chip does not write into the original descriptor the
  2650. * RX buffer was obtained from. The chip simply takes the original
  2651. * descriptor as provided by the host, updates the status and length
  2652. * field, then writes this into the next status ring entry.
  2653. *
  2654. * Each ring the host uses to post buffers to the chip is described
  2655. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2656. * it is first placed into the on-chip ram. When the packet's length
  2657. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2658. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2659. * which is within the range of the new packet's length is chosen.
  2660. *
  2661. * The "separate ring for rx status" scheme may sound queer, but it makes
  2662. * sense from a cache coherency perspective. If only the host writes
  2663. * to the buffer post rings, and only the chip writes to the rx status
  2664. * rings, then cache lines never move beyond shared-modified state.
  2665. * If both the host and chip were to write into the same ring, cache line
  2666. * eviction could occur since both entities want it in an exclusive state.
  2667. */
  2668. static int tg3_rx(struct tg3 *tp, int budget)
  2669. {
  2670. u32 work_mask;
  2671. u32 sw_idx = tp->rx_rcb_ptr;
  2672. u16 hw_idx;
  2673. int received;
  2674. hw_idx = tp->hw_status->idx[0].rx_producer;
  2675. /*
  2676. * We need to order the read of hw_idx and the read of
  2677. * the opaque cookie.
  2678. */
  2679. rmb();
  2680. work_mask = 0;
  2681. received = 0;
  2682. while (sw_idx != hw_idx && budget > 0) {
  2683. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2684. unsigned int len;
  2685. struct sk_buff *skb;
  2686. dma_addr_t dma_addr;
  2687. u32 opaque_key, desc_idx, *post_ptr;
  2688. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2689. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2690. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2691. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2692. mapping);
  2693. skb = tp->rx_std_buffers[desc_idx].skb;
  2694. post_ptr = &tp->rx_std_ptr;
  2695. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2696. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2697. mapping);
  2698. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2699. post_ptr = &tp->rx_jumbo_ptr;
  2700. }
  2701. else {
  2702. goto next_pkt_nopost;
  2703. }
  2704. work_mask |= opaque_key;
  2705. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2706. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2707. drop_it:
  2708. tg3_recycle_rx(tp, opaque_key,
  2709. desc_idx, *post_ptr);
  2710. drop_it_no_recycle:
  2711. /* Other statistics kept track of by card. */
  2712. tp->net_stats.rx_dropped++;
  2713. goto next_pkt;
  2714. }
  2715. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2716. if (len > RX_COPY_THRESHOLD
  2717. && tp->rx_offset == 2
  2718. /* rx_offset != 2 iff this is a 5701 card running
  2719. * in PCI-X mode [see tg3_get_invariants()] */
  2720. ) {
  2721. int skb_size;
  2722. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2723. desc_idx, *post_ptr);
  2724. if (skb_size < 0)
  2725. goto drop_it;
  2726. pci_unmap_single(tp->pdev, dma_addr,
  2727. skb_size - tp->rx_offset,
  2728. PCI_DMA_FROMDEVICE);
  2729. skb_put(skb, len);
  2730. } else {
  2731. struct sk_buff *copy_skb;
  2732. tg3_recycle_rx(tp, opaque_key,
  2733. desc_idx, *post_ptr);
  2734. copy_skb = dev_alloc_skb(len + 2);
  2735. if (copy_skb == NULL)
  2736. goto drop_it_no_recycle;
  2737. copy_skb->dev = tp->dev;
  2738. skb_reserve(copy_skb, 2);
  2739. skb_put(copy_skb, len);
  2740. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2741. memcpy(copy_skb->data, skb->data, len);
  2742. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2743. /* We'll reuse the original ring buffer. */
  2744. skb = copy_skb;
  2745. }
  2746. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2747. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2748. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2749. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2750. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2751. else
  2752. skb->ip_summed = CHECKSUM_NONE;
  2753. skb->protocol = eth_type_trans(skb, tp->dev);
  2754. #if TG3_VLAN_TAG_USED
  2755. if (tp->vlgrp != NULL &&
  2756. desc->type_flags & RXD_FLAG_VLAN) {
  2757. tg3_vlan_rx(tp, skb,
  2758. desc->err_vlan & RXD_VLAN_MASK);
  2759. } else
  2760. #endif
  2761. netif_receive_skb(skb);
  2762. tp->dev->last_rx = jiffies;
  2763. received++;
  2764. budget--;
  2765. next_pkt:
  2766. (*post_ptr)++;
  2767. next_pkt_nopost:
  2768. sw_idx++;
  2769. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2770. /* Refresh hw_idx to see if there is new work */
  2771. if (sw_idx == hw_idx) {
  2772. hw_idx = tp->hw_status->idx[0].rx_producer;
  2773. rmb();
  2774. }
  2775. }
  2776. /* ACK the status ring. */
  2777. tp->rx_rcb_ptr = sw_idx;
  2778. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2779. /* Refill RX ring(s). */
  2780. if (work_mask & RXD_OPAQUE_RING_STD) {
  2781. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2782. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2783. sw_idx);
  2784. }
  2785. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2786. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2787. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2788. sw_idx);
  2789. }
  2790. mmiowb();
  2791. return received;
  2792. }
  2793. static int tg3_poll(struct net_device *netdev, int *budget)
  2794. {
  2795. struct tg3 *tp = netdev_priv(netdev);
  2796. struct tg3_hw_status *sblk = tp->hw_status;
  2797. int done;
  2798. /* handle link change and other phy events */
  2799. if (!(tp->tg3_flags &
  2800. (TG3_FLAG_USE_LINKCHG_REG |
  2801. TG3_FLAG_POLL_SERDES))) {
  2802. if (sblk->status & SD_STATUS_LINK_CHG) {
  2803. sblk->status = SD_STATUS_UPDATED |
  2804. (sblk->status & ~SD_STATUS_LINK_CHG);
  2805. spin_lock(&tp->lock);
  2806. tg3_setup_phy(tp, 0);
  2807. spin_unlock(&tp->lock);
  2808. }
  2809. }
  2810. /* run TX completion thread */
  2811. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2812. tg3_tx(tp);
  2813. }
  2814. /* run RX thread, within the bounds set by NAPI.
  2815. * All RX "locking" is done by ensuring outside
  2816. * code synchronizes with dev->poll()
  2817. */
  2818. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2819. int orig_budget = *budget;
  2820. int work_done;
  2821. if (orig_budget > netdev->quota)
  2822. orig_budget = netdev->quota;
  2823. work_done = tg3_rx(tp, orig_budget);
  2824. *budget -= work_done;
  2825. netdev->quota -= work_done;
  2826. }
  2827. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2828. tp->last_tag = sblk->status_tag;
  2829. rmb();
  2830. } else
  2831. sblk->status &= ~SD_STATUS_UPDATED;
  2832. /* if no more work, tell net stack and NIC we're done */
  2833. done = !tg3_has_work(tp);
  2834. if (done) {
  2835. netif_rx_complete(netdev);
  2836. tg3_restart_ints(tp);
  2837. }
  2838. return (done ? 0 : 1);
  2839. }
  2840. static void tg3_irq_quiesce(struct tg3 *tp)
  2841. {
  2842. BUG_ON(tp->irq_sync);
  2843. tp->irq_sync = 1;
  2844. smp_mb();
  2845. synchronize_irq(tp->pdev->irq);
  2846. }
  2847. static inline int tg3_irq_sync(struct tg3 *tp)
  2848. {
  2849. return tp->irq_sync;
  2850. }
  2851. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2852. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2853. * with as well. Most of the time, this is not necessary except when
  2854. * shutting down the device.
  2855. */
  2856. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2857. {
  2858. if (irq_sync)
  2859. tg3_irq_quiesce(tp);
  2860. spin_lock_bh(&tp->lock);
  2861. spin_lock(&tp->tx_lock);
  2862. }
  2863. static inline void tg3_full_unlock(struct tg3 *tp)
  2864. {
  2865. spin_unlock(&tp->tx_lock);
  2866. spin_unlock_bh(&tp->lock);
  2867. }
  2868. /* One-shot MSI handler - Chip automatically disables interrupt
  2869. * after sending MSI so driver doesn't have to do it.
  2870. */
  2871. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id, struct pt_regs *regs)
  2872. {
  2873. struct net_device *dev = dev_id;
  2874. struct tg3 *tp = netdev_priv(dev);
  2875. prefetch(tp->hw_status);
  2876. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2877. if (likely(!tg3_irq_sync(tp)))
  2878. netif_rx_schedule(dev); /* schedule NAPI poll */
  2879. return IRQ_HANDLED;
  2880. }
  2881. /* MSI ISR - No need to check for interrupt sharing and no need to
  2882. * flush status block and interrupt mailbox. PCI ordering rules
  2883. * guarantee that MSI will arrive after the status block.
  2884. */
  2885. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2886. {
  2887. struct net_device *dev = dev_id;
  2888. struct tg3 *tp = netdev_priv(dev);
  2889. prefetch(tp->hw_status);
  2890. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2891. /*
  2892. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2893. * chip-internal interrupt pending events.
  2894. * Writing non-zero to intr-mbox-0 additional tells the
  2895. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2896. * event coalescing.
  2897. */
  2898. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2899. if (likely(!tg3_irq_sync(tp)))
  2900. netif_rx_schedule(dev); /* schedule NAPI poll */
  2901. return IRQ_RETVAL(1);
  2902. }
  2903. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2904. {
  2905. struct net_device *dev = dev_id;
  2906. struct tg3 *tp = netdev_priv(dev);
  2907. struct tg3_hw_status *sblk = tp->hw_status;
  2908. unsigned int handled = 1;
  2909. /* In INTx mode, it is possible for the interrupt to arrive at
  2910. * the CPU before the status block posted prior to the interrupt.
  2911. * Reading the PCI State register will confirm whether the
  2912. * interrupt is ours and will flush the status block.
  2913. */
  2914. if ((sblk->status & SD_STATUS_UPDATED) ||
  2915. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2916. /*
  2917. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2918. * chip-internal interrupt pending events.
  2919. * Writing non-zero to intr-mbox-0 additional tells the
  2920. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2921. * event coalescing.
  2922. */
  2923. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2924. 0x00000001);
  2925. if (tg3_irq_sync(tp))
  2926. goto out;
  2927. sblk->status &= ~SD_STATUS_UPDATED;
  2928. if (likely(tg3_has_work(tp))) {
  2929. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2930. netif_rx_schedule(dev); /* schedule NAPI poll */
  2931. } else {
  2932. /* No work, shared interrupt perhaps? re-enable
  2933. * interrupts, and flush that PCI write
  2934. */
  2935. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2936. 0x00000000);
  2937. }
  2938. } else { /* shared interrupt */
  2939. handled = 0;
  2940. }
  2941. out:
  2942. return IRQ_RETVAL(handled);
  2943. }
  2944. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2945. {
  2946. struct net_device *dev = dev_id;
  2947. struct tg3 *tp = netdev_priv(dev);
  2948. struct tg3_hw_status *sblk = tp->hw_status;
  2949. unsigned int handled = 1;
  2950. /* In INTx mode, it is possible for the interrupt to arrive at
  2951. * the CPU before the status block posted prior to the interrupt.
  2952. * Reading the PCI State register will confirm whether the
  2953. * interrupt is ours and will flush the status block.
  2954. */
  2955. if ((sblk->status_tag != tp->last_tag) ||
  2956. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2957. /*
  2958. * writing any value to intr-mbox-0 clears PCI INTA# and
  2959. * chip-internal interrupt pending events.
  2960. * writing non-zero to intr-mbox-0 additional tells the
  2961. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2962. * event coalescing.
  2963. */
  2964. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2965. 0x00000001);
  2966. if (tg3_irq_sync(tp))
  2967. goto out;
  2968. if (netif_rx_schedule_prep(dev)) {
  2969. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2970. /* Update last_tag to mark that this status has been
  2971. * seen. Because interrupt may be shared, we may be
  2972. * racing with tg3_poll(), so only update last_tag
  2973. * if tg3_poll() is not scheduled.
  2974. */
  2975. tp->last_tag = sblk->status_tag;
  2976. __netif_rx_schedule(dev);
  2977. }
  2978. } else { /* shared interrupt */
  2979. handled = 0;
  2980. }
  2981. out:
  2982. return IRQ_RETVAL(handled);
  2983. }
  2984. /* ISR for interrupt test */
  2985. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  2986. struct pt_regs *regs)
  2987. {
  2988. struct net_device *dev = dev_id;
  2989. struct tg3 *tp = netdev_priv(dev);
  2990. struct tg3_hw_status *sblk = tp->hw_status;
  2991. if ((sblk->status & SD_STATUS_UPDATED) ||
  2992. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2993. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2994. 0x00000001);
  2995. return IRQ_RETVAL(1);
  2996. }
  2997. return IRQ_RETVAL(0);
  2998. }
  2999. static int tg3_init_hw(struct tg3 *);
  3000. static int tg3_halt(struct tg3 *, int, int);
  3001. #ifdef CONFIG_NET_POLL_CONTROLLER
  3002. static void tg3_poll_controller(struct net_device *dev)
  3003. {
  3004. struct tg3 *tp = netdev_priv(dev);
  3005. tg3_interrupt(tp->pdev->irq, dev, NULL);
  3006. }
  3007. #endif
  3008. static void tg3_reset_task(void *_data)
  3009. {
  3010. struct tg3 *tp = _data;
  3011. unsigned int restart_timer;
  3012. tg3_full_lock(tp, 0);
  3013. tp->tg3_flags |= TG3_FLAG_IN_RESET_TASK;
  3014. if (!netif_running(tp->dev)) {
  3015. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  3016. tg3_full_unlock(tp);
  3017. return;
  3018. }
  3019. tg3_full_unlock(tp);
  3020. tg3_netif_stop(tp);
  3021. tg3_full_lock(tp, 1);
  3022. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3023. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3024. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3025. tg3_init_hw(tp);
  3026. tg3_netif_start(tp);
  3027. if (restart_timer)
  3028. mod_timer(&tp->timer, jiffies + 1);
  3029. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  3030. tg3_full_unlock(tp);
  3031. }
  3032. static void tg3_tx_timeout(struct net_device *dev)
  3033. {
  3034. struct tg3 *tp = netdev_priv(dev);
  3035. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3036. dev->name);
  3037. schedule_work(&tp->reset_task);
  3038. }
  3039. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3040. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3041. {
  3042. u32 base = (u32) mapping & 0xffffffff;
  3043. return ((base > 0xffffdcc0) &&
  3044. (base + len + 8 < base));
  3045. }
  3046. /* Test for DMA addresses > 40-bit */
  3047. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3048. int len)
  3049. {
  3050. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3051. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3052. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3053. return 0;
  3054. #else
  3055. return 0;
  3056. #endif
  3057. }
  3058. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3059. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3060. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3061. u32 last_plus_one, u32 *start,
  3062. u32 base_flags, u32 mss)
  3063. {
  3064. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3065. dma_addr_t new_addr = 0;
  3066. u32 entry = *start;
  3067. int i, ret = 0;
  3068. if (!new_skb) {
  3069. ret = -1;
  3070. } else {
  3071. /* New SKB is guaranteed to be linear. */
  3072. entry = *start;
  3073. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3074. PCI_DMA_TODEVICE);
  3075. /* Make sure new skb does not cross any 4G boundaries.
  3076. * Drop the packet if it does.
  3077. */
  3078. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3079. ret = -1;
  3080. dev_kfree_skb(new_skb);
  3081. new_skb = NULL;
  3082. } else {
  3083. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3084. base_flags, 1 | (mss << 1));
  3085. *start = NEXT_TX(entry);
  3086. }
  3087. }
  3088. /* Now clean up the sw ring entries. */
  3089. i = 0;
  3090. while (entry != last_plus_one) {
  3091. int len;
  3092. if (i == 0)
  3093. len = skb_headlen(skb);
  3094. else
  3095. len = skb_shinfo(skb)->frags[i-1].size;
  3096. pci_unmap_single(tp->pdev,
  3097. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3098. len, PCI_DMA_TODEVICE);
  3099. if (i == 0) {
  3100. tp->tx_buffers[entry].skb = new_skb;
  3101. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3102. } else {
  3103. tp->tx_buffers[entry].skb = NULL;
  3104. }
  3105. entry = NEXT_TX(entry);
  3106. i++;
  3107. }
  3108. dev_kfree_skb(skb);
  3109. return ret;
  3110. }
  3111. static void tg3_set_txd(struct tg3 *tp, int entry,
  3112. dma_addr_t mapping, int len, u32 flags,
  3113. u32 mss_and_is_end)
  3114. {
  3115. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3116. int is_end = (mss_and_is_end & 0x1);
  3117. u32 mss = (mss_and_is_end >> 1);
  3118. u32 vlan_tag = 0;
  3119. if (is_end)
  3120. flags |= TXD_FLAG_END;
  3121. if (flags & TXD_FLAG_VLAN) {
  3122. vlan_tag = flags >> 16;
  3123. flags &= 0xffff;
  3124. }
  3125. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3126. txd->addr_hi = ((u64) mapping >> 32);
  3127. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3128. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3129. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3130. }
  3131. /* hard_start_xmit for devices that don't have any bugs and
  3132. * support TG3_FLG2_HW_TSO_2 only.
  3133. */
  3134. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3135. {
  3136. struct tg3 *tp = netdev_priv(dev);
  3137. dma_addr_t mapping;
  3138. u32 len, entry, base_flags, mss;
  3139. len = skb_headlen(skb);
  3140. /* No BH disabling for tx_lock here. We are running in BH disabled
  3141. * context and TX reclaim runs via tp->poll inside of a software
  3142. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3143. * no IRQ context deadlocks to worry about either. Rejoice!
  3144. */
  3145. if (!spin_trylock(&tp->tx_lock))
  3146. return NETDEV_TX_LOCKED;
  3147. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3148. if (!netif_queue_stopped(dev)) {
  3149. netif_stop_queue(dev);
  3150. /* This is a hard error, log it. */
  3151. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3152. "queue awake!\n", dev->name);
  3153. }
  3154. spin_unlock(&tp->tx_lock);
  3155. return NETDEV_TX_BUSY;
  3156. }
  3157. entry = tp->tx_prod;
  3158. base_flags = 0;
  3159. #if TG3_TSO_SUPPORT != 0
  3160. mss = 0;
  3161. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3162. (mss = skb_shinfo(skb)->tso_size) != 0) {
  3163. int tcp_opt_len, ip_tcp_len;
  3164. if (skb_header_cloned(skb) &&
  3165. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3166. dev_kfree_skb(skb);
  3167. goto out_unlock;
  3168. }
  3169. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3170. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3171. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3172. TXD_FLAG_CPU_POST_DMA);
  3173. skb->nh.iph->check = 0;
  3174. skb->nh.iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3175. skb->h.th->check = 0;
  3176. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3177. }
  3178. else if (skb->ip_summed == CHECKSUM_HW)
  3179. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3180. #else
  3181. mss = 0;
  3182. if (skb->ip_summed == CHECKSUM_HW)
  3183. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3184. #endif
  3185. #if TG3_VLAN_TAG_USED
  3186. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3187. base_flags |= (TXD_FLAG_VLAN |
  3188. (vlan_tx_tag_get(skb) << 16));
  3189. #endif
  3190. /* Queue skb data, a.k.a. the main skb fragment. */
  3191. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3192. tp->tx_buffers[entry].skb = skb;
  3193. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3194. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3195. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3196. entry = NEXT_TX(entry);
  3197. /* Now loop through additional data fragments, and queue them. */
  3198. if (skb_shinfo(skb)->nr_frags > 0) {
  3199. unsigned int i, last;
  3200. last = skb_shinfo(skb)->nr_frags - 1;
  3201. for (i = 0; i <= last; i++) {
  3202. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3203. len = frag->size;
  3204. mapping = pci_map_page(tp->pdev,
  3205. frag->page,
  3206. frag->page_offset,
  3207. len, PCI_DMA_TODEVICE);
  3208. tp->tx_buffers[entry].skb = NULL;
  3209. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3210. tg3_set_txd(tp, entry, mapping, len,
  3211. base_flags, (i == last) | (mss << 1));
  3212. entry = NEXT_TX(entry);
  3213. }
  3214. }
  3215. /* Packets are ready, update Tx producer idx local and on card. */
  3216. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3217. tp->tx_prod = entry;
  3218. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1)) {
  3219. netif_stop_queue(dev);
  3220. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3221. netif_wake_queue(tp->dev);
  3222. }
  3223. out_unlock:
  3224. mmiowb();
  3225. spin_unlock(&tp->tx_lock);
  3226. dev->trans_start = jiffies;
  3227. return NETDEV_TX_OK;
  3228. }
  3229. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3230. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3231. */
  3232. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3233. {
  3234. struct tg3 *tp = netdev_priv(dev);
  3235. dma_addr_t mapping;
  3236. u32 len, entry, base_flags, mss;
  3237. int would_hit_hwbug;
  3238. len = skb_headlen(skb);
  3239. /* No BH disabling for tx_lock here. We are running in BH disabled
  3240. * context and TX reclaim runs via tp->poll inside of a software
  3241. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3242. * no IRQ context deadlocks to worry about either. Rejoice!
  3243. */
  3244. if (!spin_trylock(&tp->tx_lock))
  3245. return NETDEV_TX_LOCKED;
  3246. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3247. if (!netif_queue_stopped(dev)) {
  3248. netif_stop_queue(dev);
  3249. /* This is a hard error, log it. */
  3250. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3251. "queue awake!\n", dev->name);
  3252. }
  3253. spin_unlock(&tp->tx_lock);
  3254. return NETDEV_TX_BUSY;
  3255. }
  3256. entry = tp->tx_prod;
  3257. base_flags = 0;
  3258. if (skb->ip_summed == CHECKSUM_HW)
  3259. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3260. #if TG3_TSO_SUPPORT != 0
  3261. mss = 0;
  3262. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3263. (mss = skb_shinfo(skb)->tso_size) != 0) {
  3264. int tcp_opt_len, ip_tcp_len;
  3265. if (skb_header_cloned(skb) &&
  3266. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3267. dev_kfree_skb(skb);
  3268. goto out_unlock;
  3269. }
  3270. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3271. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3272. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3273. TXD_FLAG_CPU_POST_DMA);
  3274. skb->nh.iph->check = 0;
  3275. skb->nh.iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3276. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3277. skb->h.th->check = 0;
  3278. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3279. }
  3280. else {
  3281. skb->h.th->check =
  3282. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  3283. skb->nh.iph->daddr,
  3284. 0, IPPROTO_TCP, 0);
  3285. }
  3286. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3287. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3288. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3289. int tsflags;
  3290. tsflags = ((skb->nh.iph->ihl - 5) +
  3291. (tcp_opt_len >> 2));
  3292. mss |= (tsflags << 11);
  3293. }
  3294. } else {
  3295. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3296. int tsflags;
  3297. tsflags = ((skb->nh.iph->ihl - 5) +
  3298. (tcp_opt_len >> 2));
  3299. base_flags |= tsflags << 12;
  3300. }
  3301. }
  3302. }
  3303. #else
  3304. mss = 0;
  3305. #endif
  3306. #if TG3_VLAN_TAG_USED
  3307. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3308. base_flags |= (TXD_FLAG_VLAN |
  3309. (vlan_tx_tag_get(skb) << 16));
  3310. #endif
  3311. /* Queue skb data, a.k.a. the main skb fragment. */
  3312. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3313. tp->tx_buffers[entry].skb = skb;
  3314. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3315. would_hit_hwbug = 0;
  3316. if (tg3_4g_overflow_test(mapping, len))
  3317. would_hit_hwbug = 1;
  3318. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3319. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3320. entry = NEXT_TX(entry);
  3321. /* Now loop through additional data fragments, and queue them. */
  3322. if (skb_shinfo(skb)->nr_frags > 0) {
  3323. unsigned int i, last;
  3324. last = skb_shinfo(skb)->nr_frags - 1;
  3325. for (i = 0; i <= last; i++) {
  3326. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3327. len = frag->size;
  3328. mapping = pci_map_page(tp->pdev,
  3329. frag->page,
  3330. frag->page_offset,
  3331. len, PCI_DMA_TODEVICE);
  3332. tp->tx_buffers[entry].skb = NULL;
  3333. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3334. if (tg3_4g_overflow_test(mapping, len))
  3335. would_hit_hwbug = 1;
  3336. if (tg3_40bit_overflow_test(tp, mapping, len))
  3337. would_hit_hwbug = 1;
  3338. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3339. tg3_set_txd(tp, entry, mapping, len,
  3340. base_flags, (i == last)|(mss << 1));
  3341. else
  3342. tg3_set_txd(tp, entry, mapping, len,
  3343. base_flags, (i == last));
  3344. entry = NEXT_TX(entry);
  3345. }
  3346. }
  3347. if (would_hit_hwbug) {
  3348. u32 last_plus_one = entry;
  3349. u32 start;
  3350. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3351. start &= (TG3_TX_RING_SIZE - 1);
  3352. /* If the workaround fails due to memory/mapping
  3353. * failure, silently drop this packet.
  3354. */
  3355. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3356. &start, base_flags, mss))
  3357. goto out_unlock;
  3358. entry = start;
  3359. }
  3360. /* Packets are ready, update Tx producer idx local and on card. */
  3361. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3362. tp->tx_prod = entry;
  3363. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1)) {
  3364. netif_stop_queue(dev);
  3365. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3366. netif_wake_queue(tp->dev);
  3367. }
  3368. out_unlock:
  3369. mmiowb();
  3370. spin_unlock(&tp->tx_lock);
  3371. dev->trans_start = jiffies;
  3372. return NETDEV_TX_OK;
  3373. }
  3374. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3375. int new_mtu)
  3376. {
  3377. dev->mtu = new_mtu;
  3378. if (new_mtu > ETH_DATA_LEN) {
  3379. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3380. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3381. ethtool_op_set_tso(dev, 0);
  3382. }
  3383. else
  3384. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3385. } else {
  3386. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3387. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3388. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3389. }
  3390. }
  3391. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3392. {
  3393. struct tg3 *tp = netdev_priv(dev);
  3394. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3395. return -EINVAL;
  3396. if (!netif_running(dev)) {
  3397. /* We'll just catch it later when the
  3398. * device is up'd.
  3399. */
  3400. tg3_set_mtu(dev, tp, new_mtu);
  3401. return 0;
  3402. }
  3403. tg3_netif_stop(tp);
  3404. tg3_full_lock(tp, 1);
  3405. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3406. tg3_set_mtu(dev, tp, new_mtu);
  3407. tg3_init_hw(tp);
  3408. tg3_netif_start(tp);
  3409. tg3_full_unlock(tp);
  3410. return 0;
  3411. }
  3412. /* Free up pending packets in all rx/tx rings.
  3413. *
  3414. * The chip has been shut down and the driver detached from
  3415. * the networking, so no interrupts or new tx packets will
  3416. * end up in the driver. tp->{tx,}lock is not held and we are not
  3417. * in an interrupt context and thus may sleep.
  3418. */
  3419. static void tg3_free_rings(struct tg3 *tp)
  3420. {
  3421. struct ring_info *rxp;
  3422. int i;
  3423. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3424. rxp = &tp->rx_std_buffers[i];
  3425. if (rxp->skb == NULL)
  3426. continue;
  3427. pci_unmap_single(tp->pdev,
  3428. pci_unmap_addr(rxp, mapping),
  3429. tp->rx_pkt_buf_sz - tp->rx_offset,
  3430. PCI_DMA_FROMDEVICE);
  3431. dev_kfree_skb_any(rxp->skb);
  3432. rxp->skb = NULL;
  3433. }
  3434. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3435. rxp = &tp->rx_jumbo_buffers[i];
  3436. if (rxp->skb == NULL)
  3437. continue;
  3438. pci_unmap_single(tp->pdev,
  3439. pci_unmap_addr(rxp, mapping),
  3440. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3441. PCI_DMA_FROMDEVICE);
  3442. dev_kfree_skb_any(rxp->skb);
  3443. rxp->skb = NULL;
  3444. }
  3445. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3446. struct tx_ring_info *txp;
  3447. struct sk_buff *skb;
  3448. int j;
  3449. txp = &tp->tx_buffers[i];
  3450. skb = txp->skb;
  3451. if (skb == NULL) {
  3452. i++;
  3453. continue;
  3454. }
  3455. pci_unmap_single(tp->pdev,
  3456. pci_unmap_addr(txp, mapping),
  3457. skb_headlen(skb),
  3458. PCI_DMA_TODEVICE);
  3459. txp->skb = NULL;
  3460. i++;
  3461. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3462. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3463. pci_unmap_page(tp->pdev,
  3464. pci_unmap_addr(txp, mapping),
  3465. skb_shinfo(skb)->frags[j].size,
  3466. PCI_DMA_TODEVICE);
  3467. i++;
  3468. }
  3469. dev_kfree_skb_any(skb);
  3470. }
  3471. }
  3472. /* Initialize tx/rx rings for packet processing.
  3473. *
  3474. * The chip has been shut down and the driver detached from
  3475. * the networking, so no interrupts or new tx packets will
  3476. * end up in the driver. tp->{tx,}lock are held and thus
  3477. * we may not sleep.
  3478. */
  3479. static void tg3_init_rings(struct tg3 *tp)
  3480. {
  3481. u32 i;
  3482. /* Free up all the SKBs. */
  3483. tg3_free_rings(tp);
  3484. /* Zero out all descriptors. */
  3485. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3486. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3487. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3488. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3489. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3490. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3491. (tp->dev->mtu > ETH_DATA_LEN))
  3492. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3493. /* Initialize invariants of the rings, we only set this
  3494. * stuff once. This works because the card does not
  3495. * write into the rx buffer posting rings.
  3496. */
  3497. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3498. struct tg3_rx_buffer_desc *rxd;
  3499. rxd = &tp->rx_std[i];
  3500. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3501. << RXD_LEN_SHIFT;
  3502. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3503. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3504. (i << RXD_OPAQUE_INDEX_SHIFT));
  3505. }
  3506. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3507. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3508. struct tg3_rx_buffer_desc *rxd;
  3509. rxd = &tp->rx_jumbo[i];
  3510. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3511. << RXD_LEN_SHIFT;
  3512. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3513. RXD_FLAG_JUMBO;
  3514. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3515. (i << RXD_OPAQUE_INDEX_SHIFT));
  3516. }
  3517. }
  3518. /* Now allocate fresh SKBs for each rx ring. */
  3519. for (i = 0; i < tp->rx_pending; i++) {
  3520. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3521. -1, i) < 0)
  3522. break;
  3523. }
  3524. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3525. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3526. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3527. -1, i) < 0)
  3528. break;
  3529. }
  3530. }
  3531. }
  3532. /*
  3533. * Must not be invoked with interrupt sources disabled and
  3534. * the hardware shutdown down.
  3535. */
  3536. static void tg3_free_consistent(struct tg3 *tp)
  3537. {
  3538. kfree(tp->rx_std_buffers);
  3539. tp->rx_std_buffers = NULL;
  3540. if (tp->rx_std) {
  3541. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3542. tp->rx_std, tp->rx_std_mapping);
  3543. tp->rx_std = NULL;
  3544. }
  3545. if (tp->rx_jumbo) {
  3546. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3547. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3548. tp->rx_jumbo = NULL;
  3549. }
  3550. if (tp->rx_rcb) {
  3551. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3552. tp->rx_rcb, tp->rx_rcb_mapping);
  3553. tp->rx_rcb = NULL;
  3554. }
  3555. if (tp->tx_ring) {
  3556. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3557. tp->tx_ring, tp->tx_desc_mapping);
  3558. tp->tx_ring = NULL;
  3559. }
  3560. if (tp->hw_status) {
  3561. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3562. tp->hw_status, tp->status_mapping);
  3563. tp->hw_status = NULL;
  3564. }
  3565. if (tp->hw_stats) {
  3566. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3567. tp->hw_stats, tp->stats_mapping);
  3568. tp->hw_stats = NULL;
  3569. }
  3570. }
  3571. /*
  3572. * Must not be invoked with interrupt sources disabled and
  3573. * the hardware shutdown down. Can sleep.
  3574. */
  3575. static int tg3_alloc_consistent(struct tg3 *tp)
  3576. {
  3577. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3578. (TG3_RX_RING_SIZE +
  3579. TG3_RX_JUMBO_RING_SIZE)) +
  3580. (sizeof(struct tx_ring_info) *
  3581. TG3_TX_RING_SIZE),
  3582. GFP_KERNEL);
  3583. if (!tp->rx_std_buffers)
  3584. return -ENOMEM;
  3585. memset(tp->rx_std_buffers, 0,
  3586. (sizeof(struct ring_info) *
  3587. (TG3_RX_RING_SIZE +
  3588. TG3_RX_JUMBO_RING_SIZE)) +
  3589. (sizeof(struct tx_ring_info) *
  3590. TG3_TX_RING_SIZE));
  3591. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3592. tp->tx_buffers = (struct tx_ring_info *)
  3593. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3594. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3595. &tp->rx_std_mapping);
  3596. if (!tp->rx_std)
  3597. goto err_out;
  3598. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3599. &tp->rx_jumbo_mapping);
  3600. if (!tp->rx_jumbo)
  3601. goto err_out;
  3602. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3603. &tp->rx_rcb_mapping);
  3604. if (!tp->rx_rcb)
  3605. goto err_out;
  3606. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3607. &tp->tx_desc_mapping);
  3608. if (!tp->tx_ring)
  3609. goto err_out;
  3610. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3611. TG3_HW_STATUS_SIZE,
  3612. &tp->status_mapping);
  3613. if (!tp->hw_status)
  3614. goto err_out;
  3615. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3616. sizeof(struct tg3_hw_stats),
  3617. &tp->stats_mapping);
  3618. if (!tp->hw_stats)
  3619. goto err_out;
  3620. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3621. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3622. return 0;
  3623. err_out:
  3624. tg3_free_consistent(tp);
  3625. return -ENOMEM;
  3626. }
  3627. #define MAX_WAIT_CNT 1000
  3628. /* To stop a block, clear the enable bit and poll till it
  3629. * clears. tp->lock is held.
  3630. */
  3631. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3632. {
  3633. unsigned int i;
  3634. u32 val;
  3635. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3636. switch (ofs) {
  3637. case RCVLSC_MODE:
  3638. case DMAC_MODE:
  3639. case MBFREE_MODE:
  3640. case BUFMGR_MODE:
  3641. case MEMARB_MODE:
  3642. /* We can't enable/disable these bits of the
  3643. * 5705/5750, just say success.
  3644. */
  3645. return 0;
  3646. default:
  3647. break;
  3648. };
  3649. }
  3650. val = tr32(ofs);
  3651. val &= ~enable_bit;
  3652. tw32_f(ofs, val);
  3653. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3654. udelay(100);
  3655. val = tr32(ofs);
  3656. if ((val & enable_bit) == 0)
  3657. break;
  3658. }
  3659. if (i == MAX_WAIT_CNT && !silent) {
  3660. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3661. "ofs=%lx enable_bit=%x\n",
  3662. ofs, enable_bit);
  3663. return -ENODEV;
  3664. }
  3665. return 0;
  3666. }
  3667. /* tp->lock is held. */
  3668. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3669. {
  3670. int i, err;
  3671. tg3_disable_ints(tp);
  3672. tp->rx_mode &= ~RX_MODE_ENABLE;
  3673. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3674. udelay(10);
  3675. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3676. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3677. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3678. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3679. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3680. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3681. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3682. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3683. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3684. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3685. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3686. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3687. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3688. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3689. tw32_f(MAC_MODE, tp->mac_mode);
  3690. udelay(40);
  3691. tp->tx_mode &= ~TX_MODE_ENABLE;
  3692. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3693. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3694. udelay(100);
  3695. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3696. break;
  3697. }
  3698. if (i >= MAX_WAIT_CNT) {
  3699. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3700. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3701. tp->dev->name, tr32(MAC_TX_MODE));
  3702. err |= -ENODEV;
  3703. }
  3704. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3705. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3706. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3707. tw32(FTQ_RESET, 0xffffffff);
  3708. tw32(FTQ_RESET, 0x00000000);
  3709. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3710. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3711. if (tp->hw_status)
  3712. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3713. if (tp->hw_stats)
  3714. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3715. return err;
  3716. }
  3717. /* tp->lock is held. */
  3718. static int tg3_nvram_lock(struct tg3 *tp)
  3719. {
  3720. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3721. int i;
  3722. if (tp->nvram_lock_cnt == 0) {
  3723. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3724. for (i = 0; i < 8000; i++) {
  3725. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3726. break;
  3727. udelay(20);
  3728. }
  3729. if (i == 8000) {
  3730. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  3731. return -ENODEV;
  3732. }
  3733. }
  3734. tp->nvram_lock_cnt++;
  3735. }
  3736. return 0;
  3737. }
  3738. /* tp->lock is held. */
  3739. static void tg3_nvram_unlock(struct tg3 *tp)
  3740. {
  3741. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3742. if (tp->nvram_lock_cnt > 0)
  3743. tp->nvram_lock_cnt--;
  3744. if (tp->nvram_lock_cnt == 0)
  3745. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3746. }
  3747. }
  3748. /* tp->lock is held. */
  3749. static void tg3_enable_nvram_access(struct tg3 *tp)
  3750. {
  3751. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3752. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3753. u32 nvaccess = tr32(NVRAM_ACCESS);
  3754. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3755. }
  3756. }
  3757. /* tp->lock is held. */
  3758. static void tg3_disable_nvram_access(struct tg3 *tp)
  3759. {
  3760. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3761. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3762. u32 nvaccess = tr32(NVRAM_ACCESS);
  3763. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3764. }
  3765. }
  3766. /* tp->lock is held. */
  3767. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3768. {
  3769. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3770. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3771. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3772. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3773. switch (kind) {
  3774. case RESET_KIND_INIT:
  3775. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3776. DRV_STATE_START);
  3777. break;
  3778. case RESET_KIND_SHUTDOWN:
  3779. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3780. DRV_STATE_UNLOAD);
  3781. break;
  3782. case RESET_KIND_SUSPEND:
  3783. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3784. DRV_STATE_SUSPEND);
  3785. break;
  3786. default:
  3787. break;
  3788. };
  3789. }
  3790. }
  3791. /* tp->lock is held. */
  3792. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3793. {
  3794. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3795. switch (kind) {
  3796. case RESET_KIND_INIT:
  3797. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3798. DRV_STATE_START_DONE);
  3799. break;
  3800. case RESET_KIND_SHUTDOWN:
  3801. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3802. DRV_STATE_UNLOAD_DONE);
  3803. break;
  3804. default:
  3805. break;
  3806. };
  3807. }
  3808. }
  3809. /* tp->lock is held. */
  3810. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3811. {
  3812. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3813. switch (kind) {
  3814. case RESET_KIND_INIT:
  3815. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3816. DRV_STATE_START);
  3817. break;
  3818. case RESET_KIND_SHUTDOWN:
  3819. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3820. DRV_STATE_UNLOAD);
  3821. break;
  3822. case RESET_KIND_SUSPEND:
  3823. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3824. DRV_STATE_SUSPEND);
  3825. break;
  3826. default:
  3827. break;
  3828. };
  3829. }
  3830. }
  3831. static void tg3_stop_fw(struct tg3 *);
  3832. /* tp->lock is held. */
  3833. static int tg3_chip_reset(struct tg3 *tp)
  3834. {
  3835. u32 val;
  3836. void (*write_op)(struct tg3 *, u32, u32);
  3837. int i;
  3838. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3839. tg3_nvram_lock(tp);
  3840. /* No matching tg3_nvram_unlock() after this because
  3841. * chip reset below will undo the nvram lock.
  3842. */
  3843. tp->nvram_lock_cnt = 0;
  3844. }
  3845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  3846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  3847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  3848. tw32(GRC_FASTBOOT_PC, 0);
  3849. /*
  3850. * We must avoid the readl() that normally takes place.
  3851. * It locks machines, causes machine checks, and other
  3852. * fun things. So, temporarily disable the 5701
  3853. * hardware workaround, while we do the reset.
  3854. */
  3855. write_op = tp->write32;
  3856. if (write_op == tg3_write_flush_reg32)
  3857. tp->write32 = tg3_write32;
  3858. /* do the reset */
  3859. val = GRC_MISC_CFG_CORECLK_RESET;
  3860. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3861. if (tr32(0x7e2c) == 0x60) {
  3862. tw32(0x7e2c, 0x20);
  3863. }
  3864. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3865. tw32(GRC_MISC_CFG, (1 << 29));
  3866. val |= (1 << 29);
  3867. }
  3868. }
  3869. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3870. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3871. tw32(GRC_MISC_CFG, val);
  3872. /* restore 5701 hardware bug workaround write method */
  3873. tp->write32 = write_op;
  3874. /* Unfortunately, we have to delay before the PCI read back.
  3875. * Some 575X chips even will not respond to a PCI cfg access
  3876. * when the reset command is given to the chip.
  3877. *
  3878. * How do these hardware designers expect things to work
  3879. * properly if the PCI write is posted for a long period
  3880. * of time? It is always necessary to have some method by
  3881. * which a register read back can occur to push the write
  3882. * out which does the reset.
  3883. *
  3884. * For most tg3 variants the trick below was working.
  3885. * Ho hum...
  3886. */
  3887. udelay(120);
  3888. /* Flush PCI posted writes. The normal MMIO registers
  3889. * are inaccessible at this time so this is the only
  3890. * way to make this reliably (actually, this is no longer
  3891. * the case, see above). I tried to use indirect
  3892. * register read/write but this upset some 5701 variants.
  3893. */
  3894. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3895. udelay(120);
  3896. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3897. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3898. int i;
  3899. u32 cfg_val;
  3900. /* Wait for link training to complete. */
  3901. for (i = 0; i < 5000; i++)
  3902. udelay(100);
  3903. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3904. pci_write_config_dword(tp->pdev, 0xc4,
  3905. cfg_val | (1 << 15));
  3906. }
  3907. /* Set PCIE max payload size and clear error status. */
  3908. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3909. }
  3910. /* Re-enable indirect register accesses. */
  3911. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3912. tp->misc_host_ctrl);
  3913. /* Set MAX PCI retry to zero. */
  3914. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3915. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3916. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3917. val |= PCISTATE_RETRY_SAME_DMA;
  3918. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3919. pci_restore_state(tp->pdev);
  3920. /* Make sure PCI-X relaxed ordering bit is clear. */
  3921. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3922. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3923. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3924. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3925. u32 val;
  3926. /* Chip reset on 5780 will reset MSI enable bit,
  3927. * so need to restore it.
  3928. */
  3929. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  3930. u16 ctrl;
  3931. pci_read_config_word(tp->pdev,
  3932. tp->msi_cap + PCI_MSI_FLAGS,
  3933. &ctrl);
  3934. pci_write_config_word(tp->pdev,
  3935. tp->msi_cap + PCI_MSI_FLAGS,
  3936. ctrl | PCI_MSI_FLAGS_ENABLE);
  3937. val = tr32(MSGINT_MODE);
  3938. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  3939. }
  3940. val = tr32(MEMARB_MODE);
  3941. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  3942. } else
  3943. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3944. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3945. tg3_stop_fw(tp);
  3946. tw32(0x5000, 0x400);
  3947. }
  3948. tw32(GRC_MODE, tp->grc_mode);
  3949. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3950. u32 val = tr32(0xc4);
  3951. tw32(0xc4, val | (1 << 15));
  3952. }
  3953. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3954. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3955. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3956. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3957. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3958. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3959. }
  3960. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3961. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3962. tw32_f(MAC_MODE, tp->mac_mode);
  3963. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3964. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  3965. tw32_f(MAC_MODE, tp->mac_mode);
  3966. } else
  3967. tw32_f(MAC_MODE, 0);
  3968. udelay(40);
  3969. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3970. /* Wait for firmware initialization to complete. */
  3971. for (i = 0; i < 100000; i++) {
  3972. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3973. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3974. break;
  3975. udelay(10);
  3976. }
  3977. if (i >= 100000) {
  3978. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3979. "firmware will not restart magic=%08x\n",
  3980. tp->dev->name, val);
  3981. return -ENODEV;
  3982. }
  3983. }
  3984. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3985. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3986. u32 val = tr32(0x7c00);
  3987. tw32(0x7c00, val | (1 << 25));
  3988. }
  3989. /* Reprobe ASF enable state. */
  3990. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3991. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3992. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3993. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3994. u32 nic_cfg;
  3995. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3996. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3997. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3998. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3999. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4000. }
  4001. }
  4002. return 0;
  4003. }
  4004. /* tp->lock is held. */
  4005. static void tg3_stop_fw(struct tg3 *tp)
  4006. {
  4007. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4008. u32 val;
  4009. int i;
  4010. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4011. val = tr32(GRC_RX_CPU_EVENT);
  4012. val |= (1 << 14);
  4013. tw32(GRC_RX_CPU_EVENT, val);
  4014. /* Wait for RX cpu to ACK the event. */
  4015. for (i = 0; i < 100; i++) {
  4016. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4017. break;
  4018. udelay(1);
  4019. }
  4020. }
  4021. }
  4022. /* tp->lock is held. */
  4023. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4024. {
  4025. int err;
  4026. tg3_stop_fw(tp);
  4027. tg3_write_sig_pre_reset(tp, kind);
  4028. tg3_abort_hw(tp, silent);
  4029. err = tg3_chip_reset(tp);
  4030. tg3_write_sig_legacy(tp, kind);
  4031. tg3_write_sig_post_reset(tp, kind);
  4032. if (err)
  4033. return err;
  4034. return 0;
  4035. }
  4036. #define TG3_FW_RELEASE_MAJOR 0x0
  4037. #define TG3_FW_RELASE_MINOR 0x0
  4038. #define TG3_FW_RELEASE_FIX 0x0
  4039. #define TG3_FW_START_ADDR 0x08000000
  4040. #define TG3_FW_TEXT_ADDR 0x08000000
  4041. #define TG3_FW_TEXT_LEN 0x9c0
  4042. #define TG3_FW_RODATA_ADDR 0x080009c0
  4043. #define TG3_FW_RODATA_LEN 0x60
  4044. #define TG3_FW_DATA_ADDR 0x08000a40
  4045. #define TG3_FW_DATA_LEN 0x20
  4046. #define TG3_FW_SBSS_ADDR 0x08000a60
  4047. #define TG3_FW_SBSS_LEN 0xc
  4048. #define TG3_FW_BSS_ADDR 0x08000a70
  4049. #define TG3_FW_BSS_LEN 0x10
  4050. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4051. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4052. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4053. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4054. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4055. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4056. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4057. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4058. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4059. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4060. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4061. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4062. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4063. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4064. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4065. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4066. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4067. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4068. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4069. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4070. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4071. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4072. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4073. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4074. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4075. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4076. 0, 0, 0, 0, 0, 0,
  4077. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4078. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4079. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4080. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4081. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4082. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4083. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4084. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4085. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4086. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4087. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4088. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4089. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4090. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4091. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4092. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4093. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4094. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4095. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4096. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4097. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4098. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4099. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4100. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4101. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4102. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4103. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4104. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4105. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4106. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4107. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4108. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4109. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4110. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4111. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4112. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4113. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4114. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4115. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4116. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4117. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4118. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4119. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4120. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4121. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4122. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4123. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4124. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4125. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4126. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4127. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4128. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4129. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4130. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4131. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4132. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4133. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4134. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4135. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4136. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4137. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4138. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4139. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4140. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4141. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4142. };
  4143. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4144. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4145. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4146. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4147. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4148. 0x00000000
  4149. };
  4150. #if 0 /* All zeros, don't eat up space with it. */
  4151. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4152. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4153. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4154. };
  4155. #endif
  4156. #define RX_CPU_SCRATCH_BASE 0x30000
  4157. #define RX_CPU_SCRATCH_SIZE 0x04000
  4158. #define TX_CPU_SCRATCH_BASE 0x34000
  4159. #define TX_CPU_SCRATCH_SIZE 0x04000
  4160. /* tp->lock is held. */
  4161. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4162. {
  4163. int i;
  4164. if (offset == TX_CPU_BASE &&
  4165. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4166. BUG();
  4167. if (offset == RX_CPU_BASE) {
  4168. for (i = 0; i < 10000; i++) {
  4169. tw32(offset + CPU_STATE, 0xffffffff);
  4170. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4171. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4172. break;
  4173. }
  4174. tw32(offset + CPU_STATE, 0xffffffff);
  4175. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4176. udelay(10);
  4177. } else {
  4178. for (i = 0; i < 10000; i++) {
  4179. tw32(offset + CPU_STATE, 0xffffffff);
  4180. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4181. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4182. break;
  4183. }
  4184. }
  4185. if (i >= 10000) {
  4186. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4187. "and %s CPU\n",
  4188. tp->dev->name,
  4189. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4190. return -ENODEV;
  4191. }
  4192. /* Clear firmware's nvram arbitration. */
  4193. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4194. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4195. return 0;
  4196. }
  4197. struct fw_info {
  4198. unsigned int text_base;
  4199. unsigned int text_len;
  4200. u32 *text_data;
  4201. unsigned int rodata_base;
  4202. unsigned int rodata_len;
  4203. u32 *rodata_data;
  4204. unsigned int data_base;
  4205. unsigned int data_len;
  4206. u32 *data_data;
  4207. };
  4208. /* tp->lock is held. */
  4209. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4210. int cpu_scratch_size, struct fw_info *info)
  4211. {
  4212. int err, lock_err, i;
  4213. void (*write_op)(struct tg3 *, u32, u32);
  4214. if (cpu_base == TX_CPU_BASE &&
  4215. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4216. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4217. "TX cpu firmware on %s which is 5705.\n",
  4218. tp->dev->name);
  4219. return -EINVAL;
  4220. }
  4221. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4222. write_op = tg3_write_mem;
  4223. else
  4224. write_op = tg3_write_indirect_reg32;
  4225. /* It is possible that bootcode is still loading at this point.
  4226. * Get the nvram lock first before halting the cpu.
  4227. */
  4228. lock_err = tg3_nvram_lock(tp);
  4229. err = tg3_halt_cpu(tp, cpu_base);
  4230. if (!lock_err)
  4231. tg3_nvram_unlock(tp);
  4232. if (err)
  4233. goto out;
  4234. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4235. write_op(tp, cpu_scratch_base + i, 0);
  4236. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4237. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4238. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4239. write_op(tp, (cpu_scratch_base +
  4240. (info->text_base & 0xffff) +
  4241. (i * sizeof(u32))),
  4242. (info->text_data ?
  4243. info->text_data[i] : 0));
  4244. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4245. write_op(tp, (cpu_scratch_base +
  4246. (info->rodata_base & 0xffff) +
  4247. (i * sizeof(u32))),
  4248. (info->rodata_data ?
  4249. info->rodata_data[i] : 0));
  4250. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4251. write_op(tp, (cpu_scratch_base +
  4252. (info->data_base & 0xffff) +
  4253. (i * sizeof(u32))),
  4254. (info->data_data ?
  4255. info->data_data[i] : 0));
  4256. err = 0;
  4257. out:
  4258. return err;
  4259. }
  4260. /* tp->lock is held. */
  4261. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4262. {
  4263. struct fw_info info;
  4264. int err, i;
  4265. info.text_base = TG3_FW_TEXT_ADDR;
  4266. info.text_len = TG3_FW_TEXT_LEN;
  4267. info.text_data = &tg3FwText[0];
  4268. info.rodata_base = TG3_FW_RODATA_ADDR;
  4269. info.rodata_len = TG3_FW_RODATA_LEN;
  4270. info.rodata_data = &tg3FwRodata[0];
  4271. info.data_base = TG3_FW_DATA_ADDR;
  4272. info.data_len = TG3_FW_DATA_LEN;
  4273. info.data_data = NULL;
  4274. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4275. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4276. &info);
  4277. if (err)
  4278. return err;
  4279. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4280. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4281. &info);
  4282. if (err)
  4283. return err;
  4284. /* Now startup only the RX cpu. */
  4285. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4286. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4287. for (i = 0; i < 5; i++) {
  4288. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4289. break;
  4290. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4291. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4292. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4293. udelay(1000);
  4294. }
  4295. if (i >= 5) {
  4296. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4297. "to set RX CPU PC, is %08x should be %08x\n",
  4298. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4299. TG3_FW_TEXT_ADDR);
  4300. return -ENODEV;
  4301. }
  4302. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4303. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4304. return 0;
  4305. }
  4306. #if TG3_TSO_SUPPORT != 0
  4307. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4308. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4309. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4310. #define TG3_TSO_FW_START_ADDR 0x08000000
  4311. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4312. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4313. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4314. #define TG3_TSO_FW_RODATA_LEN 0x60
  4315. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4316. #define TG3_TSO_FW_DATA_LEN 0x30
  4317. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4318. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4319. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4320. #define TG3_TSO_FW_BSS_LEN 0x894
  4321. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4322. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4323. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4324. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4325. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4326. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4327. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4328. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4329. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4330. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4331. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4332. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4333. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4334. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4335. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4336. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4337. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4338. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4339. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4340. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4341. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4342. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4343. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4344. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4345. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4346. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4347. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4348. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4349. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4350. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4351. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4352. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4353. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4354. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4355. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4356. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4357. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4358. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4359. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4360. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4361. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4362. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4363. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4364. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4365. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4366. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4367. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4368. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4369. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4370. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4371. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4372. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4373. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4374. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4375. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4376. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4377. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4378. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4379. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4380. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4381. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4382. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4383. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4384. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4385. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4386. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4387. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4388. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4389. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4390. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4391. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4392. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4393. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4394. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4395. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4396. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4397. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4398. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4399. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4400. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4401. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4402. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4403. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4404. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4405. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4406. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4407. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4408. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4409. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4410. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4411. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4412. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4413. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4414. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4415. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4416. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4417. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4418. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4419. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4420. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4421. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4422. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4423. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4424. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4425. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4426. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4427. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4428. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4429. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4430. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4431. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4432. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4433. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4434. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4435. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4436. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4437. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4438. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4439. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4440. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4441. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4442. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4443. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4444. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4445. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4446. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4447. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4448. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4449. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4450. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4451. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4452. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4453. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4454. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4455. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4456. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4457. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4458. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4459. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4460. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4461. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4462. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4463. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4464. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4465. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4466. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4467. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4468. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4469. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4470. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4471. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4472. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4473. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4474. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4475. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4476. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4477. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4478. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4479. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4480. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4481. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4482. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4483. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4484. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4485. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4486. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4487. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4488. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4489. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4490. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4491. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4492. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4493. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4494. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4495. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4496. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4497. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4498. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4499. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4500. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4501. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4502. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4503. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4504. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4505. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4506. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4507. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4508. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4509. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4510. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4511. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4512. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4513. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4514. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4515. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4516. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4517. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4518. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4519. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4520. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4521. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4522. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4523. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4524. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4525. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4526. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4527. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4528. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4529. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4530. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4531. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4532. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4533. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4534. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4535. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4536. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4537. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4538. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4539. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4540. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4541. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4542. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4543. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4544. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4545. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4546. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4547. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4548. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4549. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4550. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4551. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4552. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4553. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4554. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4555. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4556. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4557. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4558. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4559. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4560. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4561. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4562. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4563. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4564. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4565. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4566. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4567. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4568. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4569. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4570. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4571. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4572. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4573. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4574. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4575. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4576. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4577. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4578. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4579. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4580. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4581. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4582. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4583. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4584. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4585. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4586. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4587. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4588. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4589. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4590. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4591. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4592. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4593. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4594. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4595. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4596. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4597. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4598. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4599. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4600. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4601. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4602. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4603. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4604. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4605. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4606. };
  4607. static u32 tg3TsoFwRodata[] = {
  4608. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4609. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4610. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4611. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4612. 0x00000000,
  4613. };
  4614. static u32 tg3TsoFwData[] = {
  4615. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4616. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4617. 0x00000000,
  4618. };
  4619. /* 5705 needs a special version of the TSO firmware. */
  4620. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4621. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4622. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4623. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4624. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4625. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4626. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4627. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4628. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4629. #define TG3_TSO5_FW_DATA_LEN 0x20
  4630. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4631. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4632. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4633. #define TG3_TSO5_FW_BSS_LEN 0x88
  4634. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4635. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4636. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4637. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4638. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4639. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4640. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4641. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4642. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4643. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4644. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4645. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4646. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4647. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4648. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4649. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4650. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4651. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4652. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4653. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4654. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4655. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4656. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4657. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4658. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4659. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4660. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4661. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4662. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4663. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4664. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4665. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4666. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4667. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4668. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4669. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4670. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4671. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4672. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4673. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4674. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4675. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4676. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4677. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4678. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4679. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4680. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4681. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4682. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4683. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4684. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4685. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4686. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4687. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4688. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4689. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4690. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4691. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4692. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4693. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4694. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4695. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4696. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4697. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4698. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4699. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4700. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4701. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4702. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4703. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4704. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4705. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4706. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4707. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4708. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4709. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4710. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4711. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4712. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4713. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4714. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4715. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4716. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4717. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4718. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4719. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4720. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4721. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4722. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4723. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4724. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4725. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4726. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4727. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4728. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4729. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4730. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4731. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4732. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4733. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4734. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4735. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4736. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4737. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4738. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4739. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4740. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4741. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4742. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4743. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4744. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4745. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4746. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4747. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4748. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4749. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4750. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4751. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4752. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4753. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4754. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4755. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4756. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4757. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4758. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4759. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4760. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4761. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4762. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4763. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4764. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4765. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4766. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4767. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4768. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4769. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4770. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4771. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4772. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4773. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4774. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4775. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4776. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4777. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4778. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4779. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4780. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4781. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4782. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4783. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4784. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4785. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4786. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4787. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4788. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4789. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4790. 0x00000000, 0x00000000, 0x00000000,
  4791. };
  4792. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4793. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4794. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4795. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4796. 0x00000000, 0x00000000, 0x00000000,
  4797. };
  4798. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4799. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4800. 0x00000000, 0x00000000, 0x00000000,
  4801. };
  4802. /* tp->lock is held. */
  4803. static int tg3_load_tso_firmware(struct tg3 *tp)
  4804. {
  4805. struct fw_info info;
  4806. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4807. int err, i;
  4808. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4809. return 0;
  4810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4811. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4812. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4813. info.text_data = &tg3Tso5FwText[0];
  4814. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4815. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4816. info.rodata_data = &tg3Tso5FwRodata[0];
  4817. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4818. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4819. info.data_data = &tg3Tso5FwData[0];
  4820. cpu_base = RX_CPU_BASE;
  4821. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4822. cpu_scratch_size = (info.text_len +
  4823. info.rodata_len +
  4824. info.data_len +
  4825. TG3_TSO5_FW_SBSS_LEN +
  4826. TG3_TSO5_FW_BSS_LEN);
  4827. } else {
  4828. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4829. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4830. info.text_data = &tg3TsoFwText[0];
  4831. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4832. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4833. info.rodata_data = &tg3TsoFwRodata[0];
  4834. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4835. info.data_len = TG3_TSO_FW_DATA_LEN;
  4836. info.data_data = &tg3TsoFwData[0];
  4837. cpu_base = TX_CPU_BASE;
  4838. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4839. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4840. }
  4841. err = tg3_load_firmware_cpu(tp, cpu_base,
  4842. cpu_scratch_base, cpu_scratch_size,
  4843. &info);
  4844. if (err)
  4845. return err;
  4846. /* Now startup the cpu. */
  4847. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4848. tw32_f(cpu_base + CPU_PC, info.text_base);
  4849. for (i = 0; i < 5; i++) {
  4850. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4851. break;
  4852. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4853. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4854. tw32_f(cpu_base + CPU_PC, info.text_base);
  4855. udelay(1000);
  4856. }
  4857. if (i >= 5) {
  4858. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4859. "to set CPU PC, is %08x should be %08x\n",
  4860. tp->dev->name, tr32(cpu_base + CPU_PC),
  4861. info.text_base);
  4862. return -ENODEV;
  4863. }
  4864. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4865. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4866. return 0;
  4867. }
  4868. #endif /* TG3_TSO_SUPPORT != 0 */
  4869. /* tp->lock is held. */
  4870. static void __tg3_set_mac_addr(struct tg3 *tp)
  4871. {
  4872. u32 addr_high, addr_low;
  4873. int i;
  4874. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4875. tp->dev->dev_addr[1]);
  4876. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4877. (tp->dev->dev_addr[3] << 16) |
  4878. (tp->dev->dev_addr[4] << 8) |
  4879. (tp->dev->dev_addr[5] << 0));
  4880. for (i = 0; i < 4; i++) {
  4881. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4882. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4883. }
  4884. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4886. for (i = 0; i < 12; i++) {
  4887. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4888. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4889. }
  4890. }
  4891. addr_high = (tp->dev->dev_addr[0] +
  4892. tp->dev->dev_addr[1] +
  4893. tp->dev->dev_addr[2] +
  4894. tp->dev->dev_addr[3] +
  4895. tp->dev->dev_addr[4] +
  4896. tp->dev->dev_addr[5]) &
  4897. TX_BACKOFF_SEED_MASK;
  4898. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4899. }
  4900. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4901. {
  4902. struct tg3 *tp = netdev_priv(dev);
  4903. struct sockaddr *addr = p;
  4904. if (!is_valid_ether_addr(addr->sa_data))
  4905. return -EINVAL;
  4906. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4907. if (!netif_running(dev))
  4908. return 0;
  4909. spin_lock_bh(&tp->lock);
  4910. __tg3_set_mac_addr(tp);
  4911. spin_unlock_bh(&tp->lock);
  4912. return 0;
  4913. }
  4914. /* tp->lock is held. */
  4915. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4916. dma_addr_t mapping, u32 maxlen_flags,
  4917. u32 nic_addr)
  4918. {
  4919. tg3_write_mem(tp,
  4920. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4921. ((u64) mapping >> 32));
  4922. tg3_write_mem(tp,
  4923. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4924. ((u64) mapping & 0xffffffff));
  4925. tg3_write_mem(tp,
  4926. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4927. maxlen_flags);
  4928. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4929. tg3_write_mem(tp,
  4930. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4931. nic_addr);
  4932. }
  4933. static void __tg3_set_rx_mode(struct net_device *);
  4934. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  4935. {
  4936. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  4937. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  4938. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  4939. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  4940. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4941. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  4942. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  4943. }
  4944. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  4945. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  4946. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4947. u32 val = ec->stats_block_coalesce_usecs;
  4948. if (!netif_carrier_ok(tp->dev))
  4949. val = 0;
  4950. tw32(HOSTCC_STAT_COAL_TICKS, val);
  4951. }
  4952. }
  4953. /* tp->lock is held. */
  4954. static int tg3_reset_hw(struct tg3 *tp)
  4955. {
  4956. u32 val, rdmac_mode;
  4957. int i, err, limit;
  4958. tg3_disable_ints(tp);
  4959. tg3_stop_fw(tp);
  4960. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4961. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4962. tg3_abort_hw(tp, 1);
  4963. }
  4964. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  4965. tg3_phy_reset(tp);
  4966. err = tg3_chip_reset(tp);
  4967. if (err)
  4968. return err;
  4969. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4970. /* This works around an issue with Athlon chipsets on
  4971. * B3 tigon3 silicon. This bit has no effect on any
  4972. * other revision. But do not set this on PCI Express
  4973. * chips.
  4974. */
  4975. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4976. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4977. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4978. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4979. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4980. val = tr32(TG3PCI_PCISTATE);
  4981. val |= PCISTATE_RETRY_SAME_DMA;
  4982. tw32(TG3PCI_PCISTATE, val);
  4983. }
  4984. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4985. /* Enable some hw fixes. */
  4986. val = tr32(TG3PCI_MSI_DATA);
  4987. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4988. tw32(TG3PCI_MSI_DATA, val);
  4989. }
  4990. /* Descriptor ring init may make accesses to the
  4991. * NIC SRAM area to setup the TX descriptors, so we
  4992. * can only do this after the hardware has been
  4993. * successfully reset.
  4994. */
  4995. tg3_init_rings(tp);
  4996. /* This value is determined during the probe time DMA
  4997. * engine test, tg3_test_dma.
  4998. */
  4999. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5000. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5001. GRC_MODE_4X_NIC_SEND_RINGS |
  5002. GRC_MODE_NO_TX_PHDR_CSUM |
  5003. GRC_MODE_NO_RX_PHDR_CSUM);
  5004. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5005. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  5006. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5007. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  5008. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  5009. tw32(GRC_MODE,
  5010. tp->grc_mode |
  5011. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5012. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5013. val = tr32(GRC_MISC_CFG);
  5014. val &= ~0xff;
  5015. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5016. tw32(GRC_MISC_CFG, val);
  5017. /* Initialize MBUF/DESC pool. */
  5018. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5019. /* Do nothing. */
  5020. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5021. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5022. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5023. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5024. else
  5025. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5026. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5027. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5028. }
  5029. #if TG3_TSO_SUPPORT != 0
  5030. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5031. int fw_len;
  5032. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5033. TG3_TSO5_FW_RODATA_LEN +
  5034. TG3_TSO5_FW_DATA_LEN +
  5035. TG3_TSO5_FW_SBSS_LEN +
  5036. TG3_TSO5_FW_BSS_LEN);
  5037. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5038. tw32(BUFMGR_MB_POOL_ADDR,
  5039. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5040. tw32(BUFMGR_MB_POOL_SIZE,
  5041. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5042. }
  5043. #endif
  5044. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5045. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5046. tp->bufmgr_config.mbuf_read_dma_low_water);
  5047. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5048. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5049. tw32(BUFMGR_MB_HIGH_WATER,
  5050. tp->bufmgr_config.mbuf_high_water);
  5051. } else {
  5052. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5053. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5054. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5055. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5056. tw32(BUFMGR_MB_HIGH_WATER,
  5057. tp->bufmgr_config.mbuf_high_water_jumbo);
  5058. }
  5059. tw32(BUFMGR_DMA_LOW_WATER,
  5060. tp->bufmgr_config.dma_low_water);
  5061. tw32(BUFMGR_DMA_HIGH_WATER,
  5062. tp->bufmgr_config.dma_high_water);
  5063. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5064. for (i = 0; i < 2000; i++) {
  5065. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5066. break;
  5067. udelay(10);
  5068. }
  5069. if (i >= 2000) {
  5070. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5071. tp->dev->name);
  5072. return -ENODEV;
  5073. }
  5074. /* Setup replenish threshold. */
  5075. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  5076. /* Initialize TG3_BDINFO's at:
  5077. * RCVDBDI_STD_BD: standard eth size rx ring
  5078. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5079. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5080. *
  5081. * like so:
  5082. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5083. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5084. * ring attribute flags
  5085. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5086. *
  5087. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5088. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5089. *
  5090. * The size of each ring is fixed in the firmware, but the location is
  5091. * configurable.
  5092. */
  5093. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5094. ((u64) tp->rx_std_mapping >> 32));
  5095. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5096. ((u64) tp->rx_std_mapping & 0xffffffff));
  5097. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5098. NIC_SRAM_RX_BUFFER_DESC);
  5099. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5100. * configs on 5705.
  5101. */
  5102. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5103. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5104. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5105. } else {
  5106. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5107. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5108. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5109. BDINFO_FLAGS_DISABLED);
  5110. /* Setup replenish threshold. */
  5111. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5112. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5113. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5114. ((u64) tp->rx_jumbo_mapping >> 32));
  5115. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5116. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5117. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5118. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5119. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5120. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5121. } else {
  5122. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5123. BDINFO_FLAGS_DISABLED);
  5124. }
  5125. }
  5126. /* There is only one send ring on 5705/5750, no need to explicitly
  5127. * disable the others.
  5128. */
  5129. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5130. /* Clear out send RCB ring in SRAM. */
  5131. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5132. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5133. BDINFO_FLAGS_DISABLED);
  5134. }
  5135. tp->tx_prod = 0;
  5136. tp->tx_cons = 0;
  5137. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5138. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5139. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5140. tp->tx_desc_mapping,
  5141. (TG3_TX_RING_SIZE <<
  5142. BDINFO_FLAGS_MAXLEN_SHIFT),
  5143. NIC_SRAM_TX_BUFFER_DESC);
  5144. /* There is only one receive return ring on 5705/5750, no need
  5145. * to explicitly disable the others.
  5146. */
  5147. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5148. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5149. i += TG3_BDINFO_SIZE) {
  5150. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5151. BDINFO_FLAGS_DISABLED);
  5152. }
  5153. }
  5154. tp->rx_rcb_ptr = 0;
  5155. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5156. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5157. tp->rx_rcb_mapping,
  5158. (TG3_RX_RCB_RING_SIZE(tp) <<
  5159. BDINFO_FLAGS_MAXLEN_SHIFT),
  5160. 0);
  5161. tp->rx_std_ptr = tp->rx_pending;
  5162. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5163. tp->rx_std_ptr);
  5164. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5165. tp->rx_jumbo_pending : 0;
  5166. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5167. tp->rx_jumbo_ptr);
  5168. /* Initialize MAC address and backoff seed. */
  5169. __tg3_set_mac_addr(tp);
  5170. /* MTU + ethernet header + FCS + optional VLAN tag */
  5171. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5172. /* The slot time is changed by tg3_setup_phy if we
  5173. * run at gigabit with half duplex.
  5174. */
  5175. tw32(MAC_TX_LENGTHS,
  5176. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5177. (6 << TX_LENGTHS_IPG_SHIFT) |
  5178. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5179. /* Receive rules. */
  5180. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5181. tw32(RCVLPC_CONFIG, 0x0181);
  5182. /* Calculate RDMAC_MODE setting early, we need it to determine
  5183. * the RCVLPC_STATE_ENABLE mask.
  5184. */
  5185. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5186. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5187. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5188. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5189. RDMAC_MODE_LNGREAD_ENAB);
  5190. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5191. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  5192. /* If statement applies to 5705 and 5750 PCI devices only */
  5193. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5194. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5195. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5196. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5197. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5198. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5199. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5200. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5201. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5202. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5203. }
  5204. }
  5205. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5206. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5207. #if TG3_TSO_SUPPORT != 0
  5208. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5209. rdmac_mode |= (1 << 27);
  5210. #endif
  5211. /* Receive/send statistics. */
  5212. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5213. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5214. val = tr32(RCVLPC_STATS_ENABLE);
  5215. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5216. tw32(RCVLPC_STATS_ENABLE, val);
  5217. } else {
  5218. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5219. }
  5220. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5221. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5222. tw32(SNDDATAI_STATSCTRL,
  5223. (SNDDATAI_SCTRL_ENABLE |
  5224. SNDDATAI_SCTRL_FASTUPD));
  5225. /* Setup host coalescing engine. */
  5226. tw32(HOSTCC_MODE, 0);
  5227. for (i = 0; i < 2000; i++) {
  5228. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5229. break;
  5230. udelay(10);
  5231. }
  5232. __tg3_set_coalesce(tp, &tp->coal);
  5233. /* set status block DMA address */
  5234. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5235. ((u64) tp->status_mapping >> 32));
  5236. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5237. ((u64) tp->status_mapping & 0xffffffff));
  5238. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5239. /* Status/statistics block address. See tg3_timer,
  5240. * the tg3_periodic_fetch_stats call there, and
  5241. * tg3_get_stats to see how this works for 5705/5750 chips.
  5242. */
  5243. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5244. ((u64) tp->stats_mapping >> 32));
  5245. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5246. ((u64) tp->stats_mapping & 0xffffffff));
  5247. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5248. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5249. }
  5250. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5251. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5252. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5253. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5254. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5255. /* Clear statistics/status block in chip, and status block in ram. */
  5256. for (i = NIC_SRAM_STATS_BLK;
  5257. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5258. i += sizeof(u32)) {
  5259. tg3_write_mem(tp, i, 0);
  5260. udelay(40);
  5261. }
  5262. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5263. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5264. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5265. /* reset to prevent losing 1st rx packet intermittently */
  5266. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5267. udelay(10);
  5268. }
  5269. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5270. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5271. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5272. udelay(40);
  5273. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5274. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  5275. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5276. * whether used as inputs or outputs, are set by boot code after
  5277. * reset.
  5278. */
  5279. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  5280. u32 gpio_mask;
  5281. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  5282. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5283. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5284. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5285. GRC_LCLCTRL_GPIO_OUTPUT3;
  5286. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5287. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5288. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5289. /* GPIO1 must be driven high for eeprom write protect */
  5290. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5291. GRC_LCLCTRL_GPIO_OUTPUT1);
  5292. }
  5293. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5294. udelay(100);
  5295. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5296. tp->last_tag = 0;
  5297. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5298. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5299. udelay(40);
  5300. }
  5301. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5302. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5303. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5304. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5305. WDMAC_MODE_LNGREAD_ENAB);
  5306. /* If statement applies to 5705 and 5750 PCI devices only */
  5307. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5308. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5310. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5311. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5312. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5313. /* nothing */
  5314. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5315. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5316. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5317. val |= WDMAC_MODE_RX_ACCEL;
  5318. }
  5319. }
  5320. /* Enable host coalescing bug fix */
  5321. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5322. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787))
  5323. val |= (1 << 29);
  5324. tw32_f(WDMAC_MODE, val);
  5325. udelay(40);
  5326. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5327. val = tr32(TG3PCI_X_CAPS);
  5328. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5329. val &= ~PCIX_CAPS_BURST_MASK;
  5330. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5331. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5332. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5333. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5334. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5335. val |= (tp->split_mode_max_reqs <<
  5336. PCIX_CAPS_SPLIT_SHIFT);
  5337. }
  5338. tw32(TG3PCI_X_CAPS, val);
  5339. }
  5340. tw32_f(RDMAC_MODE, rdmac_mode);
  5341. udelay(40);
  5342. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5343. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5344. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5345. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5346. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5347. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5348. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5349. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5350. #if TG3_TSO_SUPPORT != 0
  5351. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5352. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5353. #endif
  5354. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5355. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5356. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5357. err = tg3_load_5701_a0_firmware_fix(tp);
  5358. if (err)
  5359. return err;
  5360. }
  5361. #if TG3_TSO_SUPPORT != 0
  5362. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5363. err = tg3_load_tso_firmware(tp);
  5364. if (err)
  5365. return err;
  5366. }
  5367. #endif
  5368. tp->tx_mode = TX_MODE_ENABLE;
  5369. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5370. udelay(100);
  5371. tp->rx_mode = RX_MODE_ENABLE;
  5372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5373. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5374. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5375. udelay(10);
  5376. if (tp->link_config.phy_is_low_power) {
  5377. tp->link_config.phy_is_low_power = 0;
  5378. tp->link_config.speed = tp->link_config.orig_speed;
  5379. tp->link_config.duplex = tp->link_config.orig_duplex;
  5380. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5381. }
  5382. tp->mi_mode = MAC_MI_MODE_BASE;
  5383. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5384. udelay(80);
  5385. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5386. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5387. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5388. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5389. udelay(10);
  5390. }
  5391. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5392. udelay(10);
  5393. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5394. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5395. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5396. /* Set drive transmission level to 1.2V */
  5397. /* only if the signal pre-emphasis bit is not set */
  5398. val = tr32(MAC_SERDES_CFG);
  5399. val &= 0xfffff000;
  5400. val |= 0x880;
  5401. tw32(MAC_SERDES_CFG, val);
  5402. }
  5403. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5404. tw32(MAC_SERDES_CFG, 0x616000);
  5405. }
  5406. /* Prevent chip from dropping frames when flow control
  5407. * is enabled.
  5408. */
  5409. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5410. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5411. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5412. /* Use hardware link auto-negotiation */
  5413. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5414. }
  5415. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5416. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5417. u32 tmp;
  5418. tmp = tr32(SERDES_RX_CTRL);
  5419. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5420. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5421. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5422. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5423. }
  5424. err = tg3_setup_phy(tp, 1);
  5425. if (err)
  5426. return err;
  5427. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5428. u32 tmp;
  5429. /* Clear CRC stats. */
  5430. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  5431. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  5432. tg3_readphy(tp, 0x14, &tmp);
  5433. }
  5434. }
  5435. __tg3_set_rx_mode(tp->dev);
  5436. /* Initialize receive rules. */
  5437. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5438. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5439. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5440. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5441. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5442. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5443. limit = 8;
  5444. else
  5445. limit = 16;
  5446. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5447. limit -= 4;
  5448. switch (limit) {
  5449. case 16:
  5450. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5451. case 15:
  5452. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5453. case 14:
  5454. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5455. case 13:
  5456. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5457. case 12:
  5458. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5459. case 11:
  5460. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5461. case 10:
  5462. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5463. case 9:
  5464. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5465. case 8:
  5466. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5467. case 7:
  5468. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5469. case 6:
  5470. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5471. case 5:
  5472. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5473. case 4:
  5474. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5475. case 3:
  5476. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5477. case 2:
  5478. case 1:
  5479. default:
  5480. break;
  5481. };
  5482. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5483. return 0;
  5484. }
  5485. /* Called at device open time to get the chip ready for
  5486. * packet processing. Invoked with tp->lock held.
  5487. */
  5488. static int tg3_init_hw(struct tg3 *tp)
  5489. {
  5490. int err;
  5491. /* Force the chip into D0. */
  5492. err = tg3_set_power_state(tp, PCI_D0);
  5493. if (err)
  5494. goto out;
  5495. tg3_switch_clocks(tp);
  5496. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5497. err = tg3_reset_hw(tp);
  5498. out:
  5499. return err;
  5500. }
  5501. #define TG3_STAT_ADD32(PSTAT, REG) \
  5502. do { u32 __val = tr32(REG); \
  5503. (PSTAT)->low += __val; \
  5504. if ((PSTAT)->low < __val) \
  5505. (PSTAT)->high += 1; \
  5506. } while (0)
  5507. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5508. {
  5509. struct tg3_hw_stats *sp = tp->hw_stats;
  5510. if (!netif_carrier_ok(tp->dev))
  5511. return;
  5512. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5513. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5514. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5515. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5516. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5517. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5518. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5519. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5520. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5521. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5522. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5523. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5524. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5525. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5526. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5527. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5528. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5529. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5530. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5531. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5532. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5533. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5534. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5535. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5536. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5537. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5538. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5539. }
  5540. static void tg3_timer(unsigned long __opaque)
  5541. {
  5542. struct tg3 *tp = (struct tg3 *) __opaque;
  5543. spin_lock(&tp->lock);
  5544. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5545. /* All of this garbage is because when using non-tagged
  5546. * IRQ status the mailbox/status_block protocol the chip
  5547. * uses with the cpu is race prone.
  5548. */
  5549. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5550. tw32(GRC_LOCAL_CTRL,
  5551. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5552. } else {
  5553. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5554. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5555. }
  5556. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5557. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5558. spin_unlock(&tp->lock);
  5559. schedule_work(&tp->reset_task);
  5560. return;
  5561. }
  5562. }
  5563. /* This part only runs once per second. */
  5564. if (!--tp->timer_counter) {
  5565. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5566. tg3_periodic_fetch_stats(tp);
  5567. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5568. u32 mac_stat;
  5569. int phy_event;
  5570. mac_stat = tr32(MAC_STATUS);
  5571. phy_event = 0;
  5572. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5573. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5574. phy_event = 1;
  5575. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5576. phy_event = 1;
  5577. if (phy_event)
  5578. tg3_setup_phy(tp, 0);
  5579. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5580. u32 mac_stat = tr32(MAC_STATUS);
  5581. int need_setup = 0;
  5582. if (netif_carrier_ok(tp->dev) &&
  5583. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5584. need_setup = 1;
  5585. }
  5586. if (! netif_carrier_ok(tp->dev) &&
  5587. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5588. MAC_STATUS_SIGNAL_DET))) {
  5589. need_setup = 1;
  5590. }
  5591. if (need_setup) {
  5592. tw32_f(MAC_MODE,
  5593. (tp->mac_mode &
  5594. ~MAC_MODE_PORT_MODE_MASK));
  5595. udelay(40);
  5596. tw32_f(MAC_MODE, tp->mac_mode);
  5597. udelay(40);
  5598. tg3_setup_phy(tp, 0);
  5599. }
  5600. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5601. tg3_serdes_parallel_detect(tp);
  5602. tp->timer_counter = tp->timer_multiplier;
  5603. }
  5604. /* Heartbeat is only sent once every 2 seconds. */
  5605. if (!--tp->asf_counter) {
  5606. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5607. u32 val;
  5608. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_MBOX,
  5609. FWCMD_NICDRV_ALIVE2);
  5610. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5611. /* 5 seconds timeout */
  5612. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5613. val = tr32(GRC_RX_CPU_EVENT);
  5614. val |= (1 << 14);
  5615. tw32(GRC_RX_CPU_EVENT, val);
  5616. }
  5617. tp->asf_counter = tp->asf_multiplier;
  5618. }
  5619. spin_unlock(&tp->lock);
  5620. tp->timer.expires = jiffies + tp->timer_offset;
  5621. add_timer(&tp->timer);
  5622. }
  5623. static int tg3_request_irq(struct tg3 *tp)
  5624. {
  5625. irqreturn_t (*fn)(int, void *, struct pt_regs *);
  5626. unsigned long flags;
  5627. struct net_device *dev = tp->dev;
  5628. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5629. fn = tg3_msi;
  5630. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  5631. fn = tg3_msi_1shot;
  5632. flags = SA_SAMPLE_RANDOM;
  5633. } else {
  5634. fn = tg3_interrupt;
  5635. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5636. fn = tg3_interrupt_tagged;
  5637. flags = SA_SHIRQ | SA_SAMPLE_RANDOM;
  5638. }
  5639. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  5640. }
  5641. static int tg3_test_interrupt(struct tg3 *tp)
  5642. {
  5643. struct net_device *dev = tp->dev;
  5644. int err, i;
  5645. u32 int_mbox = 0;
  5646. if (!netif_running(dev))
  5647. return -ENODEV;
  5648. tg3_disable_ints(tp);
  5649. free_irq(tp->pdev->irq, dev);
  5650. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5651. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5652. if (err)
  5653. return err;
  5654. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5655. tg3_enable_ints(tp);
  5656. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5657. HOSTCC_MODE_NOW);
  5658. for (i = 0; i < 5; i++) {
  5659. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5660. TG3_64BIT_REG_LOW);
  5661. if (int_mbox != 0)
  5662. break;
  5663. msleep(10);
  5664. }
  5665. tg3_disable_ints(tp);
  5666. free_irq(tp->pdev->irq, dev);
  5667. err = tg3_request_irq(tp);
  5668. if (err)
  5669. return err;
  5670. if (int_mbox != 0)
  5671. return 0;
  5672. return -EIO;
  5673. }
  5674. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5675. * successfully restored
  5676. */
  5677. static int tg3_test_msi(struct tg3 *tp)
  5678. {
  5679. struct net_device *dev = tp->dev;
  5680. int err;
  5681. u16 pci_cmd;
  5682. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5683. return 0;
  5684. /* Turn off SERR reporting in case MSI terminates with Master
  5685. * Abort.
  5686. */
  5687. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5688. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5689. pci_cmd & ~PCI_COMMAND_SERR);
  5690. err = tg3_test_interrupt(tp);
  5691. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5692. if (!err)
  5693. return 0;
  5694. /* other failures */
  5695. if (err != -EIO)
  5696. return err;
  5697. /* MSI test failed, go back to INTx mode */
  5698. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5699. "switching to INTx mode. Please report this failure to "
  5700. "the PCI maintainer and include system chipset information.\n",
  5701. tp->dev->name);
  5702. free_irq(tp->pdev->irq, dev);
  5703. pci_disable_msi(tp->pdev);
  5704. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5705. err = tg3_request_irq(tp);
  5706. if (err)
  5707. return err;
  5708. /* Need to reset the chip because the MSI cycle may have terminated
  5709. * with Master Abort.
  5710. */
  5711. tg3_full_lock(tp, 1);
  5712. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5713. err = tg3_init_hw(tp);
  5714. tg3_full_unlock(tp);
  5715. if (err)
  5716. free_irq(tp->pdev->irq, dev);
  5717. return err;
  5718. }
  5719. static int tg3_open(struct net_device *dev)
  5720. {
  5721. struct tg3 *tp = netdev_priv(dev);
  5722. int err;
  5723. tg3_full_lock(tp, 0);
  5724. err = tg3_set_power_state(tp, PCI_D0);
  5725. if (err)
  5726. return err;
  5727. tg3_disable_ints(tp);
  5728. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5729. tg3_full_unlock(tp);
  5730. /* The placement of this call is tied
  5731. * to the setup and use of Host TX descriptors.
  5732. */
  5733. err = tg3_alloc_consistent(tp);
  5734. if (err)
  5735. return err;
  5736. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5737. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5738. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX) &&
  5739. !((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) &&
  5740. (tp->pdev_peer == tp->pdev))) {
  5741. /* All MSI supporting chips should support tagged
  5742. * status. Assert that this is the case.
  5743. */
  5744. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5745. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5746. "Not using MSI.\n", tp->dev->name);
  5747. } else if (pci_enable_msi(tp->pdev) == 0) {
  5748. u32 msi_mode;
  5749. msi_mode = tr32(MSGINT_MODE);
  5750. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5751. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5752. }
  5753. }
  5754. err = tg3_request_irq(tp);
  5755. if (err) {
  5756. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5757. pci_disable_msi(tp->pdev);
  5758. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5759. }
  5760. tg3_free_consistent(tp);
  5761. return err;
  5762. }
  5763. tg3_full_lock(tp, 0);
  5764. err = tg3_init_hw(tp);
  5765. if (err) {
  5766. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5767. tg3_free_rings(tp);
  5768. } else {
  5769. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5770. tp->timer_offset = HZ;
  5771. else
  5772. tp->timer_offset = HZ / 10;
  5773. BUG_ON(tp->timer_offset > HZ);
  5774. tp->timer_counter = tp->timer_multiplier =
  5775. (HZ / tp->timer_offset);
  5776. tp->asf_counter = tp->asf_multiplier =
  5777. ((HZ / tp->timer_offset) * 2);
  5778. init_timer(&tp->timer);
  5779. tp->timer.expires = jiffies + tp->timer_offset;
  5780. tp->timer.data = (unsigned long) tp;
  5781. tp->timer.function = tg3_timer;
  5782. }
  5783. tg3_full_unlock(tp);
  5784. if (err) {
  5785. free_irq(tp->pdev->irq, dev);
  5786. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5787. pci_disable_msi(tp->pdev);
  5788. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5789. }
  5790. tg3_free_consistent(tp);
  5791. return err;
  5792. }
  5793. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5794. err = tg3_test_msi(tp);
  5795. if (err) {
  5796. tg3_full_lock(tp, 0);
  5797. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5798. pci_disable_msi(tp->pdev);
  5799. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5800. }
  5801. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5802. tg3_free_rings(tp);
  5803. tg3_free_consistent(tp);
  5804. tg3_full_unlock(tp);
  5805. return err;
  5806. }
  5807. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5808. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  5809. u32 val = tr32(0x7c04);
  5810. tw32(0x7c04, val | (1 << 29));
  5811. }
  5812. }
  5813. }
  5814. tg3_full_lock(tp, 0);
  5815. add_timer(&tp->timer);
  5816. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5817. tg3_enable_ints(tp);
  5818. tg3_full_unlock(tp);
  5819. netif_start_queue(dev);
  5820. return 0;
  5821. }
  5822. #if 0
  5823. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5824. {
  5825. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5826. u16 val16;
  5827. int i;
  5828. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5829. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5830. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5831. val16, val32);
  5832. /* MAC block */
  5833. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5834. tr32(MAC_MODE), tr32(MAC_STATUS));
  5835. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5836. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5837. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5838. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5839. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5840. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5841. /* Send data initiator control block */
  5842. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5843. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5844. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5845. tr32(SNDDATAI_STATSCTRL));
  5846. /* Send data completion control block */
  5847. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5848. /* Send BD ring selector block */
  5849. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5850. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5851. /* Send BD initiator control block */
  5852. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5853. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5854. /* Send BD completion control block */
  5855. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5856. /* Receive list placement control block */
  5857. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5858. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5859. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5860. tr32(RCVLPC_STATSCTRL));
  5861. /* Receive data and receive BD initiator control block */
  5862. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5863. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5864. /* Receive data completion control block */
  5865. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5866. tr32(RCVDCC_MODE));
  5867. /* Receive BD initiator control block */
  5868. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5869. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5870. /* Receive BD completion control block */
  5871. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5872. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5873. /* Receive list selector control block */
  5874. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5875. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5876. /* Mbuf cluster free block */
  5877. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5878. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5879. /* Host coalescing control block */
  5880. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5881. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5882. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5883. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5884. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5885. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5886. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5887. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5888. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5889. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5890. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5891. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5892. /* Memory arbiter control block */
  5893. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5894. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5895. /* Buffer manager control block */
  5896. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5897. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5898. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5899. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5900. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5901. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5902. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5903. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5904. /* Read DMA control block */
  5905. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5906. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5907. /* Write DMA control block */
  5908. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5909. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5910. /* DMA completion block */
  5911. printk("DEBUG: DMAC_MODE[%08x]\n",
  5912. tr32(DMAC_MODE));
  5913. /* GRC block */
  5914. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5915. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5916. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5917. tr32(GRC_LOCAL_CTRL));
  5918. /* TG3_BDINFOs */
  5919. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5920. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5921. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5922. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5923. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5924. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5925. tr32(RCVDBDI_STD_BD + 0x0),
  5926. tr32(RCVDBDI_STD_BD + 0x4),
  5927. tr32(RCVDBDI_STD_BD + 0x8),
  5928. tr32(RCVDBDI_STD_BD + 0xc));
  5929. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5930. tr32(RCVDBDI_MINI_BD + 0x0),
  5931. tr32(RCVDBDI_MINI_BD + 0x4),
  5932. tr32(RCVDBDI_MINI_BD + 0x8),
  5933. tr32(RCVDBDI_MINI_BD + 0xc));
  5934. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5935. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5936. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5937. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5938. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5939. val32, val32_2, val32_3, val32_4);
  5940. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5941. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5942. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5943. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5944. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5945. val32, val32_2, val32_3, val32_4);
  5946. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5947. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5948. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5949. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5950. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5951. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5952. val32, val32_2, val32_3, val32_4, val32_5);
  5953. /* SW status block */
  5954. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5955. tp->hw_status->status,
  5956. tp->hw_status->status_tag,
  5957. tp->hw_status->rx_jumbo_consumer,
  5958. tp->hw_status->rx_consumer,
  5959. tp->hw_status->rx_mini_consumer,
  5960. tp->hw_status->idx[0].rx_producer,
  5961. tp->hw_status->idx[0].tx_consumer);
  5962. /* SW statistics block */
  5963. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5964. ((u32 *)tp->hw_stats)[0],
  5965. ((u32 *)tp->hw_stats)[1],
  5966. ((u32 *)tp->hw_stats)[2],
  5967. ((u32 *)tp->hw_stats)[3]);
  5968. /* Mailboxes */
  5969. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5970. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5971. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5972. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5973. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5974. /* NIC side send descriptors. */
  5975. for (i = 0; i < 6; i++) {
  5976. unsigned long txd;
  5977. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5978. + (i * sizeof(struct tg3_tx_buffer_desc));
  5979. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5980. i,
  5981. readl(txd + 0x0), readl(txd + 0x4),
  5982. readl(txd + 0x8), readl(txd + 0xc));
  5983. }
  5984. /* NIC side RX descriptors. */
  5985. for (i = 0; i < 6; i++) {
  5986. unsigned long rxd;
  5987. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5988. + (i * sizeof(struct tg3_rx_buffer_desc));
  5989. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5990. i,
  5991. readl(rxd + 0x0), readl(rxd + 0x4),
  5992. readl(rxd + 0x8), readl(rxd + 0xc));
  5993. rxd += (4 * sizeof(u32));
  5994. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5995. i,
  5996. readl(rxd + 0x0), readl(rxd + 0x4),
  5997. readl(rxd + 0x8), readl(rxd + 0xc));
  5998. }
  5999. for (i = 0; i < 6; i++) {
  6000. unsigned long rxd;
  6001. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6002. + (i * sizeof(struct tg3_rx_buffer_desc));
  6003. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6004. i,
  6005. readl(rxd + 0x0), readl(rxd + 0x4),
  6006. readl(rxd + 0x8), readl(rxd + 0xc));
  6007. rxd += (4 * sizeof(u32));
  6008. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6009. i,
  6010. readl(rxd + 0x0), readl(rxd + 0x4),
  6011. readl(rxd + 0x8), readl(rxd + 0xc));
  6012. }
  6013. }
  6014. #endif
  6015. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6016. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6017. static int tg3_close(struct net_device *dev)
  6018. {
  6019. struct tg3 *tp = netdev_priv(dev);
  6020. /* Calling flush_scheduled_work() may deadlock because
  6021. * linkwatch_event() may be on the workqueue and it will try to get
  6022. * the rtnl_lock which we are holding.
  6023. */
  6024. while (tp->tg3_flags & TG3_FLAG_IN_RESET_TASK)
  6025. msleep(1);
  6026. netif_stop_queue(dev);
  6027. del_timer_sync(&tp->timer);
  6028. tg3_full_lock(tp, 1);
  6029. #if 0
  6030. tg3_dump_state(tp);
  6031. #endif
  6032. tg3_disable_ints(tp);
  6033. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6034. tg3_free_rings(tp);
  6035. tp->tg3_flags &=
  6036. ~(TG3_FLAG_INIT_COMPLETE |
  6037. TG3_FLAG_GOT_SERDES_FLOWCTL);
  6038. tg3_full_unlock(tp);
  6039. free_irq(tp->pdev->irq, dev);
  6040. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6041. pci_disable_msi(tp->pdev);
  6042. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6043. }
  6044. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6045. sizeof(tp->net_stats_prev));
  6046. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6047. sizeof(tp->estats_prev));
  6048. tg3_free_consistent(tp);
  6049. tg3_set_power_state(tp, PCI_D3hot);
  6050. netif_carrier_off(tp->dev);
  6051. return 0;
  6052. }
  6053. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6054. {
  6055. unsigned long ret;
  6056. #if (BITS_PER_LONG == 32)
  6057. ret = val->low;
  6058. #else
  6059. ret = ((u64)val->high << 32) | ((u64)val->low);
  6060. #endif
  6061. return ret;
  6062. }
  6063. static unsigned long calc_crc_errors(struct tg3 *tp)
  6064. {
  6065. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6066. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6067. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6068. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6069. u32 val;
  6070. spin_lock_bh(&tp->lock);
  6071. if (!tg3_readphy(tp, 0x1e, &val)) {
  6072. tg3_writephy(tp, 0x1e, val | 0x8000);
  6073. tg3_readphy(tp, 0x14, &val);
  6074. } else
  6075. val = 0;
  6076. spin_unlock_bh(&tp->lock);
  6077. tp->phy_crc_errors += val;
  6078. return tp->phy_crc_errors;
  6079. }
  6080. return get_stat64(&hw_stats->rx_fcs_errors);
  6081. }
  6082. #define ESTAT_ADD(member) \
  6083. estats->member = old_estats->member + \
  6084. get_stat64(&hw_stats->member)
  6085. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6086. {
  6087. struct tg3_ethtool_stats *estats = &tp->estats;
  6088. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6089. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6090. if (!hw_stats)
  6091. return old_estats;
  6092. ESTAT_ADD(rx_octets);
  6093. ESTAT_ADD(rx_fragments);
  6094. ESTAT_ADD(rx_ucast_packets);
  6095. ESTAT_ADD(rx_mcast_packets);
  6096. ESTAT_ADD(rx_bcast_packets);
  6097. ESTAT_ADD(rx_fcs_errors);
  6098. ESTAT_ADD(rx_align_errors);
  6099. ESTAT_ADD(rx_xon_pause_rcvd);
  6100. ESTAT_ADD(rx_xoff_pause_rcvd);
  6101. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6102. ESTAT_ADD(rx_xoff_entered);
  6103. ESTAT_ADD(rx_frame_too_long_errors);
  6104. ESTAT_ADD(rx_jabbers);
  6105. ESTAT_ADD(rx_undersize_packets);
  6106. ESTAT_ADD(rx_in_length_errors);
  6107. ESTAT_ADD(rx_out_length_errors);
  6108. ESTAT_ADD(rx_64_or_less_octet_packets);
  6109. ESTAT_ADD(rx_65_to_127_octet_packets);
  6110. ESTAT_ADD(rx_128_to_255_octet_packets);
  6111. ESTAT_ADD(rx_256_to_511_octet_packets);
  6112. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6113. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6114. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6115. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6116. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6117. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6118. ESTAT_ADD(tx_octets);
  6119. ESTAT_ADD(tx_collisions);
  6120. ESTAT_ADD(tx_xon_sent);
  6121. ESTAT_ADD(tx_xoff_sent);
  6122. ESTAT_ADD(tx_flow_control);
  6123. ESTAT_ADD(tx_mac_errors);
  6124. ESTAT_ADD(tx_single_collisions);
  6125. ESTAT_ADD(tx_mult_collisions);
  6126. ESTAT_ADD(tx_deferred);
  6127. ESTAT_ADD(tx_excessive_collisions);
  6128. ESTAT_ADD(tx_late_collisions);
  6129. ESTAT_ADD(tx_collide_2times);
  6130. ESTAT_ADD(tx_collide_3times);
  6131. ESTAT_ADD(tx_collide_4times);
  6132. ESTAT_ADD(tx_collide_5times);
  6133. ESTAT_ADD(tx_collide_6times);
  6134. ESTAT_ADD(tx_collide_7times);
  6135. ESTAT_ADD(tx_collide_8times);
  6136. ESTAT_ADD(tx_collide_9times);
  6137. ESTAT_ADD(tx_collide_10times);
  6138. ESTAT_ADD(tx_collide_11times);
  6139. ESTAT_ADD(tx_collide_12times);
  6140. ESTAT_ADD(tx_collide_13times);
  6141. ESTAT_ADD(tx_collide_14times);
  6142. ESTAT_ADD(tx_collide_15times);
  6143. ESTAT_ADD(tx_ucast_packets);
  6144. ESTAT_ADD(tx_mcast_packets);
  6145. ESTAT_ADD(tx_bcast_packets);
  6146. ESTAT_ADD(tx_carrier_sense_errors);
  6147. ESTAT_ADD(tx_discards);
  6148. ESTAT_ADD(tx_errors);
  6149. ESTAT_ADD(dma_writeq_full);
  6150. ESTAT_ADD(dma_write_prioq_full);
  6151. ESTAT_ADD(rxbds_empty);
  6152. ESTAT_ADD(rx_discards);
  6153. ESTAT_ADD(rx_errors);
  6154. ESTAT_ADD(rx_threshold_hit);
  6155. ESTAT_ADD(dma_readq_full);
  6156. ESTAT_ADD(dma_read_prioq_full);
  6157. ESTAT_ADD(tx_comp_queue_full);
  6158. ESTAT_ADD(ring_set_send_prod_index);
  6159. ESTAT_ADD(ring_status_update);
  6160. ESTAT_ADD(nic_irqs);
  6161. ESTAT_ADD(nic_avoided_irqs);
  6162. ESTAT_ADD(nic_tx_threshold_hit);
  6163. return estats;
  6164. }
  6165. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6166. {
  6167. struct tg3 *tp = netdev_priv(dev);
  6168. struct net_device_stats *stats = &tp->net_stats;
  6169. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6170. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6171. if (!hw_stats)
  6172. return old_stats;
  6173. stats->rx_packets = old_stats->rx_packets +
  6174. get_stat64(&hw_stats->rx_ucast_packets) +
  6175. get_stat64(&hw_stats->rx_mcast_packets) +
  6176. get_stat64(&hw_stats->rx_bcast_packets);
  6177. stats->tx_packets = old_stats->tx_packets +
  6178. get_stat64(&hw_stats->tx_ucast_packets) +
  6179. get_stat64(&hw_stats->tx_mcast_packets) +
  6180. get_stat64(&hw_stats->tx_bcast_packets);
  6181. stats->rx_bytes = old_stats->rx_bytes +
  6182. get_stat64(&hw_stats->rx_octets);
  6183. stats->tx_bytes = old_stats->tx_bytes +
  6184. get_stat64(&hw_stats->tx_octets);
  6185. stats->rx_errors = old_stats->rx_errors +
  6186. get_stat64(&hw_stats->rx_errors);
  6187. stats->tx_errors = old_stats->tx_errors +
  6188. get_stat64(&hw_stats->tx_errors) +
  6189. get_stat64(&hw_stats->tx_mac_errors) +
  6190. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6191. get_stat64(&hw_stats->tx_discards);
  6192. stats->multicast = old_stats->multicast +
  6193. get_stat64(&hw_stats->rx_mcast_packets);
  6194. stats->collisions = old_stats->collisions +
  6195. get_stat64(&hw_stats->tx_collisions);
  6196. stats->rx_length_errors = old_stats->rx_length_errors +
  6197. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6198. get_stat64(&hw_stats->rx_undersize_packets);
  6199. stats->rx_over_errors = old_stats->rx_over_errors +
  6200. get_stat64(&hw_stats->rxbds_empty);
  6201. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6202. get_stat64(&hw_stats->rx_align_errors);
  6203. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6204. get_stat64(&hw_stats->tx_discards);
  6205. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6206. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6207. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6208. calc_crc_errors(tp);
  6209. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6210. get_stat64(&hw_stats->rx_discards);
  6211. return stats;
  6212. }
  6213. static inline u32 calc_crc(unsigned char *buf, int len)
  6214. {
  6215. u32 reg;
  6216. u32 tmp;
  6217. int j, k;
  6218. reg = 0xffffffff;
  6219. for (j = 0; j < len; j++) {
  6220. reg ^= buf[j];
  6221. for (k = 0; k < 8; k++) {
  6222. tmp = reg & 0x01;
  6223. reg >>= 1;
  6224. if (tmp) {
  6225. reg ^= 0xedb88320;
  6226. }
  6227. }
  6228. }
  6229. return ~reg;
  6230. }
  6231. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6232. {
  6233. /* accept or reject all multicast frames */
  6234. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6235. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6236. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6237. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6238. }
  6239. static void __tg3_set_rx_mode(struct net_device *dev)
  6240. {
  6241. struct tg3 *tp = netdev_priv(dev);
  6242. u32 rx_mode;
  6243. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6244. RX_MODE_KEEP_VLAN_TAG);
  6245. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6246. * flag clear.
  6247. */
  6248. #if TG3_VLAN_TAG_USED
  6249. if (!tp->vlgrp &&
  6250. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6251. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6252. #else
  6253. /* By definition, VLAN is disabled always in this
  6254. * case.
  6255. */
  6256. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6257. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6258. #endif
  6259. if (dev->flags & IFF_PROMISC) {
  6260. /* Promiscuous mode. */
  6261. rx_mode |= RX_MODE_PROMISC;
  6262. } else if (dev->flags & IFF_ALLMULTI) {
  6263. /* Accept all multicast. */
  6264. tg3_set_multi (tp, 1);
  6265. } else if (dev->mc_count < 1) {
  6266. /* Reject all multicast. */
  6267. tg3_set_multi (tp, 0);
  6268. } else {
  6269. /* Accept one or more multicast(s). */
  6270. struct dev_mc_list *mclist;
  6271. unsigned int i;
  6272. u32 mc_filter[4] = { 0, };
  6273. u32 regidx;
  6274. u32 bit;
  6275. u32 crc;
  6276. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6277. i++, mclist = mclist->next) {
  6278. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6279. bit = ~crc & 0x7f;
  6280. regidx = (bit & 0x60) >> 5;
  6281. bit &= 0x1f;
  6282. mc_filter[regidx] |= (1 << bit);
  6283. }
  6284. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6285. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6286. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6287. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6288. }
  6289. if (rx_mode != tp->rx_mode) {
  6290. tp->rx_mode = rx_mode;
  6291. tw32_f(MAC_RX_MODE, rx_mode);
  6292. udelay(10);
  6293. }
  6294. }
  6295. static void tg3_set_rx_mode(struct net_device *dev)
  6296. {
  6297. struct tg3 *tp = netdev_priv(dev);
  6298. if (!netif_running(dev))
  6299. return;
  6300. tg3_full_lock(tp, 0);
  6301. __tg3_set_rx_mode(dev);
  6302. tg3_full_unlock(tp);
  6303. }
  6304. #define TG3_REGDUMP_LEN (32 * 1024)
  6305. static int tg3_get_regs_len(struct net_device *dev)
  6306. {
  6307. return TG3_REGDUMP_LEN;
  6308. }
  6309. static void tg3_get_regs(struct net_device *dev,
  6310. struct ethtool_regs *regs, void *_p)
  6311. {
  6312. u32 *p = _p;
  6313. struct tg3 *tp = netdev_priv(dev);
  6314. u8 *orig_p = _p;
  6315. int i;
  6316. regs->version = 0;
  6317. memset(p, 0, TG3_REGDUMP_LEN);
  6318. if (tp->link_config.phy_is_low_power)
  6319. return;
  6320. tg3_full_lock(tp, 0);
  6321. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6322. #define GET_REG32_LOOP(base,len) \
  6323. do { p = (u32 *)(orig_p + (base)); \
  6324. for (i = 0; i < len; i += 4) \
  6325. __GET_REG32((base) + i); \
  6326. } while (0)
  6327. #define GET_REG32_1(reg) \
  6328. do { p = (u32 *)(orig_p + (reg)); \
  6329. __GET_REG32((reg)); \
  6330. } while (0)
  6331. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6332. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6333. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6334. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6335. GET_REG32_1(SNDDATAC_MODE);
  6336. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6337. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6338. GET_REG32_1(SNDBDC_MODE);
  6339. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6340. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6341. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6342. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6343. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6344. GET_REG32_1(RCVDCC_MODE);
  6345. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6346. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6347. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6348. GET_REG32_1(MBFREE_MODE);
  6349. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6350. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6351. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6352. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6353. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6354. GET_REG32_1(RX_CPU_MODE);
  6355. GET_REG32_1(RX_CPU_STATE);
  6356. GET_REG32_1(RX_CPU_PGMCTR);
  6357. GET_REG32_1(RX_CPU_HWBKPT);
  6358. GET_REG32_1(TX_CPU_MODE);
  6359. GET_REG32_1(TX_CPU_STATE);
  6360. GET_REG32_1(TX_CPU_PGMCTR);
  6361. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6362. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6363. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6364. GET_REG32_1(DMAC_MODE);
  6365. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6366. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6367. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6368. #undef __GET_REG32
  6369. #undef GET_REG32_LOOP
  6370. #undef GET_REG32_1
  6371. tg3_full_unlock(tp);
  6372. }
  6373. static int tg3_get_eeprom_len(struct net_device *dev)
  6374. {
  6375. struct tg3 *tp = netdev_priv(dev);
  6376. return tp->nvram_size;
  6377. }
  6378. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6379. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6380. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6381. {
  6382. struct tg3 *tp = netdev_priv(dev);
  6383. int ret;
  6384. u8 *pd;
  6385. u32 i, offset, len, val, b_offset, b_count;
  6386. if (tp->link_config.phy_is_low_power)
  6387. return -EAGAIN;
  6388. offset = eeprom->offset;
  6389. len = eeprom->len;
  6390. eeprom->len = 0;
  6391. eeprom->magic = TG3_EEPROM_MAGIC;
  6392. if (offset & 3) {
  6393. /* adjustments to start on required 4 byte boundary */
  6394. b_offset = offset & 3;
  6395. b_count = 4 - b_offset;
  6396. if (b_count > len) {
  6397. /* i.e. offset=1 len=2 */
  6398. b_count = len;
  6399. }
  6400. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6401. if (ret)
  6402. return ret;
  6403. val = cpu_to_le32(val);
  6404. memcpy(data, ((char*)&val) + b_offset, b_count);
  6405. len -= b_count;
  6406. offset += b_count;
  6407. eeprom->len += b_count;
  6408. }
  6409. /* read bytes upto the last 4 byte boundary */
  6410. pd = &data[eeprom->len];
  6411. for (i = 0; i < (len - (len & 3)); i += 4) {
  6412. ret = tg3_nvram_read(tp, offset + i, &val);
  6413. if (ret) {
  6414. eeprom->len += i;
  6415. return ret;
  6416. }
  6417. val = cpu_to_le32(val);
  6418. memcpy(pd + i, &val, 4);
  6419. }
  6420. eeprom->len += i;
  6421. if (len & 3) {
  6422. /* read last bytes not ending on 4 byte boundary */
  6423. pd = &data[eeprom->len];
  6424. b_count = len & 3;
  6425. b_offset = offset + len - b_count;
  6426. ret = tg3_nvram_read(tp, b_offset, &val);
  6427. if (ret)
  6428. return ret;
  6429. val = cpu_to_le32(val);
  6430. memcpy(pd, ((char*)&val), b_count);
  6431. eeprom->len += b_count;
  6432. }
  6433. return 0;
  6434. }
  6435. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6436. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6437. {
  6438. struct tg3 *tp = netdev_priv(dev);
  6439. int ret;
  6440. u32 offset, len, b_offset, odd_len, start, end;
  6441. u8 *buf;
  6442. if (tp->link_config.phy_is_low_power)
  6443. return -EAGAIN;
  6444. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6445. return -EINVAL;
  6446. offset = eeprom->offset;
  6447. len = eeprom->len;
  6448. if ((b_offset = (offset & 3))) {
  6449. /* adjustments to start on required 4 byte boundary */
  6450. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6451. if (ret)
  6452. return ret;
  6453. start = cpu_to_le32(start);
  6454. len += b_offset;
  6455. offset &= ~3;
  6456. if (len < 4)
  6457. len = 4;
  6458. }
  6459. odd_len = 0;
  6460. if (len & 3) {
  6461. /* adjustments to end on required 4 byte boundary */
  6462. odd_len = 1;
  6463. len = (len + 3) & ~3;
  6464. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6465. if (ret)
  6466. return ret;
  6467. end = cpu_to_le32(end);
  6468. }
  6469. buf = data;
  6470. if (b_offset || odd_len) {
  6471. buf = kmalloc(len, GFP_KERNEL);
  6472. if (buf == 0)
  6473. return -ENOMEM;
  6474. if (b_offset)
  6475. memcpy(buf, &start, 4);
  6476. if (odd_len)
  6477. memcpy(buf+len-4, &end, 4);
  6478. memcpy(buf + b_offset, data, eeprom->len);
  6479. }
  6480. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6481. if (buf != data)
  6482. kfree(buf);
  6483. return ret;
  6484. }
  6485. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6486. {
  6487. struct tg3 *tp = netdev_priv(dev);
  6488. cmd->supported = (SUPPORTED_Autoneg);
  6489. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6490. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6491. SUPPORTED_1000baseT_Full);
  6492. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  6493. cmd->supported |= (SUPPORTED_100baseT_Half |
  6494. SUPPORTED_100baseT_Full |
  6495. SUPPORTED_10baseT_Half |
  6496. SUPPORTED_10baseT_Full |
  6497. SUPPORTED_MII);
  6498. else
  6499. cmd->supported |= SUPPORTED_FIBRE;
  6500. cmd->advertising = tp->link_config.advertising;
  6501. if (netif_running(dev)) {
  6502. cmd->speed = tp->link_config.active_speed;
  6503. cmd->duplex = tp->link_config.active_duplex;
  6504. }
  6505. cmd->port = 0;
  6506. cmd->phy_address = PHY_ADDR;
  6507. cmd->transceiver = 0;
  6508. cmd->autoneg = tp->link_config.autoneg;
  6509. cmd->maxtxpkt = 0;
  6510. cmd->maxrxpkt = 0;
  6511. return 0;
  6512. }
  6513. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6514. {
  6515. struct tg3 *tp = netdev_priv(dev);
  6516. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  6517. /* These are the only valid advertisement bits allowed. */
  6518. if (cmd->autoneg == AUTONEG_ENABLE &&
  6519. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6520. ADVERTISED_1000baseT_Full |
  6521. ADVERTISED_Autoneg |
  6522. ADVERTISED_FIBRE)))
  6523. return -EINVAL;
  6524. /* Fiber can only do SPEED_1000. */
  6525. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6526. (cmd->speed != SPEED_1000))
  6527. return -EINVAL;
  6528. /* Copper cannot force SPEED_1000. */
  6529. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6530. (cmd->speed == SPEED_1000))
  6531. return -EINVAL;
  6532. else if ((cmd->speed == SPEED_1000) &&
  6533. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  6534. return -EINVAL;
  6535. tg3_full_lock(tp, 0);
  6536. tp->link_config.autoneg = cmd->autoneg;
  6537. if (cmd->autoneg == AUTONEG_ENABLE) {
  6538. tp->link_config.advertising = cmd->advertising;
  6539. tp->link_config.speed = SPEED_INVALID;
  6540. tp->link_config.duplex = DUPLEX_INVALID;
  6541. } else {
  6542. tp->link_config.advertising = 0;
  6543. tp->link_config.speed = cmd->speed;
  6544. tp->link_config.duplex = cmd->duplex;
  6545. }
  6546. if (netif_running(dev))
  6547. tg3_setup_phy(tp, 1);
  6548. tg3_full_unlock(tp);
  6549. return 0;
  6550. }
  6551. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6552. {
  6553. struct tg3 *tp = netdev_priv(dev);
  6554. strcpy(info->driver, DRV_MODULE_NAME);
  6555. strcpy(info->version, DRV_MODULE_VERSION);
  6556. strcpy(info->fw_version, tp->fw_ver);
  6557. strcpy(info->bus_info, pci_name(tp->pdev));
  6558. }
  6559. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6560. {
  6561. struct tg3 *tp = netdev_priv(dev);
  6562. wol->supported = WAKE_MAGIC;
  6563. wol->wolopts = 0;
  6564. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6565. wol->wolopts = WAKE_MAGIC;
  6566. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6567. }
  6568. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6569. {
  6570. struct tg3 *tp = netdev_priv(dev);
  6571. if (wol->wolopts & ~WAKE_MAGIC)
  6572. return -EINVAL;
  6573. if ((wol->wolopts & WAKE_MAGIC) &&
  6574. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  6575. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  6576. return -EINVAL;
  6577. spin_lock_bh(&tp->lock);
  6578. if (wol->wolopts & WAKE_MAGIC)
  6579. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6580. else
  6581. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6582. spin_unlock_bh(&tp->lock);
  6583. return 0;
  6584. }
  6585. static u32 tg3_get_msglevel(struct net_device *dev)
  6586. {
  6587. struct tg3 *tp = netdev_priv(dev);
  6588. return tp->msg_enable;
  6589. }
  6590. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6591. {
  6592. struct tg3 *tp = netdev_priv(dev);
  6593. tp->msg_enable = value;
  6594. }
  6595. #if TG3_TSO_SUPPORT != 0
  6596. static int tg3_set_tso(struct net_device *dev, u32 value)
  6597. {
  6598. struct tg3 *tp = netdev_priv(dev);
  6599. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6600. if (value)
  6601. return -EINVAL;
  6602. return 0;
  6603. }
  6604. return ethtool_op_set_tso(dev, value);
  6605. }
  6606. #endif
  6607. static int tg3_nway_reset(struct net_device *dev)
  6608. {
  6609. struct tg3 *tp = netdev_priv(dev);
  6610. u32 bmcr;
  6611. int r;
  6612. if (!netif_running(dev))
  6613. return -EAGAIN;
  6614. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6615. return -EINVAL;
  6616. spin_lock_bh(&tp->lock);
  6617. r = -EINVAL;
  6618. tg3_readphy(tp, MII_BMCR, &bmcr);
  6619. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6620. ((bmcr & BMCR_ANENABLE) ||
  6621. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6622. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6623. BMCR_ANENABLE);
  6624. r = 0;
  6625. }
  6626. spin_unlock_bh(&tp->lock);
  6627. return r;
  6628. }
  6629. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6630. {
  6631. struct tg3 *tp = netdev_priv(dev);
  6632. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6633. ering->rx_mini_max_pending = 0;
  6634. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6635. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6636. else
  6637. ering->rx_jumbo_max_pending = 0;
  6638. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  6639. ering->rx_pending = tp->rx_pending;
  6640. ering->rx_mini_pending = 0;
  6641. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6642. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6643. else
  6644. ering->rx_jumbo_pending = 0;
  6645. ering->tx_pending = tp->tx_pending;
  6646. }
  6647. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6648. {
  6649. struct tg3 *tp = netdev_priv(dev);
  6650. int irq_sync = 0;
  6651. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6652. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6653. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6654. return -EINVAL;
  6655. if (netif_running(dev)) {
  6656. tg3_netif_stop(tp);
  6657. irq_sync = 1;
  6658. }
  6659. tg3_full_lock(tp, irq_sync);
  6660. tp->rx_pending = ering->rx_pending;
  6661. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6662. tp->rx_pending > 63)
  6663. tp->rx_pending = 63;
  6664. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6665. tp->tx_pending = ering->tx_pending;
  6666. if (netif_running(dev)) {
  6667. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6668. tg3_init_hw(tp);
  6669. tg3_netif_start(tp);
  6670. }
  6671. tg3_full_unlock(tp);
  6672. return 0;
  6673. }
  6674. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6675. {
  6676. struct tg3 *tp = netdev_priv(dev);
  6677. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6678. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6679. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6680. }
  6681. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6682. {
  6683. struct tg3 *tp = netdev_priv(dev);
  6684. int irq_sync = 0;
  6685. if (netif_running(dev)) {
  6686. tg3_netif_stop(tp);
  6687. irq_sync = 1;
  6688. }
  6689. tg3_full_lock(tp, irq_sync);
  6690. if (epause->autoneg)
  6691. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6692. else
  6693. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6694. if (epause->rx_pause)
  6695. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6696. else
  6697. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6698. if (epause->tx_pause)
  6699. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6700. else
  6701. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6702. if (netif_running(dev)) {
  6703. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6704. tg3_init_hw(tp);
  6705. tg3_netif_start(tp);
  6706. }
  6707. tg3_full_unlock(tp);
  6708. return 0;
  6709. }
  6710. static u32 tg3_get_rx_csum(struct net_device *dev)
  6711. {
  6712. struct tg3 *tp = netdev_priv(dev);
  6713. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6714. }
  6715. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6716. {
  6717. struct tg3 *tp = netdev_priv(dev);
  6718. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6719. if (data != 0)
  6720. return -EINVAL;
  6721. return 0;
  6722. }
  6723. spin_lock_bh(&tp->lock);
  6724. if (data)
  6725. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6726. else
  6727. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6728. spin_unlock_bh(&tp->lock);
  6729. return 0;
  6730. }
  6731. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6732. {
  6733. struct tg3 *tp = netdev_priv(dev);
  6734. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6735. if (data != 0)
  6736. return -EINVAL;
  6737. return 0;
  6738. }
  6739. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6740. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6741. ethtool_op_set_tx_hw_csum(dev, data);
  6742. else
  6743. ethtool_op_set_tx_csum(dev, data);
  6744. return 0;
  6745. }
  6746. static int tg3_get_stats_count (struct net_device *dev)
  6747. {
  6748. return TG3_NUM_STATS;
  6749. }
  6750. static int tg3_get_test_count (struct net_device *dev)
  6751. {
  6752. return TG3_NUM_TEST;
  6753. }
  6754. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6755. {
  6756. switch (stringset) {
  6757. case ETH_SS_STATS:
  6758. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6759. break;
  6760. case ETH_SS_TEST:
  6761. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  6762. break;
  6763. default:
  6764. WARN_ON(1); /* we need a WARN() */
  6765. break;
  6766. }
  6767. }
  6768. static int tg3_phys_id(struct net_device *dev, u32 data)
  6769. {
  6770. struct tg3 *tp = netdev_priv(dev);
  6771. int i;
  6772. if (!netif_running(tp->dev))
  6773. return -EAGAIN;
  6774. if (data == 0)
  6775. data = 2;
  6776. for (i = 0; i < (data * 2); i++) {
  6777. if ((i % 2) == 0)
  6778. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6779. LED_CTRL_1000MBPS_ON |
  6780. LED_CTRL_100MBPS_ON |
  6781. LED_CTRL_10MBPS_ON |
  6782. LED_CTRL_TRAFFIC_OVERRIDE |
  6783. LED_CTRL_TRAFFIC_BLINK |
  6784. LED_CTRL_TRAFFIC_LED);
  6785. else
  6786. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6787. LED_CTRL_TRAFFIC_OVERRIDE);
  6788. if (msleep_interruptible(500))
  6789. break;
  6790. }
  6791. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6792. return 0;
  6793. }
  6794. static void tg3_get_ethtool_stats (struct net_device *dev,
  6795. struct ethtool_stats *estats, u64 *tmp_stats)
  6796. {
  6797. struct tg3 *tp = netdev_priv(dev);
  6798. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6799. }
  6800. #define NVRAM_TEST_SIZE 0x100
  6801. #define NVRAM_SELFBOOT_FORMAT1_SIZE 0x14
  6802. static int tg3_test_nvram(struct tg3 *tp)
  6803. {
  6804. u32 *buf, csum, magic;
  6805. int i, j, err = 0, size;
  6806. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  6807. return -EIO;
  6808. if (magic == TG3_EEPROM_MAGIC)
  6809. size = NVRAM_TEST_SIZE;
  6810. else if ((magic & 0xff000000) == 0xa5000000) {
  6811. if ((magic & 0xe00000) == 0x200000)
  6812. size = NVRAM_SELFBOOT_FORMAT1_SIZE;
  6813. else
  6814. return 0;
  6815. } else
  6816. return -EIO;
  6817. buf = kmalloc(size, GFP_KERNEL);
  6818. if (buf == NULL)
  6819. return -ENOMEM;
  6820. err = -EIO;
  6821. for (i = 0, j = 0; i < size; i += 4, j++) {
  6822. u32 val;
  6823. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  6824. break;
  6825. buf[j] = cpu_to_le32(val);
  6826. }
  6827. if (i < size)
  6828. goto out;
  6829. /* Selfboot format */
  6830. if (cpu_to_be32(buf[0]) != TG3_EEPROM_MAGIC) {
  6831. u8 *buf8 = (u8 *) buf, csum8 = 0;
  6832. for (i = 0; i < size; i++)
  6833. csum8 += buf8[i];
  6834. if (csum8 == 0)
  6835. return 0;
  6836. return -EIO;
  6837. }
  6838. /* Bootstrap checksum at offset 0x10 */
  6839. csum = calc_crc((unsigned char *) buf, 0x10);
  6840. if(csum != cpu_to_le32(buf[0x10/4]))
  6841. goto out;
  6842. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  6843. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  6844. if (csum != cpu_to_le32(buf[0xfc/4]))
  6845. goto out;
  6846. err = 0;
  6847. out:
  6848. kfree(buf);
  6849. return err;
  6850. }
  6851. #define TG3_SERDES_TIMEOUT_SEC 2
  6852. #define TG3_COPPER_TIMEOUT_SEC 6
  6853. static int tg3_test_link(struct tg3 *tp)
  6854. {
  6855. int i, max;
  6856. if (!netif_running(tp->dev))
  6857. return -ENODEV;
  6858. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  6859. max = TG3_SERDES_TIMEOUT_SEC;
  6860. else
  6861. max = TG3_COPPER_TIMEOUT_SEC;
  6862. for (i = 0; i < max; i++) {
  6863. if (netif_carrier_ok(tp->dev))
  6864. return 0;
  6865. if (msleep_interruptible(1000))
  6866. break;
  6867. }
  6868. return -EIO;
  6869. }
  6870. /* Only test the commonly used registers */
  6871. static int tg3_test_registers(struct tg3 *tp)
  6872. {
  6873. int i, is_5705;
  6874. u32 offset, read_mask, write_mask, val, save_val, read_val;
  6875. static struct {
  6876. u16 offset;
  6877. u16 flags;
  6878. #define TG3_FL_5705 0x1
  6879. #define TG3_FL_NOT_5705 0x2
  6880. #define TG3_FL_NOT_5788 0x4
  6881. u32 read_mask;
  6882. u32 write_mask;
  6883. } reg_tbl[] = {
  6884. /* MAC Control Registers */
  6885. { MAC_MODE, TG3_FL_NOT_5705,
  6886. 0x00000000, 0x00ef6f8c },
  6887. { MAC_MODE, TG3_FL_5705,
  6888. 0x00000000, 0x01ef6b8c },
  6889. { MAC_STATUS, TG3_FL_NOT_5705,
  6890. 0x03800107, 0x00000000 },
  6891. { MAC_STATUS, TG3_FL_5705,
  6892. 0x03800100, 0x00000000 },
  6893. { MAC_ADDR_0_HIGH, 0x0000,
  6894. 0x00000000, 0x0000ffff },
  6895. { MAC_ADDR_0_LOW, 0x0000,
  6896. 0x00000000, 0xffffffff },
  6897. { MAC_RX_MTU_SIZE, 0x0000,
  6898. 0x00000000, 0x0000ffff },
  6899. { MAC_TX_MODE, 0x0000,
  6900. 0x00000000, 0x00000070 },
  6901. { MAC_TX_LENGTHS, 0x0000,
  6902. 0x00000000, 0x00003fff },
  6903. { MAC_RX_MODE, TG3_FL_NOT_5705,
  6904. 0x00000000, 0x000007fc },
  6905. { MAC_RX_MODE, TG3_FL_5705,
  6906. 0x00000000, 0x000007dc },
  6907. { MAC_HASH_REG_0, 0x0000,
  6908. 0x00000000, 0xffffffff },
  6909. { MAC_HASH_REG_1, 0x0000,
  6910. 0x00000000, 0xffffffff },
  6911. { MAC_HASH_REG_2, 0x0000,
  6912. 0x00000000, 0xffffffff },
  6913. { MAC_HASH_REG_3, 0x0000,
  6914. 0x00000000, 0xffffffff },
  6915. /* Receive Data and Receive BD Initiator Control Registers. */
  6916. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  6917. 0x00000000, 0xffffffff },
  6918. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  6919. 0x00000000, 0xffffffff },
  6920. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  6921. 0x00000000, 0x00000003 },
  6922. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  6923. 0x00000000, 0xffffffff },
  6924. { RCVDBDI_STD_BD+0, 0x0000,
  6925. 0x00000000, 0xffffffff },
  6926. { RCVDBDI_STD_BD+4, 0x0000,
  6927. 0x00000000, 0xffffffff },
  6928. { RCVDBDI_STD_BD+8, 0x0000,
  6929. 0x00000000, 0xffff0002 },
  6930. { RCVDBDI_STD_BD+0xc, 0x0000,
  6931. 0x00000000, 0xffffffff },
  6932. /* Receive BD Initiator Control Registers. */
  6933. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  6934. 0x00000000, 0xffffffff },
  6935. { RCVBDI_STD_THRESH, TG3_FL_5705,
  6936. 0x00000000, 0x000003ff },
  6937. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  6938. 0x00000000, 0xffffffff },
  6939. /* Host Coalescing Control Registers. */
  6940. { HOSTCC_MODE, TG3_FL_NOT_5705,
  6941. 0x00000000, 0x00000004 },
  6942. { HOSTCC_MODE, TG3_FL_5705,
  6943. 0x00000000, 0x000000f6 },
  6944. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  6945. 0x00000000, 0xffffffff },
  6946. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  6947. 0x00000000, 0x000003ff },
  6948. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  6949. 0x00000000, 0xffffffff },
  6950. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  6951. 0x00000000, 0x000003ff },
  6952. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  6953. 0x00000000, 0xffffffff },
  6954. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6955. 0x00000000, 0x000000ff },
  6956. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  6957. 0x00000000, 0xffffffff },
  6958. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6959. 0x00000000, 0x000000ff },
  6960. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6961. 0x00000000, 0xffffffff },
  6962. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6963. 0x00000000, 0xffffffff },
  6964. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6965. 0x00000000, 0xffffffff },
  6966. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6967. 0x00000000, 0x000000ff },
  6968. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6969. 0x00000000, 0xffffffff },
  6970. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6971. 0x00000000, 0x000000ff },
  6972. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  6973. 0x00000000, 0xffffffff },
  6974. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  6975. 0x00000000, 0xffffffff },
  6976. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  6977. 0x00000000, 0xffffffff },
  6978. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  6979. 0x00000000, 0xffffffff },
  6980. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  6981. 0x00000000, 0xffffffff },
  6982. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  6983. 0xffffffff, 0x00000000 },
  6984. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  6985. 0xffffffff, 0x00000000 },
  6986. /* Buffer Manager Control Registers. */
  6987. { BUFMGR_MB_POOL_ADDR, 0x0000,
  6988. 0x00000000, 0x007fff80 },
  6989. { BUFMGR_MB_POOL_SIZE, 0x0000,
  6990. 0x00000000, 0x007fffff },
  6991. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  6992. 0x00000000, 0x0000003f },
  6993. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  6994. 0x00000000, 0x000001ff },
  6995. { BUFMGR_MB_HIGH_WATER, 0x0000,
  6996. 0x00000000, 0x000001ff },
  6997. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  6998. 0xffffffff, 0x00000000 },
  6999. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7000. 0xffffffff, 0x00000000 },
  7001. /* Mailbox Registers */
  7002. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7003. 0x00000000, 0x000001ff },
  7004. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7005. 0x00000000, 0x000001ff },
  7006. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7007. 0x00000000, 0x000007ff },
  7008. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7009. 0x00000000, 0x000001ff },
  7010. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7011. };
  7012. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7013. is_5705 = 1;
  7014. else
  7015. is_5705 = 0;
  7016. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7017. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7018. continue;
  7019. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7020. continue;
  7021. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7022. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7023. continue;
  7024. offset = (u32) reg_tbl[i].offset;
  7025. read_mask = reg_tbl[i].read_mask;
  7026. write_mask = reg_tbl[i].write_mask;
  7027. /* Save the original register content */
  7028. save_val = tr32(offset);
  7029. /* Determine the read-only value. */
  7030. read_val = save_val & read_mask;
  7031. /* Write zero to the register, then make sure the read-only bits
  7032. * are not changed and the read/write bits are all zeros.
  7033. */
  7034. tw32(offset, 0);
  7035. val = tr32(offset);
  7036. /* Test the read-only and read/write bits. */
  7037. if (((val & read_mask) != read_val) || (val & write_mask))
  7038. goto out;
  7039. /* Write ones to all the bits defined by RdMask and WrMask, then
  7040. * make sure the read-only bits are not changed and the
  7041. * read/write bits are all ones.
  7042. */
  7043. tw32(offset, read_mask | write_mask);
  7044. val = tr32(offset);
  7045. /* Test the read-only bits. */
  7046. if ((val & read_mask) != read_val)
  7047. goto out;
  7048. /* Test the read/write bits. */
  7049. if ((val & write_mask) != write_mask)
  7050. goto out;
  7051. tw32(offset, save_val);
  7052. }
  7053. return 0;
  7054. out:
  7055. printk(KERN_ERR PFX "Register test failed at offset %x\n", offset);
  7056. tw32(offset, save_val);
  7057. return -EIO;
  7058. }
  7059. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7060. {
  7061. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7062. int i;
  7063. u32 j;
  7064. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  7065. for (j = 0; j < len; j += 4) {
  7066. u32 val;
  7067. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7068. tg3_read_mem(tp, offset + j, &val);
  7069. if (val != test_pattern[i])
  7070. return -EIO;
  7071. }
  7072. }
  7073. return 0;
  7074. }
  7075. static int tg3_test_memory(struct tg3 *tp)
  7076. {
  7077. static struct mem_entry {
  7078. u32 offset;
  7079. u32 len;
  7080. } mem_tbl_570x[] = {
  7081. { 0x00000000, 0x00b50},
  7082. { 0x00002000, 0x1c000},
  7083. { 0xffffffff, 0x00000}
  7084. }, mem_tbl_5705[] = {
  7085. { 0x00000100, 0x0000c},
  7086. { 0x00000200, 0x00008},
  7087. { 0x00004000, 0x00800},
  7088. { 0x00006000, 0x01000},
  7089. { 0x00008000, 0x02000},
  7090. { 0x00010000, 0x0e000},
  7091. { 0xffffffff, 0x00000}
  7092. }, mem_tbl_5755[] = {
  7093. { 0x00000200, 0x00008},
  7094. { 0x00004000, 0x00800},
  7095. { 0x00006000, 0x00800},
  7096. { 0x00008000, 0x02000},
  7097. { 0x00010000, 0x0c000},
  7098. { 0xffffffff, 0x00000}
  7099. };
  7100. struct mem_entry *mem_tbl;
  7101. int err = 0;
  7102. int i;
  7103. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7105. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7106. mem_tbl = mem_tbl_5755;
  7107. else
  7108. mem_tbl = mem_tbl_5705;
  7109. } else
  7110. mem_tbl = mem_tbl_570x;
  7111. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7112. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7113. mem_tbl[i].len)) != 0)
  7114. break;
  7115. }
  7116. return err;
  7117. }
  7118. #define TG3_MAC_LOOPBACK 0
  7119. #define TG3_PHY_LOOPBACK 1
  7120. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7121. {
  7122. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7123. u32 desc_idx;
  7124. struct sk_buff *skb, *rx_skb;
  7125. u8 *tx_data;
  7126. dma_addr_t map;
  7127. int num_pkts, tx_len, rx_len, i, err;
  7128. struct tg3_rx_buffer_desc *desc;
  7129. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7130. /* HW errata - mac loopback fails in some cases on 5780.
  7131. * Normal traffic and PHY loopback are not affected by
  7132. * errata.
  7133. */
  7134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7135. return 0;
  7136. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7137. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY |
  7138. MAC_MODE_PORT_MODE_GMII;
  7139. tw32(MAC_MODE, mac_mode);
  7140. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7141. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK | BMCR_FULLDPLX |
  7142. BMCR_SPEED1000);
  7143. udelay(40);
  7144. /* reset to prevent losing 1st rx packet intermittently */
  7145. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7146. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7147. udelay(10);
  7148. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7149. }
  7150. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7151. MAC_MODE_LINK_POLARITY | MAC_MODE_PORT_MODE_GMII;
  7152. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  7153. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7154. tw32(MAC_MODE, mac_mode);
  7155. }
  7156. else
  7157. return -EINVAL;
  7158. err = -EIO;
  7159. tx_len = 1514;
  7160. skb = dev_alloc_skb(tx_len);
  7161. tx_data = skb_put(skb, tx_len);
  7162. memcpy(tx_data, tp->dev->dev_addr, 6);
  7163. memset(tx_data + 6, 0x0, 8);
  7164. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7165. for (i = 14; i < tx_len; i++)
  7166. tx_data[i] = (u8) (i & 0xff);
  7167. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7168. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7169. HOSTCC_MODE_NOW);
  7170. udelay(10);
  7171. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7172. num_pkts = 0;
  7173. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7174. tp->tx_prod++;
  7175. num_pkts++;
  7176. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7177. tp->tx_prod);
  7178. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7179. udelay(10);
  7180. for (i = 0; i < 10; i++) {
  7181. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7182. HOSTCC_MODE_NOW);
  7183. udelay(10);
  7184. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7185. rx_idx = tp->hw_status->idx[0].rx_producer;
  7186. if ((tx_idx == tp->tx_prod) &&
  7187. (rx_idx == (rx_start_idx + num_pkts)))
  7188. break;
  7189. }
  7190. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7191. dev_kfree_skb(skb);
  7192. if (tx_idx != tp->tx_prod)
  7193. goto out;
  7194. if (rx_idx != rx_start_idx + num_pkts)
  7195. goto out;
  7196. desc = &tp->rx_rcb[rx_start_idx];
  7197. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7198. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7199. if (opaque_key != RXD_OPAQUE_RING_STD)
  7200. goto out;
  7201. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7202. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7203. goto out;
  7204. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7205. if (rx_len != tx_len)
  7206. goto out;
  7207. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7208. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7209. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7210. for (i = 14; i < tx_len; i++) {
  7211. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7212. goto out;
  7213. }
  7214. err = 0;
  7215. /* tg3_free_rings will unmap and free the rx_skb */
  7216. out:
  7217. return err;
  7218. }
  7219. #define TG3_MAC_LOOPBACK_FAILED 1
  7220. #define TG3_PHY_LOOPBACK_FAILED 2
  7221. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7222. TG3_PHY_LOOPBACK_FAILED)
  7223. static int tg3_test_loopback(struct tg3 *tp)
  7224. {
  7225. int err = 0;
  7226. if (!netif_running(tp->dev))
  7227. return TG3_LOOPBACK_FAILED;
  7228. tg3_reset_hw(tp);
  7229. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7230. err |= TG3_MAC_LOOPBACK_FAILED;
  7231. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7232. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7233. err |= TG3_PHY_LOOPBACK_FAILED;
  7234. }
  7235. return err;
  7236. }
  7237. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7238. u64 *data)
  7239. {
  7240. struct tg3 *tp = netdev_priv(dev);
  7241. if (tp->link_config.phy_is_low_power)
  7242. tg3_set_power_state(tp, PCI_D0);
  7243. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7244. if (tg3_test_nvram(tp) != 0) {
  7245. etest->flags |= ETH_TEST_FL_FAILED;
  7246. data[0] = 1;
  7247. }
  7248. if (tg3_test_link(tp) != 0) {
  7249. etest->flags |= ETH_TEST_FL_FAILED;
  7250. data[1] = 1;
  7251. }
  7252. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7253. int err, irq_sync = 0;
  7254. if (netif_running(dev)) {
  7255. tg3_netif_stop(tp);
  7256. irq_sync = 1;
  7257. }
  7258. tg3_full_lock(tp, irq_sync);
  7259. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7260. err = tg3_nvram_lock(tp);
  7261. tg3_halt_cpu(tp, RX_CPU_BASE);
  7262. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7263. tg3_halt_cpu(tp, TX_CPU_BASE);
  7264. if (!err)
  7265. tg3_nvram_unlock(tp);
  7266. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7267. tg3_phy_reset(tp);
  7268. if (tg3_test_registers(tp) != 0) {
  7269. etest->flags |= ETH_TEST_FL_FAILED;
  7270. data[2] = 1;
  7271. }
  7272. if (tg3_test_memory(tp) != 0) {
  7273. etest->flags |= ETH_TEST_FL_FAILED;
  7274. data[3] = 1;
  7275. }
  7276. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7277. etest->flags |= ETH_TEST_FL_FAILED;
  7278. tg3_full_unlock(tp);
  7279. if (tg3_test_interrupt(tp) != 0) {
  7280. etest->flags |= ETH_TEST_FL_FAILED;
  7281. data[5] = 1;
  7282. }
  7283. tg3_full_lock(tp, 0);
  7284. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7285. if (netif_running(dev)) {
  7286. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7287. tg3_init_hw(tp);
  7288. tg3_netif_start(tp);
  7289. }
  7290. tg3_full_unlock(tp);
  7291. }
  7292. if (tp->link_config.phy_is_low_power)
  7293. tg3_set_power_state(tp, PCI_D3hot);
  7294. }
  7295. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7296. {
  7297. struct mii_ioctl_data *data = if_mii(ifr);
  7298. struct tg3 *tp = netdev_priv(dev);
  7299. int err;
  7300. switch(cmd) {
  7301. case SIOCGMIIPHY:
  7302. data->phy_id = PHY_ADDR;
  7303. /* fallthru */
  7304. case SIOCGMIIREG: {
  7305. u32 mii_regval;
  7306. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7307. break; /* We have no PHY */
  7308. if (tp->link_config.phy_is_low_power)
  7309. return -EAGAIN;
  7310. spin_lock_bh(&tp->lock);
  7311. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7312. spin_unlock_bh(&tp->lock);
  7313. data->val_out = mii_regval;
  7314. return err;
  7315. }
  7316. case SIOCSMIIREG:
  7317. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7318. break; /* We have no PHY */
  7319. if (!capable(CAP_NET_ADMIN))
  7320. return -EPERM;
  7321. if (tp->link_config.phy_is_low_power)
  7322. return -EAGAIN;
  7323. spin_lock_bh(&tp->lock);
  7324. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7325. spin_unlock_bh(&tp->lock);
  7326. return err;
  7327. default:
  7328. /* do nothing */
  7329. break;
  7330. }
  7331. return -EOPNOTSUPP;
  7332. }
  7333. #if TG3_VLAN_TAG_USED
  7334. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7335. {
  7336. struct tg3 *tp = netdev_priv(dev);
  7337. tg3_full_lock(tp, 0);
  7338. tp->vlgrp = grp;
  7339. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  7340. __tg3_set_rx_mode(dev);
  7341. tg3_full_unlock(tp);
  7342. }
  7343. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  7344. {
  7345. struct tg3 *tp = netdev_priv(dev);
  7346. tg3_full_lock(tp, 0);
  7347. if (tp->vlgrp)
  7348. tp->vlgrp->vlan_devices[vid] = NULL;
  7349. tg3_full_unlock(tp);
  7350. }
  7351. #endif
  7352. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7353. {
  7354. struct tg3 *tp = netdev_priv(dev);
  7355. memcpy(ec, &tp->coal, sizeof(*ec));
  7356. return 0;
  7357. }
  7358. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7359. {
  7360. struct tg3 *tp = netdev_priv(dev);
  7361. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7362. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7363. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7364. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7365. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7366. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7367. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7368. }
  7369. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7370. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7371. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7372. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7373. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7374. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7375. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7376. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7377. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7378. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7379. return -EINVAL;
  7380. /* No rx interrupts will be generated if both are zero */
  7381. if ((ec->rx_coalesce_usecs == 0) &&
  7382. (ec->rx_max_coalesced_frames == 0))
  7383. return -EINVAL;
  7384. /* No tx interrupts will be generated if both are zero */
  7385. if ((ec->tx_coalesce_usecs == 0) &&
  7386. (ec->tx_max_coalesced_frames == 0))
  7387. return -EINVAL;
  7388. /* Only copy relevant parameters, ignore all others. */
  7389. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7390. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7391. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7392. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7393. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7394. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7395. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7396. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7397. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7398. if (netif_running(dev)) {
  7399. tg3_full_lock(tp, 0);
  7400. __tg3_set_coalesce(tp, &tp->coal);
  7401. tg3_full_unlock(tp);
  7402. }
  7403. return 0;
  7404. }
  7405. static struct ethtool_ops tg3_ethtool_ops = {
  7406. .get_settings = tg3_get_settings,
  7407. .set_settings = tg3_set_settings,
  7408. .get_drvinfo = tg3_get_drvinfo,
  7409. .get_regs_len = tg3_get_regs_len,
  7410. .get_regs = tg3_get_regs,
  7411. .get_wol = tg3_get_wol,
  7412. .set_wol = tg3_set_wol,
  7413. .get_msglevel = tg3_get_msglevel,
  7414. .set_msglevel = tg3_set_msglevel,
  7415. .nway_reset = tg3_nway_reset,
  7416. .get_link = ethtool_op_get_link,
  7417. .get_eeprom_len = tg3_get_eeprom_len,
  7418. .get_eeprom = tg3_get_eeprom,
  7419. .set_eeprom = tg3_set_eeprom,
  7420. .get_ringparam = tg3_get_ringparam,
  7421. .set_ringparam = tg3_set_ringparam,
  7422. .get_pauseparam = tg3_get_pauseparam,
  7423. .set_pauseparam = tg3_set_pauseparam,
  7424. .get_rx_csum = tg3_get_rx_csum,
  7425. .set_rx_csum = tg3_set_rx_csum,
  7426. .get_tx_csum = ethtool_op_get_tx_csum,
  7427. .set_tx_csum = tg3_set_tx_csum,
  7428. .get_sg = ethtool_op_get_sg,
  7429. .set_sg = ethtool_op_set_sg,
  7430. #if TG3_TSO_SUPPORT != 0
  7431. .get_tso = ethtool_op_get_tso,
  7432. .set_tso = tg3_set_tso,
  7433. #endif
  7434. .self_test_count = tg3_get_test_count,
  7435. .self_test = tg3_self_test,
  7436. .get_strings = tg3_get_strings,
  7437. .phys_id = tg3_phys_id,
  7438. .get_stats_count = tg3_get_stats_count,
  7439. .get_ethtool_stats = tg3_get_ethtool_stats,
  7440. .get_coalesce = tg3_get_coalesce,
  7441. .set_coalesce = tg3_set_coalesce,
  7442. .get_perm_addr = ethtool_op_get_perm_addr,
  7443. };
  7444. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7445. {
  7446. u32 cursize, val, magic;
  7447. tp->nvram_size = EEPROM_CHIP_SIZE;
  7448. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7449. return;
  7450. if ((magic != TG3_EEPROM_MAGIC) && ((magic & 0xff000000) != 0xa5000000))
  7451. return;
  7452. /*
  7453. * Size the chip by reading offsets at increasing powers of two.
  7454. * When we encounter our validation signature, we know the addressing
  7455. * has wrapped around, and thus have our chip size.
  7456. */
  7457. cursize = 0x10;
  7458. while (cursize < tp->nvram_size) {
  7459. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  7460. return;
  7461. if (val == magic)
  7462. break;
  7463. cursize <<= 1;
  7464. }
  7465. tp->nvram_size = cursize;
  7466. }
  7467. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7468. {
  7469. u32 val;
  7470. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  7471. return;
  7472. /* Selfboot format */
  7473. if (val != TG3_EEPROM_MAGIC) {
  7474. tg3_get_eeprom_size(tp);
  7475. return;
  7476. }
  7477. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7478. if (val != 0) {
  7479. tp->nvram_size = (val >> 16) * 1024;
  7480. return;
  7481. }
  7482. }
  7483. tp->nvram_size = 0x20000;
  7484. }
  7485. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7486. {
  7487. u32 nvcfg1;
  7488. nvcfg1 = tr32(NVRAM_CFG1);
  7489. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7490. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7491. }
  7492. else {
  7493. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7494. tw32(NVRAM_CFG1, nvcfg1);
  7495. }
  7496. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7497. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7498. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7499. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7500. tp->nvram_jedecnum = JEDEC_ATMEL;
  7501. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7502. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7503. break;
  7504. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7505. tp->nvram_jedecnum = JEDEC_ATMEL;
  7506. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7507. break;
  7508. case FLASH_VENDOR_ATMEL_EEPROM:
  7509. tp->nvram_jedecnum = JEDEC_ATMEL;
  7510. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7511. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7512. break;
  7513. case FLASH_VENDOR_ST:
  7514. tp->nvram_jedecnum = JEDEC_ST;
  7515. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7516. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7517. break;
  7518. case FLASH_VENDOR_SAIFUN:
  7519. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7520. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7521. break;
  7522. case FLASH_VENDOR_SST_SMALL:
  7523. case FLASH_VENDOR_SST_LARGE:
  7524. tp->nvram_jedecnum = JEDEC_SST;
  7525. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7526. break;
  7527. }
  7528. }
  7529. else {
  7530. tp->nvram_jedecnum = JEDEC_ATMEL;
  7531. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7532. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7533. }
  7534. }
  7535. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7536. {
  7537. u32 nvcfg1;
  7538. nvcfg1 = tr32(NVRAM_CFG1);
  7539. /* NVRAM protection for TPM */
  7540. if (nvcfg1 & (1 << 27))
  7541. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7542. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7543. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7544. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7545. tp->nvram_jedecnum = JEDEC_ATMEL;
  7546. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7547. break;
  7548. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7549. tp->nvram_jedecnum = JEDEC_ATMEL;
  7550. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7551. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7552. break;
  7553. case FLASH_5752VENDOR_ST_M45PE10:
  7554. case FLASH_5752VENDOR_ST_M45PE20:
  7555. case FLASH_5752VENDOR_ST_M45PE40:
  7556. tp->nvram_jedecnum = JEDEC_ST;
  7557. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7558. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7559. break;
  7560. }
  7561. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7562. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7563. case FLASH_5752PAGE_SIZE_256:
  7564. tp->nvram_pagesize = 256;
  7565. break;
  7566. case FLASH_5752PAGE_SIZE_512:
  7567. tp->nvram_pagesize = 512;
  7568. break;
  7569. case FLASH_5752PAGE_SIZE_1K:
  7570. tp->nvram_pagesize = 1024;
  7571. break;
  7572. case FLASH_5752PAGE_SIZE_2K:
  7573. tp->nvram_pagesize = 2048;
  7574. break;
  7575. case FLASH_5752PAGE_SIZE_4K:
  7576. tp->nvram_pagesize = 4096;
  7577. break;
  7578. case FLASH_5752PAGE_SIZE_264:
  7579. tp->nvram_pagesize = 264;
  7580. break;
  7581. }
  7582. }
  7583. else {
  7584. /* For eeprom, set pagesize to maximum eeprom size */
  7585. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7586. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7587. tw32(NVRAM_CFG1, nvcfg1);
  7588. }
  7589. }
  7590. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  7591. {
  7592. u32 nvcfg1;
  7593. nvcfg1 = tr32(NVRAM_CFG1);
  7594. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7595. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  7596. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  7597. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  7598. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  7599. tp->nvram_jedecnum = JEDEC_ATMEL;
  7600. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7601. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7602. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7603. tw32(NVRAM_CFG1, nvcfg1);
  7604. break;
  7605. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7606. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  7607. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  7608. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  7609. tp->nvram_jedecnum = JEDEC_ATMEL;
  7610. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7611. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7612. tp->nvram_pagesize = 264;
  7613. break;
  7614. case FLASH_5752VENDOR_ST_M45PE10:
  7615. case FLASH_5752VENDOR_ST_M45PE20:
  7616. case FLASH_5752VENDOR_ST_M45PE40:
  7617. tp->nvram_jedecnum = JEDEC_ST;
  7618. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7619. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7620. tp->nvram_pagesize = 256;
  7621. break;
  7622. }
  7623. }
  7624. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  7625. static void __devinit tg3_nvram_init(struct tg3 *tp)
  7626. {
  7627. int j;
  7628. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  7629. return;
  7630. tw32_f(GRC_EEPROM_ADDR,
  7631. (EEPROM_ADDR_FSM_RESET |
  7632. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  7633. EEPROM_ADDR_CLKPERD_SHIFT)));
  7634. /* XXX schedule_timeout() ... */
  7635. for (j = 0; j < 100; j++)
  7636. udelay(10);
  7637. /* Enable seeprom accesses. */
  7638. tw32_f(GRC_LOCAL_CTRL,
  7639. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  7640. udelay(100);
  7641. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7642. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  7643. tp->tg3_flags |= TG3_FLAG_NVRAM;
  7644. if (tg3_nvram_lock(tp)) {
  7645. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  7646. "tg3_nvram_init failed.\n", tp->dev->name);
  7647. return;
  7648. }
  7649. tg3_enable_nvram_access(tp);
  7650. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7651. tg3_get_5752_nvram_info(tp);
  7652. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7653. tg3_get_5787_nvram_info(tp);
  7654. else
  7655. tg3_get_nvram_info(tp);
  7656. tg3_get_nvram_size(tp);
  7657. tg3_disable_nvram_access(tp);
  7658. tg3_nvram_unlock(tp);
  7659. } else {
  7660. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  7661. tg3_get_eeprom_size(tp);
  7662. }
  7663. }
  7664. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  7665. u32 offset, u32 *val)
  7666. {
  7667. u32 tmp;
  7668. int i;
  7669. if (offset > EEPROM_ADDR_ADDR_MASK ||
  7670. (offset % 4) != 0)
  7671. return -EINVAL;
  7672. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  7673. EEPROM_ADDR_DEVID_MASK |
  7674. EEPROM_ADDR_READ);
  7675. tw32(GRC_EEPROM_ADDR,
  7676. tmp |
  7677. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7678. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  7679. EEPROM_ADDR_ADDR_MASK) |
  7680. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  7681. for (i = 0; i < 10000; i++) {
  7682. tmp = tr32(GRC_EEPROM_ADDR);
  7683. if (tmp & EEPROM_ADDR_COMPLETE)
  7684. break;
  7685. udelay(100);
  7686. }
  7687. if (!(tmp & EEPROM_ADDR_COMPLETE))
  7688. return -EBUSY;
  7689. *val = tr32(GRC_EEPROM_DATA);
  7690. return 0;
  7691. }
  7692. #define NVRAM_CMD_TIMEOUT 10000
  7693. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  7694. {
  7695. int i;
  7696. tw32(NVRAM_CMD, nvram_cmd);
  7697. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  7698. udelay(10);
  7699. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  7700. udelay(10);
  7701. break;
  7702. }
  7703. }
  7704. if (i == NVRAM_CMD_TIMEOUT) {
  7705. return -EBUSY;
  7706. }
  7707. return 0;
  7708. }
  7709. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  7710. {
  7711. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  7712. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7713. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7714. (tp->nvram_jedecnum == JEDEC_ATMEL))
  7715. addr = ((addr / tp->nvram_pagesize) <<
  7716. ATMEL_AT45DB0X1B_PAGE_POS) +
  7717. (addr % tp->nvram_pagesize);
  7718. return addr;
  7719. }
  7720. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  7721. {
  7722. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  7723. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7724. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7725. (tp->nvram_jedecnum == JEDEC_ATMEL))
  7726. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  7727. tp->nvram_pagesize) +
  7728. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  7729. return addr;
  7730. }
  7731. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  7732. {
  7733. int ret;
  7734. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7735. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  7736. return -EINVAL;
  7737. }
  7738. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  7739. return tg3_nvram_read_using_eeprom(tp, offset, val);
  7740. offset = tg3_nvram_phys_addr(tp, offset);
  7741. if (offset > NVRAM_ADDR_MSK)
  7742. return -EINVAL;
  7743. ret = tg3_nvram_lock(tp);
  7744. if (ret)
  7745. return ret;
  7746. tg3_enable_nvram_access(tp);
  7747. tw32(NVRAM_ADDR, offset);
  7748. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  7749. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  7750. if (ret == 0)
  7751. *val = swab32(tr32(NVRAM_RDDATA));
  7752. tg3_disable_nvram_access(tp);
  7753. tg3_nvram_unlock(tp);
  7754. return ret;
  7755. }
  7756. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  7757. {
  7758. int err;
  7759. u32 tmp;
  7760. err = tg3_nvram_read(tp, offset, &tmp);
  7761. *val = swab32(tmp);
  7762. return err;
  7763. }
  7764. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  7765. u32 offset, u32 len, u8 *buf)
  7766. {
  7767. int i, j, rc = 0;
  7768. u32 val;
  7769. for (i = 0; i < len; i += 4) {
  7770. u32 addr, data;
  7771. addr = offset + i;
  7772. memcpy(&data, buf + i, 4);
  7773. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  7774. val = tr32(GRC_EEPROM_ADDR);
  7775. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  7776. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  7777. EEPROM_ADDR_READ);
  7778. tw32(GRC_EEPROM_ADDR, val |
  7779. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7780. (addr & EEPROM_ADDR_ADDR_MASK) |
  7781. EEPROM_ADDR_START |
  7782. EEPROM_ADDR_WRITE);
  7783. for (j = 0; j < 10000; j++) {
  7784. val = tr32(GRC_EEPROM_ADDR);
  7785. if (val & EEPROM_ADDR_COMPLETE)
  7786. break;
  7787. udelay(100);
  7788. }
  7789. if (!(val & EEPROM_ADDR_COMPLETE)) {
  7790. rc = -EBUSY;
  7791. break;
  7792. }
  7793. }
  7794. return rc;
  7795. }
  7796. /* offset and length are dword aligned */
  7797. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  7798. u8 *buf)
  7799. {
  7800. int ret = 0;
  7801. u32 pagesize = tp->nvram_pagesize;
  7802. u32 pagemask = pagesize - 1;
  7803. u32 nvram_cmd;
  7804. u8 *tmp;
  7805. tmp = kmalloc(pagesize, GFP_KERNEL);
  7806. if (tmp == NULL)
  7807. return -ENOMEM;
  7808. while (len) {
  7809. int j;
  7810. u32 phy_addr, page_off, size;
  7811. phy_addr = offset & ~pagemask;
  7812. for (j = 0; j < pagesize; j += 4) {
  7813. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  7814. (u32 *) (tmp + j))))
  7815. break;
  7816. }
  7817. if (ret)
  7818. break;
  7819. page_off = offset & pagemask;
  7820. size = pagesize;
  7821. if (len < size)
  7822. size = len;
  7823. len -= size;
  7824. memcpy(tmp + page_off, buf, size);
  7825. offset = offset + (pagesize - page_off);
  7826. tg3_enable_nvram_access(tp);
  7827. /*
  7828. * Before we can erase the flash page, we need
  7829. * to issue a special "write enable" command.
  7830. */
  7831. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7832. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7833. break;
  7834. /* Erase the target page */
  7835. tw32(NVRAM_ADDR, phy_addr);
  7836. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  7837. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  7838. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7839. break;
  7840. /* Issue another write enable to start the write. */
  7841. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7842. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7843. break;
  7844. for (j = 0; j < pagesize; j += 4) {
  7845. u32 data;
  7846. data = *((u32 *) (tmp + j));
  7847. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7848. tw32(NVRAM_ADDR, phy_addr + j);
  7849. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  7850. NVRAM_CMD_WR;
  7851. if (j == 0)
  7852. nvram_cmd |= NVRAM_CMD_FIRST;
  7853. else if (j == (pagesize - 4))
  7854. nvram_cmd |= NVRAM_CMD_LAST;
  7855. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7856. break;
  7857. }
  7858. if (ret)
  7859. break;
  7860. }
  7861. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7862. tg3_nvram_exec_cmd(tp, nvram_cmd);
  7863. kfree(tmp);
  7864. return ret;
  7865. }
  7866. /* offset and length are dword aligned */
  7867. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  7868. u8 *buf)
  7869. {
  7870. int i, ret = 0;
  7871. for (i = 0; i < len; i += 4, offset += 4) {
  7872. u32 data, page_off, phy_addr, nvram_cmd;
  7873. memcpy(&data, buf + i, 4);
  7874. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7875. page_off = offset % tp->nvram_pagesize;
  7876. phy_addr = tg3_nvram_phys_addr(tp, offset);
  7877. tw32(NVRAM_ADDR, phy_addr);
  7878. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  7879. if ((page_off == 0) || (i == 0))
  7880. nvram_cmd |= NVRAM_CMD_FIRST;
  7881. else if (page_off == (tp->nvram_pagesize - 4))
  7882. nvram_cmd |= NVRAM_CMD_LAST;
  7883. if (i == (len - 4))
  7884. nvram_cmd |= NVRAM_CMD_LAST;
  7885. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  7886. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  7887. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  7888. (tp->nvram_jedecnum == JEDEC_ST) &&
  7889. (nvram_cmd & NVRAM_CMD_FIRST)) {
  7890. if ((ret = tg3_nvram_exec_cmd(tp,
  7891. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  7892. NVRAM_CMD_DONE)))
  7893. break;
  7894. }
  7895. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7896. /* We always do complete word writes to eeprom. */
  7897. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  7898. }
  7899. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7900. break;
  7901. }
  7902. return ret;
  7903. }
  7904. /* offset and length are dword aligned */
  7905. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  7906. {
  7907. int ret;
  7908. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7909. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  7910. return -EINVAL;
  7911. }
  7912. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7913. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  7914. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  7915. udelay(40);
  7916. }
  7917. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  7918. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  7919. }
  7920. else {
  7921. u32 grc_mode;
  7922. ret = tg3_nvram_lock(tp);
  7923. if (ret)
  7924. return ret;
  7925. tg3_enable_nvram_access(tp);
  7926. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  7927. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  7928. tw32(NVRAM_WRITE1, 0x406);
  7929. grc_mode = tr32(GRC_MODE);
  7930. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  7931. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  7932. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7933. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  7934. buf);
  7935. }
  7936. else {
  7937. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  7938. buf);
  7939. }
  7940. grc_mode = tr32(GRC_MODE);
  7941. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  7942. tg3_disable_nvram_access(tp);
  7943. tg3_nvram_unlock(tp);
  7944. }
  7945. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7946. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7947. udelay(40);
  7948. }
  7949. return ret;
  7950. }
  7951. struct subsys_tbl_ent {
  7952. u16 subsys_vendor, subsys_devid;
  7953. u32 phy_id;
  7954. };
  7955. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  7956. /* Broadcom boards. */
  7957. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  7958. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  7959. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  7960. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  7961. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  7962. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  7963. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  7964. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  7965. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  7966. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  7967. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  7968. /* 3com boards. */
  7969. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  7970. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  7971. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  7972. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  7973. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  7974. /* DELL boards. */
  7975. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  7976. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  7977. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  7978. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  7979. /* Compaq boards. */
  7980. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  7981. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  7982. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  7983. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  7984. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  7985. /* IBM boards. */
  7986. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  7987. };
  7988. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  7989. {
  7990. int i;
  7991. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  7992. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  7993. tp->pdev->subsystem_vendor) &&
  7994. (subsys_id_to_phy_id[i].subsys_devid ==
  7995. tp->pdev->subsystem_device))
  7996. return &subsys_id_to_phy_id[i];
  7997. }
  7998. return NULL;
  7999. }
  8000. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8001. {
  8002. u32 val;
  8003. u16 pmcsr;
  8004. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8005. * so need make sure we're in D0.
  8006. */
  8007. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8008. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8009. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8010. msleep(1);
  8011. /* Make sure register accesses (indirect or otherwise)
  8012. * will function correctly.
  8013. */
  8014. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8015. tp->misc_host_ctrl);
  8016. tp->phy_id = PHY_ID_INVALID;
  8017. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8018. /* Do not even try poking around in here on Sun parts. */
  8019. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  8020. return;
  8021. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8022. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8023. u32 nic_cfg, led_cfg;
  8024. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8025. int eeprom_phy_serdes = 0;
  8026. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8027. tp->nic_sram_data_cfg = nic_cfg;
  8028. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8029. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8030. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8031. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8032. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8033. (ver > 0) && (ver < 0x100))
  8034. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8035. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8036. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8037. eeprom_phy_serdes = 1;
  8038. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8039. if (nic_phy_id != 0) {
  8040. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8041. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8042. eeprom_phy_id = (id1 >> 16) << 10;
  8043. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8044. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8045. } else
  8046. eeprom_phy_id = 0;
  8047. tp->phy_id = eeprom_phy_id;
  8048. if (eeprom_phy_serdes) {
  8049. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8050. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8051. else
  8052. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8053. }
  8054. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8055. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8056. SHASTA_EXT_LED_MODE_MASK);
  8057. else
  8058. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8059. switch (led_cfg) {
  8060. default:
  8061. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8062. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8063. break;
  8064. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8065. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8066. break;
  8067. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8068. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8069. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  8070. * read on some older 5700/5701 bootcode.
  8071. */
  8072. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8073. ASIC_REV_5700 ||
  8074. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8075. ASIC_REV_5701)
  8076. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8077. break;
  8078. case SHASTA_EXT_LED_SHARED:
  8079. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  8080. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  8081. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  8082. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8083. LED_CTRL_MODE_PHY_2);
  8084. break;
  8085. case SHASTA_EXT_LED_MAC:
  8086. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  8087. break;
  8088. case SHASTA_EXT_LED_COMBO:
  8089. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  8090. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  8091. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8092. LED_CTRL_MODE_PHY_2);
  8093. break;
  8094. };
  8095. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8096. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  8097. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  8098. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8099. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8100. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8101. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  8102. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8103. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  8104. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  8105. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8106. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  8107. }
  8108. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  8109. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  8110. if (cfg2 & (1 << 17))
  8111. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  8112. /* serdes signal pre-emphasis in register 0x590 set by */
  8113. /* bootcode if bit 18 is set */
  8114. if (cfg2 & (1 << 18))
  8115. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  8116. }
  8117. }
  8118. static int __devinit tg3_phy_probe(struct tg3 *tp)
  8119. {
  8120. u32 hw_phy_id_1, hw_phy_id_2;
  8121. u32 hw_phy_id, hw_phy_id_masked;
  8122. int err;
  8123. /* Reading the PHY ID register can conflict with ASF
  8124. * firwmare access to the PHY hardware.
  8125. */
  8126. err = 0;
  8127. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  8128. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  8129. } else {
  8130. /* Now read the physical PHY_ID from the chip and verify
  8131. * that it is sane. If it doesn't look good, we fall back
  8132. * to either the hard-coded table based PHY_ID and failing
  8133. * that the value found in the eeprom area.
  8134. */
  8135. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  8136. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  8137. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  8138. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  8139. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  8140. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  8141. }
  8142. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  8143. tp->phy_id = hw_phy_id;
  8144. if (hw_phy_id_masked == PHY_ID_BCM8002)
  8145. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8146. else
  8147. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  8148. } else {
  8149. if (tp->phy_id != PHY_ID_INVALID) {
  8150. /* Do nothing, phy ID already set up in
  8151. * tg3_get_eeprom_hw_cfg().
  8152. */
  8153. } else {
  8154. struct subsys_tbl_ent *p;
  8155. /* No eeprom signature? Try the hardcoded
  8156. * subsys device table.
  8157. */
  8158. p = lookup_by_subsys(tp);
  8159. if (!p)
  8160. return -ENODEV;
  8161. tp->phy_id = p->phy_id;
  8162. if (!tp->phy_id ||
  8163. tp->phy_id == PHY_ID_BCM8002)
  8164. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8165. }
  8166. }
  8167. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  8168. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  8169. u32 bmsr, adv_reg, tg3_ctrl;
  8170. tg3_readphy(tp, MII_BMSR, &bmsr);
  8171. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  8172. (bmsr & BMSR_LSTATUS))
  8173. goto skip_phy_reset;
  8174. err = tg3_phy_reset(tp);
  8175. if (err)
  8176. return err;
  8177. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  8178. ADVERTISE_100HALF | ADVERTISE_100FULL |
  8179. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  8180. tg3_ctrl = 0;
  8181. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  8182. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  8183. MII_TG3_CTRL_ADV_1000_FULL);
  8184. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8185. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  8186. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  8187. MII_TG3_CTRL_ENABLE_AS_MASTER);
  8188. }
  8189. if (!tg3_copper_is_advertising_all(tp)) {
  8190. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8191. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8192. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8193. tg3_writephy(tp, MII_BMCR,
  8194. BMCR_ANENABLE | BMCR_ANRESTART);
  8195. }
  8196. tg3_phy_set_wirespeed(tp);
  8197. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8198. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8199. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8200. }
  8201. skip_phy_reset:
  8202. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  8203. err = tg3_init_5401phy_dsp(tp);
  8204. if (err)
  8205. return err;
  8206. }
  8207. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  8208. err = tg3_init_5401phy_dsp(tp);
  8209. }
  8210. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8211. tp->link_config.advertising =
  8212. (ADVERTISED_1000baseT_Half |
  8213. ADVERTISED_1000baseT_Full |
  8214. ADVERTISED_Autoneg |
  8215. ADVERTISED_FIBRE);
  8216. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8217. tp->link_config.advertising &=
  8218. ~(ADVERTISED_1000baseT_Half |
  8219. ADVERTISED_1000baseT_Full);
  8220. return err;
  8221. }
  8222. static void __devinit tg3_read_partno(struct tg3 *tp)
  8223. {
  8224. unsigned char vpd_data[256];
  8225. int i;
  8226. u32 magic;
  8227. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  8228. /* Sun decided not to put the necessary bits in the
  8229. * NVRAM of their onboard tg3 parts :(
  8230. */
  8231. strcpy(tp->board_part_number, "Sun 570X");
  8232. return;
  8233. }
  8234. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  8235. return;
  8236. if (magic == TG3_EEPROM_MAGIC) {
  8237. for (i = 0; i < 256; i += 4) {
  8238. u32 tmp;
  8239. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  8240. goto out_not_found;
  8241. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  8242. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  8243. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  8244. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  8245. }
  8246. } else {
  8247. int vpd_cap;
  8248. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  8249. for (i = 0; i < 256; i += 4) {
  8250. u32 tmp, j = 0;
  8251. u16 tmp16;
  8252. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  8253. i);
  8254. while (j++ < 100) {
  8255. pci_read_config_word(tp->pdev, vpd_cap +
  8256. PCI_VPD_ADDR, &tmp16);
  8257. if (tmp16 & 0x8000)
  8258. break;
  8259. msleep(1);
  8260. }
  8261. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  8262. &tmp);
  8263. tmp = cpu_to_le32(tmp);
  8264. memcpy(&vpd_data[i], &tmp, 4);
  8265. }
  8266. }
  8267. /* Now parse and find the part number. */
  8268. for (i = 0; i < 256; ) {
  8269. unsigned char val = vpd_data[i];
  8270. int block_end;
  8271. if (val == 0x82 || val == 0x91) {
  8272. i = (i + 3 +
  8273. (vpd_data[i + 1] +
  8274. (vpd_data[i + 2] << 8)));
  8275. continue;
  8276. }
  8277. if (val != 0x90)
  8278. goto out_not_found;
  8279. block_end = (i + 3 +
  8280. (vpd_data[i + 1] +
  8281. (vpd_data[i + 2] << 8)));
  8282. i += 3;
  8283. while (i < block_end) {
  8284. if (vpd_data[i + 0] == 'P' &&
  8285. vpd_data[i + 1] == 'N') {
  8286. int partno_len = vpd_data[i + 2];
  8287. if (partno_len > 24)
  8288. goto out_not_found;
  8289. memcpy(tp->board_part_number,
  8290. &vpd_data[i + 3],
  8291. partno_len);
  8292. /* Success. */
  8293. return;
  8294. }
  8295. }
  8296. /* Part number not found. */
  8297. goto out_not_found;
  8298. }
  8299. out_not_found:
  8300. strcpy(tp->board_part_number, "none");
  8301. }
  8302. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  8303. {
  8304. u32 val, offset, start;
  8305. if (tg3_nvram_read_swab(tp, 0, &val))
  8306. return;
  8307. if (val != TG3_EEPROM_MAGIC)
  8308. return;
  8309. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  8310. tg3_nvram_read_swab(tp, 0x4, &start))
  8311. return;
  8312. offset = tg3_nvram_logical_addr(tp, offset);
  8313. if (tg3_nvram_read_swab(tp, offset, &val))
  8314. return;
  8315. if ((val & 0xfc000000) == 0x0c000000) {
  8316. u32 ver_offset, addr;
  8317. int i;
  8318. if (tg3_nvram_read_swab(tp, offset + 4, &val) ||
  8319. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  8320. return;
  8321. if (val != 0)
  8322. return;
  8323. addr = offset + ver_offset - start;
  8324. for (i = 0; i < 16; i += 4) {
  8325. if (tg3_nvram_read(tp, addr + i, &val))
  8326. return;
  8327. val = cpu_to_le32(val);
  8328. memcpy(tp->fw_ver + i, &val, 4);
  8329. }
  8330. }
  8331. }
  8332. #ifdef CONFIG_SPARC64
  8333. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  8334. {
  8335. struct pci_dev *pdev = tp->pdev;
  8336. struct pcidev_cookie *pcp = pdev->sysdata;
  8337. if (pcp != NULL) {
  8338. int node = pcp->prom_node;
  8339. u32 venid;
  8340. int err;
  8341. err = prom_getproperty(node, "subsystem-vendor-id",
  8342. (char *) &venid, sizeof(venid));
  8343. if (err == 0 || err == -1)
  8344. return 0;
  8345. if (venid == PCI_VENDOR_ID_SUN)
  8346. return 1;
  8347. /* TG3 chips onboard the SunBlade-2500 don't have the
  8348. * subsystem-vendor-id set to PCI_VENDOR_ID_SUN but they
  8349. * are distinguishable from non-Sun variants by being
  8350. * named "network" by the firmware. Non-Sun cards will
  8351. * show up as being named "ethernet".
  8352. */
  8353. if (!strcmp(pcp->prom_name, "network"))
  8354. return 1;
  8355. }
  8356. return 0;
  8357. }
  8358. #endif
  8359. static int __devinit tg3_get_invariants(struct tg3 *tp)
  8360. {
  8361. static struct pci_device_id write_reorder_chipsets[] = {
  8362. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8363. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  8364. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  8365. PCI_DEVICE_ID_VIA_8385_0) },
  8366. { },
  8367. };
  8368. u32 misc_ctrl_reg;
  8369. u32 cacheline_sz_reg;
  8370. u32 pci_state_reg, grc_misc_cfg;
  8371. u32 val;
  8372. u16 pci_cmd;
  8373. int err;
  8374. #ifdef CONFIG_SPARC64
  8375. if (tg3_is_sun_570X(tp))
  8376. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  8377. #endif
  8378. /* Force memory write invalidate off. If we leave it on,
  8379. * then on 5700_BX chips we have to enable a workaround.
  8380. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  8381. * to match the cacheline size. The Broadcom driver have this
  8382. * workaround but turns MWI off all the times so never uses
  8383. * it. This seems to suggest that the workaround is insufficient.
  8384. */
  8385. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8386. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  8387. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8388. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  8389. * has the register indirect write enable bit set before
  8390. * we try to access any of the MMIO registers. It is also
  8391. * critical that the PCI-X hw workaround situation is decided
  8392. * before that as well.
  8393. */
  8394. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8395. &misc_ctrl_reg);
  8396. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  8397. MISC_HOST_CTRL_CHIPREV_SHIFT);
  8398. /* Wrong chip ID in 5752 A0. This code can be removed later
  8399. * as A0 is not in production.
  8400. */
  8401. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  8402. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  8403. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  8404. * we need to disable memory and use config. cycles
  8405. * only to access all registers. The 5702/03 chips
  8406. * can mistakenly decode the special cycles from the
  8407. * ICH chipsets as memory write cycles, causing corruption
  8408. * of register and memory space. Only certain ICH bridges
  8409. * will drive special cycles with non-zero data during the
  8410. * address phase which can fall within the 5703's address
  8411. * range. This is not an ICH bug as the PCI spec allows
  8412. * non-zero address during special cycles. However, only
  8413. * these ICH bridges are known to drive non-zero addresses
  8414. * during special cycles.
  8415. *
  8416. * Since special cycles do not cross PCI bridges, we only
  8417. * enable this workaround if the 5703 is on the secondary
  8418. * bus of these ICH bridges.
  8419. */
  8420. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  8421. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  8422. static struct tg3_dev_id {
  8423. u32 vendor;
  8424. u32 device;
  8425. u32 rev;
  8426. } ich_chipsets[] = {
  8427. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  8428. PCI_ANY_ID },
  8429. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  8430. PCI_ANY_ID },
  8431. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  8432. 0xa },
  8433. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  8434. PCI_ANY_ID },
  8435. { },
  8436. };
  8437. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  8438. struct pci_dev *bridge = NULL;
  8439. while (pci_id->vendor != 0) {
  8440. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  8441. bridge);
  8442. if (!bridge) {
  8443. pci_id++;
  8444. continue;
  8445. }
  8446. if (pci_id->rev != PCI_ANY_ID) {
  8447. u8 rev;
  8448. pci_read_config_byte(bridge, PCI_REVISION_ID,
  8449. &rev);
  8450. if (rev > pci_id->rev)
  8451. continue;
  8452. }
  8453. if (bridge->subordinate &&
  8454. (bridge->subordinate->number ==
  8455. tp->pdev->bus->number)) {
  8456. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  8457. pci_dev_put(bridge);
  8458. break;
  8459. }
  8460. }
  8461. }
  8462. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  8463. * DMA addresses > 40-bit. This bridge may have other additional
  8464. * 57xx devices behind it in some 4-port NIC designs for example.
  8465. * Any tg3 device found behind the bridge will also need the 40-bit
  8466. * DMA workaround.
  8467. */
  8468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  8469. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8470. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  8471. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8472. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  8473. }
  8474. else {
  8475. struct pci_dev *bridge = NULL;
  8476. do {
  8477. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  8478. PCI_DEVICE_ID_SERVERWORKS_EPB,
  8479. bridge);
  8480. if (bridge && bridge->subordinate &&
  8481. (bridge->subordinate->number <=
  8482. tp->pdev->bus->number) &&
  8483. (bridge->subordinate->subordinate >=
  8484. tp->pdev->bus->number)) {
  8485. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8486. pci_dev_put(bridge);
  8487. break;
  8488. }
  8489. } while (bridge);
  8490. }
  8491. /* Initialize misc host control in PCI block. */
  8492. tp->misc_host_ctrl |= (misc_ctrl_reg &
  8493. MISC_HOST_CTRL_CHIPREV);
  8494. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8495. tp->misc_host_ctrl);
  8496. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8497. &cacheline_sz_reg);
  8498. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  8499. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  8500. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  8501. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  8502. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  8503. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  8504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8506. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8507. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  8508. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  8509. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  8510. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  8511. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  8512. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8513. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) {
  8514. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  8515. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  8516. } else
  8517. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1;
  8518. }
  8519. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  8520. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  8521. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  8522. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  8523. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787)
  8524. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  8525. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  8526. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  8527. /* If we have an AMD 762 or VIA K8T800 chipset, write
  8528. * reordering to the mailbox registers done by the host
  8529. * controller can cause major troubles. We read back from
  8530. * every mailbox register write to force the writes to be
  8531. * posted to the chip in order.
  8532. */
  8533. if (pci_dev_present(write_reorder_chipsets) &&
  8534. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8535. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  8536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8537. tp->pci_lat_timer < 64) {
  8538. tp->pci_lat_timer = 64;
  8539. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  8540. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  8541. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  8542. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  8543. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8544. cacheline_sz_reg);
  8545. }
  8546. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8547. &pci_state_reg);
  8548. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  8549. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  8550. /* If this is a 5700 BX chipset, and we are in PCI-X
  8551. * mode, enable register write workaround.
  8552. *
  8553. * The workaround is to use indirect register accesses
  8554. * for all chip writes not to mailbox registers.
  8555. */
  8556. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  8557. u32 pm_reg;
  8558. u16 pci_cmd;
  8559. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8560. /* The chip can have it's power management PCI config
  8561. * space registers clobbered due to this bug.
  8562. * So explicitly force the chip into D0 here.
  8563. */
  8564. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8565. &pm_reg);
  8566. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  8567. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  8568. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8569. pm_reg);
  8570. /* Also, force SERR#/PERR# in PCI command. */
  8571. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8572. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  8573. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8574. }
  8575. }
  8576. /* 5700 BX chips need to have their TX producer index mailboxes
  8577. * written twice to workaround a bug.
  8578. */
  8579. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  8580. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  8581. /* Back to back register writes can cause problems on this chip,
  8582. * the workaround is to read back all reg writes except those to
  8583. * mailbox regs. See tg3_write_indirect_reg32().
  8584. *
  8585. * PCI Express 5750_A0 rev chips need this workaround too.
  8586. */
  8587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8588. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  8589. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  8590. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  8591. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  8592. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  8593. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  8594. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  8595. /* Chip-specific fixup from Broadcom driver */
  8596. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  8597. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  8598. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  8599. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  8600. }
  8601. /* Default fast path register access methods */
  8602. tp->read32 = tg3_read32;
  8603. tp->write32 = tg3_write32;
  8604. tp->read32_mbox = tg3_read32;
  8605. tp->write32_mbox = tg3_write32;
  8606. tp->write32_tx_mbox = tg3_write32;
  8607. tp->write32_rx_mbox = tg3_write32;
  8608. /* Various workaround register access methods */
  8609. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  8610. tp->write32 = tg3_write_indirect_reg32;
  8611. else if (tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG)
  8612. tp->write32 = tg3_write_flush_reg32;
  8613. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  8614. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  8615. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8616. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  8617. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8618. }
  8619. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  8620. tp->read32 = tg3_read_indirect_reg32;
  8621. tp->write32 = tg3_write_indirect_reg32;
  8622. tp->read32_mbox = tg3_read_indirect_mbox;
  8623. tp->write32_mbox = tg3_write_indirect_mbox;
  8624. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  8625. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  8626. iounmap(tp->regs);
  8627. tp->regs = NULL;
  8628. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8629. pci_cmd &= ~PCI_COMMAND_MEMORY;
  8630. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8631. }
  8632. /* Get eeprom hw config before calling tg3_set_power_state().
  8633. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  8634. * determined before calling tg3_set_power_state() so that
  8635. * we know whether or not to switch out of Vaux power.
  8636. * When the flag is set, it means that GPIO1 is used for eeprom
  8637. * write protect and also implies that it is a LOM where GPIOs
  8638. * are not used to switch power.
  8639. */
  8640. tg3_get_eeprom_hw_cfg(tp);
  8641. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  8642. * GPIO1 driven high will bring 5700's external PHY out of reset.
  8643. * It is also used as eeprom write protect on LOMs.
  8644. */
  8645. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  8646. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8647. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  8648. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8649. GRC_LCLCTRL_GPIO_OUTPUT1);
  8650. /* Unused GPIO3 must be driven as output on 5752 because there
  8651. * are no pull-up resistors on unused GPIO pins.
  8652. */
  8653. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8654. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  8655. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8656. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  8657. /* Force the chip into D0. */
  8658. err = tg3_set_power_state(tp, PCI_D0);
  8659. if (err) {
  8660. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  8661. pci_name(tp->pdev));
  8662. return err;
  8663. }
  8664. /* 5700 B0 chips do not support checksumming correctly due
  8665. * to hardware bugs.
  8666. */
  8667. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  8668. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  8669. /* Pseudo-header checksum is done by hardware logic and not
  8670. * the offload processers, so make the chip do the pseudo-
  8671. * header checksums on receive. For transmit it is more
  8672. * convenient to do the pseudo-header checksum in software
  8673. * as Linux does that on transmit for us in all cases.
  8674. */
  8675. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  8676. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  8677. /* Derive initial jumbo mode from MTU assigned in
  8678. * ether_setup() via the alloc_etherdev() call
  8679. */
  8680. if (tp->dev->mtu > ETH_DATA_LEN &&
  8681. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8682. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  8683. /* Determine WakeOnLan speed to use. */
  8684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8685. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8686. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  8687. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  8688. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  8689. } else {
  8690. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  8691. }
  8692. /* A few boards don't want Ethernet@WireSpeed phy feature */
  8693. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8694. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  8695. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  8696. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  8697. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8698. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  8699. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  8700. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  8701. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  8702. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  8703. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  8704. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  8705. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8706. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787))
  8707. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  8708. tp->coalesce_mode = 0;
  8709. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  8710. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  8711. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  8712. /* Initialize MAC MI mode, polling disabled. */
  8713. tw32_f(MAC_MI_MODE, tp->mi_mode);
  8714. udelay(80);
  8715. /* Initialize data/descriptor byte/word swapping. */
  8716. val = tr32(GRC_MODE);
  8717. val &= GRC_MODE_HOST_STACKUP;
  8718. tw32(GRC_MODE, val | tp->grc_mode);
  8719. tg3_switch_clocks(tp);
  8720. /* Clear this out for sanity. */
  8721. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8722. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8723. &pci_state_reg);
  8724. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  8725. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  8726. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  8727. if (chiprevid == CHIPREV_ID_5701_A0 ||
  8728. chiprevid == CHIPREV_ID_5701_B0 ||
  8729. chiprevid == CHIPREV_ID_5701_B2 ||
  8730. chiprevid == CHIPREV_ID_5701_B5) {
  8731. void __iomem *sram_base;
  8732. /* Write some dummy words into the SRAM status block
  8733. * area, see if it reads back correctly. If the return
  8734. * value is bad, force enable the PCIX workaround.
  8735. */
  8736. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  8737. writel(0x00000000, sram_base);
  8738. writel(0x00000000, sram_base + 4);
  8739. writel(0xffffffff, sram_base + 4);
  8740. if (readl(sram_base) != 0x00000000)
  8741. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8742. }
  8743. }
  8744. udelay(50);
  8745. tg3_nvram_init(tp);
  8746. grc_misc_cfg = tr32(GRC_MISC_CFG);
  8747. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  8748. /* Broadcom's driver says that CIOBE multisplit has a bug */
  8749. #if 0
  8750. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8751. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  8752. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  8753. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  8754. }
  8755. #endif
  8756. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8757. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  8758. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  8759. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  8760. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8761. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  8762. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  8763. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  8764. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  8765. HOSTCC_MODE_CLRTICK_TXBD);
  8766. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  8767. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8768. tp->misc_host_ctrl);
  8769. }
  8770. /* these are limited to 10/100 only */
  8771. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8772. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  8773. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8774. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8775. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  8776. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  8777. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  8778. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8779. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  8780. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  8781. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  8782. err = tg3_phy_probe(tp);
  8783. if (err) {
  8784. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  8785. pci_name(tp->pdev), err);
  8786. /* ... but do not return immediately ... */
  8787. }
  8788. tg3_read_partno(tp);
  8789. tg3_read_fw_ver(tp);
  8790. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  8791. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8792. } else {
  8793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8794. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  8795. else
  8796. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8797. }
  8798. /* 5700 {AX,BX} chips have a broken status block link
  8799. * change bit implementation, so we must use the
  8800. * status register in those cases.
  8801. */
  8802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8803. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  8804. else
  8805. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  8806. /* The led_ctrl is set during tg3_phy_probe, here we might
  8807. * have to force the link status polling mechanism based
  8808. * upon subsystem IDs.
  8809. */
  8810. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8811. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8812. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  8813. TG3_FLAG_USE_LINKCHG_REG);
  8814. }
  8815. /* For all SERDES we poll the MAC status register. */
  8816. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8817. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  8818. else
  8819. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  8820. /* All chips before 5787 can get confused if TX buffers
  8821. * straddle the 4GB address boundary in some cases.
  8822. */
  8823. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  8825. tp->dev->hard_start_xmit = tg3_start_xmit;
  8826. else
  8827. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  8828. tp->rx_offset = 2;
  8829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  8830. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  8831. tp->rx_offset = 0;
  8832. /* By default, disable wake-on-lan. User can change this
  8833. * using ETHTOOL_SWOL.
  8834. */
  8835. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8836. return err;
  8837. }
  8838. #ifdef CONFIG_SPARC64
  8839. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  8840. {
  8841. struct net_device *dev = tp->dev;
  8842. struct pci_dev *pdev = tp->pdev;
  8843. struct pcidev_cookie *pcp = pdev->sysdata;
  8844. if (pcp != NULL) {
  8845. int node = pcp->prom_node;
  8846. if (prom_getproplen(node, "local-mac-address") == 6) {
  8847. prom_getproperty(node, "local-mac-address",
  8848. dev->dev_addr, 6);
  8849. memcpy(dev->perm_addr, dev->dev_addr, 6);
  8850. return 0;
  8851. }
  8852. }
  8853. return -ENODEV;
  8854. }
  8855. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  8856. {
  8857. struct net_device *dev = tp->dev;
  8858. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  8859. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  8860. return 0;
  8861. }
  8862. #endif
  8863. static int __devinit tg3_get_device_address(struct tg3 *tp)
  8864. {
  8865. struct net_device *dev = tp->dev;
  8866. u32 hi, lo, mac_offset;
  8867. #ifdef CONFIG_SPARC64
  8868. if (!tg3_get_macaddr_sparc(tp))
  8869. return 0;
  8870. #endif
  8871. mac_offset = 0x7c;
  8872. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8873. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) ||
  8874. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8875. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  8876. mac_offset = 0xcc;
  8877. if (tg3_nvram_lock(tp))
  8878. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  8879. else
  8880. tg3_nvram_unlock(tp);
  8881. }
  8882. /* First try to get it from MAC address mailbox. */
  8883. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  8884. if ((hi >> 16) == 0x484b) {
  8885. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8886. dev->dev_addr[1] = (hi >> 0) & 0xff;
  8887. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  8888. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8889. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8890. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8891. dev->dev_addr[5] = (lo >> 0) & 0xff;
  8892. }
  8893. /* Next, try NVRAM. */
  8894. else if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  8895. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  8896. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  8897. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  8898. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  8899. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  8900. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  8901. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  8902. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  8903. }
  8904. /* Finally just fetch it out of the MAC control regs. */
  8905. else {
  8906. hi = tr32(MAC_ADDR_0_HIGH);
  8907. lo = tr32(MAC_ADDR_0_LOW);
  8908. dev->dev_addr[5] = lo & 0xff;
  8909. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8910. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8911. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8912. dev->dev_addr[1] = hi & 0xff;
  8913. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8914. }
  8915. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  8916. #ifdef CONFIG_SPARC64
  8917. if (!tg3_get_default_macaddr_sparc(tp))
  8918. return 0;
  8919. #endif
  8920. return -EINVAL;
  8921. }
  8922. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  8923. return 0;
  8924. }
  8925. #define BOUNDARY_SINGLE_CACHELINE 1
  8926. #define BOUNDARY_MULTI_CACHELINE 2
  8927. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  8928. {
  8929. int cacheline_size;
  8930. u8 byte;
  8931. int goal;
  8932. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  8933. if (byte == 0)
  8934. cacheline_size = 1024;
  8935. else
  8936. cacheline_size = (int) byte * 4;
  8937. /* On 5703 and later chips, the boundary bits have no
  8938. * effect.
  8939. */
  8940. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8941. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  8942. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8943. goto out;
  8944. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  8945. goal = BOUNDARY_MULTI_CACHELINE;
  8946. #else
  8947. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  8948. goal = BOUNDARY_SINGLE_CACHELINE;
  8949. #else
  8950. goal = 0;
  8951. #endif
  8952. #endif
  8953. if (!goal)
  8954. goto out;
  8955. /* PCI controllers on most RISC systems tend to disconnect
  8956. * when a device tries to burst across a cache-line boundary.
  8957. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  8958. *
  8959. * Unfortunately, for PCI-E there are only limited
  8960. * write-side controls for this, and thus for reads
  8961. * we will still get the disconnects. We'll also waste
  8962. * these PCI cycles for both read and write for chips
  8963. * other than 5700 and 5701 which do not implement the
  8964. * boundary bits.
  8965. */
  8966. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  8967. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  8968. switch (cacheline_size) {
  8969. case 16:
  8970. case 32:
  8971. case 64:
  8972. case 128:
  8973. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8974. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  8975. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  8976. } else {
  8977. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8978. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8979. }
  8980. break;
  8981. case 256:
  8982. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  8983. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  8984. break;
  8985. default:
  8986. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8987. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8988. break;
  8989. };
  8990. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8991. switch (cacheline_size) {
  8992. case 16:
  8993. case 32:
  8994. case 64:
  8995. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8996. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8997. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  8998. break;
  8999. }
  9000. /* fallthrough */
  9001. case 128:
  9002. default:
  9003. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9004. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  9005. break;
  9006. };
  9007. } else {
  9008. switch (cacheline_size) {
  9009. case 16:
  9010. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9011. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  9012. DMA_RWCTRL_WRITE_BNDRY_16);
  9013. break;
  9014. }
  9015. /* fallthrough */
  9016. case 32:
  9017. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9018. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  9019. DMA_RWCTRL_WRITE_BNDRY_32);
  9020. break;
  9021. }
  9022. /* fallthrough */
  9023. case 64:
  9024. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9025. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  9026. DMA_RWCTRL_WRITE_BNDRY_64);
  9027. break;
  9028. }
  9029. /* fallthrough */
  9030. case 128:
  9031. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9032. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  9033. DMA_RWCTRL_WRITE_BNDRY_128);
  9034. break;
  9035. }
  9036. /* fallthrough */
  9037. case 256:
  9038. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  9039. DMA_RWCTRL_WRITE_BNDRY_256);
  9040. break;
  9041. case 512:
  9042. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  9043. DMA_RWCTRL_WRITE_BNDRY_512);
  9044. break;
  9045. case 1024:
  9046. default:
  9047. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  9048. DMA_RWCTRL_WRITE_BNDRY_1024);
  9049. break;
  9050. };
  9051. }
  9052. out:
  9053. return val;
  9054. }
  9055. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  9056. {
  9057. struct tg3_internal_buffer_desc test_desc;
  9058. u32 sram_dma_descs;
  9059. int i, ret;
  9060. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  9061. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  9062. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  9063. tw32(RDMAC_STATUS, 0);
  9064. tw32(WDMAC_STATUS, 0);
  9065. tw32(BUFMGR_MODE, 0);
  9066. tw32(FTQ_RESET, 0);
  9067. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  9068. test_desc.addr_lo = buf_dma & 0xffffffff;
  9069. test_desc.nic_mbuf = 0x00002100;
  9070. test_desc.len = size;
  9071. /*
  9072. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  9073. * the *second* time the tg3 driver was getting loaded after an
  9074. * initial scan.
  9075. *
  9076. * Broadcom tells me:
  9077. * ...the DMA engine is connected to the GRC block and a DMA
  9078. * reset may affect the GRC block in some unpredictable way...
  9079. * The behavior of resets to individual blocks has not been tested.
  9080. *
  9081. * Broadcom noted the GRC reset will also reset all sub-components.
  9082. */
  9083. if (to_device) {
  9084. test_desc.cqid_sqid = (13 << 8) | 2;
  9085. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  9086. udelay(40);
  9087. } else {
  9088. test_desc.cqid_sqid = (16 << 8) | 7;
  9089. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  9090. udelay(40);
  9091. }
  9092. test_desc.flags = 0x00000005;
  9093. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  9094. u32 val;
  9095. val = *(((u32 *)&test_desc) + i);
  9096. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  9097. sram_dma_descs + (i * sizeof(u32)));
  9098. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  9099. }
  9100. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9101. if (to_device) {
  9102. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  9103. } else {
  9104. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  9105. }
  9106. ret = -ENODEV;
  9107. for (i = 0; i < 40; i++) {
  9108. u32 val;
  9109. if (to_device)
  9110. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  9111. else
  9112. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  9113. if ((val & 0xffff) == sram_dma_descs) {
  9114. ret = 0;
  9115. break;
  9116. }
  9117. udelay(100);
  9118. }
  9119. return ret;
  9120. }
  9121. #define TEST_BUFFER_SIZE 0x2000
  9122. static int __devinit tg3_test_dma(struct tg3 *tp)
  9123. {
  9124. dma_addr_t buf_dma;
  9125. u32 *buf, saved_dma_rwctrl;
  9126. int ret;
  9127. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  9128. if (!buf) {
  9129. ret = -ENOMEM;
  9130. goto out_nofree;
  9131. }
  9132. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  9133. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  9134. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  9135. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9136. /* DMA read watermark not used on PCIE */
  9137. tp->dma_rwctrl |= 0x00180000;
  9138. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  9139. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  9140. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  9141. tp->dma_rwctrl |= 0x003f0000;
  9142. else
  9143. tp->dma_rwctrl |= 0x003f000f;
  9144. } else {
  9145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  9147. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  9148. /* If the 5704 is behind the EPB bridge, we can
  9149. * do the less restrictive ONE_DMA workaround for
  9150. * better performance.
  9151. */
  9152. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  9153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9154. tp->dma_rwctrl |= 0x8000;
  9155. else if (ccval == 0x6 || ccval == 0x7)
  9156. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  9157. /* Set bit 23 to enable PCIX hw bug fix */
  9158. tp->dma_rwctrl |= 0x009f0000;
  9159. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  9160. /* 5780 always in PCIX mode */
  9161. tp->dma_rwctrl |= 0x00144000;
  9162. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9163. /* 5714 always in PCIX mode */
  9164. tp->dma_rwctrl |= 0x00148000;
  9165. } else {
  9166. tp->dma_rwctrl |= 0x001b000f;
  9167. }
  9168. }
  9169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9170. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9171. tp->dma_rwctrl &= 0xfffffff0;
  9172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9173. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  9174. /* Remove this if it causes problems for some boards. */
  9175. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  9176. /* On 5700/5701 chips, we need to set this bit.
  9177. * Otherwise the chip will issue cacheline transactions
  9178. * to streamable DMA memory with not all the byte
  9179. * enables turned on. This is an error on several
  9180. * RISC PCI controllers, in particular sparc64.
  9181. *
  9182. * On 5703/5704 chips, this bit has been reassigned
  9183. * a different meaning. In particular, it is used
  9184. * on those chips to enable a PCI-X workaround.
  9185. */
  9186. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  9187. }
  9188. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9189. #if 0
  9190. /* Unneeded, already done by tg3_get_invariants. */
  9191. tg3_switch_clocks(tp);
  9192. #endif
  9193. ret = 0;
  9194. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9195. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  9196. goto out;
  9197. /* It is best to perform DMA test with maximum write burst size
  9198. * to expose the 5700/5701 write DMA bug.
  9199. */
  9200. saved_dma_rwctrl = tp->dma_rwctrl;
  9201. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9202. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9203. while (1) {
  9204. u32 *p = buf, i;
  9205. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  9206. p[i] = i;
  9207. /* Send the buffer to the chip. */
  9208. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  9209. if (ret) {
  9210. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  9211. break;
  9212. }
  9213. #if 0
  9214. /* validate data reached card RAM correctly. */
  9215. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9216. u32 val;
  9217. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  9218. if (le32_to_cpu(val) != p[i]) {
  9219. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  9220. /* ret = -ENODEV here? */
  9221. }
  9222. p[i] = 0;
  9223. }
  9224. #endif
  9225. /* Now read it back. */
  9226. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  9227. if (ret) {
  9228. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  9229. break;
  9230. }
  9231. /* Verify it. */
  9232. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9233. if (p[i] == i)
  9234. continue;
  9235. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9236. DMA_RWCTRL_WRITE_BNDRY_16) {
  9237. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9238. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9239. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9240. break;
  9241. } else {
  9242. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  9243. ret = -ENODEV;
  9244. goto out;
  9245. }
  9246. }
  9247. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  9248. /* Success. */
  9249. ret = 0;
  9250. break;
  9251. }
  9252. }
  9253. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9254. DMA_RWCTRL_WRITE_BNDRY_16) {
  9255. static struct pci_device_id dma_wait_state_chipsets[] = {
  9256. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  9257. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  9258. { },
  9259. };
  9260. /* DMA test passed without adjusting DMA boundary,
  9261. * now look for chipsets that are known to expose the
  9262. * DMA bug without failing the test.
  9263. */
  9264. if (pci_dev_present(dma_wait_state_chipsets)) {
  9265. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9266. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9267. }
  9268. else
  9269. /* Safe to use the calculated DMA boundary. */
  9270. tp->dma_rwctrl = saved_dma_rwctrl;
  9271. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9272. }
  9273. out:
  9274. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  9275. out_nofree:
  9276. return ret;
  9277. }
  9278. static void __devinit tg3_init_link_config(struct tg3 *tp)
  9279. {
  9280. tp->link_config.advertising =
  9281. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9282. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9283. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  9284. ADVERTISED_Autoneg | ADVERTISED_MII);
  9285. tp->link_config.speed = SPEED_INVALID;
  9286. tp->link_config.duplex = DUPLEX_INVALID;
  9287. tp->link_config.autoneg = AUTONEG_ENABLE;
  9288. tp->link_config.active_speed = SPEED_INVALID;
  9289. tp->link_config.active_duplex = DUPLEX_INVALID;
  9290. tp->link_config.phy_is_low_power = 0;
  9291. tp->link_config.orig_speed = SPEED_INVALID;
  9292. tp->link_config.orig_duplex = DUPLEX_INVALID;
  9293. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  9294. }
  9295. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  9296. {
  9297. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9298. tp->bufmgr_config.mbuf_read_dma_low_water =
  9299. DEFAULT_MB_RDMA_LOW_WATER_5705;
  9300. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9301. DEFAULT_MB_MACRX_LOW_WATER_5705;
  9302. tp->bufmgr_config.mbuf_high_water =
  9303. DEFAULT_MB_HIGH_WATER_5705;
  9304. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9305. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  9306. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9307. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  9308. tp->bufmgr_config.mbuf_high_water_jumbo =
  9309. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  9310. } else {
  9311. tp->bufmgr_config.mbuf_read_dma_low_water =
  9312. DEFAULT_MB_RDMA_LOW_WATER;
  9313. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9314. DEFAULT_MB_MACRX_LOW_WATER;
  9315. tp->bufmgr_config.mbuf_high_water =
  9316. DEFAULT_MB_HIGH_WATER;
  9317. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9318. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  9319. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9320. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  9321. tp->bufmgr_config.mbuf_high_water_jumbo =
  9322. DEFAULT_MB_HIGH_WATER_JUMBO;
  9323. }
  9324. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  9325. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  9326. }
  9327. static char * __devinit tg3_phy_string(struct tg3 *tp)
  9328. {
  9329. switch (tp->phy_id & PHY_ID_MASK) {
  9330. case PHY_ID_BCM5400: return "5400";
  9331. case PHY_ID_BCM5401: return "5401";
  9332. case PHY_ID_BCM5411: return "5411";
  9333. case PHY_ID_BCM5701: return "5701";
  9334. case PHY_ID_BCM5703: return "5703";
  9335. case PHY_ID_BCM5704: return "5704";
  9336. case PHY_ID_BCM5705: return "5705";
  9337. case PHY_ID_BCM5750: return "5750";
  9338. case PHY_ID_BCM5752: return "5752";
  9339. case PHY_ID_BCM5714: return "5714";
  9340. case PHY_ID_BCM5780: return "5780";
  9341. case PHY_ID_BCM5755: return "5755";
  9342. case PHY_ID_BCM5787: return "5787";
  9343. case PHY_ID_BCM8002: return "8002/serdes";
  9344. case 0: return "serdes";
  9345. default: return "unknown";
  9346. };
  9347. }
  9348. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  9349. {
  9350. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9351. strcpy(str, "PCI Express");
  9352. return str;
  9353. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  9354. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  9355. strcpy(str, "PCIX:");
  9356. if ((clock_ctrl == 7) ||
  9357. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  9358. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  9359. strcat(str, "133MHz");
  9360. else if (clock_ctrl == 0)
  9361. strcat(str, "33MHz");
  9362. else if (clock_ctrl == 2)
  9363. strcat(str, "50MHz");
  9364. else if (clock_ctrl == 4)
  9365. strcat(str, "66MHz");
  9366. else if (clock_ctrl == 6)
  9367. strcat(str, "100MHz");
  9368. } else {
  9369. strcpy(str, "PCI:");
  9370. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  9371. strcat(str, "66MHz");
  9372. else
  9373. strcat(str, "33MHz");
  9374. }
  9375. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  9376. strcat(str, ":32-bit");
  9377. else
  9378. strcat(str, ":64-bit");
  9379. return str;
  9380. }
  9381. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  9382. {
  9383. struct pci_dev *peer;
  9384. unsigned int func, devnr = tp->pdev->devfn & ~7;
  9385. for (func = 0; func < 8; func++) {
  9386. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  9387. if (peer && peer != tp->pdev)
  9388. break;
  9389. pci_dev_put(peer);
  9390. }
  9391. /* 5704 can be configured in single-port mode, set peer to
  9392. * tp->pdev in that case.
  9393. */
  9394. if (!peer) {
  9395. peer = tp->pdev;
  9396. return peer;
  9397. }
  9398. /*
  9399. * We don't need to keep the refcount elevated; there's no way
  9400. * to remove one half of this device without removing the other
  9401. */
  9402. pci_dev_put(peer);
  9403. return peer;
  9404. }
  9405. static void __devinit tg3_init_coal(struct tg3 *tp)
  9406. {
  9407. struct ethtool_coalesce *ec = &tp->coal;
  9408. memset(ec, 0, sizeof(*ec));
  9409. ec->cmd = ETHTOOL_GCOALESCE;
  9410. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  9411. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  9412. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  9413. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  9414. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  9415. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  9416. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  9417. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  9418. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  9419. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  9420. HOSTCC_MODE_CLRTICK_TXBD)) {
  9421. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  9422. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  9423. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  9424. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  9425. }
  9426. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9427. ec->rx_coalesce_usecs_irq = 0;
  9428. ec->tx_coalesce_usecs_irq = 0;
  9429. ec->stats_block_coalesce_usecs = 0;
  9430. }
  9431. }
  9432. static int __devinit tg3_init_one(struct pci_dev *pdev,
  9433. const struct pci_device_id *ent)
  9434. {
  9435. static int tg3_version_printed = 0;
  9436. unsigned long tg3reg_base, tg3reg_len;
  9437. struct net_device *dev;
  9438. struct tg3 *tp;
  9439. int i, err, pm_cap;
  9440. char str[40];
  9441. u64 dma_mask, persist_dma_mask;
  9442. if (tg3_version_printed++ == 0)
  9443. printk(KERN_INFO "%s", version);
  9444. err = pci_enable_device(pdev);
  9445. if (err) {
  9446. printk(KERN_ERR PFX "Cannot enable PCI device, "
  9447. "aborting.\n");
  9448. return err;
  9449. }
  9450. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  9451. printk(KERN_ERR PFX "Cannot find proper PCI device "
  9452. "base address, aborting.\n");
  9453. err = -ENODEV;
  9454. goto err_out_disable_pdev;
  9455. }
  9456. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  9457. if (err) {
  9458. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  9459. "aborting.\n");
  9460. goto err_out_disable_pdev;
  9461. }
  9462. pci_set_master(pdev);
  9463. /* Find power-management capability. */
  9464. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  9465. if (pm_cap == 0) {
  9466. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  9467. "aborting.\n");
  9468. err = -EIO;
  9469. goto err_out_free_res;
  9470. }
  9471. tg3reg_base = pci_resource_start(pdev, 0);
  9472. tg3reg_len = pci_resource_len(pdev, 0);
  9473. dev = alloc_etherdev(sizeof(*tp));
  9474. if (!dev) {
  9475. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  9476. err = -ENOMEM;
  9477. goto err_out_free_res;
  9478. }
  9479. SET_MODULE_OWNER(dev);
  9480. SET_NETDEV_DEV(dev, &pdev->dev);
  9481. dev->features |= NETIF_F_LLTX;
  9482. #if TG3_VLAN_TAG_USED
  9483. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  9484. dev->vlan_rx_register = tg3_vlan_rx_register;
  9485. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  9486. #endif
  9487. tp = netdev_priv(dev);
  9488. tp->pdev = pdev;
  9489. tp->dev = dev;
  9490. tp->pm_cap = pm_cap;
  9491. tp->mac_mode = TG3_DEF_MAC_MODE;
  9492. tp->rx_mode = TG3_DEF_RX_MODE;
  9493. tp->tx_mode = TG3_DEF_TX_MODE;
  9494. tp->mi_mode = MAC_MI_MODE_BASE;
  9495. if (tg3_debug > 0)
  9496. tp->msg_enable = tg3_debug;
  9497. else
  9498. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  9499. /* The word/byte swap controls here control register access byte
  9500. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  9501. * setting below.
  9502. */
  9503. tp->misc_host_ctrl =
  9504. MISC_HOST_CTRL_MASK_PCI_INT |
  9505. MISC_HOST_CTRL_WORD_SWAP |
  9506. MISC_HOST_CTRL_INDIR_ACCESS |
  9507. MISC_HOST_CTRL_PCISTATE_RW;
  9508. /* The NONFRM (non-frame) byte/word swap controls take effect
  9509. * on descriptor entries, anything which isn't packet data.
  9510. *
  9511. * The StrongARM chips on the board (one for tx, one for rx)
  9512. * are running in big-endian mode.
  9513. */
  9514. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  9515. GRC_MODE_WSWAP_NONFRM_DATA);
  9516. #ifdef __BIG_ENDIAN
  9517. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  9518. #endif
  9519. spin_lock_init(&tp->lock);
  9520. spin_lock_init(&tp->tx_lock);
  9521. spin_lock_init(&tp->indirect_lock);
  9522. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  9523. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  9524. if (tp->regs == 0UL) {
  9525. printk(KERN_ERR PFX "Cannot map device registers, "
  9526. "aborting.\n");
  9527. err = -ENOMEM;
  9528. goto err_out_free_dev;
  9529. }
  9530. tg3_init_link_config(tp);
  9531. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  9532. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  9533. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  9534. dev->open = tg3_open;
  9535. dev->stop = tg3_close;
  9536. dev->get_stats = tg3_get_stats;
  9537. dev->set_multicast_list = tg3_set_rx_mode;
  9538. dev->set_mac_address = tg3_set_mac_addr;
  9539. dev->do_ioctl = tg3_ioctl;
  9540. dev->tx_timeout = tg3_tx_timeout;
  9541. dev->poll = tg3_poll;
  9542. dev->ethtool_ops = &tg3_ethtool_ops;
  9543. dev->weight = 64;
  9544. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  9545. dev->change_mtu = tg3_change_mtu;
  9546. dev->irq = pdev->irq;
  9547. #ifdef CONFIG_NET_POLL_CONTROLLER
  9548. dev->poll_controller = tg3_poll_controller;
  9549. #endif
  9550. err = tg3_get_invariants(tp);
  9551. if (err) {
  9552. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  9553. "aborting.\n");
  9554. goto err_out_iounmap;
  9555. }
  9556. /* The EPB bridge inside 5714, 5715, and 5780 and any
  9557. * device behind the EPB cannot support DMA addresses > 40-bit.
  9558. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  9559. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  9560. * do DMA address check in tg3_start_xmit().
  9561. */
  9562. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  9563. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  9564. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  9565. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  9566. #ifdef CONFIG_HIGHMEM
  9567. dma_mask = DMA_64BIT_MASK;
  9568. #endif
  9569. } else
  9570. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  9571. /* Configure DMA attributes. */
  9572. if (dma_mask > DMA_32BIT_MASK) {
  9573. err = pci_set_dma_mask(pdev, dma_mask);
  9574. if (!err) {
  9575. dev->features |= NETIF_F_HIGHDMA;
  9576. err = pci_set_consistent_dma_mask(pdev,
  9577. persist_dma_mask);
  9578. if (err < 0) {
  9579. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  9580. "DMA for consistent allocations\n");
  9581. goto err_out_iounmap;
  9582. }
  9583. }
  9584. }
  9585. if (err || dma_mask == DMA_32BIT_MASK) {
  9586. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  9587. if (err) {
  9588. printk(KERN_ERR PFX "No usable DMA configuration, "
  9589. "aborting.\n");
  9590. goto err_out_iounmap;
  9591. }
  9592. }
  9593. tg3_init_bufmgr_config(tp);
  9594. #if TG3_TSO_SUPPORT != 0
  9595. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  9596. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9597. }
  9598. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9599. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9600. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  9601. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  9602. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  9603. } else {
  9604. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9605. }
  9606. /* TSO is on by default on chips that support hardware TSO.
  9607. * Firmware TSO on older chips gives lower performance, so it
  9608. * is off by default, but can be enabled using ethtool.
  9609. */
  9610. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  9611. dev->features |= NETIF_F_TSO;
  9612. #endif
  9613. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  9614. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  9615. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  9616. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  9617. tp->rx_pending = 63;
  9618. }
  9619. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9620. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9621. tp->pdev_peer = tg3_find_peer(tp);
  9622. err = tg3_get_device_address(tp);
  9623. if (err) {
  9624. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  9625. "aborting.\n");
  9626. goto err_out_iounmap;
  9627. }
  9628. /*
  9629. * Reset chip in case UNDI or EFI driver did not shutdown
  9630. * DMA self test will enable WDMAC and we'll see (spurious)
  9631. * pending DMA on the PCI bus at that point.
  9632. */
  9633. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  9634. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9635. pci_save_state(tp->pdev);
  9636. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  9637. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9638. }
  9639. err = tg3_test_dma(tp);
  9640. if (err) {
  9641. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  9642. goto err_out_iounmap;
  9643. }
  9644. /* Tigon3 can do ipv4 only... and some chips have buggy
  9645. * checksumming.
  9646. */
  9647. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  9648. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9649. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  9650. dev->features |= NETIF_F_HW_CSUM;
  9651. else
  9652. dev->features |= NETIF_F_IP_CSUM;
  9653. dev->features |= NETIF_F_SG;
  9654. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9655. } else
  9656. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  9657. /* flow control autonegotiation is default behavior */
  9658. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  9659. tg3_init_coal(tp);
  9660. /* Now that we have fully setup the chip, save away a snapshot
  9661. * of the PCI config space. We need to restore this after
  9662. * GRC_MISC_CFG core clock resets and some resume events.
  9663. */
  9664. pci_save_state(tp->pdev);
  9665. err = register_netdev(dev);
  9666. if (err) {
  9667. printk(KERN_ERR PFX "Cannot register net device, "
  9668. "aborting.\n");
  9669. goto err_out_iounmap;
  9670. }
  9671. pci_set_drvdata(pdev, dev);
  9672. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %sBaseT Ethernet ",
  9673. dev->name,
  9674. tp->board_part_number,
  9675. tp->pci_chip_rev_id,
  9676. tg3_phy_string(tp),
  9677. tg3_bus_string(tp, str),
  9678. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  9679. for (i = 0; i < 6; i++)
  9680. printk("%2.2x%c", dev->dev_addr[i],
  9681. i == 5 ? '\n' : ':');
  9682. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  9683. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  9684. "TSOcap[%d] \n",
  9685. dev->name,
  9686. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  9687. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  9688. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  9689. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  9690. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  9691. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  9692. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  9693. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  9694. dev->name, tp->dma_rwctrl,
  9695. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  9696. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  9697. netif_carrier_off(tp->dev);
  9698. return 0;
  9699. err_out_iounmap:
  9700. if (tp->regs) {
  9701. iounmap(tp->regs);
  9702. tp->regs = NULL;
  9703. }
  9704. err_out_free_dev:
  9705. free_netdev(dev);
  9706. err_out_free_res:
  9707. pci_release_regions(pdev);
  9708. err_out_disable_pdev:
  9709. pci_disable_device(pdev);
  9710. pci_set_drvdata(pdev, NULL);
  9711. return err;
  9712. }
  9713. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  9714. {
  9715. struct net_device *dev = pci_get_drvdata(pdev);
  9716. if (dev) {
  9717. struct tg3 *tp = netdev_priv(dev);
  9718. flush_scheduled_work();
  9719. unregister_netdev(dev);
  9720. if (tp->regs) {
  9721. iounmap(tp->regs);
  9722. tp->regs = NULL;
  9723. }
  9724. free_netdev(dev);
  9725. pci_release_regions(pdev);
  9726. pci_disable_device(pdev);
  9727. pci_set_drvdata(pdev, NULL);
  9728. }
  9729. }
  9730. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  9731. {
  9732. struct net_device *dev = pci_get_drvdata(pdev);
  9733. struct tg3 *tp = netdev_priv(dev);
  9734. int err;
  9735. if (!netif_running(dev))
  9736. return 0;
  9737. flush_scheduled_work();
  9738. tg3_netif_stop(tp);
  9739. del_timer_sync(&tp->timer);
  9740. tg3_full_lock(tp, 1);
  9741. tg3_disable_ints(tp);
  9742. tg3_full_unlock(tp);
  9743. netif_device_detach(dev);
  9744. tg3_full_lock(tp, 0);
  9745. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9746. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  9747. tg3_full_unlock(tp);
  9748. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  9749. if (err) {
  9750. tg3_full_lock(tp, 0);
  9751. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9752. tg3_init_hw(tp);
  9753. tp->timer.expires = jiffies + tp->timer_offset;
  9754. add_timer(&tp->timer);
  9755. netif_device_attach(dev);
  9756. tg3_netif_start(tp);
  9757. tg3_full_unlock(tp);
  9758. }
  9759. return err;
  9760. }
  9761. static int tg3_resume(struct pci_dev *pdev)
  9762. {
  9763. struct net_device *dev = pci_get_drvdata(pdev);
  9764. struct tg3 *tp = netdev_priv(dev);
  9765. int err;
  9766. if (!netif_running(dev))
  9767. return 0;
  9768. pci_restore_state(tp->pdev);
  9769. err = tg3_set_power_state(tp, PCI_D0);
  9770. if (err)
  9771. return err;
  9772. netif_device_attach(dev);
  9773. tg3_full_lock(tp, 0);
  9774. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9775. tg3_init_hw(tp);
  9776. tp->timer.expires = jiffies + tp->timer_offset;
  9777. add_timer(&tp->timer);
  9778. tg3_netif_start(tp);
  9779. tg3_full_unlock(tp);
  9780. return 0;
  9781. }
  9782. static struct pci_driver tg3_driver = {
  9783. .name = DRV_MODULE_NAME,
  9784. .id_table = tg3_pci_tbl,
  9785. .probe = tg3_init_one,
  9786. .remove = __devexit_p(tg3_remove_one),
  9787. .suspend = tg3_suspend,
  9788. .resume = tg3_resume
  9789. };
  9790. static int __init tg3_init(void)
  9791. {
  9792. return pci_module_init(&tg3_driver);
  9793. }
  9794. static void __exit tg3_cleanup(void)
  9795. {
  9796. pci_unregister_driver(&tg3_driver);
  9797. }
  9798. module_init(tg3_init);
  9799. module_exit(tg3_cleanup);