sata_sil.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2005 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. */
  31. #include <linux/kernel.h>
  32. #include <linux/module.h>
  33. #include <linux/pci.h>
  34. #include <linux/init.h>
  35. #include <linux/blkdev.h>
  36. #include <linux/delay.h>
  37. #include <linux/interrupt.h>
  38. #include "scsi.h"
  39. #include <scsi/scsi_host.h>
  40. #include <linux/libata.h>
  41. #define DRV_NAME "sata_sil"
  42. #define DRV_VERSION "0.9"
  43. enum {
  44. sil_3112 = 0,
  45. sil_3114 = 1,
  46. SIL_FIFO_R0 = 0x40,
  47. SIL_FIFO_W0 = 0x41,
  48. SIL_FIFO_R1 = 0x44,
  49. SIL_FIFO_W1 = 0x45,
  50. SIL_FIFO_R2 = 0x240,
  51. SIL_FIFO_W2 = 0x241,
  52. SIL_FIFO_R3 = 0x244,
  53. SIL_FIFO_W3 = 0x245,
  54. SIL_SYSCFG = 0x48,
  55. SIL_MASK_IDE0_INT = (1 << 22),
  56. SIL_MASK_IDE1_INT = (1 << 23),
  57. SIL_MASK_IDE2_INT = (1 << 24),
  58. SIL_MASK_IDE3_INT = (1 << 25),
  59. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  60. SIL_MASK_4PORT = SIL_MASK_2PORT |
  61. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  62. SIL_IDE2_BMDMA = 0x200,
  63. SIL_INTR_STEERING = (1 << 1),
  64. SIL_QUIRK_MOD15WRITE = (1 << 0),
  65. SIL_QUIRK_UDMA5MAX = (1 << 1),
  66. };
  67. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  68. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
  69. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
  70. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  71. static void sil_post_set_mode (struct ata_port *ap);
  72. static struct pci_device_id sil_pci_tbl[] = {
  73. { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  74. { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  75. { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  76. { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
  77. { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  78. { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  79. { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  80. { } /* terminate list */
  81. };
  82. /* TODO firmware versions should be added - eric */
  83. static const struct sil_drivelist {
  84. const char * product;
  85. unsigned int quirk;
  86. } sil_blacklist [] = {
  87. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  88. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  89. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  90. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  91. { "ST380013AS", SIL_QUIRK_MOD15WRITE },
  92. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  93. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  94. { "ST3160023AS", SIL_QUIRK_MOD15WRITE },
  95. { "ST3120026AS", SIL_QUIRK_MOD15WRITE },
  96. { "ST3200822AS", SIL_QUIRK_MOD15WRITE },
  97. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  98. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  99. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  100. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  101. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  102. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  103. { }
  104. };
  105. static struct pci_driver sil_pci_driver = {
  106. .name = DRV_NAME,
  107. .id_table = sil_pci_tbl,
  108. .probe = sil_init_one,
  109. .remove = ata_pci_remove_one,
  110. };
  111. static Scsi_Host_Template sil_sht = {
  112. .module = THIS_MODULE,
  113. .name = DRV_NAME,
  114. .ioctl = ata_scsi_ioctl,
  115. .queuecommand = ata_scsi_queuecmd,
  116. .eh_strategy_handler = ata_scsi_error,
  117. .can_queue = ATA_DEF_QUEUE,
  118. .this_id = ATA_SHT_THIS_ID,
  119. .sg_tablesize = LIBATA_MAX_PRD,
  120. .max_sectors = ATA_MAX_SECTORS,
  121. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  122. .emulated = ATA_SHT_EMULATED,
  123. .use_clustering = ATA_SHT_USE_CLUSTERING,
  124. .proc_name = DRV_NAME,
  125. .dma_boundary = ATA_DMA_BOUNDARY,
  126. .slave_configure = ata_scsi_slave_config,
  127. .bios_param = ata_std_bios_param,
  128. .ordered_flush = 1,
  129. };
  130. static struct ata_port_operations sil_ops = {
  131. .port_disable = ata_port_disable,
  132. .dev_config = sil_dev_config,
  133. .tf_load = ata_tf_load,
  134. .tf_read = ata_tf_read,
  135. .check_status = ata_check_status,
  136. .exec_command = ata_exec_command,
  137. .dev_select = ata_std_dev_select,
  138. .phy_reset = sata_phy_reset,
  139. .post_set_mode = sil_post_set_mode,
  140. .bmdma_setup = ata_bmdma_setup,
  141. .bmdma_start = ata_bmdma_start,
  142. .bmdma_stop = ata_bmdma_stop,
  143. .bmdma_status = ata_bmdma_status,
  144. .qc_prep = ata_qc_prep,
  145. .qc_issue = ata_qc_issue_prot,
  146. .eng_timeout = ata_eng_timeout,
  147. .irq_handler = ata_interrupt,
  148. .irq_clear = ata_bmdma_irq_clear,
  149. .scr_read = sil_scr_read,
  150. .scr_write = sil_scr_write,
  151. .port_start = ata_port_start,
  152. .port_stop = ata_port_stop,
  153. .host_stop = ata_host_stop,
  154. };
  155. static struct ata_port_info sil_port_info[] = {
  156. /* sil_3112 */
  157. {
  158. .sht = &sil_sht,
  159. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  160. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  161. .pio_mask = 0x1f, /* pio0-4 */
  162. .mwdma_mask = 0x07, /* mwdma0-2 */
  163. .udma_mask = 0x3f, /* udma0-5 */
  164. .port_ops = &sil_ops,
  165. }, /* sil_3114 */
  166. {
  167. .sht = &sil_sht,
  168. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  169. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  170. .pio_mask = 0x1f, /* pio0-4 */
  171. .mwdma_mask = 0x07, /* mwdma0-2 */
  172. .udma_mask = 0x3f, /* udma0-5 */
  173. .port_ops = &sil_ops,
  174. },
  175. };
  176. /* per-port register offsets */
  177. /* TODO: we can probably calculate rather than use a table */
  178. static const struct {
  179. unsigned long tf; /* ATA taskfile register block */
  180. unsigned long ctl; /* ATA control/altstatus register block */
  181. unsigned long bmdma; /* DMA register block */
  182. unsigned long scr; /* SATA control register block */
  183. unsigned long sien; /* SATA Interrupt Enable register */
  184. unsigned long xfer_mode;/* data transfer mode register */
  185. } sil_port[] = {
  186. /* port 0 ... */
  187. { 0x80, 0x8A, 0x00, 0x100, 0x148, 0xb4 },
  188. { 0xC0, 0xCA, 0x08, 0x180, 0x1c8, 0xf4 },
  189. { 0x280, 0x28A, 0x200, 0x300, 0x348, 0x2b4 },
  190. { 0x2C0, 0x2CA, 0x208, 0x380, 0x3c8, 0x2f4 },
  191. /* ... port 3 */
  192. };
  193. MODULE_AUTHOR("Jeff Garzik");
  194. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  195. MODULE_LICENSE("GPL");
  196. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  197. MODULE_VERSION(DRV_VERSION);
  198. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  199. {
  200. u8 cache_line = 0;
  201. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  202. return cache_line;
  203. }
  204. static void sil_post_set_mode (struct ata_port *ap)
  205. {
  206. struct ata_host_set *host_set = ap->host_set;
  207. struct ata_device *dev;
  208. void *addr = host_set->mmio_base + sil_port[ap->port_no].xfer_mode;
  209. u32 tmp, dev_mode[2];
  210. unsigned int i;
  211. for (i = 0; i < 2; i++) {
  212. dev = &ap->device[i];
  213. if (!ata_dev_present(dev))
  214. dev_mode[i] = 0; /* PIO0/1/2 */
  215. else if (dev->flags & ATA_DFLAG_PIO)
  216. dev_mode[i] = 1; /* PIO3/4 */
  217. else
  218. dev_mode[i] = 3; /* UDMA */
  219. /* value 2 indicates MDMA */
  220. }
  221. tmp = readl(addr);
  222. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  223. tmp |= dev_mode[0];
  224. tmp |= (dev_mode[1] << 4);
  225. writel(tmp, addr);
  226. readl(addr); /* flush */
  227. }
  228. static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
  229. {
  230. unsigned long offset = ap->ioaddr.scr_addr;
  231. switch (sc_reg) {
  232. case SCR_STATUS:
  233. return offset + 4;
  234. case SCR_ERROR:
  235. return offset + 8;
  236. case SCR_CONTROL:
  237. return offset;
  238. default:
  239. /* do nothing */
  240. break;
  241. }
  242. return 0;
  243. }
  244. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
  245. {
  246. void *mmio = (void *) sil_scr_addr(ap, sc_reg);
  247. if (mmio)
  248. return readl(mmio);
  249. return 0xffffffffU;
  250. }
  251. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  252. {
  253. void *mmio = (void *) sil_scr_addr(ap, sc_reg);
  254. if (mmio)
  255. writel(val, mmio);
  256. }
  257. /**
  258. * sil_dev_config - Apply device/host-specific errata fixups
  259. * @ap: Port containing device to be examined
  260. * @dev: Device to be examined
  261. *
  262. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  263. * device is known to be present, this function is called.
  264. * We apply two errata fixups which are specific to Silicon Image,
  265. * a Seagate and a Maxtor fixup.
  266. *
  267. * For certain Seagate devices, we must limit the maximum sectors
  268. * to under 8K.
  269. *
  270. * For certain Maxtor devices, we must not program the drive
  271. * beyond udma5.
  272. *
  273. * Both fixups are unfairly pessimistic. As soon as I get more
  274. * information on these errata, I will create a more exhaustive
  275. * list, and apply the fixups to only the specific
  276. * devices/hosts/firmwares that need it.
  277. *
  278. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  279. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  280. * pessimistic fix for the following reasons...
  281. * - There seems to be less info on it, only one device gleaned off the
  282. * Windows driver, maybe only one is affected. More info would be greatly
  283. * appreciated.
  284. * - But then again UDMA5 is hardly anything to complain about
  285. */
  286. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
  287. {
  288. unsigned int n, quirks = 0;
  289. unsigned char model_num[40];
  290. const char *s;
  291. unsigned int len;
  292. ata_dev_id_string(dev->id, model_num, ATA_ID_PROD_OFS,
  293. sizeof(model_num));
  294. s = &model_num[0];
  295. len = strnlen(s, sizeof(model_num));
  296. /* ATAPI specifies that empty space is blank-filled; remove blanks */
  297. while ((len > 0) && (s[len - 1] == ' '))
  298. len--;
  299. for (n = 0; sil_blacklist[n].product; n++)
  300. if (!memcmp(sil_blacklist[n].product, s,
  301. strlen(sil_blacklist[n].product))) {
  302. quirks = sil_blacklist[n].quirk;
  303. break;
  304. }
  305. /* limit requests to 15 sectors */
  306. if (quirks & SIL_QUIRK_MOD15WRITE) {
  307. printk(KERN_INFO "ata%u(%u): applying Seagate errata fix\n",
  308. ap->id, dev->devno);
  309. ap->host->max_sectors = 15;
  310. ap->host->hostt->max_sectors = 15;
  311. dev->flags |= ATA_DFLAG_LOCK_SECTORS;
  312. return;
  313. }
  314. /* limit to udma5 */
  315. if (quirks & SIL_QUIRK_UDMA5MAX) {
  316. printk(KERN_INFO "ata%u(%u): applying Maxtor errata fix %s\n",
  317. ap->id, dev->devno, s);
  318. ap->udma_mask &= ATA_UDMA5;
  319. return;
  320. }
  321. }
  322. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  323. {
  324. static int printed_version;
  325. struct ata_probe_ent *probe_ent = NULL;
  326. unsigned long base;
  327. void *mmio_base;
  328. int rc;
  329. unsigned int i;
  330. int pci_dev_busy = 0;
  331. u32 tmp, irq_mask;
  332. u8 cls;
  333. if (!printed_version++)
  334. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  335. /*
  336. * If this driver happens to only be useful on Apple's K2, then
  337. * we should check that here as it has a normal Serverworks ID
  338. */
  339. rc = pci_enable_device(pdev);
  340. if (rc)
  341. return rc;
  342. rc = pci_request_regions(pdev, DRV_NAME);
  343. if (rc) {
  344. pci_dev_busy = 1;
  345. goto err_out;
  346. }
  347. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  348. if (rc)
  349. goto err_out_regions;
  350. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  351. if (rc)
  352. goto err_out_regions;
  353. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  354. if (probe_ent == NULL) {
  355. rc = -ENOMEM;
  356. goto err_out_regions;
  357. }
  358. memset(probe_ent, 0, sizeof(*probe_ent));
  359. INIT_LIST_HEAD(&probe_ent->node);
  360. probe_ent->dev = pci_dev_to_dev(pdev);
  361. probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
  362. probe_ent->sht = sil_port_info[ent->driver_data].sht;
  363. probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
  364. probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
  365. probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
  366. probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
  367. probe_ent->irq = pdev->irq;
  368. probe_ent->irq_flags = SA_SHIRQ;
  369. probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags;
  370. mmio_base = ioremap(pci_resource_start(pdev, 5),
  371. pci_resource_len(pdev, 5));
  372. if (mmio_base == NULL) {
  373. rc = -ENOMEM;
  374. goto err_out_free_ent;
  375. }
  376. probe_ent->mmio_base = mmio_base;
  377. base = (unsigned long) mmio_base;
  378. for (i = 0; i < probe_ent->n_ports; i++) {
  379. probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
  380. probe_ent->port[i].altstatus_addr =
  381. probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
  382. probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
  383. probe_ent->port[i].scr_addr = base + sil_port[i].scr;
  384. ata_std_ports(&probe_ent->port[i]);
  385. }
  386. /* Initialize FIFO PCI bus arbitration */
  387. cls = sil_get_device_cache_line(pdev);
  388. if (cls) {
  389. cls >>= 3;
  390. cls++; /* cls = (line_size/8)+1 */
  391. writeb(cls, mmio_base + SIL_FIFO_R0);
  392. writeb(cls, mmio_base + SIL_FIFO_W0);
  393. writeb(cls, mmio_base + SIL_FIFO_R1);
  394. writeb(cls, mmio_base + SIL_FIFO_W1);
  395. if (ent->driver_data == sil_3114) {
  396. writeb(cls, mmio_base + SIL_FIFO_R2);
  397. writeb(cls, mmio_base + SIL_FIFO_W2);
  398. writeb(cls, mmio_base + SIL_FIFO_R3);
  399. writeb(cls, mmio_base + SIL_FIFO_W3);
  400. }
  401. } else
  402. printk(KERN_WARNING DRV_NAME "(%s): cache line size not set. Driver may not function\n",
  403. pci_name(pdev));
  404. if (ent->driver_data == sil_3114) {
  405. irq_mask = SIL_MASK_4PORT;
  406. /* flip the magic "make 4 ports work" bit */
  407. tmp = readl(mmio_base + SIL_IDE2_BMDMA);
  408. if ((tmp & SIL_INTR_STEERING) == 0)
  409. writel(tmp | SIL_INTR_STEERING,
  410. mmio_base + SIL_IDE2_BMDMA);
  411. } else {
  412. irq_mask = SIL_MASK_2PORT;
  413. }
  414. /* make sure IDE0/1/2/3 interrupts are not masked */
  415. tmp = readl(mmio_base + SIL_SYSCFG);
  416. if (tmp & irq_mask) {
  417. tmp &= ~irq_mask;
  418. writel(tmp, mmio_base + SIL_SYSCFG);
  419. readl(mmio_base + SIL_SYSCFG); /* flush */
  420. }
  421. /* mask all SATA phy-related interrupts */
  422. /* TODO: unmask bit 6 (SError N bit) for hotplug */
  423. for (i = 0; i < probe_ent->n_ports; i++)
  424. writel(0, mmio_base + sil_port[i].sien);
  425. pci_set_master(pdev);
  426. /* FIXME: check ata_device_add return value */
  427. ata_device_add(probe_ent);
  428. kfree(probe_ent);
  429. return 0;
  430. err_out_free_ent:
  431. kfree(probe_ent);
  432. err_out_regions:
  433. pci_release_regions(pdev);
  434. err_out:
  435. if (!pci_dev_busy)
  436. pci_disable_device(pdev);
  437. return rc;
  438. }
  439. static int __init sil_init(void)
  440. {
  441. return pci_module_init(&sil_pci_driver);
  442. }
  443. static void __exit sil_exit(void)
  444. {
  445. pci_unregister_driver(&sil_pci_driver);
  446. }
  447. module_init(sil_init);
  448. module_exit(sil_exit);